xref: /OK3568_Linux_fs/kernel/drivers/dma/txx9dmac.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Driver for the TXx9 SoC DMA Controller
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2009 Atsushi Nemoto
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun #include <linux/dma-mapping.h>
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/interrupt.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun #include <linux/scatterlist.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include "dmaengine.h"
17*4882a593Smuzhiyun #include "txx9dmac.h"
18*4882a593Smuzhiyun 
to_txx9dmac_chan(struct dma_chan * chan)19*4882a593Smuzhiyun static struct txx9dmac_chan *to_txx9dmac_chan(struct dma_chan *chan)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun 	return container_of(chan, struct txx9dmac_chan, chan);
22*4882a593Smuzhiyun }
23*4882a593Smuzhiyun 
__dma_regs(const struct txx9dmac_chan * dc)24*4882a593Smuzhiyun static struct txx9dmac_cregs __iomem *__dma_regs(const struct txx9dmac_chan *dc)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun 	return dc->ch_regs;
27*4882a593Smuzhiyun }
28*4882a593Smuzhiyun 
__dma_regs32(const struct txx9dmac_chan * dc)29*4882a593Smuzhiyun static struct txx9dmac_cregs32 __iomem *__dma_regs32(
30*4882a593Smuzhiyun 	const struct txx9dmac_chan *dc)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun 	return dc->ch_regs;
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define channel64_readq(dc, name) \
36*4882a593Smuzhiyun 	__raw_readq(&(__dma_regs(dc)->name))
37*4882a593Smuzhiyun #define channel64_writeq(dc, name, val) \
38*4882a593Smuzhiyun 	__raw_writeq((val), &(__dma_regs(dc)->name))
39*4882a593Smuzhiyun #define channel64_readl(dc, name) \
40*4882a593Smuzhiyun 	__raw_readl(&(__dma_regs(dc)->name))
41*4882a593Smuzhiyun #define channel64_writel(dc, name, val) \
42*4882a593Smuzhiyun 	__raw_writel((val), &(__dma_regs(dc)->name))
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define channel32_readl(dc, name) \
45*4882a593Smuzhiyun 	__raw_readl(&(__dma_regs32(dc)->name))
46*4882a593Smuzhiyun #define channel32_writel(dc, name, val) \
47*4882a593Smuzhiyun 	__raw_writel((val), &(__dma_regs32(dc)->name))
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define channel_readq(dc, name) channel64_readq(dc, name)
50*4882a593Smuzhiyun #define channel_writeq(dc, name, val) channel64_writeq(dc, name, val)
51*4882a593Smuzhiyun #define channel_readl(dc, name) \
52*4882a593Smuzhiyun 	(is_dmac64(dc) ? \
53*4882a593Smuzhiyun 	 channel64_readl(dc, name) : channel32_readl(dc, name))
54*4882a593Smuzhiyun #define channel_writel(dc, name, val) \
55*4882a593Smuzhiyun 	(is_dmac64(dc) ? \
56*4882a593Smuzhiyun 	 channel64_writel(dc, name, val) : channel32_writel(dc, name, val))
57*4882a593Smuzhiyun 
channel64_read_CHAR(const struct txx9dmac_chan * dc)58*4882a593Smuzhiyun static dma_addr_t channel64_read_CHAR(const struct txx9dmac_chan *dc)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	if (sizeof(__dma_regs(dc)->CHAR) == sizeof(u64))
61*4882a593Smuzhiyun 		return channel64_readq(dc, CHAR);
62*4882a593Smuzhiyun 	else
63*4882a593Smuzhiyun 		return channel64_readl(dc, CHAR);
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun 
channel64_write_CHAR(const struct txx9dmac_chan * dc,dma_addr_t val)66*4882a593Smuzhiyun static void channel64_write_CHAR(const struct txx9dmac_chan *dc, dma_addr_t val)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun 	if (sizeof(__dma_regs(dc)->CHAR) == sizeof(u64))
69*4882a593Smuzhiyun 		channel64_writeq(dc, CHAR, val);
70*4882a593Smuzhiyun 	else
71*4882a593Smuzhiyun 		channel64_writel(dc, CHAR, val);
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun 
channel64_clear_CHAR(const struct txx9dmac_chan * dc)74*4882a593Smuzhiyun static void channel64_clear_CHAR(const struct txx9dmac_chan *dc)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun #if defined(CONFIG_32BIT) && !defined(CONFIG_PHYS_ADDR_T_64BIT)
77*4882a593Smuzhiyun 	channel64_writel(dc, CHAR, 0);
78*4882a593Smuzhiyun 	channel64_writel(dc, __pad_CHAR, 0);
79*4882a593Smuzhiyun #else
80*4882a593Smuzhiyun 	channel64_writeq(dc, CHAR, 0);
81*4882a593Smuzhiyun #endif
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun 
channel_read_CHAR(const struct txx9dmac_chan * dc)84*4882a593Smuzhiyun static dma_addr_t channel_read_CHAR(const struct txx9dmac_chan *dc)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	if (is_dmac64(dc))
87*4882a593Smuzhiyun 		return channel64_read_CHAR(dc);
88*4882a593Smuzhiyun 	else
89*4882a593Smuzhiyun 		return channel32_readl(dc, CHAR);
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
channel_write_CHAR(const struct txx9dmac_chan * dc,dma_addr_t val)92*4882a593Smuzhiyun static void channel_write_CHAR(const struct txx9dmac_chan *dc, dma_addr_t val)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun 	if (is_dmac64(dc))
95*4882a593Smuzhiyun 		channel64_write_CHAR(dc, val);
96*4882a593Smuzhiyun 	else
97*4882a593Smuzhiyun 		channel32_writel(dc, CHAR, val);
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun 
__txx9dmac_regs(const struct txx9dmac_dev * ddev)100*4882a593Smuzhiyun static struct txx9dmac_regs __iomem *__txx9dmac_regs(
101*4882a593Smuzhiyun 	const struct txx9dmac_dev *ddev)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun 	return ddev->regs;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun 
__txx9dmac_regs32(const struct txx9dmac_dev * ddev)106*4882a593Smuzhiyun static struct txx9dmac_regs32 __iomem *__txx9dmac_regs32(
107*4882a593Smuzhiyun 	const struct txx9dmac_dev *ddev)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	return ddev->regs;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #define dma64_readl(ddev, name) \
113*4882a593Smuzhiyun 	__raw_readl(&(__txx9dmac_regs(ddev)->name))
114*4882a593Smuzhiyun #define dma64_writel(ddev, name, val) \
115*4882a593Smuzhiyun 	__raw_writel((val), &(__txx9dmac_regs(ddev)->name))
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define dma32_readl(ddev, name) \
118*4882a593Smuzhiyun 	__raw_readl(&(__txx9dmac_regs32(ddev)->name))
119*4882a593Smuzhiyun #define dma32_writel(ddev, name, val) \
120*4882a593Smuzhiyun 	__raw_writel((val), &(__txx9dmac_regs32(ddev)->name))
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #define dma_readl(ddev, name) \
123*4882a593Smuzhiyun 	(__is_dmac64(ddev) ? \
124*4882a593Smuzhiyun 	dma64_readl(ddev, name) : dma32_readl(ddev, name))
125*4882a593Smuzhiyun #define dma_writel(ddev, name, val) \
126*4882a593Smuzhiyun 	(__is_dmac64(ddev) ? \
127*4882a593Smuzhiyun 	dma64_writel(ddev, name, val) : dma32_writel(ddev, name, val))
128*4882a593Smuzhiyun 
chan2dev(struct dma_chan * chan)129*4882a593Smuzhiyun static struct device *chan2dev(struct dma_chan *chan)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	return &chan->dev->device;
132*4882a593Smuzhiyun }
chan2parent(struct dma_chan * chan)133*4882a593Smuzhiyun static struct device *chan2parent(struct dma_chan *chan)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	return chan->dev->device.parent;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun static struct txx9dmac_desc *
txd_to_txx9dmac_desc(struct dma_async_tx_descriptor * txd)139*4882a593Smuzhiyun txd_to_txx9dmac_desc(struct dma_async_tx_descriptor *txd)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun 	return container_of(txd, struct txx9dmac_desc, txd);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun 
desc_read_CHAR(const struct txx9dmac_chan * dc,const struct txx9dmac_desc * desc)144*4882a593Smuzhiyun static dma_addr_t desc_read_CHAR(const struct txx9dmac_chan *dc,
145*4882a593Smuzhiyun 				 const struct txx9dmac_desc *desc)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun 	return is_dmac64(dc) ? desc->hwdesc.CHAR : desc->hwdesc32.CHAR;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun 
desc_write_CHAR(const struct txx9dmac_chan * dc,struct txx9dmac_desc * desc,dma_addr_t val)150*4882a593Smuzhiyun static void desc_write_CHAR(const struct txx9dmac_chan *dc,
151*4882a593Smuzhiyun 			    struct txx9dmac_desc *desc, dma_addr_t val)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun 	if (is_dmac64(dc))
154*4882a593Smuzhiyun 		desc->hwdesc.CHAR = val;
155*4882a593Smuzhiyun 	else
156*4882a593Smuzhiyun 		desc->hwdesc32.CHAR = val;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #define TXX9_DMA_MAX_COUNT	0x04000000
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #define TXX9_DMA_INITIAL_DESC_COUNT	64
162*4882a593Smuzhiyun 
txx9dmac_first_active(struct txx9dmac_chan * dc)163*4882a593Smuzhiyun static struct txx9dmac_desc *txx9dmac_first_active(struct txx9dmac_chan *dc)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	return list_entry(dc->active_list.next,
166*4882a593Smuzhiyun 			  struct txx9dmac_desc, desc_node);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
txx9dmac_last_active(struct txx9dmac_chan * dc)169*4882a593Smuzhiyun static struct txx9dmac_desc *txx9dmac_last_active(struct txx9dmac_chan *dc)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	return list_entry(dc->active_list.prev,
172*4882a593Smuzhiyun 			  struct txx9dmac_desc, desc_node);
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun 
txx9dmac_first_queued(struct txx9dmac_chan * dc)175*4882a593Smuzhiyun static struct txx9dmac_desc *txx9dmac_first_queued(struct txx9dmac_chan *dc)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	return list_entry(dc->queue.next, struct txx9dmac_desc, desc_node);
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun 
txx9dmac_last_child(struct txx9dmac_desc * desc)180*4882a593Smuzhiyun static struct txx9dmac_desc *txx9dmac_last_child(struct txx9dmac_desc *desc)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun 	if (!list_empty(&desc->tx_list))
183*4882a593Smuzhiyun 		desc = list_entry(desc->tx_list.prev, typeof(*desc), desc_node);
184*4882a593Smuzhiyun 	return desc;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun static dma_cookie_t txx9dmac_tx_submit(struct dma_async_tx_descriptor *tx);
188*4882a593Smuzhiyun 
txx9dmac_desc_alloc(struct txx9dmac_chan * dc,gfp_t flags)189*4882a593Smuzhiyun static struct txx9dmac_desc *txx9dmac_desc_alloc(struct txx9dmac_chan *dc,
190*4882a593Smuzhiyun 						 gfp_t flags)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun 	struct txx9dmac_dev *ddev = dc->ddev;
193*4882a593Smuzhiyun 	struct txx9dmac_desc *desc;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	desc = kzalloc(sizeof(*desc), flags);
196*4882a593Smuzhiyun 	if (!desc)
197*4882a593Smuzhiyun 		return NULL;
198*4882a593Smuzhiyun 	INIT_LIST_HEAD(&desc->tx_list);
199*4882a593Smuzhiyun 	dma_async_tx_descriptor_init(&desc->txd, &dc->chan);
200*4882a593Smuzhiyun 	desc->txd.tx_submit = txx9dmac_tx_submit;
201*4882a593Smuzhiyun 	/* txd.flags will be overwritten in prep funcs */
202*4882a593Smuzhiyun 	desc->txd.flags = DMA_CTRL_ACK;
203*4882a593Smuzhiyun 	desc->txd.phys = dma_map_single(chan2parent(&dc->chan), &desc->hwdesc,
204*4882a593Smuzhiyun 					ddev->descsize, DMA_TO_DEVICE);
205*4882a593Smuzhiyun 	return desc;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
txx9dmac_desc_get(struct txx9dmac_chan * dc)208*4882a593Smuzhiyun static struct txx9dmac_desc *txx9dmac_desc_get(struct txx9dmac_chan *dc)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	struct txx9dmac_desc *desc, *_desc;
211*4882a593Smuzhiyun 	struct txx9dmac_desc *ret = NULL;
212*4882a593Smuzhiyun 	unsigned int i = 0;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	spin_lock_bh(&dc->lock);
215*4882a593Smuzhiyun 	list_for_each_entry_safe(desc, _desc, &dc->free_list, desc_node) {
216*4882a593Smuzhiyun 		if (async_tx_test_ack(&desc->txd)) {
217*4882a593Smuzhiyun 			list_del(&desc->desc_node);
218*4882a593Smuzhiyun 			ret = desc;
219*4882a593Smuzhiyun 			break;
220*4882a593Smuzhiyun 		}
221*4882a593Smuzhiyun 		dev_dbg(chan2dev(&dc->chan), "desc %p not ACKed\n", desc);
222*4882a593Smuzhiyun 		i++;
223*4882a593Smuzhiyun 	}
224*4882a593Smuzhiyun 	spin_unlock_bh(&dc->lock);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	dev_vdbg(chan2dev(&dc->chan), "scanned %u descriptors on freelist\n",
227*4882a593Smuzhiyun 		 i);
228*4882a593Smuzhiyun 	if (!ret) {
229*4882a593Smuzhiyun 		ret = txx9dmac_desc_alloc(dc, GFP_ATOMIC);
230*4882a593Smuzhiyun 		if (ret) {
231*4882a593Smuzhiyun 			spin_lock_bh(&dc->lock);
232*4882a593Smuzhiyun 			dc->descs_allocated++;
233*4882a593Smuzhiyun 			spin_unlock_bh(&dc->lock);
234*4882a593Smuzhiyun 		} else
235*4882a593Smuzhiyun 			dev_err(chan2dev(&dc->chan),
236*4882a593Smuzhiyun 				"not enough descriptors available\n");
237*4882a593Smuzhiyun 	}
238*4882a593Smuzhiyun 	return ret;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun 
txx9dmac_sync_desc_for_cpu(struct txx9dmac_chan * dc,struct txx9dmac_desc * desc)241*4882a593Smuzhiyun static void txx9dmac_sync_desc_for_cpu(struct txx9dmac_chan *dc,
242*4882a593Smuzhiyun 				       struct txx9dmac_desc *desc)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	struct txx9dmac_dev *ddev = dc->ddev;
245*4882a593Smuzhiyun 	struct txx9dmac_desc *child;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	list_for_each_entry(child, &desc->tx_list, desc_node)
248*4882a593Smuzhiyun 		dma_sync_single_for_cpu(chan2parent(&dc->chan),
249*4882a593Smuzhiyun 				child->txd.phys, ddev->descsize,
250*4882a593Smuzhiyun 				DMA_TO_DEVICE);
251*4882a593Smuzhiyun 	dma_sync_single_for_cpu(chan2parent(&dc->chan),
252*4882a593Smuzhiyun 			desc->txd.phys, ddev->descsize,
253*4882a593Smuzhiyun 			DMA_TO_DEVICE);
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun /*
257*4882a593Smuzhiyun  * Move a descriptor, including any children, to the free list.
258*4882a593Smuzhiyun  * `desc' must not be on any lists.
259*4882a593Smuzhiyun  */
txx9dmac_desc_put(struct txx9dmac_chan * dc,struct txx9dmac_desc * desc)260*4882a593Smuzhiyun static void txx9dmac_desc_put(struct txx9dmac_chan *dc,
261*4882a593Smuzhiyun 			      struct txx9dmac_desc *desc)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	if (desc) {
264*4882a593Smuzhiyun 		struct txx9dmac_desc *child;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 		txx9dmac_sync_desc_for_cpu(dc, desc);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 		spin_lock_bh(&dc->lock);
269*4882a593Smuzhiyun 		list_for_each_entry(child, &desc->tx_list, desc_node)
270*4882a593Smuzhiyun 			dev_vdbg(chan2dev(&dc->chan),
271*4882a593Smuzhiyun 				 "moving child desc %p to freelist\n",
272*4882a593Smuzhiyun 				 child);
273*4882a593Smuzhiyun 		list_splice_init(&desc->tx_list, &dc->free_list);
274*4882a593Smuzhiyun 		dev_vdbg(chan2dev(&dc->chan), "moving desc %p to freelist\n",
275*4882a593Smuzhiyun 			 desc);
276*4882a593Smuzhiyun 		list_add(&desc->desc_node, &dc->free_list);
277*4882a593Smuzhiyun 		spin_unlock_bh(&dc->lock);
278*4882a593Smuzhiyun 	}
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
282*4882a593Smuzhiyun 
txx9dmac_dump_regs(struct txx9dmac_chan * dc)283*4882a593Smuzhiyun static void txx9dmac_dump_regs(struct txx9dmac_chan *dc)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	if (is_dmac64(dc))
286*4882a593Smuzhiyun 		dev_err(chan2dev(&dc->chan),
287*4882a593Smuzhiyun 			"  CHAR: %#llx SAR: %#llx DAR: %#llx CNTR: %#x"
288*4882a593Smuzhiyun 			" SAIR: %#x DAIR: %#x CCR: %#x CSR: %#x\n",
289*4882a593Smuzhiyun 			(u64)channel64_read_CHAR(dc),
290*4882a593Smuzhiyun 			channel64_readq(dc, SAR),
291*4882a593Smuzhiyun 			channel64_readq(dc, DAR),
292*4882a593Smuzhiyun 			channel64_readl(dc, CNTR),
293*4882a593Smuzhiyun 			channel64_readl(dc, SAIR),
294*4882a593Smuzhiyun 			channel64_readl(dc, DAIR),
295*4882a593Smuzhiyun 			channel64_readl(dc, CCR),
296*4882a593Smuzhiyun 			channel64_readl(dc, CSR));
297*4882a593Smuzhiyun 	else
298*4882a593Smuzhiyun 		dev_err(chan2dev(&dc->chan),
299*4882a593Smuzhiyun 			"  CHAR: %#x SAR: %#x DAR: %#x CNTR: %#x"
300*4882a593Smuzhiyun 			" SAIR: %#x DAIR: %#x CCR: %#x CSR: %#x\n",
301*4882a593Smuzhiyun 			channel32_readl(dc, CHAR),
302*4882a593Smuzhiyun 			channel32_readl(dc, SAR),
303*4882a593Smuzhiyun 			channel32_readl(dc, DAR),
304*4882a593Smuzhiyun 			channel32_readl(dc, CNTR),
305*4882a593Smuzhiyun 			channel32_readl(dc, SAIR),
306*4882a593Smuzhiyun 			channel32_readl(dc, DAIR),
307*4882a593Smuzhiyun 			channel32_readl(dc, CCR),
308*4882a593Smuzhiyun 			channel32_readl(dc, CSR));
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun 
txx9dmac_reset_chan(struct txx9dmac_chan * dc)311*4882a593Smuzhiyun static void txx9dmac_reset_chan(struct txx9dmac_chan *dc)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun 	channel_writel(dc, CCR, TXX9_DMA_CCR_CHRST);
314*4882a593Smuzhiyun 	if (is_dmac64(dc)) {
315*4882a593Smuzhiyun 		channel64_clear_CHAR(dc);
316*4882a593Smuzhiyun 		channel_writeq(dc, SAR, 0);
317*4882a593Smuzhiyun 		channel_writeq(dc, DAR, 0);
318*4882a593Smuzhiyun 	} else {
319*4882a593Smuzhiyun 		channel_writel(dc, CHAR, 0);
320*4882a593Smuzhiyun 		channel_writel(dc, SAR, 0);
321*4882a593Smuzhiyun 		channel_writel(dc, DAR, 0);
322*4882a593Smuzhiyun 	}
323*4882a593Smuzhiyun 	channel_writel(dc, CNTR, 0);
324*4882a593Smuzhiyun 	channel_writel(dc, SAIR, 0);
325*4882a593Smuzhiyun 	channel_writel(dc, DAIR, 0);
326*4882a593Smuzhiyun 	channel_writel(dc, CCR, 0);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun /* Called with dc->lock held and bh disabled */
txx9dmac_dostart(struct txx9dmac_chan * dc,struct txx9dmac_desc * first)330*4882a593Smuzhiyun static void txx9dmac_dostart(struct txx9dmac_chan *dc,
331*4882a593Smuzhiyun 			     struct txx9dmac_desc *first)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun 	struct txx9dmac_slave *ds = dc->chan.private;
334*4882a593Smuzhiyun 	u32 sai, dai;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	dev_vdbg(chan2dev(&dc->chan), "dostart %u %p\n",
337*4882a593Smuzhiyun 		 first->txd.cookie, first);
338*4882a593Smuzhiyun 	/* ASSERT:  channel is idle */
339*4882a593Smuzhiyun 	if (channel_readl(dc, CSR) & TXX9_DMA_CSR_XFACT) {
340*4882a593Smuzhiyun 		dev_err(chan2dev(&dc->chan),
341*4882a593Smuzhiyun 			"BUG: Attempted to start non-idle channel\n");
342*4882a593Smuzhiyun 		txx9dmac_dump_regs(dc);
343*4882a593Smuzhiyun 		/* The tasklet will hopefully advance the queue... */
344*4882a593Smuzhiyun 		return;
345*4882a593Smuzhiyun 	}
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	if (is_dmac64(dc)) {
348*4882a593Smuzhiyun 		channel64_writel(dc, CNTR, 0);
349*4882a593Smuzhiyun 		channel64_writel(dc, CSR, 0xffffffff);
350*4882a593Smuzhiyun 		if (ds) {
351*4882a593Smuzhiyun 			if (ds->tx_reg) {
352*4882a593Smuzhiyun 				sai = ds->reg_width;
353*4882a593Smuzhiyun 				dai = 0;
354*4882a593Smuzhiyun 			} else {
355*4882a593Smuzhiyun 				sai = 0;
356*4882a593Smuzhiyun 				dai = ds->reg_width;
357*4882a593Smuzhiyun 			}
358*4882a593Smuzhiyun 		} else {
359*4882a593Smuzhiyun 			sai = 8;
360*4882a593Smuzhiyun 			dai = 8;
361*4882a593Smuzhiyun 		}
362*4882a593Smuzhiyun 		channel64_writel(dc, SAIR, sai);
363*4882a593Smuzhiyun 		channel64_writel(dc, DAIR, dai);
364*4882a593Smuzhiyun 		/* All 64-bit DMAC supports SMPCHN */
365*4882a593Smuzhiyun 		channel64_writel(dc, CCR, dc->ccr);
366*4882a593Smuzhiyun 		/* Writing a non zero value to CHAR will assert XFACT */
367*4882a593Smuzhiyun 		channel64_write_CHAR(dc, first->txd.phys);
368*4882a593Smuzhiyun 	} else {
369*4882a593Smuzhiyun 		channel32_writel(dc, CNTR, 0);
370*4882a593Smuzhiyun 		channel32_writel(dc, CSR, 0xffffffff);
371*4882a593Smuzhiyun 		if (ds) {
372*4882a593Smuzhiyun 			if (ds->tx_reg) {
373*4882a593Smuzhiyun 				sai = ds->reg_width;
374*4882a593Smuzhiyun 				dai = 0;
375*4882a593Smuzhiyun 			} else {
376*4882a593Smuzhiyun 				sai = 0;
377*4882a593Smuzhiyun 				dai = ds->reg_width;
378*4882a593Smuzhiyun 			}
379*4882a593Smuzhiyun 		} else {
380*4882a593Smuzhiyun 			sai = 4;
381*4882a593Smuzhiyun 			dai = 4;
382*4882a593Smuzhiyun 		}
383*4882a593Smuzhiyun 		channel32_writel(dc, SAIR, sai);
384*4882a593Smuzhiyun 		channel32_writel(dc, DAIR, dai);
385*4882a593Smuzhiyun 		if (txx9_dma_have_SMPCHN()) {
386*4882a593Smuzhiyun 			channel32_writel(dc, CCR, dc->ccr);
387*4882a593Smuzhiyun 			/* Writing a non zero value to CHAR will assert XFACT */
388*4882a593Smuzhiyun 			channel32_writel(dc, CHAR, first->txd.phys);
389*4882a593Smuzhiyun 		} else {
390*4882a593Smuzhiyun 			channel32_writel(dc, CHAR, first->txd.phys);
391*4882a593Smuzhiyun 			channel32_writel(dc, CCR, dc->ccr);
392*4882a593Smuzhiyun 		}
393*4882a593Smuzhiyun 	}
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun static void
txx9dmac_descriptor_complete(struct txx9dmac_chan * dc,struct txx9dmac_desc * desc)399*4882a593Smuzhiyun txx9dmac_descriptor_complete(struct txx9dmac_chan *dc,
400*4882a593Smuzhiyun 			     struct txx9dmac_desc *desc)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun 	struct dmaengine_desc_callback cb;
403*4882a593Smuzhiyun 	struct dma_async_tx_descriptor *txd = &desc->txd;
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	dev_vdbg(chan2dev(&dc->chan), "descriptor %u %p complete\n",
406*4882a593Smuzhiyun 		 txd->cookie, desc);
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	dma_cookie_complete(txd);
409*4882a593Smuzhiyun 	dmaengine_desc_get_callback(txd, &cb);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	txx9dmac_sync_desc_for_cpu(dc, desc);
412*4882a593Smuzhiyun 	list_splice_init(&desc->tx_list, &dc->free_list);
413*4882a593Smuzhiyun 	list_move(&desc->desc_node, &dc->free_list);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	dma_descriptor_unmap(txd);
416*4882a593Smuzhiyun 	/*
417*4882a593Smuzhiyun 	 * The API requires that no submissions are done from a
418*4882a593Smuzhiyun 	 * callback, so we don't need to drop the lock here
419*4882a593Smuzhiyun 	 */
420*4882a593Smuzhiyun 	dmaengine_desc_callback_invoke(&cb, NULL);
421*4882a593Smuzhiyun 	dma_run_dependencies(txd);
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun 
txx9dmac_dequeue(struct txx9dmac_chan * dc,struct list_head * list)424*4882a593Smuzhiyun static void txx9dmac_dequeue(struct txx9dmac_chan *dc, struct list_head *list)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun 	struct txx9dmac_dev *ddev = dc->ddev;
427*4882a593Smuzhiyun 	struct txx9dmac_desc *desc;
428*4882a593Smuzhiyun 	struct txx9dmac_desc *prev = NULL;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	BUG_ON(!list_empty(list));
431*4882a593Smuzhiyun 	do {
432*4882a593Smuzhiyun 		desc = txx9dmac_first_queued(dc);
433*4882a593Smuzhiyun 		if (prev) {
434*4882a593Smuzhiyun 			desc_write_CHAR(dc, prev, desc->txd.phys);
435*4882a593Smuzhiyun 			dma_sync_single_for_device(chan2parent(&dc->chan),
436*4882a593Smuzhiyun 				prev->txd.phys, ddev->descsize,
437*4882a593Smuzhiyun 				DMA_TO_DEVICE);
438*4882a593Smuzhiyun 		}
439*4882a593Smuzhiyun 		prev = txx9dmac_last_child(desc);
440*4882a593Smuzhiyun 		list_move_tail(&desc->desc_node, list);
441*4882a593Smuzhiyun 		/* Make chain-completion interrupt happen */
442*4882a593Smuzhiyun 		if ((desc->txd.flags & DMA_PREP_INTERRUPT) &&
443*4882a593Smuzhiyun 		    !txx9dmac_chan_INTENT(dc))
444*4882a593Smuzhiyun 			break;
445*4882a593Smuzhiyun 	} while (!list_empty(&dc->queue));
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun 
txx9dmac_complete_all(struct txx9dmac_chan * dc)448*4882a593Smuzhiyun static void txx9dmac_complete_all(struct txx9dmac_chan *dc)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun 	struct txx9dmac_desc *desc, *_desc;
451*4882a593Smuzhiyun 	LIST_HEAD(list);
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	/*
454*4882a593Smuzhiyun 	 * Submit queued descriptors ASAP, i.e. before we go through
455*4882a593Smuzhiyun 	 * the completed ones.
456*4882a593Smuzhiyun 	 */
457*4882a593Smuzhiyun 	list_splice_init(&dc->active_list, &list);
458*4882a593Smuzhiyun 	if (!list_empty(&dc->queue)) {
459*4882a593Smuzhiyun 		txx9dmac_dequeue(dc, &dc->active_list);
460*4882a593Smuzhiyun 		txx9dmac_dostart(dc, txx9dmac_first_active(dc));
461*4882a593Smuzhiyun 	}
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	list_for_each_entry_safe(desc, _desc, &list, desc_node)
464*4882a593Smuzhiyun 		txx9dmac_descriptor_complete(dc, desc);
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun 
txx9dmac_dump_desc(struct txx9dmac_chan * dc,struct txx9dmac_hwdesc * desc)467*4882a593Smuzhiyun static void txx9dmac_dump_desc(struct txx9dmac_chan *dc,
468*4882a593Smuzhiyun 			       struct txx9dmac_hwdesc *desc)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun 	if (is_dmac64(dc)) {
471*4882a593Smuzhiyun #ifdef TXX9_DMA_USE_SIMPLE_CHAIN
472*4882a593Smuzhiyun 		dev_crit(chan2dev(&dc->chan),
473*4882a593Smuzhiyun 			 "  desc: ch%#llx s%#llx d%#llx c%#x\n",
474*4882a593Smuzhiyun 			 (u64)desc->CHAR, desc->SAR, desc->DAR, desc->CNTR);
475*4882a593Smuzhiyun #else
476*4882a593Smuzhiyun 		dev_crit(chan2dev(&dc->chan),
477*4882a593Smuzhiyun 			 "  desc: ch%#llx s%#llx d%#llx c%#x"
478*4882a593Smuzhiyun 			 " si%#x di%#x cc%#x cs%#x\n",
479*4882a593Smuzhiyun 			 (u64)desc->CHAR, desc->SAR, desc->DAR, desc->CNTR,
480*4882a593Smuzhiyun 			 desc->SAIR, desc->DAIR, desc->CCR, desc->CSR);
481*4882a593Smuzhiyun #endif
482*4882a593Smuzhiyun 	} else {
483*4882a593Smuzhiyun 		struct txx9dmac_hwdesc32 *d = (struct txx9dmac_hwdesc32 *)desc;
484*4882a593Smuzhiyun #ifdef TXX9_DMA_USE_SIMPLE_CHAIN
485*4882a593Smuzhiyun 		dev_crit(chan2dev(&dc->chan),
486*4882a593Smuzhiyun 			 "  desc: ch%#x s%#x d%#x c%#x\n",
487*4882a593Smuzhiyun 			 d->CHAR, d->SAR, d->DAR, d->CNTR);
488*4882a593Smuzhiyun #else
489*4882a593Smuzhiyun 		dev_crit(chan2dev(&dc->chan),
490*4882a593Smuzhiyun 			 "  desc: ch%#x s%#x d%#x c%#x"
491*4882a593Smuzhiyun 			 " si%#x di%#x cc%#x cs%#x\n",
492*4882a593Smuzhiyun 			 d->CHAR, d->SAR, d->DAR, d->CNTR,
493*4882a593Smuzhiyun 			 d->SAIR, d->DAIR, d->CCR, d->CSR);
494*4882a593Smuzhiyun #endif
495*4882a593Smuzhiyun 	}
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun 
txx9dmac_handle_error(struct txx9dmac_chan * dc,u32 csr)498*4882a593Smuzhiyun static void txx9dmac_handle_error(struct txx9dmac_chan *dc, u32 csr)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun 	struct txx9dmac_desc *bad_desc;
501*4882a593Smuzhiyun 	struct txx9dmac_desc *child;
502*4882a593Smuzhiyun 	u32 errors;
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	/*
505*4882a593Smuzhiyun 	 * The descriptor currently at the head of the active list is
506*4882a593Smuzhiyun 	 * borked. Since we don't have any way to report errors, we'll
507*4882a593Smuzhiyun 	 * just have to scream loudly and try to carry on.
508*4882a593Smuzhiyun 	 */
509*4882a593Smuzhiyun 	dev_crit(chan2dev(&dc->chan), "Abnormal Chain Completion\n");
510*4882a593Smuzhiyun 	txx9dmac_dump_regs(dc);
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	bad_desc = txx9dmac_first_active(dc);
513*4882a593Smuzhiyun 	list_del_init(&bad_desc->desc_node);
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	/* Clear all error flags and try to restart the controller */
516*4882a593Smuzhiyun 	errors = csr & (TXX9_DMA_CSR_ABCHC |
517*4882a593Smuzhiyun 			TXX9_DMA_CSR_CFERR | TXX9_DMA_CSR_CHERR |
518*4882a593Smuzhiyun 			TXX9_DMA_CSR_DESERR | TXX9_DMA_CSR_SORERR);
519*4882a593Smuzhiyun 	channel_writel(dc, CSR, errors);
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	if (list_empty(&dc->active_list) && !list_empty(&dc->queue))
522*4882a593Smuzhiyun 		txx9dmac_dequeue(dc, &dc->active_list);
523*4882a593Smuzhiyun 	if (!list_empty(&dc->active_list))
524*4882a593Smuzhiyun 		txx9dmac_dostart(dc, txx9dmac_first_active(dc));
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	dev_crit(chan2dev(&dc->chan),
527*4882a593Smuzhiyun 		 "Bad descriptor submitted for DMA! (cookie: %d)\n",
528*4882a593Smuzhiyun 		 bad_desc->txd.cookie);
529*4882a593Smuzhiyun 	txx9dmac_dump_desc(dc, &bad_desc->hwdesc);
530*4882a593Smuzhiyun 	list_for_each_entry(child, &bad_desc->tx_list, desc_node)
531*4882a593Smuzhiyun 		txx9dmac_dump_desc(dc, &child->hwdesc);
532*4882a593Smuzhiyun 	/* Pretend the descriptor completed successfully */
533*4882a593Smuzhiyun 	txx9dmac_descriptor_complete(dc, bad_desc);
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun 
txx9dmac_scan_descriptors(struct txx9dmac_chan * dc)536*4882a593Smuzhiyun static void txx9dmac_scan_descriptors(struct txx9dmac_chan *dc)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun 	dma_addr_t chain;
539*4882a593Smuzhiyun 	struct txx9dmac_desc *desc, *_desc;
540*4882a593Smuzhiyun 	struct txx9dmac_desc *child;
541*4882a593Smuzhiyun 	u32 csr;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	if (is_dmac64(dc)) {
544*4882a593Smuzhiyun 		chain = channel64_read_CHAR(dc);
545*4882a593Smuzhiyun 		csr = channel64_readl(dc, CSR);
546*4882a593Smuzhiyun 		channel64_writel(dc, CSR, csr);
547*4882a593Smuzhiyun 	} else {
548*4882a593Smuzhiyun 		chain = channel32_readl(dc, CHAR);
549*4882a593Smuzhiyun 		csr = channel32_readl(dc, CSR);
550*4882a593Smuzhiyun 		channel32_writel(dc, CSR, csr);
551*4882a593Smuzhiyun 	}
552*4882a593Smuzhiyun 	/* For dynamic chain, we should look at XFACT instead of NCHNC */
553*4882a593Smuzhiyun 	if (!(csr & (TXX9_DMA_CSR_XFACT | TXX9_DMA_CSR_ABCHC))) {
554*4882a593Smuzhiyun 		/* Everything we've submitted is done */
555*4882a593Smuzhiyun 		txx9dmac_complete_all(dc);
556*4882a593Smuzhiyun 		return;
557*4882a593Smuzhiyun 	}
558*4882a593Smuzhiyun 	if (!(csr & TXX9_DMA_CSR_CHNEN))
559*4882a593Smuzhiyun 		chain = 0;	/* last descriptor of this chain */
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	dev_vdbg(chan2dev(&dc->chan), "scan_descriptors: char=%#llx\n",
562*4882a593Smuzhiyun 		 (u64)chain);
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	list_for_each_entry_safe(desc, _desc, &dc->active_list, desc_node) {
565*4882a593Smuzhiyun 		if (desc_read_CHAR(dc, desc) == chain) {
566*4882a593Smuzhiyun 			/* This one is currently in progress */
567*4882a593Smuzhiyun 			if (csr & TXX9_DMA_CSR_ABCHC)
568*4882a593Smuzhiyun 				goto scan_done;
569*4882a593Smuzhiyun 			return;
570*4882a593Smuzhiyun 		}
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 		list_for_each_entry(child, &desc->tx_list, desc_node)
573*4882a593Smuzhiyun 			if (desc_read_CHAR(dc, child) == chain) {
574*4882a593Smuzhiyun 				/* Currently in progress */
575*4882a593Smuzhiyun 				if (csr & TXX9_DMA_CSR_ABCHC)
576*4882a593Smuzhiyun 					goto scan_done;
577*4882a593Smuzhiyun 				return;
578*4882a593Smuzhiyun 			}
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 		/*
581*4882a593Smuzhiyun 		 * No descriptors so far seem to be in progress, i.e.
582*4882a593Smuzhiyun 		 * this one must be done.
583*4882a593Smuzhiyun 		 */
584*4882a593Smuzhiyun 		txx9dmac_descriptor_complete(dc, desc);
585*4882a593Smuzhiyun 	}
586*4882a593Smuzhiyun scan_done:
587*4882a593Smuzhiyun 	if (csr & TXX9_DMA_CSR_ABCHC) {
588*4882a593Smuzhiyun 		txx9dmac_handle_error(dc, csr);
589*4882a593Smuzhiyun 		return;
590*4882a593Smuzhiyun 	}
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	dev_err(chan2dev(&dc->chan),
593*4882a593Smuzhiyun 		"BUG: All descriptors done, but channel not idle!\n");
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	/* Try to continue after resetting the channel... */
596*4882a593Smuzhiyun 	txx9dmac_reset_chan(dc);
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	if (!list_empty(&dc->queue)) {
599*4882a593Smuzhiyun 		txx9dmac_dequeue(dc, &dc->active_list);
600*4882a593Smuzhiyun 		txx9dmac_dostart(dc, txx9dmac_first_active(dc));
601*4882a593Smuzhiyun 	}
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun 
txx9dmac_chan_tasklet(struct tasklet_struct * t)604*4882a593Smuzhiyun static void txx9dmac_chan_tasklet(struct tasklet_struct *t)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun 	int irq;
607*4882a593Smuzhiyun 	u32 csr;
608*4882a593Smuzhiyun 	struct txx9dmac_chan *dc;
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	dc = from_tasklet(dc, t, tasklet);
611*4882a593Smuzhiyun 	csr = channel_readl(dc, CSR);
612*4882a593Smuzhiyun 	dev_vdbg(chan2dev(&dc->chan), "tasklet: status=%x\n", csr);
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	spin_lock(&dc->lock);
615*4882a593Smuzhiyun 	if (csr & (TXX9_DMA_CSR_ABCHC | TXX9_DMA_CSR_NCHNC |
616*4882a593Smuzhiyun 		   TXX9_DMA_CSR_NTRNFC))
617*4882a593Smuzhiyun 		txx9dmac_scan_descriptors(dc);
618*4882a593Smuzhiyun 	spin_unlock(&dc->lock);
619*4882a593Smuzhiyun 	irq = dc->irq;
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	enable_irq(irq);
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun 
txx9dmac_chan_interrupt(int irq,void * dev_id)624*4882a593Smuzhiyun static irqreturn_t txx9dmac_chan_interrupt(int irq, void *dev_id)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun 	struct txx9dmac_chan *dc = dev_id;
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	dev_vdbg(chan2dev(&dc->chan), "interrupt: status=%#x\n",
629*4882a593Smuzhiyun 			channel_readl(dc, CSR));
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	tasklet_schedule(&dc->tasklet);
632*4882a593Smuzhiyun 	/*
633*4882a593Smuzhiyun 	 * Just disable the interrupts. We'll turn them back on in the
634*4882a593Smuzhiyun 	 * softirq handler.
635*4882a593Smuzhiyun 	 */
636*4882a593Smuzhiyun 	disable_irq_nosync(irq);
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	return IRQ_HANDLED;
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun 
txx9dmac_tasklet(struct tasklet_struct * t)641*4882a593Smuzhiyun static void txx9dmac_tasklet(struct tasklet_struct *t)
642*4882a593Smuzhiyun {
643*4882a593Smuzhiyun 	int irq;
644*4882a593Smuzhiyun 	u32 csr;
645*4882a593Smuzhiyun 	struct txx9dmac_chan *dc;
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	struct txx9dmac_dev *ddev = from_tasklet(ddev, t, tasklet);
648*4882a593Smuzhiyun 	u32 mcr;
649*4882a593Smuzhiyun 	int i;
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	mcr = dma_readl(ddev, MCR);
652*4882a593Smuzhiyun 	dev_vdbg(ddev->chan[0]->dma.dev, "tasklet: mcr=%x\n", mcr);
653*4882a593Smuzhiyun 	for (i = 0; i < TXX9_DMA_MAX_NR_CHANNELS; i++) {
654*4882a593Smuzhiyun 		if ((mcr >> (24 + i)) & 0x11) {
655*4882a593Smuzhiyun 			dc = ddev->chan[i];
656*4882a593Smuzhiyun 			csr = channel_readl(dc, CSR);
657*4882a593Smuzhiyun 			dev_vdbg(chan2dev(&dc->chan), "tasklet: status=%x\n",
658*4882a593Smuzhiyun 				 csr);
659*4882a593Smuzhiyun 			spin_lock(&dc->lock);
660*4882a593Smuzhiyun 			if (csr & (TXX9_DMA_CSR_ABCHC | TXX9_DMA_CSR_NCHNC |
661*4882a593Smuzhiyun 				   TXX9_DMA_CSR_NTRNFC))
662*4882a593Smuzhiyun 				txx9dmac_scan_descriptors(dc);
663*4882a593Smuzhiyun 			spin_unlock(&dc->lock);
664*4882a593Smuzhiyun 		}
665*4882a593Smuzhiyun 	}
666*4882a593Smuzhiyun 	irq = ddev->irq;
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	enable_irq(irq);
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun 
txx9dmac_interrupt(int irq,void * dev_id)671*4882a593Smuzhiyun static irqreturn_t txx9dmac_interrupt(int irq, void *dev_id)
672*4882a593Smuzhiyun {
673*4882a593Smuzhiyun 	struct txx9dmac_dev *ddev = dev_id;
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	dev_vdbg(ddev->chan[0]->dma.dev, "interrupt: status=%#x\n",
676*4882a593Smuzhiyun 			dma_readl(ddev, MCR));
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	tasklet_schedule(&ddev->tasklet);
679*4882a593Smuzhiyun 	/*
680*4882a593Smuzhiyun 	 * Just disable the interrupts. We'll turn them back on in the
681*4882a593Smuzhiyun 	 * softirq handler.
682*4882a593Smuzhiyun 	 */
683*4882a593Smuzhiyun 	disable_irq_nosync(irq);
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	return IRQ_HANDLED;
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
689*4882a593Smuzhiyun 
txx9dmac_tx_submit(struct dma_async_tx_descriptor * tx)690*4882a593Smuzhiyun static dma_cookie_t txx9dmac_tx_submit(struct dma_async_tx_descriptor *tx)
691*4882a593Smuzhiyun {
692*4882a593Smuzhiyun 	struct txx9dmac_desc *desc = txd_to_txx9dmac_desc(tx);
693*4882a593Smuzhiyun 	struct txx9dmac_chan *dc = to_txx9dmac_chan(tx->chan);
694*4882a593Smuzhiyun 	dma_cookie_t cookie;
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	spin_lock_bh(&dc->lock);
697*4882a593Smuzhiyun 	cookie = dma_cookie_assign(tx);
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	dev_vdbg(chan2dev(tx->chan), "tx_submit: queued %u %p\n",
700*4882a593Smuzhiyun 		 desc->txd.cookie, desc);
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	list_add_tail(&desc->desc_node, &dc->queue);
703*4882a593Smuzhiyun 	spin_unlock_bh(&dc->lock);
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	return cookie;
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
txx9dmac_prep_dma_memcpy(struct dma_chan * chan,dma_addr_t dest,dma_addr_t src,size_t len,unsigned long flags)709*4882a593Smuzhiyun txx9dmac_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
710*4882a593Smuzhiyun 		size_t len, unsigned long flags)
711*4882a593Smuzhiyun {
712*4882a593Smuzhiyun 	struct txx9dmac_chan *dc = to_txx9dmac_chan(chan);
713*4882a593Smuzhiyun 	struct txx9dmac_dev *ddev = dc->ddev;
714*4882a593Smuzhiyun 	struct txx9dmac_desc *desc;
715*4882a593Smuzhiyun 	struct txx9dmac_desc *first;
716*4882a593Smuzhiyun 	struct txx9dmac_desc *prev;
717*4882a593Smuzhiyun 	size_t xfer_count;
718*4882a593Smuzhiyun 	size_t offset;
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	dev_vdbg(chan2dev(chan), "prep_dma_memcpy d%#llx s%#llx l%#zx f%#lx\n",
721*4882a593Smuzhiyun 		 (u64)dest, (u64)src, len, flags);
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	if (unlikely(!len)) {
724*4882a593Smuzhiyun 		dev_dbg(chan2dev(chan), "prep_dma_memcpy: length is zero!\n");
725*4882a593Smuzhiyun 		return NULL;
726*4882a593Smuzhiyun 	}
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	prev = first = NULL;
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	for (offset = 0; offset < len; offset += xfer_count) {
731*4882a593Smuzhiyun 		xfer_count = min_t(size_t, len - offset, TXX9_DMA_MAX_COUNT);
732*4882a593Smuzhiyun 		/*
733*4882a593Smuzhiyun 		 * Workaround for ERT-TX49H2-033, ERT-TX49H3-020,
734*4882a593Smuzhiyun 		 * ERT-TX49H4-016 (slightly conservative)
735*4882a593Smuzhiyun 		 */
736*4882a593Smuzhiyun 		if (__is_dmac64(ddev)) {
737*4882a593Smuzhiyun 			if (xfer_count > 0x100 &&
738*4882a593Smuzhiyun 			    (xfer_count & 0xff) >= 0xfa &&
739*4882a593Smuzhiyun 			    (xfer_count & 0xff) <= 0xff)
740*4882a593Smuzhiyun 				xfer_count -= 0x20;
741*4882a593Smuzhiyun 		} else {
742*4882a593Smuzhiyun 			if (xfer_count > 0x80 &&
743*4882a593Smuzhiyun 			    (xfer_count & 0x7f) >= 0x7e &&
744*4882a593Smuzhiyun 			    (xfer_count & 0x7f) <= 0x7f)
745*4882a593Smuzhiyun 				xfer_count -= 0x20;
746*4882a593Smuzhiyun 		}
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 		desc = txx9dmac_desc_get(dc);
749*4882a593Smuzhiyun 		if (!desc) {
750*4882a593Smuzhiyun 			txx9dmac_desc_put(dc, first);
751*4882a593Smuzhiyun 			return NULL;
752*4882a593Smuzhiyun 		}
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 		if (__is_dmac64(ddev)) {
755*4882a593Smuzhiyun 			desc->hwdesc.SAR = src + offset;
756*4882a593Smuzhiyun 			desc->hwdesc.DAR = dest + offset;
757*4882a593Smuzhiyun 			desc->hwdesc.CNTR = xfer_count;
758*4882a593Smuzhiyun 			txx9dmac_desc_set_nosimple(ddev, desc, 8, 8,
759*4882a593Smuzhiyun 					dc->ccr | TXX9_DMA_CCR_XFACT);
760*4882a593Smuzhiyun 		} else {
761*4882a593Smuzhiyun 			desc->hwdesc32.SAR = src + offset;
762*4882a593Smuzhiyun 			desc->hwdesc32.DAR = dest + offset;
763*4882a593Smuzhiyun 			desc->hwdesc32.CNTR = xfer_count;
764*4882a593Smuzhiyun 			txx9dmac_desc_set_nosimple(ddev, desc, 4, 4,
765*4882a593Smuzhiyun 					dc->ccr | TXX9_DMA_CCR_XFACT);
766*4882a593Smuzhiyun 		}
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 		/*
769*4882a593Smuzhiyun 		 * The descriptors on tx_list are not reachable from
770*4882a593Smuzhiyun 		 * the dc->queue list or dc->active_list after a
771*4882a593Smuzhiyun 		 * submit.  If we put all descriptors on active_list,
772*4882a593Smuzhiyun 		 * calling of callback on the completion will be more
773*4882a593Smuzhiyun 		 * complex.
774*4882a593Smuzhiyun 		 */
775*4882a593Smuzhiyun 		if (!first) {
776*4882a593Smuzhiyun 			first = desc;
777*4882a593Smuzhiyun 		} else {
778*4882a593Smuzhiyun 			desc_write_CHAR(dc, prev, desc->txd.phys);
779*4882a593Smuzhiyun 			dma_sync_single_for_device(chan2parent(&dc->chan),
780*4882a593Smuzhiyun 					prev->txd.phys, ddev->descsize,
781*4882a593Smuzhiyun 					DMA_TO_DEVICE);
782*4882a593Smuzhiyun 			list_add_tail(&desc->desc_node, &first->tx_list);
783*4882a593Smuzhiyun 		}
784*4882a593Smuzhiyun 		prev = desc;
785*4882a593Smuzhiyun 	}
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	/* Trigger interrupt after last block */
788*4882a593Smuzhiyun 	if (flags & DMA_PREP_INTERRUPT)
789*4882a593Smuzhiyun 		txx9dmac_desc_set_INTENT(ddev, prev);
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	desc_write_CHAR(dc, prev, 0);
792*4882a593Smuzhiyun 	dma_sync_single_for_device(chan2parent(&dc->chan),
793*4882a593Smuzhiyun 			prev->txd.phys, ddev->descsize,
794*4882a593Smuzhiyun 			DMA_TO_DEVICE);
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	first->txd.flags = flags;
797*4882a593Smuzhiyun 	first->len = len;
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	return &first->txd;
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
txx9dmac_prep_slave_sg(struct dma_chan * chan,struct scatterlist * sgl,unsigned int sg_len,enum dma_transfer_direction direction,unsigned long flags,void * context)803*4882a593Smuzhiyun txx9dmac_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
804*4882a593Smuzhiyun 		unsigned int sg_len, enum dma_transfer_direction direction,
805*4882a593Smuzhiyun 		unsigned long flags, void *context)
806*4882a593Smuzhiyun {
807*4882a593Smuzhiyun 	struct txx9dmac_chan *dc = to_txx9dmac_chan(chan);
808*4882a593Smuzhiyun 	struct txx9dmac_dev *ddev = dc->ddev;
809*4882a593Smuzhiyun 	struct txx9dmac_slave *ds = chan->private;
810*4882a593Smuzhiyun 	struct txx9dmac_desc *prev;
811*4882a593Smuzhiyun 	struct txx9dmac_desc *first;
812*4882a593Smuzhiyun 	unsigned int i;
813*4882a593Smuzhiyun 	struct scatterlist *sg;
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	dev_vdbg(chan2dev(chan), "prep_dma_slave\n");
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	BUG_ON(!ds || !ds->reg_width);
818*4882a593Smuzhiyun 	if (ds->tx_reg)
819*4882a593Smuzhiyun 		BUG_ON(direction != DMA_MEM_TO_DEV);
820*4882a593Smuzhiyun 	else
821*4882a593Smuzhiyun 		BUG_ON(direction != DMA_DEV_TO_MEM);
822*4882a593Smuzhiyun 	if (unlikely(!sg_len))
823*4882a593Smuzhiyun 		return NULL;
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 	prev = first = NULL;
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 	for_each_sg(sgl, sg, sg_len, i) {
828*4882a593Smuzhiyun 		struct txx9dmac_desc *desc;
829*4882a593Smuzhiyun 		dma_addr_t mem;
830*4882a593Smuzhiyun 		u32 sai, dai;
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 		desc = txx9dmac_desc_get(dc);
833*4882a593Smuzhiyun 		if (!desc) {
834*4882a593Smuzhiyun 			txx9dmac_desc_put(dc, first);
835*4882a593Smuzhiyun 			return NULL;
836*4882a593Smuzhiyun 		}
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 		mem = sg_dma_address(sg);
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 		if (__is_dmac64(ddev)) {
841*4882a593Smuzhiyun 			if (direction == DMA_MEM_TO_DEV) {
842*4882a593Smuzhiyun 				desc->hwdesc.SAR = mem;
843*4882a593Smuzhiyun 				desc->hwdesc.DAR = ds->tx_reg;
844*4882a593Smuzhiyun 			} else {
845*4882a593Smuzhiyun 				desc->hwdesc.SAR = ds->rx_reg;
846*4882a593Smuzhiyun 				desc->hwdesc.DAR = mem;
847*4882a593Smuzhiyun 			}
848*4882a593Smuzhiyun 			desc->hwdesc.CNTR = sg_dma_len(sg);
849*4882a593Smuzhiyun 		} else {
850*4882a593Smuzhiyun 			if (direction == DMA_MEM_TO_DEV) {
851*4882a593Smuzhiyun 				desc->hwdesc32.SAR = mem;
852*4882a593Smuzhiyun 				desc->hwdesc32.DAR = ds->tx_reg;
853*4882a593Smuzhiyun 			} else {
854*4882a593Smuzhiyun 				desc->hwdesc32.SAR = ds->rx_reg;
855*4882a593Smuzhiyun 				desc->hwdesc32.DAR = mem;
856*4882a593Smuzhiyun 			}
857*4882a593Smuzhiyun 			desc->hwdesc32.CNTR = sg_dma_len(sg);
858*4882a593Smuzhiyun 		}
859*4882a593Smuzhiyun 		if (direction == DMA_MEM_TO_DEV) {
860*4882a593Smuzhiyun 			sai = ds->reg_width;
861*4882a593Smuzhiyun 			dai = 0;
862*4882a593Smuzhiyun 		} else {
863*4882a593Smuzhiyun 			sai = 0;
864*4882a593Smuzhiyun 			dai = ds->reg_width;
865*4882a593Smuzhiyun 		}
866*4882a593Smuzhiyun 		txx9dmac_desc_set_nosimple(ddev, desc, sai, dai,
867*4882a593Smuzhiyun 					dc->ccr | TXX9_DMA_CCR_XFACT);
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 		if (!first) {
870*4882a593Smuzhiyun 			first = desc;
871*4882a593Smuzhiyun 		} else {
872*4882a593Smuzhiyun 			desc_write_CHAR(dc, prev, desc->txd.phys);
873*4882a593Smuzhiyun 			dma_sync_single_for_device(chan2parent(&dc->chan),
874*4882a593Smuzhiyun 					prev->txd.phys,
875*4882a593Smuzhiyun 					ddev->descsize,
876*4882a593Smuzhiyun 					DMA_TO_DEVICE);
877*4882a593Smuzhiyun 			list_add_tail(&desc->desc_node, &first->tx_list);
878*4882a593Smuzhiyun 		}
879*4882a593Smuzhiyun 		prev = desc;
880*4882a593Smuzhiyun 	}
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	/* Trigger interrupt after last block */
883*4882a593Smuzhiyun 	if (flags & DMA_PREP_INTERRUPT)
884*4882a593Smuzhiyun 		txx9dmac_desc_set_INTENT(ddev, prev);
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	desc_write_CHAR(dc, prev, 0);
887*4882a593Smuzhiyun 	dma_sync_single_for_device(chan2parent(&dc->chan),
888*4882a593Smuzhiyun 			prev->txd.phys, ddev->descsize,
889*4882a593Smuzhiyun 			DMA_TO_DEVICE);
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	first->txd.flags = flags;
892*4882a593Smuzhiyun 	first->len = 0;
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	return &first->txd;
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun 
txx9dmac_terminate_all(struct dma_chan * chan)897*4882a593Smuzhiyun static int txx9dmac_terminate_all(struct dma_chan *chan)
898*4882a593Smuzhiyun {
899*4882a593Smuzhiyun 	struct txx9dmac_chan *dc = to_txx9dmac_chan(chan);
900*4882a593Smuzhiyun 	struct txx9dmac_desc *desc, *_desc;
901*4882a593Smuzhiyun 	LIST_HEAD(list);
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	dev_vdbg(chan2dev(chan), "terminate_all\n");
904*4882a593Smuzhiyun 	spin_lock_bh(&dc->lock);
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 	txx9dmac_reset_chan(dc);
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	/* active_list entries will end up before queued entries */
909*4882a593Smuzhiyun 	list_splice_init(&dc->queue, &list);
910*4882a593Smuzhiyun 	list_splice_init(&dc->active_list, &list);
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	spin_unlock_bh(&dc->lock);
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	/* Flush all pending and queued descriptors */
915*4882a593Smuzhiyun 	list_for_each_entry_safe(desc, _desc, &list, desc_node)
916*4882a593Smuzhiyun 		txx9dmac_descriptor_complete(dc, desc);
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	return 0;
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun static enum dma_status
txx9dmac_tx_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * txstate)922*4882a593Smuzhiyun txx9dmac_tx_status(struct dma_chan *chan, dma_cookie_t cookie,
923*4882a593Smuzhiyun 		   struct dma_tx_state *txstate)
924*4882a593Smuzhiyun {
925*4882a593Smuzhiyun 	struct txx9dmac_chan *dc = to_txx9dmac_chan(chan);
926*4882a593Smuzhiyun 	enum dma_status ret;
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	ret = dma_cookie_status(chan, cookie, txstate);
929*4882a593Smuzhiyun 	if (ret == DMA_COMPLETE)
930*4882a593Smuzhiyun 		return DMA_COMPLETE;
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	spin_lock_bh(&dc->lock);
933*4882a593Smuzhiyun 	txx9dmac_scan_descriptors(dc);
934*4882a593Smuzhiyun 	spin_unlock_bh(&dc->lock);
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	return dma_cookie_status(chan, cookie, txstate);
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun 
txx9dmac_chain_dynamic(struct txx9dmac_chan * dc,struct txx9dmac_desc * prev)939*4882a593Smuzhiyun static void txx9dmac_chain_dynamic(struct txx9dmac_chan *dc,
940*4882a593Smuzhiyun 				   struct txx9dmac_desc *prev)
941*4882a593Smuzhiyun {
942*4882a593Smuzhiyun 	struct txx9dmac_dev *ddev = dc->ddev;
943*4882a593Smuzhiyun 	struct txx9dmac_desc *desc;
944*4882a593Smuzhiyun 	LIST_HEAD(list);
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	prev = txx9dmac_last_child(prev);
947*4882a593Smuzhiyun 	txx9dmac_dequeue(dc, &list);
948*4882a593Smuzhiyun 	desc = list_entry(list.next, struct txx9dmac_desc, desc_node);
949*4882a593Smuzhiyun 	desc_write_CHAR(dc, prev, desc->txd.phys);
950*4882a593Smuzhiyun 	dma_sync_single_for_device(chan2parent(&dc->chan),
951*4882a593Smuzhiyun 				   prev->txd.phys, ddev->descsize,
952*4882a593Smuzhiyun 				   DMA_TO_DEVICE);
953*4882a593Smuzhiyun 	if (!(channel_readl(dc, CSR) & TXX9_DMA_CSR_CHNEN) &&
954*4882a593Smuzhiyun 	    channel_read_CHAR(dc) == prev->txd.phys)
955*4882a593Smuzhiyun 		/* Restart chain DMA */
956*4882a593Smuzhiyun 		channel_write_CHAR(dc, desc->txd.phys);
957*4882a593Smuzhiyun 	list_splice_tail(&list, &dc->active_list);
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun 
txx9dmac_issue_pending(struct dma_chan * chan)960*4882a593Smuzhiyun static void txx9dmac_issue_pending(struct dma_chan *chan)
961*4882a593Smuzhiyun {
962*4882a593Smuzhiyun 	struct txx9dmac_chan *dc = to_txx9dmac_chan(chan);
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	spin_lock_bh(&dc->lock);
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	if (!list_empty(&dc->active_list))
967*4882a593Smuzhiyun 		txx9dmac_scan_descriptors(dc);
968*4882a593Smuzhiyun 	if (!list_empty(&dc->queue)) {
969*4882a593Smuzhiyun 		if (list_empty(&dc->active_list)) {
970*4882a593Smuzhiyun 			txx9dmac_dequeue(dc, &dc->active_list);
971*4882a593Smuzhiyun 			txx9dmac_dostart(dc, txx9dmac_first_active(dc));
972*4882a593Smuzhiyun 		} else if (txx9_dma_have_SMPCHN()) {
973*4882a593Smuzhiyun 			struct txx9dmac_desc *prev = txx9dmac_last_active(dc);
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 			if (!(prev->txd.flags & DMA_PREP_INTERRUPT) ||
976*4882a593Smuzhiyun 			    txx9dmac_chan_INTENT(dc))
977*4882a593Smuzhiyun 				txx9dmac_chain_dynamic(dc, prev);
978*4882a593Smuzhiyun 		}
979*4882a593Smuzhiyun 	}
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 	spin_unlock_bh(&dc->lock);
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun 
txx9dmac_alloc_chan_resources(struct dma_chan * chan)984*4882a593Smuzhiyun static int txx9dmac_alloc_chan_resources(struct dma_chan *chan)
985*4882a593Smuzhiyun {
986*4882a593Smuzhiyun 	struct txx9dmac_chan *dc = to_txx9dmac_chan(chan);
987*4882a593Smuzhiyun 	struct txx9dmac_slave *ds = chan->private;
988*4882a593Smuzhiyun 	struct txx9dmac_desc *desc;
989*4882a593Smuzhiyun 	int i;
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	dev_vdbg(chan2dev(chan), "alloc_chan_resources\n");
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	/* ASSERT:  channel is idle */
994*4882a593Smuzhiyun 	if (channel_readl(dc, CSR) & TXX9_DMA_CSR_XFACT) {
995*4882a593Smuzhiyun 		dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
996*4882a593Smuzhiyun 		return -EIO;
997*4882a593Smuzhiyun 	}
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 	dma_cookie_init(chan);
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	dc->ccr = TXX9_DMA_CCR_IMMCHN | TXX9_DMA_CCR_INTENE | CCR_LE;
1002*4882a593Smuzhiyun 	txx9dmac_chan_set_SMPCHN(dc);
1003*4882a593Smuzhiyun 	if (!txx9_dma_have_SMPCHN() || (dc->ccr & TXX9_DMA_CCR_SMPCHN))
1004*4882a593Smuzhiyun 		dc->ccr |= TXX9_DMA_CCR_INTENC;
1005*4882a593Smuzhiyun 	if (chan->device->device_prep_dma_memcpy) {
1006*4882a593Smuzhiyun 		if (ds)
1007*4882a593Smuzhiyun 			return -EINVAL;
1008*4882a593Smuzhiyun 		dc->ccr |= TXX9_DMA_CCR_XFSZ_X8;
1009*4882a593Smuzhiyun 	} else {
1010*4882a593Smuzhiyun 		if (!ds ||
1011*4882a593Smuzhiyun 		    (ds->tx_reg && ds->rx_reg) || (!ds->tx_reg && !ds->rx_reg))
1012*4882a593Smuzhiyun 			return -EINVAL;
1013*4882a593Smuzhiyun 		dc->ccr |= TXX9_DMA_CCR_EXTRQ |
1014*4882a593Smuzhiyun 			TXX9_DMA_CCR_XFSZ(__ffs(ds->reg_width));
1015*4882a593Smuzhiyun 		txx9dmac_chan_set_INTENT(dc);
1016*4882a593Smuzhiyun 	}
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 	spin_lock_bh(&dc->lock);
1019*4882a593Smuzhiyun 	i = dc->descs_allocated;
1020*4882a593Smuzhiyun 	while (dc->descs_allocated < TXX9_DMA_INITIAL_DESC_COUNT) {
1021*4882a593Smuzhiyun 		spin_unlock_bh(&dc->lock);
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 		desc = txx9dmac_desc_alloc(dc, GFP_KERNEL);
1024*4882a593Smuzhiyun 		if (!desc) {
1025*4882a593Smuzhiyun 			dev_info(chan2dev(chan),
1026*4882a593Smuzhiyun 				"only allocated %d descriptors\n", i);
1027*4882a593Smuzhiyun 			spin_lock_bh(&dc->lock);
1028*4882a593Smuzhiyun 			break;
1029*4882a593Smuzhiyun 		}
1030*4882a593Smuzhiyun 		txx9dmac_desc_put(dc, desc);
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 		spin_lock_bh(&dc->lock);
1033*4882a593Smuzhiyun 		i = ++dc->descs_allocated;
1034*4882a593Smuzhiyun 	}
1035*4882a593Smuzhiyun 	spin_unlock_bh(&dc->lock);
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 	dev_dbg(chan2dev(chan),
1038*4882a593Smuzhiyun 		"alloc_chan_resources allocated %d descriptors\n", i);
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun 	return i;
1041*4882a593Smuzhiyun }
1042*4882a593Smuzhiyun 
txx9dmac_free_chan_resources(struct dma_chan * chan)1043*4882a593Smuzhiyun static void txx9dmac_free_chan_resources(struct dma_chan *chan)
1044*4882a593Smuzhiyun {
1045*4882a593Smuzhiyun 	struct txx9dmac_chan *dc = to_txx9dmac_chan(chan);
1046*4882a593Smuzhiyun 	struct txx9dmac_dev *ddev = dc->ddev;
1047*4882a593Smuzhiyun 	struct txx9dmac_desc *desc, *_desc;
1048*4882a593Smuzhiyun 	LIST_HEAD(list);
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 	dev_dbg(chan2dev(chan), "free_chan_resources (descs allocated=%u)\n",
1051*4882a593Smuzhiyun 			dc->descs_allocated);
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun 	/* ASSERT:  channel is idle */
1054*4882a593Smuzhiyun 	BUG_ON(!list_empty(&dc->active_list));
1055*4882a593Smuzhiyun 	BUG_ON(!list_empty(&dc->queue));
1056*4882a593Smuzhiyun 	BUG_ON(channel_readl(dc, CSR) & TXX9_DMA_CSR_XFACT);
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 	spin_lock_bh(&dc->lock);
1059*4882a593Smuzhiyun 	list_splice_init(&dc->free_list, &list);
1060*4882a593Smuzhiyun 	dc->descs_allocated = 0;
1061*4882a593Smuzhiyun 	spin_unlock_bh(&dc->lock);
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun 	list_for_each_entry_safe(desc, _desc, &list, desc_node) {
1064*4882a593Smuzhiyun 		dev_vdbg(chan2dev(chan), "  freeing descriptor %p\n", desc);
1065*4882a593Smuzhiyun 		dma_unmap_single(chan2parent(chan), desc->txd.phys,
1066*4882a593Smuzhiyun 				 ddev->descsize, DMA_TO_DEVICE);
1067*4882a593Smuzhiyun 		kfree(desc);
1068*4882a593Smuzhiyun 	}
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 	dev_vdbg(chan2dev(chan), "free_chan_resources done\n");
1071*4882a593Smuzhiyun }
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
1074*4882a593Smuzhiyun 
txx9dmac_off(struct txx9dmac_dev * ddev)1075*4882a593Smuzhiyun static void txx9dmac_off(struct txx9dmac_dev *ddev)
1076*4882a593Smuzhiyun {
1077*4882a593Smuzhiyun 	dma_writel(ddev, MCR, 0);
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun 
txx9dmac_chan_probe(struct platform_device * pdev)1080*4882a593Smuzhiyun static int __init txx9dmac_chan_probe(struct platform_device *pdev)
1081*4882a593Smuzhiyun {
1082*4882a593Smuzhiyun 	struct txx9dmac_chan_platform_data *cpdata =
1083*4882a593Smuzhiyun 			dev_get_platdata(&pdev->dev);
1084*4882a593Smuzhiyun 	struct platform_device *dmac_dev = cpdata->dmac_dev;
1085*4882a593Smuzhiyun 	struct txx9dmac_platform_data *pdata = dev_get_platdata(&dmac_dev->dev);
1086*4882a593Smuzhiyun 	struct txx9dmac_chan *dc;
1087*4882a593Smuzhiyun 	int err;
1088*4882a593Smuzhiyun 	int ch = pdev->id % TXX9_DMA_MAX_NR_CHANNELS;
1089*4882a593Smuzhiyun 	int irq;
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun 	dc = devm_kzalloc(&pdev->dev, sizeof(*dc), GFP_KERNEL);
1092*4882a593Smuzhiyun 	if (!dc)
1093*4882a593Smuzhiyun 		return -ENOMEM;
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 	dc->dma.dev = &pdev->dev;
1096*4882a593Smuzhiyun 	dc->dma.device_alloc_chan_resources = txx9dmac_alloc_chan_resources;
1097*4882a593Smuzhiyun 	dc->dma.device_free_chan_resources = txx9dmac_free_chan_resources;
1098*4882a593Smuzhiyun 	dc->dma.device_terminate_all = txx9dmac_terminate_all;
1099*4882a593Smuzhiyun 	dc->dma.device_tx_status = txx9dmac_tx_status;
1100*4882a593Smuzhiyun 	dc->dma.device_issue_pending = txx9dmac_issue_pending;
1101*4882a593Smuzhiyun 	if (pdata && pdata->memcpy_chan == ch) {
1102*4882a593Smuzhiyun 		dc->dma.device_prep_dma_memcpy = txx9dmac_prep_dma_memcpy;
1103*4882a593Smuzhiyun 		dma_cap_set(DMA_MEMCPY, dc->dma.cap_mask);
1104*4882a593Smuzhiyun 	} else {
1105*4882a593Smuzhiyun 		dc->dma.device_prep_slave_sg = txx9dmac_prep_slave_sg;
1106*4882a593Smuzhiyun 		dma_cap_set(DMA_SLAVE, dc->dma.cap_mask);
1107*4882a593Smuzhiyun 		dma_cap_set(DMA_PRIVATE, dc->dma.cap_mask);
1108*4882a593Smuzhiyun 	}
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 	INIT_LIST_HEAD(&dc->dma.channels);
1111*4882a593Smuzhiyun 	dc->ddev = platform_get_drvdata(dmac_dev);
1112*4882a593Smuzhiyun 	if (dc->ddev->irq < 0) {
1113*4882a593Smuzhiyun 		irq = platform_get_irq(pdev, 0);
1114*4882a593Smuzhiyun 		if (irq < 0)
1115*4882a593Smuzhiyun 			return irq;
1116*4882a593Smuzhiyun 		tasklet_setup(&dc->tasklet, txx9dmac_chan_tasklet);
1117*4882a593Smuzhiyun 		dc->irq = irq;
1118*4882a593Smuzhiyun 		err = devm_request_irq(&pdev->dev, dc->irq,
1119*4882a593Smuzhiyun 			txx9dmac_chan_interrupt, 0, dev_name(&pdev->dev), dc);
1120*4882a593Smuzhiyun 		if (err)
1121*4882a593Smuzhiyun 			return err;
1122*4882a593Smuzhiyun 	} else
1123*4882a593Smuzhiyun 		dc->irq = -1;
1124*4882a593Smuzhiyun 	dc->ddev->chan[ch] = dc;
1125*4882a593Smuzhiyun 	dc->chan.device = &dc->dma;
1126*4882a593Smuzhiyun 	list_add_tail(&dc->chan.device_node, &dc->chan.device->channels);
1127*4882a593Smuzhiyun 	dma_cookie_init(&dc->chan);
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun 	if (is_dmac64(dc))
1130*4882a593Smuzhiyun 		dc->ch_regs = &__txx9dmac_regs(dc->ddev)->CHAN[ch];
1131*4882a593Smuzhiyun 	else
1132*4882a593Smuzhiyun 		dc->ch_regs = &__txx9dmac_regs32(dc->ddev)->CHAN[ch];
1133*4882a593Smuzhiyun 	spin_lock_init(&dc->lock);
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 	INIT_LIST_HEAD(&dc->active_list);
1136*4882a593Smuzhiyun 	INIT_LIST_HEAD(&dc->queue);
1137*4882a593Smuzhiyun 	INIT_LIST_HEAD(&dc->free_list);
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	txx9dmac_reset_chan(dc);
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 	platform_set_drvdata(pdev, dc);
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 	err = dma_async_device_register(&dc->dma);
1144*4882a593Smuzhiyun 	if (err)
1145*4882a593Smuzhiyun 		return err;
1146*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "TXx9 DMA Channel (dma%d%s%s)\n",
1147*4882a593Smuzhiyun 		dc->dma.dev_id,
1148*4882a593Smuzhiyun 		dma_has_cap(DMA_MEMCPY, dc->dma.cap_mask) ? " memcpy" : "",
1149*4882a593Smuzhiyun 		dma_has_cap(DMA_SLAVE, dc->dma.cap_mask) ? " slave" : "");
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 	return 0;
1152*4882a593Smuzhiyun }
1153*4882a593Smuzhiyun 
txx9dmac_chan_remove(struct platform_device * pdev)1154*4882a593Smuzhiyun static int txx9dmac_chan_remove(struct platform_device *pdev)
1155*4882a593Smuzhiyun {
1156*4882a593Smuzhiyun 	struct txx9dmac_chan *dc = platform_get_drvdata(pdev);
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	dma_async_device_unregister(&dc->dma);
1160*4882a593Smuzhiyun 	if (dc->irq >= 0) {
1161*4882a593Smuzhiyun 		devm_free_irq(&pdev->dev, dc->irq, dc);
1162*4882a593Smuzhiyun 		tasklet_kill(&dc->tasklet);
1163*4882a593Smuzhiyun 	}
1164*4882a593Smuzhiyun 	dc->ddev->chan[pdev->id % TXX9_DMA_MAX_NR_CHANNELS] = NULL;
1165*4882a593Smuzhiyun 	return 0;
1166*4882a593Smuzhiyun }
1167*4882a593Smuzhiyun 
txx9dmac_probe(struct platform_device * pdev)1168*4882a593Smuzhiyun static int __init txx9dmac_probe(struct platform_device *pdev)
1169*4882a593Smuzhiyun {
1170*4882a593Smuzhiyun 	struct txx9dmac_platform_data *pdata = dev_get_platdata(&pdev->dev);
1171*4882a593Smuzhiyun 	struct resource *io;
1172*4882a593Smuzhiyun 	struct txx9dmac_dev *ddev;
1173*4882a593Smuzhiyun 	u32 mcr;
1174*4882a593Smuzhiyun 	int err;
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 	io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1177*4882a593Smuzhiyun 	if (!io)
1178*4882a593Smuzhiyun 		return -EINVAL;
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 	ddev = devm_kzalloc(&pdev->dev, sizeof(*ddev), GFP_KERNEL);
1181*4882a593Smuzhiyun 	if (!ddev)
1182*4882a593Smuzhiyun 		return -ENOMEM;
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun 	if (!devm_request_mem_region(&pdev->dev, io->start, resource_size(io),
1185*4882a593Smuzhiyun 				     dev_name(&pdev->dev)))
1186*4882a593Smuzhiyun 		return -EBUSY;
1187*4882a593Smuzhiyun 
1188*4882a593Smuzhiyun 	ddev->regs = devm_ioremap(&pdev->dev, io->start, resource_size(io));
1189*4882a593Smuzhiyun 	if (!ddev->regs)
1190*4882a593Smuzhiyun 		return -ENOMEM;
1191*4882a593Smuzhiyun 	ddev->have_64bit_regs = pdata->have_64bit_regs;
1192*4882a593Smuzhiyun 	if (__is_dmac64(ddev))
1193*4882a593Smuzhiyun 		ddev->descsize = sizeof(struct txx9dmac_hwdesc);
1194*4882a593Smuzhiyun 	else
1195*4882a593Smuzhiyun 		ddev->descsize = sizeof(struct txx9dmac_hwdesc32);
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 	/* force dma off, just in case */
1198*4882a593Smuzhiyun 	txx9dmac_off(ddev);
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun 	ddev->irq = platform_get_irq(pdev, 0);
1201*4882a593Smuzhiyun 	if (ddev->irq >= 0) {
1202*4882a593Smuzhiyun 		tasklet_setup(&ddev->tasklet, txx9dmac_tasklet);
1203*4882a593Smuzhiyun 		err = devm_request_irq(&pdev->dev, ddev->irq,
1204*4882a593Smuzhiyun 			txx9dmac_interrupt, 0, dev_name(&pdev->dev), ddev);
1205*4882a593Smuzhiyun 		if (err)
1206*4882a593Smuzhiyun 			return err;
1207*4882a593Smuzhiyun 	}
1208*4882a593Smuzhiyun 
1209*4882a593Smuzhiyun 	mcr = TXX9_DMA_MCR_MSTEN | MCR_LE;
1210*4882a593Smuzhiyun 	if (pdata && pdata->memcpy_chan >= 0)
1211*4882a593Smuzhiyun 		mcr |= TXX9_DMA_MCR_FIFUM(pdata->memcpy_chan);
1212*4882a593Smuzhiyun 	dma_writel(ddev, MCR, mcr);
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun 	platform_set_drvdata(pdev, ddev);
1215*4882a593Smuzhiyun 	return 0;
1216*4882a593Smuzhiyun }
1217*4882a593Smuzhiyun 
txx9dmac_remove(struct platform_device * pdev)1218*4882a593Smuzhiyun static int txx9dmac_remove(struct platform_device *pdev)
1219*4882a593Smuzhiyun {
1220*4882a593Smuzhiyun 	struct txx9dmac_dev *ddev = platform_get_drvdata(pdev);
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun 	txx9dmac_off(ddev);
1223*4882a593Smuzhiyun 	if (ddev->irq >= 0) {
1224*4882a593Smuzhiyun 		devm_free_irq(&pdev->dev, ddev->irq, ddev);
1225*4882a593Smuzhiyun 		tasklet_kill(&ddev->tasklet);
1226*4882a593Smuzhiyun 	}
1227*4882a593Smuzhiyun 	return 0;
1228*4882a593Smuzhiyun }
1229*4882a593Smuzhiyun 
txx9dmac_shutdown(struct platform_device * pdev)1230*4882a593Smuzhiyun static void txx9dmac_shutdown(struct platform_device *pdev)
1231*4882a593Smuzhiyun {
1232*4882a593Smuzhiyun 	struct txx9dmac_dev *ddev = platform_get_drvdata(pdev);
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun 	txx9dmac_off(ddev);
1235*4882a593Smuzhiyun }
1236*4882a593Smuzhiyun 
txx9dmac_suspend_noirq(struct device * dev)1237*4882a593Smuzhiyun static int txx9dmac_suspend_noirq(struct device *dev)
1238*4882a593Smuzhiyun {
1239*4882a593Smuzhiyun 	struct txx9dmac_dev *ddev = dev_get_drvdata(dev);
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun 	txx9dmac_off(ddev);
1242*4882a593Smuzhiyun 	return 0;
1243*4882a593Smuzhiyun }
1244*4882a593Smuzhiyun 
txx9dmac_resume_noirq(struct device * dev)1245*4882a593Smuzhiyun static int txx9dmac_resume_noirq(struct device *dev)
1246*4882a593Smuzhiyun {
1247*4882a593Smuzhiyun 	struct txx9dmac_dev *ddev = dev_get_drvdata(dev);
1248*4882a593Smuzhiyun 	struct txx9dmac_platform_data *pdata = dev_get_platdata(dev);
1249*4882a593Smuzhiyun 	u32 mcr;
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 	mcr = TXX9_DMA_MCR_MSTEN | MCR_LE;
1252*4882a593Smuzhiyun 	if (pdata && pdata->memcpy_chan >= 0)
1253*4882a593Smuzhiyun 		mcr |= TXX9_DMA_MCR_FIFUM(pdata->memcpy_chan);
1254*4882a593Smuzhiyun 	dma_writel(ddev, MCR, mcr);
1255*4882a593Smuzhiyun 	return 0;
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun }
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun static const struct dev_pm_ops txx9dmac_dev_pm_ops = {
1260*4882a593Smuzhiyun 	.suspend_noirq = txx9dmac_suspend_noirq,
1261*4882a593Smuzhiyun 	.resume_noirq = txx9dmac_resume_noirq,
1262*4882a593Smuzhiyun };
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun static struct platform_driver txx9dmac_chan_driver = {
1265*4882a593Smuzhiyun 	.remove		= txx9dmac_chan_remove,
1266*4882a593Smuzhiyun 	.driver = {
1267*4882a593Smuzhiyun 		.name	= "txx9dmac-chan",
1268*4882a593Smuzhiyun 	},
1269*4882a593Smuzhiyun };
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun static struct platform_driver txx9dmac_driver = {
1272*4882a593Smuzhiyun 	.remove		= txx9dmac_remove,
1273*4882a593Smuzhiyun 	.shutdown	= txx9dmac_shutdown,
1274*4882a593Smuzhiyun 	.driver = {
1275*4882a593Smuzhiyun 		.name	= "txx9dmac",
1276*4882a593Smuzhiyun 		.pm	= &txx9dmac_dev_pm_ops,
1277*4882a593Smuzhiyun 	},
1278*4882a593Smuzhiyun };
1279*4882a593Smuzhiyun 
txx9dmac_init(void)1280*4882a593Smuzhiyun static int __init txx9dmac_init(void)
1281*4882a593Smuzhiyun {
1282*4882a593Smuzhiyun 	int rc;
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun 	rc = platform_driver_probe(&txx9dmac_driver, txx9dmac_probe);
1285*4882a593Smuzhiyun 	if (!rc) {
1286*4882a593Smuzhiyun 		rc = platform_driver_probe(&txx9dmac_chan_driver,
1287*4882a593Smuzhiyun 					   txx9dmac_chan_probe);
1288*4882a593Smuzhiyun 		if (rc)
1289*4882a593Smuzhiyun 			platform_driver_unregister(&txx9dmac_driver);
1290*4882a593Smuzhiyun 	}
1291*4882a593Smuzhiyun 	return rc;
1292*4882a593Smuzhiyun }
1293*4882a593Smuzhiyun module_init(txx9dmac_init);
1294*4882a593Smuzhiyun 
txx9dmac_exit(void)1295*4882a593Smuzhiyun static void __exit txx9dmac_exit(void)
1296*4882a593Smuzhiyun {
1297*4882a593Smuzhiyun 	platform_driver_unregister(&txx9dmac_chan_driver);
1298*4882a593Smuzhiyun 	platform_driver_unregister(&txx9dmac_driver);
1299*4882a593Smuzhiyun }
1300*4882a593Smuzhiyun module_exit(txx9dmac_exit);
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1303*4882a593Smuzhiyun MODULE_DESCRIPTION("TXx9 DMA Controller driver");
1304*4882a593Smuzhiyun MODULE_AUTHOR("Atsushi Nemoto <anemo@mba.ocn.ne.jp>");
1305*4882a593Smuzhiyun MODULE_ALIAS("platform:txx9dmac");
1306*4882a593Smuzhiyun MODULE_ALIAS("platform:txx9dmac-chan");
1307