1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2019 Texas Instruments Incorporated - http://www.ti.com
4*4882a593Smuzhiyun * Author: Peter Ujfalusi <peter.ujfalusi@ti.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/kernel.h>
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/dmaengine.h>
10*4882a593Smuzhiyun #include <linux/dma-mapping.h>
11*4882a593Smuzhiyun #include <linux/dmapool.h>
12*4882a593Smuzhiyun #include <linux/err.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/list.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/slab.h>
18*4882a593Smuzhiyun #include <linux/spinlock.h>
19*4882a593Smuzhiyun #include <linux/sys_soc.h>
20*4882a593Smuzhiyun #include <linux/of.h>
21*4882a593Smuzhiyun #include <linux/of_dma.h>
22*4882a593Smuzhiyun #include <linux/of_device.h>
23*4882a593Smuzhiyun #include <linux/of_irq.h>
24*4882a593Smuzhiyun #include <linux/workqueue.h>
25*4882a593Smuzhiyun #include <linux/completion.h>
26*4882a593Smuzhiyun #include <linux/soc/ti/k3-ringacc.h>
27*4882a593Smuzhiyun #include <linux/soc/ti/ti_sci_protocol.h>
28*4882a593Smuzhiyun #include <linux/soc/ti/ti_sci_inta_msi.h>
29*4882a593Smuzhiyun #include <linux/dma/ti-cppi5.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include "../virt-dma.h"
32*4882a593Smuzhiyun #include "k3-udma.h"
33*4882a593Smuzhiyun #include "k3-psil-priv.h"
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun struct udma_static_tr {
36*4882a593Smuzhiyun u8 elsize; /* RPSTR0 */
37*4882a593Smuzhiyun u16 elcnt; /* RPSTR0 */
38*4882a593Smuzhiyun u16 bstcnt; /* RPSTR1 */
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define K3_UDMA_MAX_RFLOWS 1024
42*4882a593Smuzhiyun #define K3_UDMA_DEFAULT_RING_SIZE 16
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* How SRC/DST tag should be updated by UDMA in the descriptor's Word 3 */
45*4882a593Smuzhiyun #define UDMA_RFLOW_SRCTAG_NONE 0
46*4882a593Smuzhiyun #define UDMA_RFLOW_SRCTAG_CFG_TAG 1
47*4882a593Smuzhiyun #define UDMA_RFLOW_SRCTAG_FLOW_ID 2
48*4882a593Smuzhiyun #define UDMA_RFLOW_SRCTAG_SRC_TAG 4
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define UDMA_RFLOW_DSTTAG_NONE 0
51*4882a593Smuzhiyun #define UDMA_RFLOW_DSTTAG_CFG_TAG 1
52*4882a593Smuzhiyun #define UDMA_RFLOW_DSTTAG_FLOW_ID 2
53*4882a593Smuzhiyun #define UDMA_RFLOW_DSTTAG_DST_TAG_LO 4
54*4882a593Smuzhiyun #define UDMA_RFLOW_DSTTAG_DST_TAG_HI 5
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun struct udma_chan;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun enum udma_mmr {
59*4882a593Smuzhiyun MMR_GCFG = 0,
60*4882a593Smuzhiyun MMR_RCHANRT,
61*4882a593Smuzhiyun MMR_TCHANRT,
62*4882a593Smuzhiyun MMR_LAST,
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun static const char * const mmr_names[] = { "gcfg", "rchanrt", "tchanrt" };
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun struct udma_tchan {
68*4882a593Smuzhiyun void __iomem *reg_rt;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun int id;
71*4882a593Smuzhiyun struct k3_ring *t_ring; /* Transmit ring */
72*4882a593Smuzhiyun struct k3_ring *tc_ring; /* Transmit Completion ring */
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun struct udma_rflow {
76*4882a593Smuzhiyun int id;
77*4882a593Smuzhiyun struct k3_ring *fd_ring; /* Free Descriptor ring */
78*4882a593Smuzhiyun struct k3_ring *r_ring; /* Receive ring */
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun struct udma_rchan {
82*4882a593Smuzhiyun void __iomem *reg_rt;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun int id;
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #define UDMA_FLAG_PDMA_ACC32 BIT(0)
88*4882a593Smuzhiyun #define UDMA_FLAG_PDMA_BURST BIT(1)
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun struct udma_match_data {
91*4882a593Smuzhiyun u32 psil_base;
92*4882a593Smuzhiyun bool enable_memcpy_support;
93*4882a593Smuzhiyun u32 flags;
94*4882a593Smuzhiyun u32 statictr_z_mask;
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun struct udma_soc_data {
98*4882a593Smuzhiyun u32 rchan_oes_offset;
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun struct udma_hwdesc {
102*4882a593Smuzhiyun size_t cppi5_desc_size;
103*4882a593Smuzhiyun void *cppi5_desc_vaddr;
104*4882a593Smuzhiyun dma_addr_t cppi5_desc_paddr;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* TR descriptor internal pointers */
107*4882a593Smuzhiyun void *tr_req_base;
108*4882a593Smuzhiyun struct cppi5_tr_resp_t *tr_resp_base;
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun struct udma_rx_flush {
112*4882a593Smuzhiyun struct udma_hwdesc hwdescs[2];
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun size_t buffer_size;
115*4882a593Smuzhiyun void *buffer_vaddr;
116*4882a593Smuzhiyun dma_addr_t buffer_paddr;
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun struct udma_dev {
120*4882a593Smuzhiyun struct dma_device ddev;
121*4882a593Smuzhiyun struct device *dev;
122*4882a593Smuzhiyun void __iomem *mmrs[MMR_LAST];
123*4882a593Smuzhiyun const struct udma_match_data *match_data;
124*4882a593Smuzhiyun const struct udma_soc_data *soc_data;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun u8 tpl_levels;
127*4882a593Smuzhiyun u32 tpl_start_idx[3];
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun size_t desc_align; /* alignment to use for descriptors */
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun struct udma_tisci_rm tisci_rm;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun struct k3_ringacc *ringacc;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun struct work_struct purge_work;
136*4882a593Smuzhiyun struct list_head desc_to_purge;
137*4882a593Smuzhiyun spinlock_t lock;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun struct udma_rx_flush rx_flush;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun int tchan_cnt;
142*4882a593Smuzhiyun int echan_cnt;
143*4882a593Smuzhiyun int rchan_cnt;
144*4882a593Smuzhiyun int rflow_cnt;
145*4882a593Smuzhiyun unsigned long *tchan_map;
146*4882a593Smuzhiyun unsigned long *rchan_map;
147*4882a593Smuzhiyun unsigned long *rflow_gp_map;
148*4882a593Smuzhiyun unsigned long *rflow_gp_map_allocated;
149*4882a593Smuzhiyun unsigned long *rflow_in_use;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun struct udma_tchan *tchans;
152*4882a593Smuzhiyun struct udma_rchan *rchans;
153*4882a593Smuzhiyun struct udma_rflow *rflows;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun struct udma_chan *channels;
156*4882a593Smuzhiyun u32 psil_base;
157*4882a593Smuzhiyun u32 atype;
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun struct udma_desc {
161*4882a593Smuzhiyun struct virt_dma_desc vd;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun bool terminated;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun enum dma_transfer_direction dir;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun struct udma_static_tr static_tr;
168*4882a593Smuzhiyun u32 residue;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun unsigned int sglen;
171*4882a593Smuzhiyun unsigned int desc_idx; /* Only used for cyclic in packet mode */
172*4882a593Smuzhiyun unsigned int tr_idx;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun u32 metadata_size;
175*4882a593Smuzhiyun void *metadata; /* pointer to provided metadata buffer (EPIP, PSdata) */
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun unsigned int hwdesc_count;
178*4882a593Smuzhiyun struct udma_hwdesc hwdesc[];
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun enum udma_chan_state {
182*4882a593Smuzhiyun UDMA_CHAN_IS_IDLE = 0, /* not active, no teardown is in progress */
183*4882a593Smuzhiyun UDMA_CHAN_IS_ACTIVE, /* Normal operation */
184*4882a593Smuzhiyun UDMA_CHAN_IS_TERMINATING, /* channel is being terminated */
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun struct udma_tx_drain {
188*4882a593Smuzhiyun struct delayed_work work;
189*4882a593Smuzhiyun ktime_t tstamp;
190*4882a593Smuzhiyun u32 residue;
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun struct udma_chan_config {
194*4882a593Smuzhiyun bool pkt_mode; /* TR or packet */
195*4882a593Smuzhiyun bool needs_epib; /* EPIB is needed for the communication or not */
196*4882a593Smuzhiyun u32 psd_size; /* size of Protocol Specific Data */
197*4882a593Smuzhiyun u32 metadata_size; /* (needs_epib ? 16:0) + psd_size */
198*4882a593Smuzhiyun u32 hdesc_size; /* Size of a packet descriptor in packet mode */
199*4882a593Smuzhiyun bool notdpkt; /* Suppress sending TDC packet */
200*4882a593Smuzhiyun int remote_thread_id;
201*4882a593Smuzhiyun u32 atype;
202*4882a593Smuzhiyun u32 src_thread;
203*4882a593Smuzhiyun u32 dst_thread;
204*4882a593Smuzhiyun enum psil_endpoint_type ep_type;
205*4882a593Smuzhiyun bool enable_acc32;
206*4882a593Smuzhiyun bool enable_burst;
207*4882a593Smuzhiyun enum udma_tp_level channel_tpl; /* Channel Throughput Level */
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun enum dma_transfer_direction dir;
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun struct udma_chan {
213*4882a593Smuzhiyun struct virt_dma_chan vc;
214*4882a593Smuzhiyun struct dma_slave_config cfg;
215*4882a593Smuzhiyun struct udma_dev *ud;
216*4882a593Smuzhiyun struct udma_desc *desc;
217*4882a593Smuzhiyun struct udma_desc *terminated_desc;
218*4882a593Smuzhiyun struct udma_static_tr static_tr;
219*4882a593Smuzhiyun char *name;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun struct udma_tchan *tchan;
222*4882a593Smuzhiyun struct udma_rchan *rchan;
223*4882a593Smuzhiyun struct udma_rflow *rflow;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun bool psil_paired;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun int irq_num_ring;
228*4882a593Smuzhiyun int irq_num_udma;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun bool cyclic;
231*4882a593Smuzhiyun bool paused;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun enum udma_chan_state state;
234*4882a593Smuzhiyun struct completion teardown_completed;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun struct udma_tx_drain tx_drain;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun u32 bcnt; /* number of bytes completed since the start of the channel */
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /* Channel configuration parameters */
241*4882a593Smuzhiyun struct udma_chan_config config;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /* dmapool for packet mode descriptors */
244*4882a593Smuzhiyun bool use_dma_pool;
245*4882a593Smuzhiyun struct dma_pool *hdesc_pool;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun u32 id;
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun
to_udma_dev(struct dma_device * d)250*4882a593Smuzhiyun static inline struct udma_dev *to_udma_dev(struct dma_device *d)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun return container_of(d, struct udma_dev, ddev);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
to_udma_chan(struct dma_chan * c)255*4882a593Smuzhiyun static inline struct udma_chan *to_udma_chan(struct dma_chan *c)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun return container_of(c, struct udma_chan, vc.chan);
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
to_udma_desc(struct dma_async_tx_descriptor * t)260*4882a593Smuzhiyun static inline struct udma_desc *to_udma_desc(struct dma_async_tx_descriptor *t)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun return container_of(t, struct udma_desc, vd.tx);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun /* Generic register access functions */
udma_read(void __iomem * base,int reg)266*4882a593Smuzhiyun static inline u32 udma_read(void __iomem *base, int reg)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun return readl(base + reg);
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
udma_write(void __iomem * base,int reg,u32 val)271*4882a593Smuzhiyun static inline void udma_write(void __iomem *base, int reg, u32 val)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun writel(val, base + reg);
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
udma_update_bits(void __iomem * base,int reg,u32 mask,u32 val)276*4882a593Smuzhiyun static inline void udma_update_bits(void __iomem *base, int reg,
277*4882a593Smuzhiyun u32 mask, u32 val)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun u32 tmp, orig;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun orig = readl(base + reg);
282*4882a593Smuzhiyun tmp = orig & ~mask;
283*4882a593Smuzhiyun tmp |= (val & mask);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun if (tmp != orig)
286*4882a593Smuzhiyun writel(tmp, base + reg);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun /* TCHANRT */
udma_tchanrt_read(struct udma_chan * uc,int reg)290*4882a593Smuzhiyun static inline u32 udma_tchanrt_read(struct udma_chan *uc, int reg)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun if (!uc->tchan)
293*4882a593Smuzhiyun return 0;
294*4882a593Smuzhiyun return udma_read(uc->tchan->reg_rt, reg);
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
udma_tchanrt_write(struct udma_chan * uc,int reg,u32 val)297*4882a593Smuzhiyun static inline void udma_tchanrt_write(struct udma_chan *uc, int reg, u32 val)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun if (!uc->tchan)
300*4882a593Smuzhiyun return;
301*4882a593Smuzhiyun udma_write(uc->tchan->reg_rt, reg, val);
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
udma_tchanrt_update_bits(struct udma_chan * uc,int reg,u32 mask,u32 val)304*4882a593Smuzhiyun static inline void udma_tchanrt_update_bits(struct udma_chan *uc, int reg,
305*4882a593Smuzhiyun u32 mask, u32 val)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun if (!uc->tchan)
308*4882a593Smuzhiyun return;
309*4882a593Smuzhiyun udma_update_bits(uc->tchan->reg_rt, reg, mask, val);
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun /* RCHANRT */
udma_rchanrt_read(struct udma_chan * uc,int reg)313*4882a593Smuzhiyun static inline u32 udma_rchanrt_read(struct udma_chan *uc, int reg)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun if (!uc->rchan)
316*4882a593Smuzhiyun return 0;
317*4882a593Smuzhiyun return udma_read(uc->rchan->reg_rt, reg);
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
udma_rchanrt_write(struct udma_chan * uc,int reg,u32 val)320*4882a593Smuzhiyun static inline void udma_rchanrt_write(struct udma_chan *uc, int reg, u32 val)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun if (!uc->rchan)
323*4882a593Smuzhiyun return;
324*4882a593Smuzhiyun udma_write(uc->rchan->reg_rt, reg, val);
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
udma_rchanrt_update_bits(struct udma_chan * uc,int reg,u32 mask,u32 val)327*4882a593Smuzhiyun static inline void udma_rchanrt_update_bits(struct udma_chan *uc, int reg,
328*4882a593Smuzhiyun u32 mask, u32 val)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun if (!uc->rchan)
331*4882a593Smuzhiyun return;
332*4882a593Smuzhiyun udma_update_bits(uc->rchan->reg_rt, reg, mask, val);
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
navss_psil_pair(struct udma_dev * ud,u32 src_thread,u32 dst_thread)335*4882a593Smuzhiyun static int navss_psil_pair(struct udma_dev *ud, u32 src_thread, u32 dst_thread)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun struct udma_tisci_rm *tisci_rm = &ud->tisci_rm;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun dst_thread |= K3_PSIL_DST_THREAD_ID_OFFSET;
340*4882a593Smuzhiyun return tisci_rm->tisci_psil_ops->pair(tisci_rm->tisci,
341*4882a593Smuzhiyun tisci_rm->tisci_navss_dev_id,
342*4882a593Smuzhiyun src_thread, dst_thread);
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
navss_psil_unpair(struct udma_dev * ud,u32 src_thread,u32 dst_thread)345*4882a593Smuzhiyun static int navss_psil_unpair(struct udma_dev *ud, u32 src_thread,
346*4882a593Smuzhiyun u32 dst_thread)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun struct udma_tisci_rm *tisci_rm = &ud->tisci_rm;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun dst_thread |= K3_PSIL_DST_THREAD_ID_OFFSET;
351*4882a593Smuzhiyun return tisci_rm->tisci_psil_ops->unpair(tisci_rm->tisci,
352*4882a593Smuzhiyun tisci_rm->tisci_navss_dev_id,
353*4882a593Smuzhiyun src_thread, dst_thread);
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
udma_reset_uchan(struct udma_chan * uc)356*4882a593Smuzhiyun static void udma_reset_uchan(struct udma_chan *uc)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun memset(&uc->config, 0, sizeof(uc->config));
359*4882a593Smuzhiyun uc->config.remote_thread_id = -1;
360*4882a593Smuzhiyun uc->state = UDMA_CHAN_IS_IDLE;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
udma_dump_chan_stdata(struct udma_chan * uc)363*4882a593Smuzhiyun static void udma_dump_chan_stdata(struct udma_chan *uc)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun struct device *dev = uc->ud->dev;
366*4882a593Smuzhiyun u32 offset;
367*4882a593Smuzhiyun int i;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun if (uc->config.dir == DMA_MEM_TO_DEV || uc->config.dir == DMA_MEM_TO_MEM) {
370*4882a593Smuzhiyun dev_dbg(dev, "TCHAN State data:\n");
371*4882a593Smuzhiyun for (i = 0; i < 32; i++) {
372*4882a593Smuzhiyun offset = UDMA_CHAN_RT_STDATA_REG + i * 4;
373*4882a593Smuzhiyun dev_dbg(dev, "TRT_STDATA[%02d]: 0x%08x\n", i,
374*4882a593Smuzhiyun udma_tchanrt_read(uc, offset));
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun if (uc->config.dir == DMA_DEV_TO_MEM || uc->config.dir == DMA_MEM_TO_MEM) {
379*4882a593Smuzhiyun dev_dbg(dev, "RCHAN State data:\n");
380*4882a593Smuzhiyun for (i = 0; i < 32; i++) {
381*4882a593Smuzhiyun offset = UDMA_CHAN_RT_STDATA_REG + i * 4;
382*4882a593Smuzhiyun dev_dbg(dev, "RRT_STDATA[%02d]: 0x%08x\n", i,
383*4882a593Smuzhiyun udma_rchanrt_read(uc, offset));
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
udma_curr_cppi5_desc_paddr(struct udma_desc * d,int idx)388*4882a593Smuzhiyun static inline dma_addr_t udma_curr_cppi5_desc_paddr(struct udma_desc *d,
389*4882a593Smuzhiyun int idx)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun return d->hwdesc[idx].cppi5_desc_paddr;
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
udma_curr_cppi5_desc_vaddr(struct udma_desc * d,int idx)394*4882a593Smuzhiyun static inline void *udma_curr_cppi5_desc_vaddr(struct udma_desc *d, int idx)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun return d->hwdesc[idx].cppi5_desc_vaddr;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
udma_udma_desc_from_paddr(struct udma_chan * uc,dma_addr_t paddr)399*4882a593Smuzhiyun static struct udma_desc *udma_udma_desc_from_paddr(struct udma_chan *uc,
400*4882a593Smuzhiyun dma_addr_t paddr)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun struct udma_desc *d = uc->terminated_desc;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun if (d) {
405*4882a593Smuzhiyun dma_addr_t desc_paddr = udma_curr_cppi5_desc_paddr(d,
406*4882a593Smuzhiyun d->desc_idx);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun if (desc_paddr != paddr)
409*4882a593Smuzhiyun d = NULL;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun if (!d) {
413*4882a593Smuzhiyun d = uc->desc;
414*4882a593Smuzhiyun if (d) {
415*4882a593Smuzhiyun dma_addr_t desc_paddr = udma_curr_cppi5_desc_paddr(d,
416*4882a593Smuzhiyun d->desc_idx);
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun if (desc_paddr != paddr)
419*4882a593Smuzhiyun d = NULL;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun return d;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
udma_free_hwdesc(struct udma_chan * uc,struct udma_desc * d)426*4882a593Smuzhiyun static void udma_free_hwdesc(struct udma_chan *uc, struct udma_desc *d)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun if (uc->use_dma_pool) {
429*4882a593Smuzhiyun int i;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun for (i = 0; i < d->hwdesc_count; i++) {
432*4882a593Smuzhiyun if (!d->hwdesc[i].cppi5_desc_vaddr)
433*4882a593Smuzhiyun continue;
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun dma_pool_free(uc->hdesc_pool,
436*4882a593Smuzhiyun d->hwdesc[i].cppi5_desc_vaddr,
437*4882a593Smuzhiyun d->hwdesc[i].cppi5_desc_paddr);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun d->hwdesc[i].cppi5_desc_vaddr = NULL;
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun } else if (d->hwdesc[0].cppi5_desc_vaddr) {
442*4882a593Smuzhiyun struct udma_dev *ud = uc->ud;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun dma_free_coherent(ud->dev, d->hwdesc[0].cppi5_desc_size,
445*4882a593Smuzhiyun d->hwdesc[0].cppi5_desc_vaddr,
446*4882a593Smuzhiyun d->hwdesc[0].cppi5_desc_paddr);
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun d->hwdesc[0].cppi5_desc_vaddr = NULL;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
udma_purge_desc_work(struct work_struct * work)452*4882a593Smuzhiyun static void udma_purge_desc_work(struct work_struct *work)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun struct udma_dev *ud = container_of(work, typeof(*ud), purge_work);
455*4882a593Smuzhiyun struct virt_dma_desc *vd, *_vd;
456*4882a593Smuzhiyun unsigned long flags;
457*4882a593Smuzhiyun LIST_HEAD(head);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun spin_lock_irqsave(&ud->lock, flags);
460*4882a593Smuzhiyun list_splice_tail_init(&ud->desc_to_purge, &head);
461*4882a593Smuzhiyun spin_unlock_irqrestore(&ud->lock, flags);
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun list_for_each_entry_safe(vd, _vd, &head, node) {
464*4882a593Smuzhiyun struct udma_chan *uc = to_udma_chan(vd->tx.chan);
465*4882a593Smuzhiyun struct udma_desc *d = to_udma_desc(&vd->tx);
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun udma_free_hwdesc(uc, d);
468*4882a593Smuzhiyun list_del(&vd->node);
469*4882a593Smuzhiyun kfree(d);
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun /* If more to purge, schedule the work again */
473*4882a593Smuzhiyun if (!list_empty(&ud->desc_to_purge))
474*4882a593Smuzhiyun schedule_work(&ud->purge_work);
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
udma_desc_free(struct virt_dma_desc * vd)477*4882a593Smuzhiyun static void udma_desc_free(struct virt_dma_desc *vd)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun struct udma_dev *ud = to_udma_dev(vd->tx.chan->device);
480*4882a593Smuzhiyun struct udma_chan *uc = to_udma_chan(vd->tx.chan);
481*4882a593Smuzhiyun struct udma_desc *d = to_udma_desc(&vd->tx);
482*4882a593Smuzhiyun unsigned long flags;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun if (uc->terminated_desc == d)
485*4882a593Smuzhiyun uc->terminated_desc = NULL;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun if (uc->use_dma_pool) {
488*4882a593Smuzhiyun udma_free_hwdesc(uc, d);
489*4882a593Smuzhiyun kfree(d);
490*4882a593Smuzhiyun return;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun spin_lock_irqsave(&ud->lock, flags);
494*4882a593Smuzhiyun list_add_tail(&vd->node, &ud->desc_to_purge);
495*4882a593Smuzhiyun spin_unlock_irqrestore(&ud->lock, flags);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun schedule_work(&ud->purge_work);
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun
udma_is_chan_running(struct udma_chan * uc)500*4882a593Smuzhiyun static bool udma_is_chan_running(struct udma_chan *uc)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun u32 trt_ctl = 0;
503*4882a593Smuzhiyun u32 rrt_ctl = 0;
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun if (uc->tchan)
506*4882a593Smuzhiyun trt_ctl = udma_tchanrt_read(uc, UDMA_CHAN_RT_CTL_REG);
507*4882a593Smuzhiyun if (uc->rchan)
508*4882a593Smuzhiyun rrt_ctl = udma_rchanrt_read(uc, UDMA_CHAN_RT_CTL_REG);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun if (trt_ctl & UDMA_CHAN_RT_CTL_EN || rrt_ctl & UDMA_CHAN_RT_CTL_EN)
511*4882a593Smuzhiyun return true;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun return false;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
udma_is_chan_paused(struct udma_chan * uc)516*4882a593Smuzhiyun static bool udma_is_chan_paused(struct udma_chan *uc)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun u32 val, pause_mask;
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun switch (uc->config.dir) {
521*4882a593Smuzhiyun case DMA_DEV_TO_MEM:
522*4882a593Smuzhiyun val = udma_rchanrt_read(uc, UDMA_CHAN_RT_PEER_RT_EN_REG);
523*4882a593Smuzhiyun pause_mask = UDMA_PEER_RT_EN_PAUSE;
524*4882a593Smuzhiyun break;
525*4882a593Smuzhiyun case DMA_MEM_TO_DEV:
526*4882a593Smuzhiyun val = udma_tchanrt_read(uc, UDMA_CHAN_RT_PEER_RT_EN_REG);
527*4882a593Smuzhiyun pause_mask = UDMA_PEER_RT_EN_PAUSE;
528*4882a593Smuzhiyun break;
529*4882a593Smuzhiyun case DMA_MEM_TO_MEM:
530*4882a593Smuzhiyun val = udma_tchanrt_read(uc, UDMA_CHAN_RT_CTL_REG);
531*4882a593Smuzhiyun pause_mask = UDMA_CHAN_RT_CTL_PAUSE;
532*4882a593Smuzhiyun break;
533*4882a593Smuzhiyun default:
534*4882a593Smuzhiyun return false;
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun if (val & pause_mask)
538*4882a593Smuzhiyun return true;
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun return false;
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun
udma_get_rx_flush_hwdesc_paddr(struct udma_chan * uc)543*4882a593Smuzhiyun static inline dma_addr_t udma_get_rx_flush_hwdesc_paddr(struct udma_chan *uc)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun return uc->ud->rx_flush.hwdescs[uc->config.pkt_mode].cppi5_desc_paddr;
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun
udma_push_to_ring(struct udma_chan * uc,int idx)548*4882a593Smuzhiyun static int udma_push_to_ring(struct udma_chan *uc, int idx)
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun struct udma_desc *d = uc->desc;
551*4882a593Smuzhiyun struct k3_ring *ring = NULL;
552*4882a593Smuzhiyun dma_addr_t paddr;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun switch (uc->config.dir) {
555*4882a593Smuzhiyun case DMA_DEV_TO_MEM:
556*4882a593Smuzhiyun ring = uc->rflow->fd_ring;
557*4882a593Smuzhiyun break;
558*4882a593Smuzhiyun case DMA_MEM_TO_DEV:
559*4882a593Smuzhiyun case DMA_MEM_TO_MEM:
560*4882a593Smuzhiyun ring = uc->tchan->t_ring;
561*4882a593Smuzhiyun break;
562*4882a593Smuzhiyun default:
563*4882a593Smuzhiyun return -EINVAL;
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun /* RX flush packet: idx == -1 is only passed in case of DEV_TO_MEM */
567*4882a593Smuzhiyun if (idx == -1) {
568*4882a593Smuzhiyun paddr = udma_get_rx_flush_hwdesc_paddr(uc);
569*4882a593Smuzhiyun } else {
570*4882a593Smuzhiyun paddr = udma_curr_cppi5_desc_paddr(d, idx);
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun wmb(); /* Ensure that writes are not moved over this point */
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun return k3_ringacc_ring_push(ring, &paddr);
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun
udma_desc_is_rx_flush(struct udma_chan * uc,dma_addr_t addr)578*4882a593Smuzhiyun static bool udma_desc_is_rx_flush(struct udma_chan *uc, dma_addr_t addr)
579*4882a593Smuzhiyun {
580*4882a593Smuzhiyun if (uc->config.dir != DMA_DEV_TO_MEM)
581*4882a593Smuzhiyun return false;
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun if (addr == udma_get_rx_flush_hwdesc_paddr(uc))
584*4882a593Smuzhiyun return true;
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun return false;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun
udma_pop_from_ring(struct udma_chan * uc,dma_addr_t * addr)589*4882a593Smuzhiyun static int udma_pop_from_ring(struct udma_chan *uc, dma_addr_t *addr)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun struct k3_ring *ring = NULL;
592*4882a593Smuzhiyun int ret;
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun switch (uc->config.dir) {
595*4882a593Smuzhiyun case DMA_DEV_TO_MEM:
596*4882a593Smuzhiyun ring = uc->rflow->r_ring;
597*4882a593Smuzhiyun break;
598*4882a593Smuzhiyun case DMA_MEM_TO_DEV:
599*4882a593Smuzhiyun case DMA_MEM_TO_MEM:
600*4882a593Smuzhiyun ring = uc->tchan->tc_ring;
601*4882a593Smuzhiyun break;
602*4882a593Smuzhiyun default:
603*4882a593Smuzhiyun return -ENOENT;
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun ret = k3_ringacc_ring_pop(ring, addr);
607*4882a593Smuzhiyun if (ret)
608*4882a593Smuzhiyun return ret;
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun rmb(); /* Ensure that reads are not moved before this point */
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun /* Teardown completion */
613*4882a593Smuzhiyun if (cppi5_desc_is_tdcm(*addr))
614*4882a593Smuzhiyun return 0;
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun /* Check for flush descriptor */
617*4882a593Smuzhiyun if (udma_desc_is_rx_flush(uc, *addr))
618*4882a593Smuzhiyun return -ENOENT;
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun return 0;
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun
udma_reset_rings(struct udma_chan * uc)623*4882a593Smuzhiyun static void udma_reset_rings(struct udma_chan *uc)
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun struct k3_ring *ring1 = NULL;
626*4882a593Smuzhiyun struct k3_ring *ring2 = NULL;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun switch (uc->config.dir) {
629*4882a593Smuzhiyun case DMA_DEV_TO_MEM:
630*4882a593Smuzhiyun if (uc->rchan) {
631*4882a593Smuzhiyun ring1 = uc->rflow->fd_ring;
632*4882a593Smuzhiyun ring2 = uc->rflow->r_ring;
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun break;
635*4882a593Smuzhiyun case DMA_MEM_TO_DEV:
636*4882a593Smuzhiyun case DMA_MEM_TO_MEM:
637*4882a593Smuzhiyun if (uc->tchan) {
638*4882a593Smuzhiyun ring1 = uc->tchan->t_ring;
639*4882a593Smuzhiyun ring2 = uc->tchan->tc_ring;
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun break;
642*4882a593Smuzhiyun default:
643*4882a593Smuzhiyun break;
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun if (ring1)
647*4882a593Smuzhiyun k3_ringacc_ring_reset_dma(ring1,
648*4882a593Smuzhiyun k3_ringacc_ring_get_occ(ring1));
649*4882a593Smuzhiyun if (ring2)
650*4882a593Smuzhiyun k3_ringacc_ring_reset(ring2);
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun /* make sure we are not leaking memory by stalled descriptor */
653*4882a593Smuzhiyun if (uc->terminated_desc) {
654*4882a593Smuzhiyun udma_desc_free(&uc->terminated_desc->vd);
655*4882a593Smuzhiyun uc->terminated_desc = NULL;
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun
udma_reset_counters(struct udma_chan * uc)659*4882a593Smuzhiyun static void udma_reset_counters(struct udma_chan *uc)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun u32 val;
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun if (uc->tchan) {
664*4882a593Smuzhiyun val = udma_tchanrt_read(uc, UDMA_CHAN_RT_BCNT_REG);
665*4882a593Smuzhiyun udma_tchanrt_write(uc, UDMA_CHAN_RT_BCNT_REG, val);
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun val = udma_tchanrt_read(uc, UDMA_CHAN_RT_SBCNT_REG);
668*4882a593Smuzhiyun udma_tchanrt_write(uc, UDMA_CHAN_RT_SBCNT_REG, val);
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun val = udma_tchanrt_read(uc, UDMA_CHAN_RT_PCNT_REG);
671*4882a593Smuzhiyun udma_tchanrt_write(uc, UDMA_CHAN_RT_PCNT_REG, val);
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun val = udma_tchanrt_read(uc, UDMA_CHAN_RT_PEER_BCNT_REG);
674*4882a593Smuzhiyun udma_tchanrt_write(uc, UDMA_CHAN_RT_PEER_BCNT_REG, val);
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun if (uc->rchan) {
678*4882a593Smuzhiyun val = udma_rchanrt_read(uc, UDMA_CHAN_RT_BCNT_REG);
679*4882a593Smuzhiyun udma_rchanrt_write(uc, UDMA_CHAN_RT_BCNT_REG, val);
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun val = udma_rchanrt_read(uc, UDMA_CHAN_RT_SBCNT_REG);
682*4882a593Smuzhiyun udma_rchanrt_write(uc, UDMA_CHAN_RT_SBCNT_REG, val);
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun val = udma_rchanrt_read(uc, UDMA_CHAN_RT_PCNT_REG);
685*4882a593Smuzhiyun udma_rchanrt_write(uc, UDMA_CHAN_RT_PCNT_REG, val);
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun val = udma_rchanrt_read(uc, UDMA_CHAN_RT_PEER_BCNT_REG);
688*4882a593Smuzhiyun udma_rchanrt_write(uc, UDMA_CHAN_RT_PEER_BCNT_REG, val);
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun uc->bcnt = 0;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
udma_reset_chan(struct udma_chan * uc,bool hard)694*4882a593Smuzhiyun static int udma_reset_chan(struct udma_chan *uc, bool hard)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun switch (uc->config.dir) {
697*4882a593Smuzhiyun case DMA_DEV_TO_MEM:
698*4882a593Smuzhiyun udma_rchanrt_write(uc, UDMA_CHAN_RT_PEER_RT_EN_REG, 0);
699*4882a593Smuzhiyun udma_rchanrt_write(uc, UDMA_CHAN_RT_CTL_REG, 0);
700*4882a593Smuzhiyun break;
701*4882a593Smuzhiyun case DMA_MEM_TO_DEV:
702*4882a593Smuzhiyun udma_tchanrt_write(uc, UDMA_CHAN_RT_CTL_REG, 0);
703*4882a593Smuzhiyun udma_tchanrt_write(uc, UDMA_CHAN_RT_PEER_RT_EN_REG, 0);
704*4882a593Smuzhiyun break;
705*4882a593Smuzhiyun case DMA_MEM_TO_MEM:
706*4882a593Smuzhiyun udma_rchanrt_write(uc, UDMA_CHAN_RT_CTL_REG, 0);
707*4882a593Smuzhiyun udma_tchanrt_write(uc, UDMA_CHAN_RT_CTL_REG, 0);
708*4882a593Smuzhiyun break;
709*4882a593Smuzhiyun default:
710*4882a593Smuzhiyun return -EINVAL;
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun /* Reset all counters */
714*4882a593Smuzhiyun udma_reset_counters(uc);
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun /* Hard reset: re-initialize the channel to reset */
717*4882a593Smuzhiyun if (hard) {
718*4882a593Smuzhiyun struct udma_chan_config ucc_backup;
719*4882a593Smuzhiyun int ret;
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun memcpy(&ucc_backup, &uc->config, sizeof(uc->config));
722*4882a593Smuzhiyun uc->ud->ddev.device_free_chan_resources(&uc->vc.chan);
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun /* restore the channel configuration */
725*4882a593Smuzhiyun memcpy(&uc->config, &ucc_backup, sizeof(uc->config));
726*4882a593Smuzhiyun ret = uc->ud->ddev.device_alloc_chan_resources(&uc->vc.chan);
727*4882a593Smuzhiyun if (ret)
728*4882a593Smuzhiyun return ret;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun /*
731*4882a593Smuzhiyun * Setting forced teardown after forced reset helps recovering
732*4882a593Smuzhiyun * the rchan.
733*4882a593Smuzhiyun */
734*4882a593Smuzhiyun if (uc->config.dir == DMA_DEV_TO_MEM)
735*4882a593Smuzhiyun udma_rchanrt_write(uc, UDMA_CHAN_RT_CTL_REG,
736*4882a593Smuzhiyun UDMA_CHAN_RT_CTL_EN |
737*4882a593Smuzhiyun UDMA_CHAN_RT_CTL_TDOWN |
738*4882a593Smuzhiyun UDMA_CHAN_RT_CTL_FTDOWN);
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun uc->state = UDMA_CHAN_IS_IDLE;
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun return 0;
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun
udma_start_desc(struct udma_chan * uc)745*4882a593Smuzhiyun static void udma_start_desc(struct udma_chan *uc)
746*4882a593Smuzhiyun {
747*4882a593Smuzhiyun struct udma_chan_config *ucc = &uc->config;
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun if (ucc->pkt_mode && (uc->cyclic || ucc->dir == DMA_DEV_TO_MEM)) {
750*4882a593Smuzhiyun int i;
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun /* Push all descriptors to ring for packet mode cyclic or RX */
753*4882a593Smuzhiyun for (i = 0; i < uc->desc->sglen; i++)
754*4882a593Smuzhiyun udma_push_to_ring(uc, i);
755*4882a593Smuzhiyun } else {
756*4882a593Smuzhiyun udma_push_to_ring(uc, 0);
757*4882a593Smuzhiyun }
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun
udma_chan_needs_reconfiguration(struct udma_chan * uc)760*4882a593Smuzhiyun static bool udma_chan_needs_reconfiguration(struct udma_chan *uc)
761*4882a593Smuzhiyun {
762*4882a593Smuzhiyun /* Only PDMAs have staticTR */
763*4882a593Smuzhiyun if (uc->config.ep_type == PSIL_EP_NATIVE)
764*4882a593Smuzhiyun return false;
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun /* Check if the staticTR configuration has changed for TX */
767*4882a593Smuzhiyun if (memcmp(&uc->static_tr, &uc->desc->static_tr, sizeof(uc->static_tr)))
768*4882a593Smuzhiyun return true;
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun return false;
771*4882a593Smuzhiyun }
772*4882a593Smuzhiyun
udma_start(struct udma_chan * uc)773*4882a593Smuzhiyun static int udma_start(struct udma_chan *uc)
774*4882a593Smuzhiyun {
775*4882a593Smuzhiyun struct virt_dma_desc *vd = vchan_next_desc(&uc->vc);
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun if (!vd) {
778*4882a593Smuzhiyun uc->desc = NULL;
779*4882a593Smuzhiyun return -ENOENT;
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun list_del(&vd->node);
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun uc->desc = to_udma_desc(&vd->tx);
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun /* Channel is already running and does not need reconfiguration */
787*4882a593Smuzhiyun if (udma_is_chan_running(uc) && !udma_chan_needs_reconfiguration(uc)) {
788*4882a593Smuzhiyun udma_start_desc(uc);
789*4882a593Smuzhiyun goto out;
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun /* Make sure that we clear the teardown bit, if it is set */
793*4882a593Smuzhiyun udma_reset_chan(uc, false);
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun /* Push descriptors before we start the channel */
796*4882a593Smuzhiyun udma_start_desc(uc);
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun switch (uc->desc->dir) {
799*4882a593Smuzhiyun case DMA_DEV_TO_MEM:
800*4882a593Smuzhiyun /* Config remote TR */
801*4882a593Smuzhiyun if (uc->config.ep_type == PSIL_EP_PDMA_XY) {
802*4882a593Smuzhiyun u32 val = PDMA_STATIC_TR_Y(uc->desc->static_tr.elcnt) |
803*4882a593Smuzhiyun PDMA_STATIC_TR_X(uc->desc->static_tr.elsize);
804*4882a593Smuzhiyun const struct udma_match_data *match_data =
805*4882a593Smuzhiyun uc->ud->match_data;
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun if (uc->config.enable_acc32)
808*4882a593Smuzhiyun val |= PDMA_STATIC_TR_XY_ACC32;
809*4882a593Smuzhiyun if (uc->config.enable_burst)
810*4882a593Smuzhiyun val |= PDMA_STATIC_TR_XY_BURST;
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun udma_rchanrt_write(uc,
813*4882a593Smuzhiyun UDMA_CHAN_RT_PEER_STATIC_TR_XY_REG,
814*4882a593Smuzhiyun val);
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun udma_rchanrt_write(uc,
817*4882a593Smuzhiyun UDMA_CHAN_RT_PEER_STATIC_TR_Z_REG,
818*4882a593Smuzhiyun PDMA_STATIC_TR_Z(uc->desc->static_tr.bstcnt,
819*4882a593Smuzhiyun match_data->statictr_z_mask));
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun /* save the current staticTR configuration */
822*4882a593Smuzhiyun memcpy(&uc->static_tr, &uc->desc->static_tr,
823*4882a593Smuzhiyun sizeof(uc->static_tr));
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun udma_rchanrt_write(uc, UDMA_CHAN_RT_CTL_REG,
827*4882a593Smuzhiyun UDMA_CHAN_RT_CTL_EN);
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun /* Enable remote */
830*4882a593Smuzhiyun udma_rchanrt_write(uc, UDMA_CHAN_RT_PEER_RT_EN_REG,
831*4882a593Smuzhiyun UDMA_PEER_RT_EN_ENABLE);
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun break;
834*4882a593Smuzhiyun case DMA_MEM_TO_DEV:
835*4882a593Smuzhiyun /* Config remote TR */
836*4882a593Smuzhiyun if (uc->config.ep_type == PSIL_EP_PDMA_XY) {
837*4882a593Smuzhiyun u32 val = PDMA_STATIC_TR_Y(uc->desc->static_tr.elcnt) |
838*4882a593Smuzhiyun PDMA_STATIC_TR_X(uc->desc->static_tr.elsize);
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun if (uc->config.enable_acc32)
841*4882a593Smuzhiyun val |= PDMA_STATIC_TR_XY_ACC32;
842*4882a593Smuzhiyun if (uc->config.enable_burst)
843*4882a593Smuzhiyun val |= PDMA_STATIC_TR_XY_BURST;
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun udma_tchanrt_write(uc,
846*4882a593Smuzhiyun UDMA_CHAN_RT_PEER_STATIC_TR_XY_REG,
847*4882a593Smuzhiyun val);
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun /* save the current staticTR configuration */
850*4882a593Smuzhiyun memcpy(&uc->static_tr, &uc->desc->static_tr,
851*4882a593Smuzhiyun sizeof(uc->static_tr));
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun /* Enable remote */
855*4882a593Smuzhiyun udma_tchanrt_write(uc, UDMA_CHAN_RT_PEER_RT_EN_REG,
856*4882a593Smuzhiyun UDMA_PEER_RT_EN_ENABLE);
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun udma_tchanrt_write(uc, UDMA_CHAN_RT_CTL_REG,
859*4882a593Smuzhiyun UDMA_CHAN_RT_CTL_EN);
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun break;
862*4882a593Smuzhiyun case DMA_MEM_TO_MEM:
863*4882a593Smuzhiyun udma_rchanrt_write(uc, UDMA_CHAN_RT_CTL_REG,
864*4882a593Smuzhiyun UDMA_CHAN_RT_CTL_EN);
865*4882a593Smuzhiyun udma_tchanrt_write(uc, UDMA_CHAN_RT_CTL_REG,
866*4882a593Smuzhiyun UDMA_CHAN_RT_CTL_EN);
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun break;
869*4882a593Smuzhiyun default:
870*4882a593Smuzhiyun return -EINVAL;
871*4882a593Smuzhiyun }
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun uc->state = UDMA_CHAN_IS_ACTIVE;
874*4882a593Smuzhiyun out:
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun return 0;
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun
udma_stop(struct udma_chan * uc)879*4882a593Smuzhiyun static int udma_stop(struct udma_chan *uc)
880*4882a593Smuzhiyun {
881*4882a593Smuzhiyun enum udma_chan_state old_state = uc->state;
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun uc->state = UDMA_CHAN_IS_TERMINATING;
884*4882a593Smuzhiyun reinit_completion(&uc->teardown_completed);
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun switch (uc->config.dir) {
887*4882a593Smuzhiyun case DMA_DEV_TO_MEM:
888*4882a593Smuzhiyun if (!uc->cyclic && !uc->desc)
889*4882a593Smuzhiyun udma_push_to_ring(uc, -1);
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun udma_rchanrt_write(uc, UDMA_CHAN_RT_PEER_RT_EN_REG,
892*4882a593Smuzhiyun UDMA_PEER_RT_EN_ENABLE |
893*4882a593Smuzhiyun UDMA_PEER_RT_EN_TEARDOWN);
894*4882a593Smuzhiyun break;
895*4882a593Smuzhiyun case DMA_MEM_TO_DEV:
896*4882a593Smuzhiyun udma_tchanrt_write(uc, UDMA_CHAN_RT_PEER_RT_EN_REG,
897*4882a593Smuzhiyun UDMA_PEER_RT_EN_ENABLE |
898*4882a593Smuzhiyun UDMA_PEER_RT_EN_FLUSH);
899*4882a593Smuzhiyun udma_tchanrt_write(uc, UDMA_CHAN_RT_CTL_REG,
900*4882a593Smuzhiyun UDMA_CHAN_RT_CTL_EN |
901*4882a593Smuzhiyun UDMA_CHAN_RT_CTL_TDOWN);
902*4882a593Smuzhiyun break;
903*4882a593Smuzhiyun case DMA_MEM_TO_MEM:
904*4882a593Smuzhiyun udma_tchanrt_write(uc, UDMA_CHAN_RT_CTL_REG,
905*4882a593Smuzhiyun UDMA_CHAN_RT_CTL_EN |
906*4882a593Smuzhiyun UDMA_CHAN_RT_CTL_TDOWN);
907*4882a593Smuzhiyun break;
908*4882a593Smuzhiyun default:
909*4882a593Smuzhiyun uc->state = old_state;
910*4882a593Smuzhiyun complete_all(&uc->teardown_completed);
911*4882a593Smuzhiyun return -EINVAL;
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun return 0;
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun
udma_cyclic_packet_elapsed(struct udma_chan * uc)917*4882a593Smuzhiyun static void udma_cyclic_packet_elapsed(struct udma_chan *uc)
918*4882a593Smuzhiyun {
919*4882a593Smuzhiyun struct udma_desc *d = uc->desc;
920*4882a593Smuzhiyun struct cppi5_host_desc_t *h_desc;
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun h_desc = d->hwdesc[d->desc_idx].cppi5_desc_vaddr;
923*4882a593Smuzhiyun cppi5_hdesc_reset_to_original(h_desc);
924*4882a593Smuzhiyun udma_push_to_ring(uc, d->desc_idx);
925*4882a593Smuzhiyun d->desc_idx = (d->desc_idx + 1) % d->sglen;
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun
udma_fetch_epib(struct udma_chan * uc,struct udma_desc * d)928*4882a593Smuzhiyun static inline void udma_fetch_epib(struct udma_chan *uc, struct udma_desc *d)
929*4882a593Smuzhiyun {
930*4882a593Smuzhiyun struct cppi5_host_desc_t *h_desc = d->hwdesc[0].cppi5_desc_vaddr;
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun memcpy(d->metadata, h_desc->epib, d->metadata_size);
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun
udma_is_desc_really_done(struct udma_chan * uc,struct udma_desc * d)935*4882a593Smuzhiyun static bool udma_is_desc_really_done(struct udma_chan *uc, struct udma_desc *d)
936*4882a593Smuzhiyun {
937*4882a593Smuzhiyun u32 peer_bcnt, bcnt;
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun /* Only TX towards PDMA is affected */
940*4882a593Smuzhiyun if (uc->config.ep_type == PSIL_EP_NATIVE ||
941*4882a593Smuzhiyun uc->config.dir != DMA_MEM_TO_DEV)
942*4882a593Smuzhiyun return true;
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun peer_bcnt = udma_tchanrt_read(uc, UDMA_CHAN_RT_PEER_BCNT_REG);
945*4882a593Smuzhiyun bcnt = udma_tchanrt_read(uc, UDMA_CHAN_RT_BCNT_REG);
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun /* Transfer is incomplete, store current residue and time stamp */
948*4882a593Smuzhiyun if (peer_bcnt < bcnt) {
949*4882a593Smuzhiyun uc->tx_drain.residue = bcnt - peer_bcnt;
950*4882a593Smuzhiyun uc->tx_drain.tstamp = ktime_get();
951*4882a593Smuzhiyun return false;
952*4882a593Smuzhiyun }
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun return true;
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun
udma_check_tx_completion(struct work_struct * work)957*4882a593Smuzhiyun static void udma_check_tx_completion(struct work_struct *work)
958*4882a593Smuzhiyun {
959*4882a593Smuzhiyun struct udma_chan *uc = container_of(work, typeof(*uc),
960*4882a593Smuzhiyun tx_drain.work.work);
961*4882a593Smuzhiyun bool desc_done = true;
962*4882a593Smuzhiyun u32 residue_diff;
963*4882a593Smuzhiyun ktime_t time_diff;
964*4882a593Smuzhiyun unsigned long delay;
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun while (1) {
967*4882a593Smuzhiyun if (uc->desc) {
968*4882a593Smuzhiyun /* Get previous residue and time stamp */
969*4882a593Smuzhiyun residue_diff = uc->tx_drain.residue;
970*4882a593Smuzhiyun time_diff = uc->tx_drain.tstamp;
971*4882a593Smuzhiyun /*
972*4882a593Smuzhiyun * Get current residue and time stamp or see if
973*4882a593Smuzhiyun * transfer is complete
974*4882a593Smuzhiyun */
975*4882a593Smuzhiyun desc_done = udma_is_desc_really_done(uc, uc->desc);
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun if (!desc_done) {
979*4882a593Smuzhiyun /*
980*4882a593Smuzhiyun * Find the time delta and residue delta w.r.t
981*4882a593Smuzhiyun * previous poll
982*4882a593Smuzhiyun */
983*4882a593Smuzhiyun time_diff = ktime_sub(uc->tx_drain.tstamp,
984*4882a593Smuzhiyun time_diff) + 1;
985*4882a593Smuzhiyun residue_diff -= uc->tx_drain.residue;
986*4882a593Smuzhiyun if (residue_diff) {
987*4882a593Smuzhiyun /*
988*4882a593Smuzhiyun * Try to guess when we should check
989*4882a593Smuzhiyun * next time by calculating rate at
990*4882a593Smuzhiyun * which data is being drained at the
991*4882a593Smuzhiyun * peer device
992*4882a593Smuzhiyun */
993*4882a593Smuzhiyun delay = (time_diff / residue_diff) *
994*4882a593Smuzhiyun uc->tx_drain.residue;
995*4882a593Smuzhiyun } else {
996*4882a593Smuzhiyun /* No progress, check again in 1 second */
997*4882a593Smuzhiyun schedule_delayed_work(&uc->tx_drain.work, HZ);
998*4882a593Smuzhiyun break;
999*4882a593Smuzhiyun }
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun usleep_range(ktime_to_us(delay),
1002*4882a593Smuzhiyun ktime_to_us(delay) + 10);
1003*4882a593Smuzhiyun continue;
1004*4882a593Smuzhiyun }
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun if (uc->desc) {
1007*4882a593Smuzhiyun struct udma_desc *d = uc->desc;
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun uc->bcnt += d->residue;
1010*4882a593Smuzhiyun udma_start(uc);
1011*4882a593Smuzhiyun vchan_cookie_complete(&d->vd);
1012*4882a593Smuzhiyun break;
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun break;
1016*4882a593Smuzhiyun }
1017*4882a593Smuzhiyun }
1018*4882a593Smuzhiyun
udma_ring_irq_handler(int irq,void * data)1019*4882a593Smuzhiyun static irqreturn_t udma_ring_irq_handler(int irq, void *data)
1020*4882a593Smuzhiyun {
1021*4882a593Smuzhiyun struct udma_chan *uc = data;
1022*4882a593Smuzhiyun struct udma_desc *d;
1023*4882a593Smuzhiyun unsigned long flags;
1024*4882a593Smuzhiyun dma_addr_t paddr = 0;
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun if (udma_pop_from_ring(uc, &paddr) || !paddr)
1027*4882a593Smuzhiyun return IRQ_HANDLED;
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun spin_lock_irqsave(&uc->vc.lock, flags);
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun /* Teardown completion message */
1032*4882a593Smuzhiyun if (cppi5_desc_is_tdcm(paddr)) {
1033*4882a593Smuzhiyun complete_all(&uc->teardown_completed);
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun if (uc->terminated_desc) {
1036*4882a593Smuzhiyun udma_desc_free(&uc->terminated_desc->vd);
1037*4882a593Smuzhiyun uc->terminated_desc = NULL;
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun if (!uc->desc)
1041*4882a593Smuzhiyun udma_start(uc);
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun goto out;
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun d = udma_udma_desc_from_paddr(uc, paddr);
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun if (d) {
1049*4882a593Smuzhiyun dma_addr_t desc_paddr = udma_curr_cppi5_desc_paddr(d,
1050*4882a593Smuzhiyun d->desc_idx);
1051*4882a593Smuzhiyun if (desc_paddr != paddr) {
1052*4882a593Smuzhiyun dev_err(uc->ud->dev, "not matching descriptors!\n");
1053*4882a593Smuzhiyun goto out;
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun if (d == uc->desc) {
1057*4882a593Smuzhiyun /* active descriptor */
1058*4882a593Smuzhiyun if (uc->cyclic) {
1059*4882a593Smuzhiyun udma_cyclic_packet_elapsed(uc);
1060*4882a593Smuzhiyun vchan_cyclic_callback(&d->vd);
1061*4882a593Smuzhiyun } else {
1062*4882a593Smuzhiyun if (udma_is_desc_really_done(uc, d)) {
1063*4882a593Smuzhiyun uc->bcnt += d->residue;
1064*4882a593Smuzhiyun udma_start(uc);
1065*4882a593Smuzhiyun vchan_cookie_complete(&d->vd);
1066*4882a593Smuzhiyun } else {
1067*4882a593Smuzhiyun schedule_delayed_work(&uc->tx_drain.work,
1068*4882a593Smuzhiyun 0);
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun }
1071*4882a593Smuzhiyun } else {
1072*4882a593Smuzhiyun /*
1073*4882a593Smuzhiyun * terminated descriptor, mark the descriptor as
1074*4882a593Smuzhiyun * completed to update the channel's cookie marker
1075*4882a593Smuzhiyun */
1076*4882a593Smuzhiyun dma_cookie_complete(&d->vd.tx);
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun out:
1080*4882a593Smuzhiyun spin_unlock_irqrestore(&uc->vc.lock, flags);
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun return IRQ_HANDLED;
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun
udma_udma_irq_handler(int irq,void * data)1085*4882a593Smuzhiyun static irqreturn_t udma_udma_irq_handler(int irq, void *data)
1086*4882a593Smuzhiyun {
1087*4882a593Smuzhiyun struct udma_chan *uc = data;
1088*4882a593Smuzhiyun struct udma_desc *d;
1089*4882a593Smuzhiyun unsigned long flags;
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun spin_lock_irqsave(&uc->vc.lock, flags);
1092*4882a593Smuzhiyun d = uc->desc;
1093*4882a593Smuzhiyun if (d) {
1094*4882a593Smuzhiyun d->tr_idx = (d->tr_idx + 1) % d->sglen;
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun if (uc->cyclic) {
1097*4882a593Smuzhiyun vchan_cyclic_callback(&d->vd);
1098*4882a593Smuzhiyun } else {
1099*4882a593Smuzhiyun /* TODO: figure out the real amount of data */
1100*4882a593Smuzhiyun uc->bcnt += d->residue;
1101*4882a593Smuzhiyun udma_start(uc);
1102*4882a593Smuzhiyun vchan_cookie_complete(&d->vd);
1103*4882a593Smuzhiyun }
1104*4882a593Smuzhiyun }
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun spin_unlock_irqrestore(&uc->vc.lock, flags);
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun return IRQ_HANDLED;
1109*4882a593Smuzhiyun }
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun /**
1112*4882a593Smuzhiyun * __udma_alloc_gp_rflow_range - alloc range of GP RX flows
1113*4882a593Smuzhiyun * @ud: UDMA device
1114*4882a593Smuzhiyun * @from: Start the search from this flow id number
1115*4882a593Smuzhiyun * @cnt: Number of consecutive flow ids to allocate
1116*4882a593Smuzhiyun *
1117*4882a593Smuzhiyun * Allocate range of RX flow ids for future use, those flows can be requested
1118*4882a593Smuzhiyun * only using explicit flow id number. if @from is set to -1 it will try to find
1119*4882a593Smuzhiyun * first free range. if @from is positive value it will force allocation only
1120*4882a593Smuzhiyun * of the specified range of flows.
1121*4882a593Smuzhiyun *
1122*4882a593Smuzhiyun * Returns -ENOMEM if can't find free range.
1123*4882a593Smuzhiyun * -EEXIST if requested range is busy.
1124*4882a593Smuzhiyun * -EINVAL if wrong input values passed.
1125*4882a593Smuzhiyun * Returns flow id on success.
1126*4882a593Smuzhiyun */
__udma_alloc_gp_rflow_range(struct udma_dev * ud,int from,int cnt)1127*4882a593Smuzhiyun static int __udma_alloc_gp_rflow_range(struct udma_dev *ud, int from, int cnt)
1128*4882a593Smuzhiyun {
1129*4882a593Smuzhiyun int start, tmp_from;
1130*4882a593Smuzhiyun DECLARE_BITMAP(tmp, K3_UDMA_MAX_RFLOWS);
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun tmp_from = from;
1133*4882a593Smuzhiyun if (tmp_from < 0)
1134*4882a593Smuzhiyun tmp_from = ud->rchan_cnt;
1135*4882a593Smuzhiyun /* default flows can't be allocated and accessible only by id */
1136*4882a593Smuzhiyun if (tmp_from < ud->rchan_cnt)
1137*4882a593Smuzhiyun return -EINVAL;
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun if (tmp_from + cnt > ud->rflow_cnt)
1140*4882a593Smuzhiyun return -EINVAL;
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun bitmap_or(tmp, ud->rflow_gp_map, ud->rflow_gp_map_allocated,
1143*4882a593Smuzhiyun ud->rflow_cnt);
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun start = bitmap_find_next_zero_area(tmp,
1146*4882a593Smuzhiyun ud->rflow_cnt,
1147*4882a593Smuzhiyun tmp_from, cnt, 0);
1148*4882a593Smuzhiyun if (start >= ud->rflow_cnt)
1149*4882a593Smuzhiyun return -ENOMEM;
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun if (from >= 0 && start != from)
1152*4882a593Smuzhiyun return -EEXIST;
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun bitmap_set(ud->rflow_gp_map_allocated, start, cnt);
1155*4882a593Smuzhiyun return start;
1156*4882a593Smuzhiyun }
1157*4882a593Smuzhiyun
__udma_free_gp_rflow_range(struct udma_dev * ud,int from,int cnt)1158*4882a593Smuzhiyun static int __udma_free_gp_rflow_range(struct udma_dev *ud, int from, int cnt)
1159*4882a593Smuzhiyun {
1160*4882a593Smuzhiyun if (from < ud->rchan_cnt)
1161*4882a593Smuzhiyun return -EINVAL;
1162*4882a593Smuzhiyun if (from + cnt > ud->rflow_cnt)
1163*4882a593Smuzhiyun return -EINVAL;
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun bitmap_clear(ud->rflow_gp_map_allocated, from, cnt);
1166*4882a593Smuzhiyun return 0;
1167*4882a593Smuzhiyun }
1168*4882a593Smuzhiyun
__udma_get_rflow(struct udma_dev * ud,int id)1169*4882a593Smuzhiyun static struct udma_rflow *__udma_get_rflow(struct udma_dev *ud, int id)
1170*4882a593Smuzhiyun {
1171*4882a593Smuzhiyun /*
1172*4882a593Smuzhiyun * Attempt to request rflow by ID can be made for any rflow
1173*4882a593Smuzhiyun * if not in use with assumption that caller knows what's doing.
1174*4882a593Smuzhiyun * TI-SCI FW will perform additional permission check ant way, it's
1175*4882a593Smuzhiyun * safe
1176*4882a593Smuzhiyun */
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun if (id < 0 || id >= ud->rflow_cnt)
1179*4882a593Smuzhiyun return ERR_PTR(-ENOENT);
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun if (test_bit(id, ud->rflow_in_use))
1182*4882a593Smuzhiyun return ERR_PTR(-ENOENT);
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun /* GP rflow has to be allocated first */
1185*4882a593Smuzhiyun if (!test_bit(id, ud->rflow_gp_map) &&
1186*4882a593Smuzhiyun !test_bit(id, ud->rflow_gp_map_allocated))
1187*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun dev_dbg(ud->dev, "get rflow%d\n", id);
1190*4882a593Smuzhiyun set_bit(id, ud->rflow_in_use);
1191*4882a593Smuzhiyun return &ud->rflows[id];
1192*4882a593Smuzhiyun }
1193*4882a593Smuzhiyun
__udma_put_rflow(struct udma_dev * ud,struct udma_rflow * rflow)1194*4882a593Smuzhiyun static void __udma_put_rflow(struct udma_dev *ud, struct udma_rflow *rflow)
1195*4882a593Smuzhiyun {
1196*4882a593Smuzhiyun if (!test_bit(rflow->id, ud->rflow_in_use)) {
1197*4882a593Smuzhiyun dev_err(ud->dev, "attempt to put unused rflow%d\n", rflow->id);
1198*4882a593Smuzhiyun return;
1199*4882a593Smuzhiyun }
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun dev_dbg(ud->dev, "put rflow%d\n", rflow->id);
1202*4882a593Smuzhiyun clear_bit(rflow->id, ud->rflow_in_use);
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun #define UDMA_RESERVE_RESOURCE(res) \
1206*4882a593Smuzhiyun static struct udma_##res *__udma_reserve_##res(struct udma_dev *ud, \
1207*4882a593Smuzhiyun enum udma_tp_level tpl, \
1208*4882a593Smuzhiyun int id) \
1209*4882a593Smuzhiyun { \
1210*4882a593Smuzhiyun if (id >= 0) { \
1211*4882a593Smuzhiyun if (test_bit(id, ud->res##_map)) { \
1212*4882a593Smuzhiyun dev_err(ud->dev, "res##%d is in use\n", id); \
1213*4882a593Smuzhiyun return ERR_PTR(-ENOENT); \
1214*4882a593Smuzhiyun } \
1215*4882a593Smuzhiyun } else { \
1216*4882a593Smuzhiyun int start; \
1217*4882a593Smuzhiyun \
1218*4882a593Smuzhiyun if (tpl >= ud->tpl_levels) \
1219*4882a593Smuzhiyun tpl = ud->tpl_levels - 1; \
1220*4882a593Smuzhiyun \
1221*4882a593Smuzhiyun start = ud->tpl_start_idx[tpl]; \
1222*4882a593Smuzhiyun \
1223*4882a593Smuzhiyun id = find_next_zero_bit(ud->res##_map, ud->res##_cnt, \
1224*4882a593Smuzhiyun start); \
1225*4882a593Smuzhiyun if (id == ud->res##_cnt) { \
1226*4882a593Smuzhiyun return ERR_PTR(-ENOENT); \
1227*4882a593Smuzhiyun } \
1228*4882a593Smuzhiyun } \
1229*4882a593Smuzhiyun \
1230*4882a593Smuzhiyun set_bit(id, ud->res##_map); \
1231*4882a593Smuzhiyun return &ud->res##s[id]; \
1232*4882a593Smuzhiyun }
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun UDMA_RESERVE_RESOURCE(tchan);
1235*4882a593Smuzhiyun UDMA_RESERVE_RESOURCE(rchan);
1236*4882a593Smuzhiyun
udma_get_tchan(struct udma_chan * uc)1237*4882a593Smuzhiyun static int udma_get_tchan(struct udma_chan *uc)
1238*4882a593Smuzhiyun {
1239*4882a593Smuzhiyun struct udma_dev *ud = uc->ud;
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun if (uc->tchan) {
1242*4882a593Smuzhiyun dev_dbg(ud->dev, "chan%d: already have tchan%d allocated\n",
1243*4882a593Smuzhiyun uc->id, uc->tchan->id);
1244*4882a593Smuzhiyun return 0;
1245*4882a593Smuzhiyun }
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun uc->tchan = __udma_reserve_tchan(ud, uc->config.channel_tpl, -1);
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun return PTR_ERR_OR_ZERO(uc->tchan);
1250*4882a593Smuzhiyun }
1251*4882a593Smuzhiyun
udma_get_rchan(struct udma_chan * uc)1252*4882a593Smuzhiyun static int udma_get_rchan(struct udma_chan *uc)
1253*4882a593Smuzhiyun {
1254*4882a593Smuzhiyun struct udma_dev *ud = uc->ud;
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun if (uc->rchan) {
1257*4882a593Smuzhiyun dev_dbg(ud->dev, "chan%d: already have rchan%d allocated\n",
1258*4882a593Smuzhiyun uc->id, uc->rchan->id);
1259*4882a593Smuzhiyun return 0;
1260*4882a593Smuzhiyun }
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun uc->rchan = __udma_reserve_rchan(ud, uc->config.channel_tpl, -1);
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun return PTR_ERR_OR_ZERO(uc->rchan);
1265*4882a593Smuzhiyun }
1266*4882a593Smuzhiyun
udma_get_chan_pair(struct udma_chan * uc)1267*4882a593Smuzhiyun static int udma_get_chan_pair(struct udma_chan *uc)
1268*4882a593Smuzhiyun {
1269*4882a593Smuzhiyun struct udma_dev *ud = uc->ud;
1270*4882a593Smuzhiyun int chan_id, end;
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun if ((uc->tchan && uc->rchan) && uc->tchan->id == uc->rchan->id) {
1273*4882a593Smuzhiyun dev_info(ud->dev, "chan%d: already have %d pair allocated\n",
1274*4882a593Smuzhiyun uc->id, uc->tchan->id);
1275*4882a593Smuzhiyun return 0;
1276*4882a593Smuzhiyun }
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun if (uc->tchan) {
1279*4882a593Smuzhiyun dev_err(ud->dev, "chan%d: already have tchan%d allocated\n",
1280*4882a593Smuzhiyun uc->id, uc->tchan->id);
1281*4882a593Smuzhiyun return -EBUSY;
1282*4882a593Smuzhiyun } else if (uc->rchan) {
1283*4882a593Smuzhiyun dev_err(ud->dev, "chan%d: already have rchan%d allocated\n",
1284*4882a593Smuzhiyun uc->id, uc->rchan->id);
1285*4882a593Smuzhiyun return -EBUSY;
1286*4882a593Smuzhiyun }
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun /* Can be optimized, but let's have it like this for now */
1289*4882a593Smuzhiyun end = min(ud->tchan_cnt, ud->rchan_cnt);
1290*4882a593Smuzhiyun /* Try to use the highest TPL channel pair for MEM_TO_MEM channels */
1291*4882a593Smuzhiyun chan_id = ud->tpl_start_idx[ud->tpl_levels - 1];
1292*4882a593Smuzhiyun for (; chan_id < end; chan_id++) {
1293*4882a593Smuzhiyun if (!test_bit(chan_id, ud->tchan_map) &&
1294*4882a593Smuzhiyun !test_bit(chan_id, ud->rchan_map))
1295*4882a593Smuzhiyun break;
1296*4882a593Smuzhiyun }
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun if (chan_id == end)
1299*4882a593Smuzhiyun return -ENOENT;
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun set_bit(chan_id, ud->tchan_map);
1302*4882a593Smuzhiyun set_bit(chan_id, ud->rchan_map);
1303*4882a593Smuzhiyun uc->tchan = &ud->tchans[chan_id];
1304*4882a593Smuzhiyun uc->rchan = &ud->rchans[chan_id];
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun return 0;
1307*4882a593Smuzhiyun }
1308*4882a593Smuzhiyun
udma_get_rflow(struct udma_chan * uc,int flow_id)1309*4882a593Smuzhiyun static int udma_get_rflow(struct udma_chan *uc, int flow_id)
1310*4882a593Smuzhiyun {
1311*4882a593Smuzhiyun struct udma_dev *ud = uc->ud;
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun if (!uc->rchan) {
1314*4882a593Smuzhiyun dev_err(ud->dev, "chan%d: does not have rchan??\n", uc->id);
1315*4882a593Smuzhiyun return -EINVAL;
1316*4882a593Smuzhiyun }
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun if (uc->rflow) {
1319*4882a593Smuzhiyun dev_dbg(ud->dev, "chan%d: already have rflow%d allocated\n",
1320*4882a593Smuzhiyun uc->id, uc->rflow->id);
1321*4882a593Smuzhiyun return 0;
1322*4882a593Smuzhiyun }
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun uc->rflow = __udma_get_rflow(ud, flow_id);
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun return PTR_ERR_OR_ZERO(uc->rflow);
1327*4882a593Smuzhiyun }
1328*4882a593Smuzhiyun
udma_put_rchan(struct udma_chan * uc)1329*4882a593Smuzhiyun static void udma_put_rchan(struct udma_chan *uc)
1330*4882a593Smuzhiyun {
1331*4882a593Smuzhiyun struct udma_dev *ud = uc->ud;
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun if (uc->rchan) {
1334*4882a593Smuzhiyun dev_dbg(ud->dev, "chan%d: put rchan%d\n", uc->id,
1335*4882a593Smuzhiyun uc->rchan->id);
1336*4882a593Smuzhiyun clear_bit(uc->rchan->id, ud->rchan_map);
1337*4882a593Smuzhiyun uc->rchan = NULL;
1338*4882a593Smuzhiyun }
1339*4882a593Smuzhiyun }
1340*4882a593Smuzhiyun
udma_put_tchan(struct udma_chan * uc)1341*4882a593Smuzhiyun static void udma_put_tchan(struct udma_chan *uc)
1342*4882a593Smuzhiyun {
1343*4882a593Smuzhiyun struct udma_dev *ud = uc->ud;
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun if (uc->tchan) {
1346*4882a593Smuzhiyun dev_dbg(ud->dev, "chan%d: put tchan%d\n", uc->id,
1347*4882a593Smuzhiyun uc->tchan->id);
1348*4882a593Smuzhiyun clear_bit(uc->tchan->id, ud->tchan_map);
1349*4882a593Smuzhiyun uc->tchan = NULL;
1350*4882a593Smuzhiyun }
1351*4882a593Smuzhiyun }
1352*4882a593Smuzhiyun
udma_put_rflow(struct udma_chan * uc)1353*4882a593Smuzhiyun static void udma_put_rflow(struct udma_chan *uc)
1354*4882a593Smuzhiyun {
1355*4882a593Smuzhiyun struct udma_dev *ud = uc->ud;
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun if (uc->rflow) {
1358*4882a593Smuzhiyun dev_dbg(ud->dev, "chan%d: put rflow%d\n", uc->id,
1359*4882a593Smuzhiyun uc->rflow->id);
1360*4882a593Smuzhiyun __udma_put_rflow(ud, uc->rflow);
1361*4882a593Smuzhiyun uc->rflow = NULL;
1362*4882a593Smuzhiyun }
1363*4882a593Smuzhiyun }
1364*4882a593Smuzhiyun
udma_free_tx_resources(struct udma_chan * uc)1365*4882a593Smuzhiyun static void udma_free_tx_resources(struct udma_chan *uc)
1366*4882a593Smuzhiyun {
1367*4882a593Smuzhiyun if (!uc->tchan)
1368*4882a593Smuzhiyun return;
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun k3_ringacc_ring_free(uc->tchan->t_ring);
1371*4882a593Smuzhiyun k3_ringacc_ring_free(uc->tchan->tc_ring);
1372*4882a593Smuzhiyun uc->tchan->t_ring = NULL;
1373*4882a593Smuzhiyun uc->tchan->tc_ring = NULL;
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun udma_put_tchan(uc);
1376*4882a593Smuzhiyun }
1377*4882a593Smuzhiyun
udma_alloc_tx_resources(struct udma_chan * uc)1378*4882a593Smuzhiyun static int udma_alloc_tx_resources(struct udma_chan *uc)
1379*4882a593Smuzhiyun {
1380*4882a593Smuzhiyun struct k3_ring_cfg ring_cfg;
1381*4882a593Smuzhiyun struct udma_dev *ud = uc->ud;
1382*4882a593Smuzhiyun int ret;
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun ret = udma_get_tchan(uc);
1385*4882a593Smuzhiyun if (ret)
1386*4882a593Smuzhiyun return ret;
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun ret = k3_ringacc_request_rings_pair(ud->ringacc, uc->tchan->id, -1,
1389*4882a593Smuzhiyun &uc->tchan->t_ring,
1390*4882a593Smuzhiyun &uc->tchan->tc_ring);
1391*4882a593Smuzhiyun if (ret) {
1392*4882a593Smuzhiyun ret = -EBUSY;
1393*4882a593Smuzhiyun goto err_ring;
1394*4882a593Smuzhiyun }
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun memset(&ring_cfg, 0, sizeof(ring_cfg));
1397*4882a593Smuzhiyun ring_cfg.size = K3_UDMA_DEFAULT_RING_SIZE;
1398*4882a593Smuzhiyun ring_cfg.elm_size = K3_RINGACC_RING_ELSIZE_8;
1399*4882a593Smuzhiyun ring_cfg.mode = K3_RINGACC_RING_MODE_MESSAGE;
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun ret = k3_ringacc_ring_cfg(uc->tchan->t_ring, &ring_cfg);
1402*4882a593Smuzhiyun ret |= k3_ringacc_ring_cfg(uc->tchan->tc_ring, &ring_cfg);
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun if (ret)
1405*4882a593Smuzhiyun goto err_ringcfg;
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun return 0;
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun err_ringcfg:
1410*4882a593Smuzhiyun k3_ringacc_ring_free(uc->tchan->tc_ring);
1411*4882a593Smuzhiyun uc->tchan->tc_ring = NULL;
1412*4882a593Smuzhiyun k3_ringacc_ring_free(uc->tchan->t_ring);
1413*4882a593Smuzhiyun uc->tchan->t_ring = NULL;
1414*4882a593Smuzhiyun err_ring:
1415*4882a593Smuzhiyun udma_put_tchan(uc);
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun return ret;
1418*4882a593Smuzhiyun }
1419*4882a593Smuzhiyun
udma_free_rx_resources(struct udma_chan * uc)1420*4882a593Smuzhiyun static void udma_free_rx_resources(struct udma_chan *uc)
1421*4882a593Smuzhiyun {
1422*4882a593Smuzhiyun if (!uc->rchan)
1423*4882a593Smuzhiyun return;
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun if (uc->rflow) {
1426*4882a593Smuzhiyun struct udma_rflow *rflow = uc->rflow;
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun k3_ringacc_ring_free(rflow->fd_ring);
1429*4882a593Smuzhiyun k3_ringacc_ring_free(rflow->r_ring);
1430*4882a593Smuzhiyun rflow->fd_ring = NULL;
1431*4882a593Smuzhiyun rflow->r_ring = NULL;
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun udma_put_rflow(uc);
1434*4882a593Smuzhiyun }
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun udma_put_rchan(uc);
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun
udma_alloc_rx_resources(struct udma_chan * uc)1439*4882a593Smuzhiyun static int udma_alloc_rx_resources(struct udma_chan *uc)
1440*4882a593Smuzhiyun {
1441*4882a593Smuzhiyun struct udma_dev *ud = uc->ud;
1442*4882a593Smuzhiyun struct k3_ring_cfg ring_cfg;
1443*4882a593Smuzhiyun struct udma_rflow *rflow;
1444*4882a593Smuzhiyun int fd_ring_id;
1445*4882a593Smuzhiyun int ret;
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun ret = udma_get_rchan(uc);
1448*4882a593Smuzhiyun if (ret)
1449*4882a593Smuzhiyun return ret;
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun /* For MEM_TO_MEM we don't need rflow or rings */
1452*4882a593Smuzhiyun if (uc->config.dir == DMA_MEM_TO_MEM)
1453*4882a593Smuzhiyun return 0;
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun ret = udma_get_rflow(uc, uc->rchan->id);
1456*4882a593Smuzhiyun if (ret) {
1457*4882a593Smuzhiyun ret = -EBUSY;
1458*4882a593Smuzhiyun goto err_rflow;
1459*4882a593Smuzhiyun }
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun rflow = uc->rflow;
1462*4882a593Smuzhiyun fd_ring_id = ud->tchan_cnt + ud->echan_cnt + uc->rchan->id;
1463*4882a593Smuzhiyun ret = k3_ringacc_request_rings_pair(ud->ringacc, fd_ring_id, -1,
1464*4882a593Smuzhiyun &rflow->fd_ring, &rflow->r_ring);
1465*4882a593Smuzhiyun if (ret) {
1466*4882a593Smuzhiyun ret = -EBUSY;
1467*4882a593Smuzhiyun goto err_ring;
1468*4882a593Smuzhiyun }
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun memset(&ring_cfg, 0, sizeof(ring_cfg));
1471*4882a593Smuzhiyun
1472*4882a593Smuzhiyun if (uc->config.pkt_mode)
1473*4882a593Smuzhiyun ring_cfg.size = SG_MAX_SEGMENTS;
1474*4882a593Smuzhiyun else
1475*4882a593Smuzhiyun ring_cfg.size = K3_UDMA_DEFAULT_RING_SIZE;
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun ring_cfg.elm_size = K3_RINGACC_RING_ELSIZE_8;
1478*4882a593Smuzhiyun ring_cfg.mode = K3_RINGACC_RING_MODE_MESSAGE;
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun ret = k3_ringacc_ring_cfg(rflow->fd_ring, &ring_cfg);
1481*4882a593Smuzhiyun ring_cfg.size = K3_UDMA_DEFAULT_RING_SIZE;
1482*4882a593Smuzhiyun ret |= k3_ringacc_ring_cfg(rflow->r_ring, &ring_cfg);
1483*4882a593Smuzhiyun
1484*4882a593Smuzhiyun if (ret)
1485*4882a593Smuzhiyun goto err_ringcfg;
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun return 0;
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun err_ringcfg:
1490*4882a593Smuzhiyun k3_ringacc_ring_free(rflow->r_ring);
1491*4882a593Smuzhiyun rflow->r_ring = NULL;
1492*4882a593Smuzhiyun k3_ringacc_ring_free(rflow->fd_ring);
1493*4882a593Smuzhiyun rflow->fd_ring = NULL;
1494*4882a593Smuzhiyun err_ring:
1495*4882a593Smuzhiyun udma_put_rflow(uc);
1496*4882a593Smuzhiyun err_rflow:
1497*4882a593Smuzhiyun udma_put_rchan(uc);
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun return ret;
1500*4882a593Smuzhiyun }
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun #define TISCI_TCHAN_VALID_PARAMS ( \
1503*4882a593Smuzhiyun TI_SCI_MSG_VALUE_RM_UDMAP_CH_PAUSE_ON_ERR_VALID | \
1504*4882a593Smuzhiyun TI_SCI_MSG_VALUE_RM_UDMAP_CH_TX_FILT_EINFO_VALID | \
1505*4882a593Smuzhiyun TI_SCI_MSG_VALUE_RM_UDMAP_CH_TX_FILT_PSWORDS_VALID | \
1506*4882a593Smuzhiyun TI_SCI_MSG_VALUE_RM_UDMAP_CH_CHAN_TYPE_VALID | \
1507*4882a593Smuzhiyun TI_SCI_MSG_VALUE_RM_UDMAP_CH_TX_SUPR_TDPKT_VALID | \
1508*4882a593Smuzhiyun TI_SCI_MSG_VALUE_RM_UDMAP_CH_FETCH_SIZE_VALID | \
1509*4882a593Smuzhiyun TI_SCI_MSG_VALUE_RM_UDMAP_CH_CQ_QNUM_VALID | \
1510*4882a593Smuzhiyun TI_SCI_MSG_VALUE_RM_UDMAP_CH_ATYPE_VALID)
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun #define TISCI_RCHAN_VALID_PARAMS ( \
1513*4882a593Smuzhiyun TI_SCI_MSG_VALUE_RM_UDMAP_CH_PAUSE_ON_ERR_VALID | \
1514*4882a593Smuzhiyun TI_SCI_MSG_VALUE_RM_UDMAP_CH_FETCH_SIZE_VALID | \
1515*4882a593Smuzhiyun TI_SCI_MSG_VALUE_RM_UDMAP_CH_CQ_QNUM_VALID | \
1516*4882a593Smuzhiyun TI_SCI_MSG_VALUE_RM_UDMAP_CH_CHAN_TYPE_VALID | \
1517*4882a593Smuzhiyun TI_SCI_MSG_VALUE_RM_UDMAP_CH_RX_IGNORE_SHORT_VALID | \
1518*4882a593Smuzhiyun TI_SCI_MSG_VALUE_RM_UDMAP_CH_RX_IGNORE_LONG_VALID | \
1519*4882a593Smuzhiyun TI_SCI_MSG_VALUE_RM_UDMAP_CH_RX_FLOWID_START_VALID | \
1520*4882a593Smuzhiyun TI_SCI_MSG_VALUE_RM_UDMAP_CH_RX_FLOWID_CNT_VALID | \
1521*4882a593Smuzhiyun TI_SCI_MSG_VALUE_RM_UDMAP_CH_ATYPE_VALID)
1522*4882a593Smuzhiyun
udma_tisci_m2m_channel_config(struct udma_chan * uc)1523*4882a593Smuzhiyun static int udma_tisci_m2m_channel_config(struct udma_chan *uc)
1524*4882a593Smuzhiyun {
1525*4882a593Smuzhiyun struct udma_dev *ud = uc->ud;
1526*4882a593Smuzhiyun struct udma_tisci_rm *tisci_rm = &ud->tisci_rm;
1527*4882a593Smuzhiyun const struct ti_sci_rm_udmap_ops *tisci_ops = tisci_rm->tisci_udmap_ops;
1528*4882a593Smuzhiyun struct udma_tchan *tchan = uc->tchan;
1529*4882a593Smuzhiyun struct udma_rchan *rchan = uc->rchan;
1530*4882a593Smuzhiyun int ret = 0;
1531*4882a593Smuzhiyun
1532*4882a593Smuzhiyun /* Non synchronized - mem to mem type of transfer */
1533*4882a593Smuzhiyun int tc_ring = k3_ringacc_get_ring_id(tchan->tc_ring);
1534*4882a593Smuzhiyun struct ti_sci_msg_rm_udmap_tx_ch_cfg req_tx = { 0 };
1535*4882a593Smuzhiyun struct ti_sci_msg_rm_udmap_rx_ch_cfg req_rx = { 0 };
1536*4882a593Smuzhiyun
1537*4882a593Smuzhiyun req_tx.valid_params = TISCI_TCHAN_VALID_PARAMS;
1538*4882a593Smuzhiyun req_tx.nav_id = tisci_rm->tisci_dev_id;
1539*4882a593Smuzhiyun req_tx.index = tchan->id;
1540*4882a593Smuzhiyun req_tx.tx_chan_type = TI_SCI_RM_UDMAP_CHAN_TYPE_3RDP_BCOPY_PBRR;
1541*4882a593Smuzhiyun req_tx.tx_fetch_size = sizeof(struct cppi5_desc_hdr_t) >> 2;
1542*4882a593Smuzhiyun req_tx.txcq_qnum = tc_ring;
1543*4882a593Smuzhiyun req_tx.tx_atype = ud->atype;
1544*4882a593Smuzhiyun
1545*4882a593Smuzhiyun ret = tisci_ops->tx_ch_cfg(tisci_rm->tisci, &req_tx);
1546*4882a593Smuzhiyun if (ret) {
1547*4882a593Smuzhiyun dev_err(ud->dev, "tchan%d cfg failed %d\n", tchan->id, ret);
1548*4882a593Smuzhiyun return ret;
1549*4882a593Smuzhiyun }
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun req_rx.valid_params = TISCI_RCHAN_VALID_PARAMS;
1552*4882a593Smuzhiyun req_rx.nav_id = tisci_rm->tisci_dev_id;
1553*4882a593Smuzhiyun req_rx.index = rchan->id;
1554*4882a593Smuzhiyun req_rx.rx_fetch_size = sizeof(struct cppi5_desc_hdr_t) >> 2;
1555*4882a593Smuzhiyun req_rx.rxcq_qnum = tc_ring;
1556*4882a593Smuzhiyun req_rx.rx_chan_type = TI_SCI_RM_UDMAP_CHAN_TYPE_3RDP_BCOPY_PBRR;
1557*4882a593Smuzhiyun req_rx.rx_atype = ud->atype;
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun ret = tisci_ops->rx_ch_cfg(tisci_rm->tisci, &req_rx);
1560*4882a593Smuzhiyun if (ret)
1561*4882a593Smuzhiyun dev_err(ud->dev, "rchan%d alloc failed %d\n", rchan->id, ret);
1562*4882a593Smuzhiyun
1563*4882a593Smuzhiyun return ret;
1564*4882a593Smuzhiyun }
1565*4882a593Smuzhiyun
udma_tisci_tx_channel_config(struct udma_chan * uc)1566*4882a593Smuzhiyun static int udma_tisci_tx_channel_config(struct udma_chan *uc)
1567*4882a593Smuzhiyun {
1568*4882a593Smuzhiyun struct udma_dev *ud = uc->ud;
1569*4882a593Smuzhiyun struct udma_tisci_rm *tisci_rm = &ud->tisci_rm;
1570*4882a593Smuzhiyun const struct ti_sci_rm_udmap_ops *tisci_ops = tisci_rm->tisci_udmap_ops;
1571*4882a593Smuzhiyun struct udma_tchan *tchan = uc->tchan;
1572*4882a593Smuzhiyun int tc_ring = k3_ringacc_get_ring_id(tchan->tc_ring);
1573*4882a593Smuzhiyun struct ti_sci_msg_rm_udmap_tx_ch_cfg req_tx = { 0 };
1574*4882a593Smuzhiyun u32 mode, fetch_size;
1575*4882a593Smuzhiyun int ret = 0;
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun if (uc->config.pkt_mode) {
1578*4882a593Smuzhiyun mode = TI_SCI_RM_UDMAP_CHAN_TYPE_PKT_PBRR;
1579*4882a593Smuzhiyun fetch_size = cppi5_hdesc_calc_size(uc->config.needs_epib,
1580*4882a593Smuzhiyun uc->config.psd_size, 0);
1581*4882a593Smuzhiyun } else {
1582*4882a593Smuzhiyun mode = TI_SCI_RM_UDMAP_CHAN_TYPE_3RDP_PBRR;
1583*4882a593Smuzhiyun fetch_size = sizeof(struct cppi5_desc_hdr_t);
1584*4882a593Smuzhiyun }
1585*4882a593Smuzhiyun
1586*4882a593Smuzhiyun req_tx.valid_params = TISCI_TCHAN_VALID_PARAMS;
1587*4882a593Smuzhiyun req_tx.nav_id = tisci_rm->tisci_dev_id;
1588*4882a593Smuzhiyun req_tx.index = tchan->id;
1589*4882a593Smuzhiyun req_tx.tx_chan_type = mode;
1590*4882a593Smuzhiyun req_tx.tx_supr_tdpkt = uc->config.notdpkt;
1591*4882a593Smuzhiyun req_tx.tx_fetch_size = fetch_size >> 2;
1592*4882a593Smuzhiyun req_tx.txcq_qnum = tc_ring;
1593*4882a593Smuzhiyun req_tx.tx_atype = uc->config.atype;
1594*4882a593Smuzhiyun
1595*4882a593Smuzhiyun ret = tisci_ops->tx_ch_cfg(tisci_rm->tisci, &req_tx);
1596*4882a593Smuzhiyun if (ret)
1597*4882a593Smuzhiyun dev_err(ud->dev, "tchan%d cfg failed %d\n", tchan->id, ret);
1598*4882a593Smuzhiyun
1599*4882a593Smuzhiyun return ret;
1600*4882a593Smuzhiyun }
1601*4882a593Smuzhiyun
udma_tisci_rx_channel_config(struct udma_chan * uc)1602*4882a593Smuzhiyun static int udma_tisci_rx_channel_config(struct udma_chan *uc)
1603*4882a593Smuzhiyun {
1604*4882a593Smuzhiyun struct udma_dev *ud = uc->ud;
1605*4882a593Smuzhiyun struct udma_tisci_rm *tisci_rm = &ud->tisci_rm;
1606*4882a593Smuzhiyun const struct ti_sci_rm_udmap_ops *tisci_ops = tisci_rm->tisci_udmap_ops;
1607*4882a593Smuzhiyun struct udma_rchan *rchan = uc->rchan;
1608*4882a593Smuzhiyun int fd_ring = k3_ringacc_get_ring_id(uc->rflow->fd_ring);
1609*4882a593Smuzhiyun int rx_ring = k3_ringacc_get_ring_id(uc->rflow->r_ring);
1610*4882a593Smuzhiyun struct ti_sci_msg_rm_udmap_rx_ch_cfg req_rx = { 0 };
1611*4882a593Smuzhiyun struct ti_sci_msg_rm_udmap_flow_cfg flow_req = { 0 };
1612*4882a593Smuzhiyun u32 mode, fetch_size;
1613*4882a593Smuzhiyun int ret = 0;
1614*4882a593Smuzhiyun
1615*4882a593Smuzhiyun if (uc->config.pkt_mode) {
1616*4882a593Smuzhiyun mode = TI_SCI_RM_UDMAP_CHAN_TYPE_PKT_PBRR;
1617*4882a593Smuzhiyun fetch_size = cppi5_hdesc_calc_size(uc->config.needs_epib,
1618*4882a593Smuzhiyun uc->config.psd_size, 0);
1619*4882a593Smuzhiyun } else {
1620*4882a593Smuzhiyun mode = TI_SCI_RM_UDMAP_CHAN_TYPE_3RDP_PBRR;
1621*4882a593Smuzhiyun fetch_size = sizeof(struct cppi5_desc_hdr_t);
1622*4882a593Smuzhiyun }
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun req_rx.valid_params = TISCI_RCHAN_VALID_PARAMS;
1625*4882a593Smuzhiyun req_rx.nav_id = tisci_rm->tisci_dev_id;
1626*4882a593Smuzhiyun req_rx.index = rchan->id;
1627*4882a593Smuzhiyun req_rx.rx_fetch_size = fetch_size >> 2;
1628*4882a593Smuzhiyun req_rx.rxcq_qnum = rx_ring;
1629*4882a593Smuzhiyun req_rx.rx_chan_type = mode;
1630*4882a593Smuzhiyun req_rx.rx_atype = uc->config.atype;
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun ret = tisci_ops->rx_ch_cfg(tisci_rm->tisci, &req_rx);
1633*4882a593Smuzhiyun if (ret) {
1634*4882a593Smuzhiyun dev_err(ud->dev, "rchan%d cfg failed %d\n", rchan->id, ret);
1635*4882a593Smuzhiyun return ret;
1636*4882a593Smuzhiyun }
1637*4882a593Smuzhiyun
1638*4882a593Smuzhiyun flow_req.valid_params =
1639*4882a593Smuzhiyun TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_EINFO_PRESENT_VALID |
1640*4882a593Smuzhiyun TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_PSINFO_PRESENT_VALID |
1641*4882a593Smuzhiyun TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_ERROR_HANDLING_VALID |
1642*4882a593Smuzhiyun TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_DESC_TYPE_VALID |
1643*4882a593Smuzhiyun TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_DEST_QNUM_VALID |
1644*4882a593Smuzhiyun TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_SRC_TAG_HI_SEL_VALID |
1645*4882a593Smuzhiyun TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_SRC_TAG_LO_SEL_VALID |
1646*4882a593Smuzhiyun TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_DEST_TAG_HI_SEL_VALID |
1647*4882a593Smuzhiyun TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_DEST_TAG_LO_SEL_VALID |
1648*4882a593Smuzhiyun TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_FDQ0_SZ0_QNUM_VALID |
1649*4882a593Smuzhiyun TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_FDQ1_QNUM_VALID |
1650*4882a593Smuzhiyun TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_FDQ2_QNUM_VALID |
1651*4882a593Smuzhiyun TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_FDQ3_QNUM_VALID;
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun flow_req.nav_id = tisci_rm->tisci_dev_id;
1654*4882a593Smuzhiyun flow_req.flow_index = rchan->id;
1655*4882a593Smuzhiyun
1656*4882a593Smuzhiyun if (uc->config.needs_epib)
1657*4882a593Smuzhiyun flow_req.rx_einfo_present = 1;
1658*4882a593Smuzhiyun else
1659*4882a593Smuzhiyun flow_req.rx_einfo_present = 0;
1660*4882a593Smuzhiyun if (uc->config.psd_size)
1661*4882a593Smuzhiyun flow_req.rx_psinfo_present = 1;
1662*4882a593Smuzhiyun else
1663*4882a593Smuzhiyun flow_req.rx_psinfo_present = 0;
1664*4882a593Smuzhiyun flow_req.rx_error_handling = 1;
1665*4882a593Smuzhiyun flow_req.rx_dest_qnum = rx_ring;
1666*4882a593Smuzhiyun flow_req.rx_src_tag_hi_sel = UDMA_RFLOW_SRCTAG_NONE;
1667*4882a593Smuzhiyun flow_req.rx_src_tag_lo_sel = UDMA_RFLOW_SRCTAG_SRC_TAG;
1668*4882a593Smuzhiyun flow_req.rx_dest_tag_hi_sel = UDMA_RFLOW_DSTTAG_DST_TAG_HI;
1669*4882a593Smuzhiyun flow_req.rx_dest_tag_lo_sel = UDMA_RFLOW_DSTTAG_DST_TAG_LO;
1670*4882a593Smuzhiyun flow_req.rx_fdq0_sz0_qnum = fd_ring;
1671*4882a593Smuzhiyun flow_req.rx_fdq1_qnum = fd_ring;
1672*4882a593Smuzhiyun flow_req.rx_fdq2_qnum = fd_ring;
1673*4882a593Smuzhiyun flow_req.rx_fdq3_qnum = fd_ring;
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun ret = tisci_ops->rx_flow_cfg(tisci_rm->tisci, &flow_req);
1676*4882a593Smuzhiyun
1677*4882a593Smuzhiyun if (ret)
1678*4882a593Smuzhiyun dev_err(ud->dev, "flow%d config failed: %d\n", rchan->id, ret);
1679*4882a593Smuzhiyun
1680*4882a593Smuzhiyun return 0;
1681*4882a593Smuzhiyun }
1682*4882a593Smuzhiyun
udma_alloc_chan_resources(struct dma_chan * chan)1683*4882a593Smuzhiyun static int udma_alloc_chan_resources(struct dma_chan *chan)
1684*4882a593Smuzhiyun {
1685*4882a593Smuzhiyun struct udma_chan *uc = to_udma_chan(chan);
1686*4882a593Smuzhiyun struct udma_dev *ud = to_udma_dev(chan->device);
1687*4882a593Smuzhiyun const struct udma_soc_data *soc_data = ud->soc_data;
1688*4882a593Smuzhiyun struct k3_ring *irq_ring;
1689*4882a593Smuzhiyun u32 irq_udma_idx;
1690*4882a593Smuzhiyun int ret;
1691*4882a593Smuzhiyun
1692*4882a593Smuzhiyun if (uc->config.pkt_mode || uc->config.dir == DMA_MEM_TO_MEM) {
1693*4882a593Smuzhiyun uc->use_dma_pool = true;
1694*4882a593Smuzhiyun /* in case of MEM_TO_MEM we have maximum of two TRs */
1695*4882a593Smuzhiyun if (uc->config.dir == DMA_MEM_TO_MEM) {
1696*4882a593Smuzhiyun uc->config.hdesc_size = cppi5_trdesc_calc_size(
1697*4882a593Smuzhiyun sizeof(struct cppi5_tr_type15_t), 2);
1698*4882a593Smuzhiyun uc->config.pkt_mode = false;
1699*4882a593Smuzhiyun }
1700*4882a593Smuzhiyun }
1701*4882a593Smuzhiyun
1702*4882a593Smuzhiyun if (uc->use_dma_pool) {
1703*4882a593Smuzhiyun uc->hdesc_pool = dma_pool_create(uc->name, ud->ddev.dev,
1704*4882a593Smuzhiyun uc->config.hdesc_size,
1705*4882a593Smuzhiyun ud->desc_align,
1706*4882a593Smuzhiyun 0);
1707*4882a593Smuzhiyun if (!uc->hdesc_pool) {
1708*4882a593Smuzhiyun dev_err(ud->ddev.dev,
1709*4882a593Smuzhiyun "Descriptor pool allocation failed\n");
1710*4882a593Smuzhiyun uc->use_dma_pool = false;
1711*4882a593Smuzhiyun ret = -ENOMEM;
1712*4882a593Smuzhiyun goto err_cleanup;
1713*4882a593Smuzhiyun }
1714*4882a593Smuzhiyun }
1715*4882a593Smuzhiyun
1716*4882a593Smuzhiyun /*
1717*4882a593Smuzhiyun * Make sure that the completion is in a known state:
1718*4882a593Smuzhiyun * No teardown, the channel is idle
1719*4882a593Smuzhiyun */
1720*4882a593Smuzhiyun reinit_completion(&uc->teardown_completed);
1721*4882a593Smuzhiyun complete_all(&uc->teardown_completed);
1722*4882a593Smuzhiyun uc->state = UDMA_CHAN_IS_IDLE;
1723*4882a593Smuzhiyun
1724*4882a593Smuzhiyun switch (uc->config.dir) {
1725*4882a593Smuzhiyun case DMA_MEM_TO_MEM:
1726*4882a593Smuzhiyun /* Non synchronized - mem to mem type of transfer */
1727*4882a593Smuzhiyun dev_dbg(uc->ud->dev, "%s: chan%d as MEM-to-MEM\n", __func__,
1728*4882a593Smuzhiyun uc->id);
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun ret = udma_get_chan_pair(uc);
1731*4882a593Smuzhiyun if (ret)
1732*4882a593Smuzhiyun goto err_cleanup;
1733*4882a593Smuzhiyun
1734*4882a593Smuzhiyun ret = udma_alloc_tx_resources(uc);
1735*4882a593Smuzhiyun if (ret) {
1736*4882a593Smuzhiyun udma_put_rchan(uc);
1737*4882a593Smuzhiyun goto err_cleanup;
1738*4882a593Smuzhiyun }
1739*4882a593Smuzhiyun
1740*4882a593Smuzhiyun ret = udma_alloc_rx_resources(uc);
1741*4882a593Smuzhiyun if (ret) {
1742*4882a593Smuzhiyun udma_free_tx_resources(uc);
1743*4882a593Smuzhiyun goto err_cleanup;
1744*4882a593Smuzhiyun }
1745*4882a593Smuzhiyun
1746*4882a593Smuzhiyun uc->config.src_thread = ud->psil_base + uc->tchan->id;
1747*4882a593Smuzhiyun uc->config.dst_thread = (ud->psil_base + uc->rchan->id) |
1748*4882a593Smuzhiyun K3_PSIL_DST_THREAD_ID_OFFSET;
1749*4882a593Smuzhiyun
1750*4882a593Smuzhiyun irq_ring = uc->tchan->tc_ring;
1751*4882a593Smuzhiyun irq_udma_idx = uc->tchan->id;
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun ret = udma_tisci_m2m_channel_config(uc);
1754*4882a593Smuzhiyun break;
1755*4882a593Smuzhiyun case DMA_MEM_TO_DEV:
1756*4882a593Smuzhiyun /* Slave transfer synchronized - mem to dev (TX) trasnfer */
1757*4882a593Smuzhiyun dev_dbg(uc->ud->dev, "%s: chan%d as MEM-to-DEV\n", __func__,
1758*4882a593Smuzhiyun uc->id);
1759*4882a593Smuzhiyun
1760*4882a593Smuzhiyun ret = udma_alloc_tx_resources(uc);
1761*4882a593Smuzhiyun if (ret)
1762*4882a593Smuzhiyun goto err_cleanup;
1763*4882a593Smuzhiyun
1764*4882a593Smuzhiyun uc->config.src_thread = ud->psil_base + uc->tchan->id;
1765*4882a593Smuzhiyun uc->config.dst_thread = uc->config.remote_thread_id;
1766*4882a593Smuzhiyun uc->config.dst_thread |= K3_PSIL_DST_THREAD_ID_OFFSET;
1767*4882a593Smuzhiyun
1768*4882a593Smuzhiyun irq_ring = uc->tchan->tc_ring;
1769*4882a593Smuzhiyun irq_udma_idx = uc->tchan->id;
1770*4882a593Smuzhiyun
1771*4882a593Smuzhiyun ret = udma_tisci_tx_channel_config(uc);
1772*4882a593Smuzhiyun break;
1773*4882a593Smuzhiyun case DMA_DEV_TO_MEM:
1774*4882a593Smuzhiyun /* Slave transfer synchronized - dev to mem (RX) trasnfer */
1775*4882a593Smuzhiyun dev_dbg(uc->ud->dev, "%s: chan%d as DEV-to-MEM\n", __func__,
1776*4882a593Smuzhiyun uc->id);
1777*4882a593Smuzhiyun
1778*4882a593Smuzhiyun ret = udma_alloc_rx_resources(uc);
1779*4882a593Smuzhiyun if (ret)
1780*4882a593Smuzhiyun goto err_cleanup;
1781*4882a593Smuzhiyun
1782*4882a593Smuzhiyun uc->config.src_thread = uc->config.remote_thread_id;
1783*4882a593Smuzhiyun uc->config.dst_thread = (ud->psil_base + uc->rchan->id) |
1784*4882a593Smuzhiyun K3_PSIL_DST_THREAD_ID_OFFSET;
1785*4882a593Smuzhiyun
1786*4882a593Smuzhiyun irq_ring = uc->rflow->r_ring;
1787*4882a593Smuzhiyun irq_udma_idx = soc_data->rchan_oes_offset + uc->rchan->id;
1788*4882a593Smuzhiyun
1789*4882a593Smuzhiyun ret = udma_tisci_rx_channel_config(uc);
1790*4882a593Smuzhiyun break;
1791*4882a593Smuzhiyun default:
1792*4882a593Smuzhiyun /* Can not happen */
1793*4882a593Smuzhiyun dev_err(uc->ud->dev, "%s: chan%d invalid direction (%u)\n",
1794*4882a593Smuzhiyun __func__, uc->id, uc->config.dir);
1795*4882a593Smuzhiyun ret = -EINVAL;
1796*4882a593Smuzhiyun goto err_cleanup;
1797*4882a593Smuzhiyun
1798*4882a593Smuzhiyun }
1799*4882a593Smuzhiyun
1800*4882a593Smuzhiyun /* check if the channel configuration was successful */
1801*4882a593Smuzhiyun if (ret)
1802*4882a593Smuzhiyun goto err_res_free;
1803*4882a593Smuzhiyun
1804*4882a593Smuzhiyun if (udma_is_chan_running(uc)) {
1805*4882a593Smuzhiyun dev_warn(ud->dev, "chan%d: is running!\n", uc->id);
1806*4882a593Smuzhiyun udma_reset_chan(uc, false);
1807*4882a593Smuzhiyun if (udma_is_chan_running(uc)) {
1808*4882a593Smuzhiyun dev_err(ud->dev, "chan%d: won't stop!\n", uc->id);
1809*4882a593Smuzhiyun ret = -EBUSY;
1810*4882a593Smuzhiyun goto err_res_free;
1811*4882a593Smuzhiyun }
1812*4882a593Smuzhiyun }
1813*4882a593Smuzhiyun
1814*4882a593Smuzhiyun /* PSI-L pairing */
1815*4882a593Smuzhiyun ret = navss_psil_pair(ud, uc->config.src_thread, uc->config.dst_thread);
1816*4882a593Smuzhiyun if (ret) {
1817*4882a593Smuzhiyun dev_err(ud->dev, "PSI-L pairing failed: 0x%04x -> 0x%04x\n",
1818*4882a593Smuzhiyun uc->config.src_thread, uc->config.dst_thread);
1819*4882a593Smuzhiyun goto err_res_free;
1820*4882a593Smuzhiyun }
1821*4882a593Smuzhiyun
1822*4882a593Smuzhiyun uc->psil_paired = true;
1823*4882a593Smuzhiyun
1824*4882a593Smuzhiyun uc->irq_num_ring = k3_ringacc_get_ring_irq_num(irq_ring);
1825*4882a593Smuzhiyun if (uc->irq_num_ring <= 0) {
1826*4882a593Smuzhiyun dev_err(ud->dev, "Failed to get ring irq (index: %u)\n",
1827*4882a593Smuzhiyun k3_ringacc_get_ring_id(irq_ring));
1828*4882a593Smuzhiyun ret = -EINVAL;
1829*4882a593Smuzhiyun goto err_psi_free;
1830*4882a593Smuzhiyun }
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun ret = request_irq(uc->irq_num_ring, udma_ring_irq_handler,
1833*4882a593Smuzhiyun IRQF_TRIGGER_HIGH, uc->name, uc);
1834*4882a593Smuzhiyun if (ret) {
1835*4882a593Smuzhiyun dev_err(ud->dev, "chan%d: ring irq request failed\n", uc->id);
1836*4882a593Smuzhiyun goto err_irq_free;
1837*4882a593Smuzhiyun }
1838*4882a593Smuzhiyun
1839*4882a593Smuzhiyun /* Event from UDMA (TR events) only needed for slave TR mode channels */
1840*4882a593Smuzhiyun if (is_slave_direction(uc->config.dir) && !uc->config.pkt_mode) {
1841*4882a593Smuzhiyun uc->irq_num_udma = ti_sci_inta_msi_get_virq(ud->dev,
1842*4882a593Smuzhiyun irq_udma_idx);
1843*4882a593Smuzhiyun if (uc->irq_num_udma <= 0) {
1844*4882a593Smuzhiyun dev_err(ud->dev, "Failed to get udma irq (index: %u)\n",
1845*4882a593Smuzhiyun irq_udma_idx);
1846*4882a593Smuzhiyun free_irq(uc->irq_num_ring, uc);
1847*4882a593Smuzhiyun ret = -EINVAL;
1848*4882a593Smuzhiyun goto err_irq_free;
1849*4882a593Smuzhiyun }
1850*4882a593Smuzhiyun
1851*4882a593Smuzhiyun ret = request_irq(uc->irq_num_udma, udma_udma_irq_handler, 0,
1852*4882a593Smuzhiyun uc->name, uc);
1853*4882a593Smuzhiyun if (ret) {
1854*4882a593Smuzhiyun dev_err(ud->dev, "chan%d: UDMA irq request failed\n",
1855*4882a593Smuzhiyun uc->id);
1856*4882a593Smuzhiyun free_irq(uc->irq_num_ring, uc);
1857*4882a593Smuzhiyun goto err_irq_free;
1858*4882a593Smuzhiyun }
1859*4882a593Smuzhiyun } else {
1860*4882a593Smuzhiyun uc->irq_num_udma = 0;
1861*4882a593Smuzhiyun }
1862*4882a593Smuzhiyun
1863*4882a593Smuzhiyun udma_reset_rings(uc);
1864*4882a593Smuzhiyun
1865*4882a593Smuzhiyun return 0;
1866*4882a593Smuzhiyun
1867*4882a593Smuzhiyun err_irq_free:
1868*4882a593Smuzhiyun uc->irq_num_ring = 0;
1869*4882a593Smuzhiyun uc->irq_num_udma = 0;
1870*4882a593Smuzhiyun err_psi_free:
1871*4882a593Smuzhiyun navss_psil_unpair(ud, uc->config.src_thread, uc->config.dst_thread);
1872*4882a593Smuzhiyun uc->psil_paired = false;
1873*4882a593Smuzhiyun err_res_free:
1874*4882a593Smuzhiyun udma_free_tx_resources(uc);
1875*4882a593Smuzhiyun udma_free_rx_resources(uc);
1876*4882a593Smuzhiyun err_cleanup:
1877*4882a593Smuzhiyun udma_reset_uchan(uc);
1878*4882a593Smuzhiyun
1879*4882a593Smuzhiyun if (uc->use_dma_pool) {
1880*4882a593Smuzhiyun dma_pool_destroy(uc->hdesc_pool);
1881*4882a593Smuzhiyun uc->use_dma_pool = false;
1882*4882a593Smuzhiyun }
1883*4882a593Smuzhiyun
1884*4882a593Smuzhiyun return ret;
1885*4882a593Smuzhiyun }
1886*4882a593Smuzhiyun
udma_slave_config(struct dma_chan * chan,struct dma_slave_config * cfg)1887*4882a593Smuzhiyun static int udma_slave_config(struct dma_chan *chan,
1888*4882a593Smuzhiyun struct dma_slave_config *cfg)
1889*4882a593Smuzhiyun {
1890*4882a593Smuzhiyun struct udma_chan *uc = to_udma_chan(chan);
1891*4882a593Smuzhiyun
1892*4882a593Smuzhiyun memcpy(&uc->cfg, cfg, sizeof(uc->cfg));
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun return 0;
1895*4882a593Smuzhiyun }
1896*4882a593Smuzhiyun
udma_alloc_tr_desc(struct udma_chan * uc,size_t tr_size,int tr_count,enum dma_transfer_direction dir)1897*4882a593Smuzhiyun static struct udma_desc *udma_alloc_tr_desc(struct udma_chan *uc,
1898*4882a593Smuzhiyun size_t tr_size, int tr_count,
1899*4882a593Smuzhiyun enum dma_transfer_direction dir)
1900*4882a593Smuzhiyun {
1901*4882a593Smuzhiyun struct udma_hwdesc *hwdesc;
1902*4882a593Smuzhiyun struct cppi5_desc_hdr_t *tr_desc;
1903*4882a593Smuzhiyun struct udma_desc *d;
1904*4882a593Smuzhiyun u32 reload_count = 0;
1905*4882a593Smuzhiyun u32 ring_id;
1906*4882a593Smuzhiyun
1907*4882a593Smuzhiyun switch (tr_size) {
1908*4882a593Smuzhiyun case 16:
1909*4882a593Smuzhiyun case 32:
1910*4882a593Smuzhiyun case 64:
1911*4882a593Smuzhiyun case 128:
1912*4882a593Smuzhiyun break;
1913*4882a593Smuzhiyun default:
1914*4882a593Smuzhiyun dev_err(uc->ud->dev, "Unsupported TR size of %zu\n", tr_size);
1915*4882a593Smuzhiyun return NULL;
1916*4882a593Smuzhiyun }
1917*4882a593Smuzhiyun
1918*4882a593Smuzhiyun /* We have only one descriptor containing multiple TRs */
1919*4882a593Smuzhiyun d = kzalloc(sizeof(*d) + sizeof(d->hwdesc[0]), GFP_NOWAIT);
1920*4882a593Smuzhiyun if (!d)
1921*4882a593Smuzhiyun return NULL;
1922*4882a593Smuzhiyun
1923*4882a593Smuzhiyun d->sglen = tr_count;
1924*4882a593Smuzhiyun
1925*4882a593Smuzhiyun d->hwdesc_count = 1;
1926*4882a593Smuzhiyun hwdesc = &d->hwdesc[0];
1927*4882a593Smuzhiyun
1928*4882a593Smuzhiyun /* Allocate memory for DMA ring descriptor */
1929*4882a593Smuzhiyun if (uc->use_dma_pool) {
1930*4882a593Smuzhiyun hwdesc->cppi5_desc_size = uc->config.hdesc_size;
1931*4882a593Smuzhiyun hwdesc->cppi5_desc_vaddr = dma_pool_zalloc(uc->hdesc_pool,
1932*4882a593Smuzhiyun GFP_NOWAIT,
1933*4882a593Smuzhiyun &hwdesc->cppi5_desc_paddr);
1934*4882a593Smuzhiyun } else {
1935*4882a593Smuzhiyun hwdesc->cppi5_desc_size = cppi5_trdesc_calc_size(tr_size,
1936*4882a593Smuzhiyun tr_count);
1937*4882a593Smuzhiyun hwdesc->cppi5_desc_size = ALIGN(hwdesc->cppi5_desc_size,
1938*4882a593Smuzhiyun uc->ud->desc_align);
1939*4882a593Smuzhiyun hwdesc->cppi5_desc_vaddr = dma_alloc_coherent(uc->ud->dev,
1940*4882a593Smuzhiyun hwdesc->cppi5_desc_size,
1941*4882a593Smuzhiyun &hwdesc->cppi5_desc_paddr,
1942*4882a593Smuzhiyun GFP_NOWAIT);
1943*4882a593Smuzhiyun }
1944*4882a593Smuzhiyun
1945*4882a593Smuzhiyun if (!hwdesc->cppi5_desc_vaddr) {
1946*4882a593Smuzhiyun kfree(d);
1947*4882a593Smuzhiyun return NULL;
1948*4882a593Smuzhiyun }
1949*4882a593Smuzhiyun
1950*4882a593Smuzhiyun /* Start of the TR req records */
1951*4882a593Smuzhiyun hwdesc->tr_req_base = hwdesc->cppi5_desc_vaddr + tr_size;
1952*4882a593Smuzhiyun /* Start address of the TR response array */
1953*4882a593Smuzhiyun hwdesc->tr_resp_base = hwdesc->tr_req_base + tr_size * tr_count;
1954*4882a593Smuzhiyun
1955*4882a593Smuzhiyun tr_desc = hwdesc->cppi5_desc_vaddr;
1956*4882a593Smuzhiyun
1957*4882a593Smuzhiyun if (uc->cyclic)
1958*4882a593Smuzhiyun reload_count = CPPI5_INFO0_TRDESC_RLDCNT_INFINITE;
1959*4882a593Smuzhiyun
1960*4882a593Smuzhiyun if (dir == DMA_DEV_TO_MEM)
1961*4882a593Smuzhiyun ring_id = k3_ringacc_get_ring_id(uc->rflow->r_ring);
1962*4882a593Smuzhiyun else
1963*4882a593Smuzhiyun ring_id = k3_ringacc_get_ring_id(uc->tchan->tc_ring);
1964*4882a593Smuzhiyun
1965*4882a593Smuzhiyun cppi5_trdesc_init(tr_desc, tr_count, tr_size, 0, reload_count);
1966*4882a593Smuzhiyun cppi5_desc_set_pktids(tr_desc, uc->id,
1967*4882a593Smuzhiyun CPPI5_INFO1_DESC_FLOWID_DEFAULT);
1968*4882a593Smuzhiyun cppi5_desc_set_retpolicy(tr_desc, 0, ring_id);
1969*4882a593Smuzhiyun
1970*4882a593Smuzhiyun return d;
1971*4882a593Smuzhiyun }
1972*4882a593Smuzhiyun
1973*4882a593Smuzhiyun /**
1974*4882a593Smuzhiyun * udma_get_tr_counters - calculate TR counters for a given length
1975*4882a593Smuzhiyun * @len: Length of the trasnfer
1976*4882a593Smuzhiyun * @align_to: Preferred alignment
1977*4882a593Smuzhiyun * @tr0_cnt0: First TR icnt0
1978*4882a593Smuzhiyun * @tr0_cnt1: First TR icnt1
1979*4882a593Smuzhiyun * @tr1_cnt0: Second (if used) TR icnt0
1980*4882a593Smuzhiyun *
1981*4882a593Smuzhiyun * For len < SZ_64K only one TR is enough, tr1_cnt0 is not updated
1982*4882a593Smuzhiyun * For len >= SZ_64K two TRs are used in a simple way:
1983*4882a593Smuzhiyun * First TR: SZ_64K-alignment blocks (tr0_cnt0, tr0_cnt1)
1984*4882a593Smuzhiyun * Second TR: the remaining length (tr1_cnt0)
1985*4882a593Smuzhiyun *
1986*4882a593Smuzhiyun * Returns the number of TRs the length needs (1 or 2)
1987*4882a593Smuzhiyun * -EINVAL if the length can not be supported
1988*4882a593Smuzhiyun */
udma_get_tr_counters(size_t len,unsigned long align_to,u16 * tr0_cnt0,u16 * tr0_cnt1,u16 * tr1_cnt0)1989*4882a593Smuzhiyun static int udma_get_tr_counters(size_t len, unsigned long align_to,
1990*4882a593Smuzhiyun u16 *tr0_cnt0, u16 *tr0_cnt1, u16 *tr1_cnt0)
1991*4882a593Smuzhiyun {
1992*4882a593Smuzhiyun if (len < SZ_64K) {
1993*4882a593Smuzhiyun *tr0_cnt0 = len;
1994*4882a593Smuzhiyun *tr0_cnt1 = 1;
1995*4882a593Smuzhiyun
1996*4882a593Smuzhiyun return 1;
1997*4882a593Smuzhiyun }
1998*4882a593Smuzhiyun
1999*4882a593Smuzhiyun if (align_to > 3)
2000*4882a593Smuzhiyun align_to = 3;
2001*4882a593Smuzhiyun
2002*4882a593Smuzhiyun realign:
2003*4882a593Smuzhiyun *tr0_cnt0 = SZ_64K - BIT(align_to);
2004*4882a593Smuzhiyun if (len / *tr0_cnt0 >= SZ_64K) {
2005*4882a593Smuzhiyun if (align_to) {
2006*4882a593Smuzhiyun align_to--;
2007*4882a593Smuzhiyun goto realign;
2008*4882a593Smuzhiyun }
2009*4882a593Smuzhiyun return -EINVAL;
2010*4882a593Smuzhiyun }
2011*4882a593Smuzhiyun
2012*4882a593Smuzhiyun *tr0_cnt1 = len / *tr0_cnt0;
2013*4882a593Smuzhiyun *tr1_cnt0 = len % *tr0_cnt0;
2014*4882a593Smuzhiyun
2015*4882a593Smuzhiyun return 2;
2016*4882a593Smuzhiyun }
2017*4882a593Smuzhiyun
2018*4882a593Smuzhiyun static struct udma_desc *
udma_prep_slave_sg_tr(struct udma_chan * uc,struct scatterlist * sgl,unsigned int sglen,enum dma_transfer_direction dir,unsigned long tx_flags,void * context)2019*4882a593Smuzhiyun udma_prep_slave_sg_tr(struct udma_chan *uc, struct scatterlist *sgl,
2020*4882a593Smuzhiyun unsigned int sglen, enum dma_transfer_direction dir,
2021*4882a593Smuzhiyun unsigned long tx_flags, void *context)
2022*4882a593Smuzhiyun {
2023*4882a593Smuzhiyun struct scatterlist *sgent;
2024*4882a593Smuzhiyun struct udma_desc *d;
2025*4882a593Smuzhiyun struct cppi5_tr_type1_t *tr_req = NULL;
2026*4882a593Smuzhiyun u16 tr0_cnt0, tr0_cnt1, tr1_cnt0;
2027*4882a593Smuzhiyun unsigned int i;
2028*4882a593Smuzhiyun size_t tr_size;
2029*4882a593Smuzhiyun int num_tr = 0;
2030*4882a593Smuzhiyun int tr_idx = 0;
2031*4882a593Smuzhiyun
2032*4882a593Smuzhiyun /* estimate the number of TRs we will need */
2033*4882a593Smuzhiyun for_each_sg(sgl, sgent, sglen, i) {
2034*4882a593Smuzhiyun if (sg_dma_len(sgent) < SZ_64K)
2035*4882a593Smuzhiyun num_tr++;
2036*4882a593Smuzhiyun else
2037*4882a593Smuzhiyun num_tr += 2;
2038*4882a593Smuzhiyun }
2039*4882a593Smuzhiyun
2040*4882a593Smuzhiyun /* Now allocate and setup the descriptor. */
2041*4882a593Smuzhiyun tr_size = sizeof(struct cppi5_tr_type1_t);
2042*4882a593Smuzhiyun d = udma_alloc_tr_desc(uc, tr_size, num_tr, dir);
2043*4882a593Smuzhiyun if (!d)
2044*4882a593Smuzhiyun return NULL;
2045*4882a593Smuzhiyun
2046*4882a593Smuzhiyun d->sglen = sglen;
2047*4882a593Smuzhiyun
2048*4882a593Smuzhiyun tr_req = d->hwdesc[0].tr_req_base;
2049*4882a593Smuzhiyun for_each_sg(sgl, sgent, sglen, i) {
2050*4882a593Smuzhiyun dma_addr_t sg_addr = sg_dma_address(sgent);
2051*4882a593Smuzhiyun
2052*4882a593Smuzhiyun num_tr = udma_get_tr_counters(sg_dma_len(sgent), __ffs(sg_addr),
2053*4882a593Smuzhiyun &tr0_cnt0, &tr0_cnt1, &tr1_cnt0);
2054*4882a593Smuzhiyun if (num_tr < 0) {
2055*4882a593Smuzhiyun dev_err(uc->ud->dev, "size %u is not supported\n",
2056*4882a593Smuzhiyun sg_dma_len(sgent));
2057*4882a593Smuzhiyun udma_free_hwdesc(uc, d);
2058*4882a593Smuzhiyun kfree(d);
2059*4882a593Smuzhiyun return NULL;
2060*4882a593Smuzhiyun }
2061*4882a593Smuzhiyun
2062*4882a593Smuzhiyun cppi5_tr_init(&tr_req[tr_idx].flags, CPPI5_TR_TYPE1, false,
2063*4882a593Smuzhiyun false, CPPI5_TR_EVENT_SIZE_COMPLETION, 0);
2064*4882a593Smuzhiyun cppi5_tr_csf_set(&tr_req[tr_idx].flags, CPPI5_TR_CSF_SUPR_EVT);
2065*4882a593Smuzhiyun
2066*4882a593Smuzhiyun tr_req[tr_idx].addr = sg_addr;
2067*4882a593Smuzhiyun tr_req[tr_idx].icnt0 = tr0_cnt0;
2068*4882a593Smuzhiyun tr_req[tr_idx].icnt1 = tr0_cnt1;
2069*4882a593Smuzhiyun tr_req[tr_idx].dim1 = tr0_cnt0;
2070*4882a593Smuzhiyun tr_idx++;
2071*4882a593Smuzhiyun
2072*4882a593Smuzhiyun if (num_tr == 2) {
2073*4882a593Smuzhiyun cppi5_tr_init(&tr_req[tr_idx].flags, CPPI5_TR_TYPE1,
2074*4882a593Smuzhiyun false, false,
2075*4882a593Smuzhiyun CPPI5_TR_EVENT_SIZE_COMPLETION, 0);
2076*4882a593Smuzhiyun cppi5_tr_csf_set(&tr_req[tr_idx].flags,
2077*4882a593Smuzhiyun CPPI5_TR_CSF_SUPR_EVT);
2078*4882a593Smuzhiyun
2079*4882a593Smuzhiyun tr_req[tr_idx].addr = sg_addr + tr0_cnt1 * tr0_cnt0;
2080*4882a593Smuzhiyun tr_req[tr_idx].icnt0 = tr1_cnt0;
2081*4882a593Smuzhiyun tr_req[tr_idx].icnt1 = 1;
2082*4882a593Smuzhiyun tr_req[tr_idx].dim1 = tr1_cnt0;
2083*4882a593Smuzhiyun tr_idx++;
2084*4882a593Smuzhiyun }
2085*4882a593Smuzhiyun
2086*4882a593Smuzhiyun d->residue += sg_dma_len(sgent);
2087*4882a593Smuzhiyun }
2088*4882a593Smuzhiyun
2089*4882a593Smuzhiyun cppi5_tr_csf_set(&tr_req[tr_idx - 1].flags,
2090*4882a593Smuzhiyun CPPI5_TR_CSF_SUPR_EVT | CPPI5_TR_CSF_EOP);
2091*4882a593Smuzhiyun
2092*4882a593Smuzhiyun return d;
2093*4882a593Smuzhiyun }
2094*4882a593Smuzhiyun
udma_configure_statictr(struct udma_chan * uc,struct udma_desc * d,enum dma_slave_buswidth dev_width,u16 elcnt)2095*4882a593Smuzhiyun static int udma_configure_statictr(struct udma_chan *uc, struct udma_desc *d,
2096*4882a593Smuzhiyun enum dma_slave_buswidth dev_width,
2097*4882a593Smuzhiyun u16 elcnt)
2098*4882a593Smuzhiyun {
2099*4882a593Smuzhiyun if (uc->config.ep_type != PSIL_EP_PDMA_XY)
2100*4882a593Smuzhiyun return 0;
2101*4882a593Smuzhiyun
2102*4882a593Smuzhiyun /* Bus width translates to the element size (ES) */
2103*4882a593Smuzhiyun switch (dev_width) {
2104*4882a593Smuzhiyun case DMA_SLAVE_BUSWIDTH_1_BYTE:
2105*4882a593Smuzhiyun d->static_tr.elsize = 0;
2106*4882a593Smuzhiyun break;
2107*4882a593Smuzhiyun case DMA_SLAVE_BUSWIDTH_2_BYTES:
2108*4882a593Smuzhiyun d->static_tr.elsize = 1;
2109*4882a593Smuzhiyun break;
2110*4882a593Smuzhiyun case DMA_SLAVE_BUSWIDTH_3_BYTES:
2111*4882a593Smuzhiyun d->static_tr.elsize = 2;
2112*4882a593Smuzhiyun break;
2113*4882a593Smuzhiyun case DMA_SLAVE_BUSWIDTH_4_BYTES:
2114*4882a593Smuzhiyun d->static_tr.elsize = 3;
2115*4882a593Smuzhiyun break;
2116*4882a593Smuzhiyun case DMA_SLAVE_BUSWIDTH_8_BYTES:
2117*4882a593Smuzhiyun d->static_tr.elsize = 4;
2118*4882a593Smuzhiyun break;
2119*4882a593Smuzhiyun default: /* not reached */
2120*4882a593Smuzhiyun return -EINVAL;
2121*4882a593Smuzhiyun }
2122*4882a593Smuzhiyun
2123*4882a593Smuzhiyun d->static_tr.elcnt = elcnt;
2124*4882a593Smuzhiyun
2125*4882a593Smuzhiyun /*
2126*4882a593Smuzhiyun * PDMA must to close the packet when the channel is in packet mode.
2127*4882a593Smuzhiyun * For TR mode when the channel is not cyclic we also need PDMA to close
2128*4882a593Smuzhiyun * the packet otherwise the transfer will stall because PDMA holds on
2129*4882a593Smuzhiyun * the data it has received from the peripheral.
2130*4882a593Smuzhiyun */
2131*4882a593Smuzhiyun if (uc->config.pkt_mode || !uc->cyclic) {
2132*4882a593Smuzhiyun unsigned int div = dev_width * elcnt;
2133*4882a593Smuzhiyun
2134*4882a593Smuzhiyun if (uc->cyclic)
2135*4882a593Smuzhiyun d->static_tr.bstcnt = d->residue / d->sglen / div;
2136*4882a593Smuzhiyun else
2137*4882a593Smuzhiyun d->static_tr.bstcnt = d->residue / div;
2138*4882a593Smuzhiyun
2139*4882a593Smuzhiyun if (uc->config.dir == DMA_DEV_TO_MEM &&
2140*4882a593Smuzhiyun d->static_tr.bstcnt > uc->ud->match_data->statictr_z_mask)
2141*4882a593Smuzhiyun return -EINVAL;
2142*4882a593Smuzhiyun } else {
2143*4882a593Smuzhiyun d->static_tr.bstcnt = 0;
2144*4882a593Smuzhiyun }
2145*4882a593Smuzhiyun
2146*4882a593Smuzhiyun return 0;
2147*4882a593Smuzhiyun }
2148*4882a593Smuzhiyun
2149*4882a593Smuzhiyun static struct udma_desc *
udma_prep_slave_sg_pkt(struct udma_chan * uc,struct scatterlist * sgl,unsigned int sglen,enum dma_transfer_direction dir,unsigned long tx_flags,void * context)2150*4882a593Smuzhiyun udma_prep_slave_sg_pkt(struct udma_chan *uc, struct scatterlist *sgl,
2151*4882a593Smuzhiyun unsigned int sglen, enum dma_transfer_direction dir,
2152*4882a593Smuzhiyun unsigned long tx_flags, void *context)
2153*4882a593Smuzhiyun {
2154*4882a593Smuzhiyun struct scatterlist *sgent;
2155*4882a593Smuzhiyun struct cppi5_host_desc_t *h_desc = NULL;
2156*4882a593Smuzhiyun struct udma_desc *d;
2157*4882a593Smuzhiyun u32 ring_id;
2158*4882a593Smuzhiyun unsigned int i;
2159*4882a593Smuzhiyun
2160*4882a593Smuzhiyun d = kzalloc(struct_size(d, hwdesc, sglen), GFP_NOWAIT);
2161*4882a593Smuzhiyun if (!d)
2162*4882a593Smuzhiyun return NULL;
2163*4882a593Smuzhiyun
2164*4882a593Smuzhiyun d->sglen = sglen;
2165*4882a593Smuzhiyun d->hwdesc_count = sglen;
2166*4882a593Smuzhiyun
2167*4882a593Smuzhiyun if (dir == DMA_DEV_TO_MEM)
2168*4882a593Smuzhiyun ring_id = k3_ringacc_get_ring_id(uc->rflow->r_ring);
2169*4882a593Smuzhiyun else
2170*4882a593Smuzhiyun ring_id = k3_ringacc_get_ring_id(uc->tchan->tc_ring);
2171*4882a593Smuzhiyun
2172*4882a593Smuzhiyun for_each_sg(sgl, sgent, sglen, i) {
2173*4882a593Smuzhiyun struct udma_hwdesc *hwdesc = &d->hwdesc[i];
2174*4882a593Smuzhiyun dma_addr_t sg_addr = sg_dma_address(sgent);
2175*4882a593Smuzhiyun struct cppi5_host_desc_t *desc;
2176*4882a593Smuzhiyun size_t sg_len = sg_dma_len(sgent);
2177*4882a593Smuzhiyun
2178*4882a593Smuzhiyun hwdesc->cppi5_desc_vaddr = dma_pool_zalloc(uc->hdesc_pool,
2179*4882a593Smuzhiyun GFP_NOWAIT,
2180*4882a593Smuzhiyun &hwdesc->cppi5_desc_paddr);
2181*4882a593Smuzhiyun if (!hwdesc->cppi5_desc_vaddr) {
2182*4882a593Smuzhiyun dev_err(uc->ud->dev,
2183*4882a593Smuzhiyun "descriptor%d allocation failed\n", i);
2184*4882a593Smuzhiyun
2185*4882a593Smuzhiyun udma_free_hwdesc(uc, d);
2186*4882a593Smuzhiyun kfree(d);
2187*4882a593Smuzhiyun return NULL;
2188*4882a593Smuzhiyun }
2189*4882a593Smuzhiyun
2190*4882a593Smuzhiyun d->residue += sg_len;
2191*4882a593Smuzhiyun hwdesc->cppi5_desc_size = uc->config.hdesc_size;
2192*4882a593Smuzhiyun desc = hwdesc->cppi5_desc_vaddr;
2193*4882a593Smuzhiyun
2194*4882a593Smuzhiyun if (i == 0) {
2195*4882a593Smuzhiyun cppi5_hdesc_init(desc, 0, 0);
2196*4882a593Smuzhiyun /* Flow and Packed ID */
2197*4882a593Smuzhiyun cppi5_desc_set_pktids(&desc->hdr, uc->id,
2198*4882a593Smuzhiyun CPPI5_INFO1_DESC_FLOWID_DEFAULT);
2199*4882a593Smuzhiyun cppi5_desc_set_retpolicy(&desc->hdr, 0, ring_id);
2200*4882a593Smuzhiyun } else {
2201*4882a593Smuzhiyun cppi5_hdesc_reset_hbdesc(desc);
2202*4882a593Smuzhiyun cppi5_desc_set_retpolicy(&desc->hdr, 0, 0xffff);
2203*4882a593Smuzhiyun }
2204*4882a593Smuzhiyun
2205*4882a593Smuzhiyun /* attach the sg buffer to the descriptor */
2206*4882a593Smuzhiyun cppi5_hdesc_attach_buf(desc, sg_addr, sg_len, sg_addr, sg_len);
2207*4882a593Smuzhiyun
2208*4882a593Smuzhiyun /* Attach link as host buffer descriptor */
2209*4882a593Smuzhiyun if (h_desc)
2210*4882a593Smuzhiyun cppi5_hdesc_link_hbdesc(h_desc,
2211*4882a593Smuzhiyun hwdesc->cppi5_desc_paddr);
2212*4882a593Smuzhiyun
2213*4882a593Smuzhiyun if (dir == DMA_MEM_TO_DEV)
2214*4882a593Smuzhiyun h_desc = desc;
2215*4882a593Smuzhiyun }
2216*4882a593Smuzhiyun
2217*4882a593Smuzhiyun if (d->residue >= SZ_4M) {
2218*4882a593Smuzhiyun dev_err(uc->ud->dev,
2219*4882a593Smuzhiyun "%s: Transfer size %u is over the supported 4M range\n",
2220*4882a593Smuzhiyun __func__, d->residue);
2221*4882a593Smuzhiyun udma_free_hwdesc(uc, d);
2222*4882a593Smuzhiyun kfree(d);
2223*4882a593Smuzhiyun return NULL;
2224*4882a593Smuzhiyun }
2225*4882a593Smuzhiyun
2226*4882a593Smuzhiyun h_desc = d->hwdesc[0].cppi5_desc_vaddr;
2227*4882a593Smuzhiyun cppi5_hdesc_set_pktlen(h_desc, d->residue);
2228*4882a593Smuzhiyun
2229*4882a593Smuzhiyun return d;
2230*4882a593Smuzhiyun }
2231*4882a593Smuzhiyun
udma_attach_metadata(struct dma_async_tx_descriptor * desc,void * data,size_t len)2232*4882a593Smuzhiyun static int udma_attach_metadata(struct dma_async_tx_descriptor *desc,
2233*4882a593Smuzhiyun void *data, size_t len)
2234*4882a593Smuzhiyun {
2235*4882a593Smuzhiyun struct udma_desc *d = to_udma_desc(desc);
2236*4882a593Smuzhiyun struct udma_chan *uc = to_udma_chan(desc->chan);
2237*4882a593Smuzhiyun struct cppi5_host_desc_t *h_desc;
2238*4882a593Smuzhiyun u32 psd_size = len;
2239*4882a593Smuzhiyun u32 flags = 0;
2240*4882a593Smuzhiyun
2241*4882a593Smuzhiyun if (!uc->config.pkt_mode || !uc->config.metadata_size)
2242*4882a593Smuzhiyun return -ENOTSUPP;
2243*4882a593Smuzhiyun
2244*4882a593Smuzhiyun if (!data || len > uc->config.metadata_size)
2245*4882a593Smuzhiyun return -EINVAL;
2246*4882a593Smuzhiyun
2247*4882a593Smuzhiyun if (uc->config.needs_epib && len < CPPI5_INFO0_HDESC_EPIB_SIZE)
2248*4882a593Smuzhiyun return -EINVAL;
2249*4882a593Smuzhiyun
2250*4882a593Smuzhiyun h_desc = d->hwdesc[0].cppi5_desc_vaddr;
2251*4882a593Smuzhiyun if (d->dir == DMA_MEM_TO_DEV)
2252*4882a593Smuzhiyun memcpy(h_desc->epib, data, len);
2253*4882a593Smuzhiyun
2254*4882a593Smuzhiyun if (uc->config.needs_epib)
2255*4882a593Smuzhiyun psd_size -= CPPI5_INFO0_HDESC_EPIB_SIZE;
2256*4882a593Smuzhiyun
2257*4882a593Smuzhiyun d->metadata = data;
2258*4882a593Smuzhiyun d->metadata_size = len;
2259*4882a593Smuzhiyun if (uc->config.needs_epib)
2260*4882a593Smuzhiyun flags |= CPPI5_INFO0_HDESC_EPIB_PRESENT;
2261*4882a593Smuzhiyun
2262*4882a593Smuzhiyun cppi5_hdesc_update_flags(h_desc, flags);
2263*4882a593Smuzhiyun cppi5_hdesc_update_psdata_size(h_desc, psd_size);
2264*4882a593Smuzhiyun
2265*4882a593Smuzhiyun return 0;
2266*4882a593Smuzhiyun }
2267*4882a593Smuzhiyun
udma_get_metadata_ptr(struct dma_async_tx_descriptor * desc,size_t * payload_len,size_t * max_len)2268*4882a593Smuzhiyun static void *udma_get_metadata_ptr(struct dma_async_tx_descriptor *desc,
2269*4882a593Smuzhiyun size_t *payload_len, size_t *max_len)
2270*4882a593Smuzhiyun {
2271*4882a593Smuzhiyun struct udma_desc *d = to_udma_desc(desc);
2272*4882a593Smuzhiyun struct udma_chan *uc = to_udma_chan(desc->chan);
2273*4882a593Smuzhiyun struct cppi5_host_desc_t *h_desc;
2274*4882a593Smuzhiyun
2275*4882a593Smuzhiyun if (!uc->config.pkt_mode || !uc->config.metadata_size)
2276*4882a593Smuzhiyun return ERR_PTR(-ENOTSUPP);
2277*4882a593Smuzhiyun
2278*4882a593Smuzhiyun h_desc = d->hwdesc[0].cppi5_desc_vaddr;
2279*4882a593Smuzhiyun
2280*4882a593Smuzhiyun *max_len = uc->config.metadata_size;
2281*4882a593Smuzhiyun
2282*4882a593Smuzhiyun *payload_len = cppi5_hdesc_epib_present(&h_desc->hdr) ?
2283*4882a593Smuzhiyun CPPI5_INFO0_HDESC_EPIB_SIZE : 0;
2284*4882a593Smuzhiyun *payload_len += cppi5_hdesc_get_psdata_size(h_desc);
2285*4882a593Smuzhiyun
2286*4882a593Smuzhiyun return h_desc->epib;
2287*4882a593Smuzhiyun }
2288*4882a593Smuzhiyun
udma_set_metadata_len(struct dma_async_tx_descriptor * desc,size_t payload_len)2289*4882a593Smuzhiyun static int udma_set_metadata_len(struct dma_async_tx_descriptor *desc,
2290*4882a593Smuzhiyun size_t payload_len)
2291*4882a593Smuzhiyun {
2292*4882a593Smuzhiyun struct udma_desc *d = to_udma_desc(desc);
2293*4882a593Smuzhiyun struct udma_chan *uc = to_udma_chan(desc->chan);
2294*4882a593Smuzhiyun struct cppi5_host_desc_t *h_desc;
2295*4882a593Smuzhiyun u32 psd_size = payload_len;
2296*4882a593Smuzhiyun u32 flags = 0;
2297*4882a593Smuzhiyun
2298*4882a593Smuzhiyun if (!uc->config.pkt_mode || !uc->config.metadata_size)
2299*4882a593Smuzhiyun return -ENOTSUPP;
2300*4882a593Smuzhiyun
2301*4882a593Smuzhiyun if (payload_len > uc->config.metadata_size)
2302*4882a593Smuzhiyun return -EINVAL;
2303*4882a593Smuzhiyun
2304*4882a593Smuzhiyun if (uc->config.needs_epib && payload_len < CPPI5_INFO0_HDESC_EPIB_SIZE)
2305*4882a593Smuzhiyun return -EINVAL;
2306*4882a593Smuzhiyun
2307*4882a593Smuzhiyun h_desc = d->hwdesc[0].cppi5_desc_vaddr;
2308*4882a593Smuzhiyun
2309*4882a593Smuzhiyun if (uc->config.needs_epib) {
2310*4882a593Smuzhiyun psd_size -= CPPI5_INFO0_HDESC_EPIB_SIZE;
2311*4882a593Smuzhiyun flags |= CPPI5_INFO0_HDESC_EPIB_PRESENT;
2312*4882a593Smuzhiyun }
2313*4882a593Smuzhiyun
2314*4882a593Smuzhiyun cppi5_hdesc_update_flags(h_desc, flags);
2315*4882a593Smuzhiyun cppi5_hdesc_update_psdata_size(h_desc, psd_size);
2316*4882a593Smuzhiyun
2317*4882a593Smuzhiyun return 0;
2318*4882a593Smuzhiyun }
2319*4882a593Smuzhiyun
2320*4882a593Smuzhiyun static struct dma_descriptor_metadata_ops metadata_ops = {
2321*4882a593Smuzhiyun .attach = udma_attach_metadata,
2322*4882a593Smuzhiyun .get_ptr = udma_get_metadata_ptr,
2323*4882a593Smuzhiyun .set_len = udma_set_metadata_len,
2324*4882a593Smuzhiyun };
2325*4882a593Smuzhiyun
2326*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
udma_prep_slave_sg(struct dma_chan * chan,struct scatterlist * sgl,unsigned int sglen,enum dma_transfer_direction dir,unsigned long tx_flags,void * context)2327*4882a593Smuzhiyun udma_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
2328*4882a593Smuzhiyun unsigned int sglen, enum dma_transfer_direction dir,
2329*4882a593Smuzhiyun unsigned long tx_flags, void *context)
2330*4882a593Smuzhiyun {
2331*4882a593Smuzhiyun struct udma_chan *uc = to_udma_chan(chan);
2332*4882a593Smuzhiyun enum dma_slave_buswidth dev_width;
2333*4882a593Smuzhiyun struct udma_desc *d;
2334*4882a593Smuzhiyun u32 burst;
2335*4882a593Smuzhiyun
2336*4882a593Smuzhiyun if (dir != uc->config.dir) {
2337*4882a593Smuzhiyun dev_err(chan->device->dev,
2338*4882a593Smuzhiyun "%s: chan%d is for %s, not supporting %s\n",
2339*4882a593Smuzhiyun __func__, uc->id,
2340*4882a593Smuzhiyun dmaengine_get_direction_text(uc->config.dir),
2341*4882a593Smuzhiyun dmaengine_get_direction_text(dir));
2342*4882a593Smuzhiyun return NULL;
2343*4882a593Smuzhiyun }
2344*4882a593Smuzhiyun
2345*4882a593Smuzhiyun if (dir == DMA_DEV_TO_MEM) {
2346*4882a593Smuzhiyun dev_width = uc->cfg.src_addr_width;
2347*4882a593Smuzhiyun burst = uc->cfg.src_maxburst;
2348*4882a593Smuzhiyun } else if (dir == DMA_MEM_TO_DEV) {
2349*4882a593Smuzhiyun dev_width = uc->cfg.dst_addr_width;
2350*4882a593Smuzhiyun burst = uc->cfg.dst_maxburst;
2351*4882a593Smuzhiyun } else {
2352*4882a593Smuzhiyun dev_err(chan->device->dev, "%s: bad direction?\n", __func__);
2353*4882a593Smuzhiyun return NULL;
2354*4882a593Smuzhiyun }
2355*4882a593Smuzhiyun
2356*4882a593Smuzhiyun if (!burst)
2357*4882a593Smuzhiyun burst = 1;
2358*4882a593Smuzhiyun
2359*4882a593Smuzhiyun if (uc->config.pkt_mode)
2360*4882a593Smuzhiyun d = udma_prep_slave_sg_pkt(uc, sgl, sglen, dir, tx_flags,
2361*4882a593Smuzhiyun context);
2362*4882a593Smuzhiyun else
2363*4882a593Smuzhiyun d = udma_prep_slave_sg_tr(uc, sgl, sglen, dir, tx_flags,
2364*4882a593Smuzhiyun context);
2365*4882a593Smuzhiyun
2366*4882a593Smuzhiyun if (!d)
2367*4882a593Smuzhiyun return NULL;
2368*4882a593Smuzhiyun
2369*4882a593Smuzhiyun d->dir = dir;
2370*4882a593Smuzhiyun d->desc_idx = 0;
2371*4882a593Smuzhiyun d->tr_idx = 0;
2372*4882a593Smuzhiyun
2373*4882a593Smuzhiyun /* static TR for remote PDMA */
2374*4882a593Smuzhiyun if (udma_configure_statictr(uc, d, dev_width, burst)) {
2375*4882a593Smuzhiyun dev_err(uc->ud->dev,
2376*4882a593Smuzhiyun "%s: StaticTR Z is limited to maximum 4095 (%u)\n",
2377*4882a593Smuzhiyun __func__, d->static_tr.bstcnt);
2378*4882a593Smuzhiyun
2379*4882a593Smuzhiyun udma_free_hwdesc(uc, d);
2380*4882a593Smuzhiyun kfree(d);
2381*4882a593Smuzhiyun return NULL;
2382*4882a593Smuzhiyun }
2383*4882a593Smuzhiyun
2384*4882a593Smuzhiyun if (uc->config.metadata_size)
2385*4882a593Smuzhiyun d->vd.tx.metadata_ops = &metadata_ops;
2386*4882a593Smuzhiyun
2387*4882a593Smuzhiyun return vchan_tx_prep(&uc->vc, &d->vd, tx_flags);
2388*4882a593Smuzhiyun }
2389*4882a593Smuzhiyun
2390*4882a593Smuzhiyun static struct udma_desc *
udma_prep_dma_cyclic_tr(struct udma_chan * uc,dma_addr_t buf_addr,size_t buf_len,size_t period_len,enum dma_transfer_direction dir,unsigned long flags)2391*4882a593Smuzhiyun udma_prep_dma_cyclic_tr(struct udma_chan *uc, dma_addr_t buf_addr,
2392*4882a593Smuzhiyun size_t buf_len, size_t period_len,
2393*4882a593Smuzhiyun enum dma_transfer_direction dir, unsigned long flags)
2394*4882a593Smuzhiyun {
2395*4882a593Smuzhiyun struct udma_desc *d;
2396*4882a593Smuzhiyun size_t tr_size, period_addr;
2397*4882a593Smuzhiyun struct cppi5_tr_type1_t *tr_req;
2398*4882a593Smuzhiyun unsigned int periods = buf_len / period_len;
2399*4882a593Smuzhiyun u16 tr0_cnt0, tr0_cnt1, tr1_cnt0;
2400*4882a593Smuzhiyun unsigned int i;
2401*4882a593Smuzhiyun int num_tr;
2402*4882a593Smuzhiyun
2403*4882a593Smuzhiyun num_tr = udma_get_tr_counters(period_len, __ffs(buf_addr), &tr0_cnt0,
2404*4882a593Smuzhiyun &tr0_cnt1, &tr1_cnt0);
2405*4882a593Smuzhiyun if (num_tr < 0) {
2406*4882a593Smuzhiyun dev_err(uc->ud->dev, "size %zu is not supported\n",
2407*4882a593Smuzhiyun period_len);
2408*4882a593Smuzhiyun return NULL;
2409*4882a593Smuzhiyun }
2410*4882a593Smuzhiyun
2411*4882a593Smuzhiyun /* Now allocate and setup the descriptor. */
2412*4882a593Smuzhiyun tr_size = sizeof(struct cppi5_tr_type1_t);
2413*4882a593Smuzhiyun d = udma_alloc_tr_desc(uc, tr_size, periods * num_tr, dir);
2414*4882a593Smuzhiyun if (!d)
2415*4882a593Smuzhiyun return NULL;
2416*4882a593Smuzhiyun
2417*4882a593Smuzhiyun tr_req = d->hwdesc[0].tr_req_base;
2418*4882a593Smuzhiyun period_addr = buf_addr;
2419*4882a593Smuzhiyun for (i = 0; i < periods; i++) {
2420*4882a593Smuzhiyun int tr_idx = i * num_tr;
2421*4882a593Smuzhiyun
2422*4882a593Smuzhiyun cppi5_tr_init(&tr_req[tr_idx].flags, CPPI5_TR_TYPE1, false,
2423*4882a593Smuzhiyun false, CPPI5_TR_EVENT_SIZE_COMPLETION, 0);
2424*4882a593Smuzhiyun
2425*4882a593Smuzhiyun tr_req[tr_idx].addr = period_addr;
2426*4882a593Smuzhiyun tr_req[tr_idx].icnt0 = tr0_cnt0;
2427*4882a593Smuzhiyun tr_req[tr_idx].icnt1 = tr0_cnt1;
2428*4882a593Smuzhiyun tr_req[tr_idx].dim1 = tr0_cnt0;
2429*4882a593Smuzhiyun
2430*4882a593Smuzhiyun if (num_tr == 2) {
2431*4882a593Smuzhiyun cppi5_tr_csf_set(&tr_req[tr_idx].flags,
2432*4882a593Smuzhiyun CPPI5_TR_CSF_SUPR_EVT);
2433*4882a593Smuzhiyun tr_idx++;
2434*4882a593Smuzhiyun
2435*4882a593Smuzhiyun cppi5_tr_init(&tr_req[tr_idx].flags, CPPI5_TR_TYPE1,
2436*4882a593Smuzhiyun false, false,
2437*4882a593Smuzhiyun CPPI5_TR_EVENT_SIZE_COMPLETION, 0);
2438*4882a593Smuzhiyun
2439*4882a593Smuzhiyun tr_req[tr_idx].addr = period_addr + tr0_cnt1 * tr0_cnt0;
2440*4882a593Smuzhiyun tr_req[tr_idx].icnt0 = tr1_cnt0;
2441*4882a593Smuzhiyun tr_req[tr_idx].icnt1 = 1;
2442*4882a593Smuzhiyun tr_req[tr_idx].dim1 = tr1_cnt0;
2443*4882a593Smuzhiyun }
2444*4882a593Smuzhiyun
2445*4882a593Smuzhiyun if (!(flags & DMA_PREP_INTERRUPT))
2446*4882a593Smuzhiyun cppi5_tr_csf_set(&tr_req[tr_idx].flags,
2447*4882a593Smuzhiyun CPPI5_TR_CSF_SUPR_EVT);
2448*4882a593Smuzhiyun
2449*4882a593Smuzhiyun period_addr += period_len;
2450*4882a593Smuzhiyun }
2451*4882a593Smuzhiyun
2452*4882a593Smuzhiyun return d;
2453*4882a593Smuzhiyun }
2454*4882a593Smuzhiyun
2455*4882a593Smuzhiyun static struct udma_desc *
udma_prep_dma_cyclic_pkt(struct udma_chan * uc,dma_addr_t buf_addr,size_t buf_len,size_t period_len,enum dma_transfer_direction dir,unsigned long flags)2456*4882a593Smuzhiyun udma_prep_dma_cyclic_pkt(struct udma_chan *uc, dma_addr_t buf_addr,
2457*4882a593Smuzhiyun size_t buf_len, size_t period_len,
2458*4882a593Smuzhiyun enum dma_transfer_direction dir, unsigned long flags)
2459*4882a593Smuzhiyun {
2460*4882a593Smuzhiyun struct udma_desc *d;
2461*4882a593Smuzhiyun u32 ring_id;
2462*4882a593Smuzhiyun int i;
2463*4882a593Smuzhiyun int periods = buf_len / period_len;
2464*4882a593Smuzhiyun
2465*4882a593Smuzhiyun if (periods > (K3_UDMA_DEFAULT_RING_SIZE - 1))
2466*4882a593Smuzhiyun return NULL;
2467*4882a593Smuzhiyun
2468*4882a593Smuzhiyun if (period_len >= SZ_4M)
2469*4882a593Smuzhiyun return NULL;
2470*4882a593Smuzhiyun
2471*4882a593Smuzhiyun d = kzalloc(struct_size(d, hwdesc, periods), GFP_NOWAIT);
2472*4882a593Smuzhiyun if (!d)
2473*4882a593Smuzhiyun return NULL;
2474*4882a593Smuzhiyun
2475*4882a593Smuzhiyun d->hwdesc_count = periods;
2476*4882a593Smuzhiyun
2477*4882a593Smuzhiyun /* TODO: re-check this... */
2478*4882a593Smuzhiyun if (dir == DMA_DEV_TO_MEM)
2479*4882a593Smuzhiyun ring_id = k3_ringacc_get_ring_id(uc->rflow->r_ring);
2480*4882a593Smuzhiyun else
2481*4882a593Smuzhiyun ring_id = k3_ringacc_get_ring_id(uc->tchan->tc_ring);
2482*4882a593Smuzhiyun
2483*4882a593Smuzhiyun for (i = 0; i < periods; i++) {
2484*4882a593Smuzhiyun struct udma_hwdesc *hwdesc = &d->hwdesc[i];
2485*4882a593Smuzhiyun dma_addr_t period_addr = buf_addr + (period_len * i);
2486*4882a593Smuzhiyun struct cppi5_host_desc_t *h_desc;
2487*4882a593Smuzhiyun
2488*4882a593Smuzhiyun hwdesc->cppi5_desc_vaddr = dma_pool_zalloc(uc->hdesc_pool,
2489*4882a593Smuzhiyun GFP_NOWAIT,
2490*4882a593Smuzhiyun &hwdesc->cppi5_desc_paddr);
2491*4882a593Smuzhiyun if (!hwdesc->cppi5_desc_vaddr) {
2492*4882a593Smuzhiyun dev_err(uc->ud->dev,
2493*4882a593Smuzhiyun "descriptor%d allocation failed\n", i);
2494*4882a593Smuzhiyun
2495*4882a593Smuzhiyun udma_free_hwdesc(uc, d);
2496*4882a593Smuzhiyun kfree(d);
2497*4882a593Smuzhiyun return NULL;
2498*4882a593Smuzhiyun }
2499*4882a593Smuzhiyun
2500*4882a593Smuzhiyun hwdesc->cppi5_desc_size = uc->config.hdesc_size;
2501*4882a593Smuzhiyun h_desc = hwdesc->cppi5_desc_vaddr;
2502*4882a593Smuzhiyun
2503*4882a593Smuzhiyun cppi5_hdesc_init(h_desc, 0, 0);
2504*4882a593Smuzhiyun cppi5_hdesc_set_pktlen(h_desc, period_len);
2505*4882a593Smuzhiyun
2506*4882a593Smuzhiyun /* Flow and Packed ID */
2507*4882a593Smuzhiyun cppi5_desc_set_pktids(&h_desc->hdr, uc->id,
2508*4882a593Smuzhiyun CPPI5_INFO1_DESC_FLOWID_DEFAULT);
2509*4882a593Smuzhiyun cppi5_desc_set_retpolicy(&h_desc->hdr, 0, ring_id);
2510*4882a593Smuzhiyun
2511*4882a593Smuzhiyun /* attach each period to a new descriptor */
2512*4882a593Smuzhiyun cppi5_hdesc_attach_buf(h_desc,
2513*4882a593Smuzhiyun period_addr, period_len,
2514*4882a593Smuzhiyun period_addr, period_len);
2515*4882a593Smuzhiyun }
2516*4882a593Smuzhiyun
2517*4882a593Smuzhiyun return d;
2518*4882a593Smuzhiyun }
2519*4882a593Smuzhiyun
2520*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
udma_prep_dma_cyclic(struct dma_chan * chan,dma_addr_t buf_addr,size_t buf_len,size_t period_len,enum dma_transfer_direction dir,unsigned long flags)2521*4882a593Smuzhiyun udma_prep_dma_cyclic(struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
2522*4882a593Smuzhiyun size_t period_len, enum dma_transfer_direction dir,
2523*4882a593Smuzhiyun unsigned long flags)
2524*4882a593Smuzhiyun {
2525*4882a593Smuzhiyun struct udma_chan *uc = to_udma_chan(chan);
2526*4882a593Smuzhiyun enum dma_slave_buswidth dev_width;
2527*4882a593Smuzhiyun struct udma_desc *d;
2528*4882a593Smuzhiyun u32 burst;
2529*4882a593Smuzhiyun
2530*4882a593Smuzhiyun if (dir != uc->config.dir) {
2531*4882a593Smuzhiyun dev_err(chan->device->dev,
2532*4882a593Smuzhiyun "%s: chan%d is for %s, not supporting %s\n",
2533*4882a593Smuzhiyun __func__, uc->id,
2534*4882a593Smuzhiyun dmaengine_get_direction_text(uc->config.dir),
2535*4882a593Smuzhiyun dmaengine_get_direction_text(dir));
2536*4882a593Smuzhiyun return NULL;
2537*4882a593Smuzhiyun }
2538*4882a593Smuzhiyun
2539*4882a593Smuzhiyun uc->cyclic = true;
2540*4882a593Smuzhiyun
2541*4882a593Smuzhiyun if (dir == DMA_DEV_TO_MEM) {
2542*4882a593Smuzhiyun dev_width = uc->cfg.src_addr_width;
2543*4882a593Smuzhiyun burst = uc->cfg.src_maxburst;
2544*4882a593Smuzhiyun } else if (dir == DMA_MEM_TO_DEV) {
2545*4882a593Smuzhiyun dev_width = uc->cfg.dst_addr_width;
2546*4882a593Smuzhiyun burst = uc->cfg.dst_maxburst;
2547*4882a593Smuzhiyun } else {
2548*4882a593Smuzhiyun dev_err(uc->ud->dev, "%s: bad direction?\n", __func__);
2549*4882a593Smuzhiyun return NULL;
2550*4882a593Smuzhiyun }
2551*4882a593Smuzhiyun
2552*4882a593Smuzhiyun if (!burst)
2553*4882a593Smuzhiyun burst = 1;
2554*4882a593Smuzhiyun
2555*4882a593Smuzhiyun if (uc->config.pkt_mode)
2556*4882a593Smuzhiyun d = udma_prep_dma_cyclic_pkt(uc, buf_addr, buf_len, period_len,
2557*4882a593Smuzhiyun dir, flags);
2558*4882a593Smuzhiyun else
2559*4882a593Smuzhiyun d = udma_prep_dma_cyclic_tr(uc, buf_addr, buf_len, period_len,
2560*4882a593Smuzhiyun dir, flags);
2561*4882a593Smuzhiyun
2562*4882a593Smuzhiyun if (!d)
2563*4882a593Smuzhiyun return NULL;
2564*4882a593Smuzhiyun
2565*4882a593Smuzhiyun d->sglen = buf_len / period_len;
2566*4882a593Smuzhiyun
2567*4882a593Smuzhiyun d->dir = dir;
2568*4882a593Smuzhiyun d->residue = buf_len;
2569*4882a593Smuzhiyun
2570*4882a593Smuzhiyun /* static TR for remote PDMA */
2571*4882a593Smuzhiyun if (udma_configure_statictr(uc, d, dev_width, burst)) {
2572*4882a593Smuzhiyun dev_err(uc->ud->dev,
2573*4882a593Smuzhiyun "%s: StaticTR Z is limited to maximum 4095 (%u)\n",
2574*4882a593Smuzhiyun __func__, d->static_tr.bstcnt);
2575*4882a593Smuzhiyun
2576*4882a593Smuzhiyun udma_free_hwdesc(uc, d);
2577*4882a593Smuzhiyun kfree(d);
2578*4882a593Smuzhiyun return NULL;
2579*4882a593Smuzhiyun }
2580*4882a593Smuzhiyun
2581*4882a593Smuzhiyun if (uc->config.metadata_size)
2582*4882a593Smuzhiyun d->vd.tx.metadata_ops = &metadata_ops;
2583*4882a593Smuzhiyun
2584*4882a593Smuzhiyun return vchan_tx_prep(&uc->vc, &d->vd, flags);
2585*4882a593Smuzhiyun }
2586*4882a593Smuzhiyun
2587*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
udma_prep_dma_memcpy(struct dma_chan * chan,dma_addr_t dest,dma_addr_t src,size_t len,unsigned long tx_flags)2588*4882a593Smuzhiyun udma_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
2589*4882a593Smuzhiyun size_t len, unsigned long tx_flags)
2590*4882a593Smuzhiyun {
2591*4882a593Smuzhiyun struct udma_chan *uc = to_udma_chan(chan);
2592*4882a593Smuzhiyun struct udma_desc *d;
2593*4882a593Smuzhiyun struct cppi5_tr_type15_t *tr_req;
2594*4882a593Smuzhiyun int num_tr;
2595*4882a593Smuzhiyun size_t tr_size = sizeof(struct cppi5_tr_type15_t);
2596*4882a593Smuzhiyun u16 tr0_cnt0, tr0_cnt1, tr1_cnt0;
2597*4882a593Smuzhiyun
2598*4882a593Smuzhiyun if (uc->config.dir != DMA_MEM_TO_MEM) {
2599*4882a593Smuzhiyun dev_err(chan->device->dev,
2600*4882a593Smuzhiyun "%s: chan%d is for %s, not supporting %s\n",
2601*4882a593Smuzhiyun __func__, uc->id,
2602*4882a593Smuzhiyun dmaengine_get_direction_text(uc->config.dir),
2603*4882a593Smuzhiyun dmaengine_get_direction_text(DMA_MEM_TO_MEM));
2604*4882a593Smuzhiyun return NULL;
2605*4882a593Smuzhiyun }
2606*4882a593Smuzhiyun
2607*4882a593Smuzhiyun num_tr = udma_get_tr_counters(len, __ffs(src | dest), &tr0_cnt0,
2608*4882a593Smuzhiyun &tr0_cnt1, &tr1_cnt0);
2609*4882a593Smuzhiyun if (num_tr < 0) {
2610*4882a593Smuzhiyun dev_err(uc->ud->dev, "size %zu is not supported\n",
2611*4882a593Smuzhiyun len);
2612*4882a593Smuzhiyun return NULL;
2613*4882a593Smuzhiyun }
2614*4882a593Smuzhiyun
2615*4882a593Smuzhiyun d = udma_alloc_tr_desc(uc, tr_size, num_tr, DMA_MEM_TO_MEM);
2616*4882a593Smuzhiyun if (!d)
2617*4882a593Smuzhiyun return NULL;
2618*4882a593Smuzhiyun
2619*4882a593Smuzhiyun d->dir = DMA_MEM_TO_MEM;
2620*4882a593Smuzhiyun d->desc_idx = 0;
2621*4882a593Smuzhiyun d->tr_idx = 0;
2622*4882a593Smuzhiyun d->residue = len;
2623*4882a593Smuzhiyun
2624*4882a593Smuzhiyun tr_req = d->hwdesc[0].tr_req_base;
2625*4882a593Smuzhiyun
2626*4882a593Smuzhiyun cppi5_tr_init(&tr_req[0].flags, CPPI5_TR_TYPE15, false, true,
2627*4882a593Smuzhiyun CPPI5_TR_EVENT_SIZE_COMPLETION, 0);
2628*4882a593Smuzhiyun cppi5_tr_csf_set(&tr_req[0].flags, CPPI5_TR_CSF_SUPR_EVT);
2629*4882a593Smuzhiyun
2630*4882a593Smuzhiyun tr_req[0].addr = src;
2631*4882a593Smuzhiyun tr_req[0].icnt0 = tr0_cnt0;
2632*4882a593Smuzhiyun tr_req[0].icnt1 = tr0_cnt1;
2633*4882a593Smuzhiyun tr_req[0].icnt2 = 1;
2634*4882a593Smuzhiyun tr_req[0].icnt3 = 1;
2635*4882a593Smuzhiyun tr_req[0].dim1 = tr0_cnt0;
2636*4882a593Smuzhiyun
2637*4882a593Smuzhiyun tr_req[0].daddr = dest;
2638*4882a593Smuzhiyun tr_req[0].dicnt0 = tr0_cnt0;
2639*4882a593Smuzhiyun tr_req[0].dicnt1 = tr0_cnt1;
2640*4882a593Smuzhiyun tr_req[0].dicnt2 = 1;
2641*4882a593Smuzhiyun tr_req[0].dicnt3 = 1;
2642*4882a593Smuzhiyun tr_req[0].ddim1 = tr0_cnt0;
2643*4882a593Smuzhiyun
2644*4882a593Smuzhiyun if (num_tr == 2) {
2645*4882a593Smuzhiyun cppi5_tr_init(&tr_req[1].flags, CPPI5_TR_TYPE15, false, true,
2646*4882a593Smuzhiyun CPPI5_TR_EVENT_SIZE_COMPLETION, 0);
2647*4882a593Smuzhiyun cppi5_tr_csf_set(&tr_req[1].flags, CPPI5_TR_CSF_SUPR_EVT);
2648*4882a593Smuzhiyun
2649*4882a593Smuzhiyun tr_req[1].addr = src + tr0_cnt1 * tr0_cnt0;
2650*4882a593Smuzhiyun tr_req[1].icnt0 = tr1_cnt0;
2651*4882a593Smuzhiyun tr_req[1].icnt1 = 1;
2652*4882a593Smuzhiyun tr_req[1].icnt2 = 1;
2653*4882a593Smuzhiyun tr_req[1].icnt3 = 1;
2654*4882a593Smuzhiyun
2655*4882a593Smuzhiyun tr_req[1].daddr = dest + tr0_cnt1 * tr0_cnt0;
2656*4882a593Smuzhiyun tr_req[1].dicnt0 = tr1_cnt0;
2657*4882a593Smuzhiyun tr_req[1].dicnt1 = 1;
2658*4882a593Smuzhiyun tr_req[1].dicnt2 = 1;
2659*4882a593Smuzhiyun tr_req[1].dicnt3 = 1;
2660*4882a593Smuzhiyun }
2661*4882a593Smuzhiyun
2662*4882a593Smuzhiyun cppi5_tr_csf_set(&tr_req[num_tr - 1].flags,
2663*4882a593Smuzhiyun CPPI5_TR_CSF_SUPR_EVT | CPPI5_TR_CSF_EOP);
2664*4882a593Smuzhiyun
2665*4882a593Smuzhiyun if (uc->config.metadata_size)
2666*4882a593Smuzhiyun d->vd.tx.metadata_ops = &metadata_ops;
2667*4882a593Smuzhiyun
2668*4882a593Smuzhiyun return vchan_tx_prep(&uc->vc, &d->vd, tx_flags);
2669*4882a593Smuzhiyun }
2670*4882a593Smuzhiyun
udma_issue_pending(struct dma_chan * chan)2671*4882a593Smuzhiyun static void udma_issue_pending(struct dma_chan *chan)
2672*4882a593Smuzhiyun {
2673*4882a593Smuzhiyun struct udma_chan *uc = to_udma_chan(chan);
2674*4882a593Smuzhiyun unsigned long flags;
2675*4882a593Smuzhiyun
2676*4882a593Smuzhiyun spin_lock_irqsave(&uc->vc.lock, flags);
2677*4882a593Smuzhiyun
2678*4882a593Smuzhiyun /* If we have something pending and no active descriptor, then */
2679*4882a593Smuzhiyun if (vchan_issue_pending(&uc->vc) && !uc->desc) {
2680*4882a593Smuzhiyun /*
2681*4882a593Smuzhiyun * start a descriptor if the channel is NOT [marked as
2682*4882a593Smuzhiyun * terminating _and_ it is still running (teardown has not
2683*4882a593Smuzhiyun * completed yet)].
2684*4882a593Smuzhiyun */
2685*4882a593Smuzhiyun if (!(uc->state == UDMA_CHAN_IS_TERMINATING &&
2686*4882a593Smuzhiyun udma_is_chan_running(uc)))
2687*4882a593Smuzhiyun udma_start(uc);
2688*4882a593Smuzhiyun }
2689*4882a593Smuzhiyun
2690*4882a593Smuzhiyun spin_unlock_irqrestore(&uc->vc.lock, flags);
2691*4882a593Smuzhiyun }
2692*4882a593Smuzhiyun
udma_tx_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * txstate)2693*4882a593Smuzhiyun static enum dma_status udma_tx_status(struct dma_chan *chan,
2694*4882a593Smuzhiyun dma_cookie_t cookie,
2695*4882a593Smuzhiyun struct dma_tx_state *txstate)
2696*4882a593Smuzhiyun {
2697*4882a593Smuzhiyun struct udma_chan *uc = to_udma_chan(chan);
2698*4882a593Smuzhiyun enum dma_status ret;
2699*4882a593Smuzhiyun unsigned long flags;
2700*4882a593Smuzhiyun
2701*4882a593Smuzhiyun spin_lock_irqsave(&uc->vc.lock, flags);
2702*4882a593Smuzhiyun
2703*4882a593Smuzhiyun ret = dma_cookie_status(chan, cookie, txstate);
2704*4882a593Smuzhiyun
2705*4882a593Smuzhiyun if (!udma_is_chan_running(uc))
2706*4882a593Smuzhiyun ret = DMA_COMPLETE;
2707*4882a593Smuzhiyun
2708*4882a593Smuzhiyun if (ret == DMA_IN_PROGRESS && udma_is_chan_paused(uc))
2709*4882a593Smuzhiyun ret = DMA_PAUSED;
2710*4882a593Smuzhiyun
2711*4882a593Smuzhiyun if (ret == DMA_COMPLETE || !txstate)
2712*4882a593Smuzhiyun goto out;
2713*4882a593Smuzhiyun
2714*4882a593Smuzhiyun if (uc->desc && uc->desc->vd.tx.cookie == cookie) {
2715*4882a593Smuzhiyun u32 peer_bcnt = 0;
2716*4882a593Smuzhiyun u32 bcnt = 0;
2717*4882a593Smuzhiyun u32 residue = uc->desc->residue;
2718*4882a593Smuzhiyun u32 delay = 0;
2719*4882a593Smuzhiyun
2720*4882a593Smuzhiyun if (uc->desc->dir == DMA_MEM_TO_DEV) {
2721*4882a593Smuzhiyun bcnt = udma_tchanrt_read(uc, UDMA_CHAN_RT_SBCNT_REG);
2722*4882a593Smuzhiyun
2723*4882a593Smuzhiyun if (uc->config.ep_type != PSIL_EP_NATIVE) {
2724*4882a593Smuzhiyun peer_bcnt = udma_tchanrt_read(uc,
2725*4882a593Smuzhiyun UDMA_CHAN_RT_PEER_BCNT_REG);
2726*4882a593Smuzhiyun
2727*4882a593Smuzhiyun if (bcnt > peer_bcnt)
2728*4882a593Smuzhiyun delay = bcnt - peer_bcnt;
2729*4882a593Smuzhiyun }
2730*4882a593Smuzhiyun } else if (uc->desc->dir == DMA_DEV_TO_MEM) {
2731*4882a593Smuzhiyun bcnt = udma_rchanrt_read(uc, UDMA_CHAN_RT_BCNT_REG);
2732*4882a593Smuzhiyun
2733*4882a593Smuzhiyun if (uc->config.ep_type != PSIL_EP_NATIVE) {
2734*4882a593Smuzhiyun peer_bcnt = udma_rchanrt_read(uc,
2735*4882a593Smuzhiyun UDMA_CHAN_RT_PEER_BCNT_REG);
2736*4882a593Smuzhiyun
2737*4882a593Smuzhiyun if (peer_bcnt > bcnt)
2738*4882a593Smuzhiyun delay = peer_bcnt - bcnt;
2739*4882a593Smuzhiyun }
2740*4882a593Smuzhiyun } else {
2741*4882a593Smuzhiyun bcnt = udma_tchanrt_read(uc, UDMA_CHAN_RT_BCNT_REG);
2742*4882a593Smuzhiyun }
2743*4882a593Smuzhiyun
2744*4882a593Smuzhiyun bcnt -= uc->bcnt;
2745*4882a593Smuzhiyun if (bcnt && !(bcnt % uc->desc->residue))
2746*4882a593Smuzhiyun residue = 0;
2747*4882a593Smuzhiyun else
2748*4882a593Smuzhiyun residue -= bcnt % uc->desc->residue;
2749*4882a593Smuzhiyun
2750*4882a593Smuzhiyun if (!residue && (uc->config.dir == DMA_DEV_TO_MEM || !delay)) {
2751*4882a593Smuzhiyun ret = DMA_COMPLETE;
2752*4882a593Smuzhiyun delay = 0;
2753*4882a593Smuzhiyun }
2754*4882a593Smuzhiyun
2755*4882a593Smuzhiyun dma_set_residue(txstate, residue);
2756*4882a593Smuzhiyun dma_set_in_flight_bytes(txstate, delay);
2757*4882a593Smuzhiyun
2758*4882a593Smuzhiyun } else {
2759*4882a593Smuzhiyun ret = DMA_COMPLETE;
2760*4882a593Smuzhiyun }
2761*4882a593Smuzhiyun
2762*4882a593Smuzhiyun out:
2763*4882a593Smuzhiyun spin_unlock_irqrestore(&uc->vc.lock, flags);
2764*4882a593Smuzhiyun return ret;
2765*4882a593Smuzhiyun }
2766*4882a593Smuzhiyun
udma_pause(struct dma_chan * chan)2767*4882a593Smuzhiyun static int udma_pause(struct dma_chan *chan)
2768*4882a593Smuzhiyun {
2769*4882a593Smuzhiyun struct udma_chan *uc = to_udma_chan(chan);
2770*4882a593Smuzhiyun
2771*4882a593Smuzhiyun /* pause the channel */
2772*4882a593Smuzhiyun switch (uc->config.dir) {
2773*4882a593Smuzhiyun case DMA_DEV_TO_MEM:
2774*4882a593Smuzhiyun udma_rchanrt_update_bits(uc, UDMA_CHAN_RT_PEER_RT_EN_REG,
2775*4882a593Smuzhiyun UDMA_PEER_RT_EN_PAUSE,
2776*4882a593Smuzhiyun UDMA_PEER_RT_EN_PAUSE);
2777*4882a593Smuzhiyun break;
2778*4882a593Smuzhiyun case DMA_MEM_TO_DEV:
2779*4882a593Smuzhiyun udma_tchanrt_update_bits(uc, UDMA_CHAN_RT_PEER_RT_EN_REG,
2780*4882a593Smuzhiyun UDMA_PEER_RT_EN_PAUSE,
2781*4882a593Smuzhiyun UDMA_PEER_RT_EN_PAUSE);
2782*4882a593Smuzhiyun break;
2783*4882a593Smuzhiyun case DMA_MEM_TO_MEM:
2784*4882a593Smuzhiyun udma_tchanrt_update_bits(uc, UDMA_CHAN_RT_CTL_REG,
2785*4882a593Smuzhiyun UDMA_CHAN_RT_CTL_PAUSE,
2786*4882a593Smuzhiyun UDMA_CHAN_RT_CTL_PAUSE);
2787*4882a593Smuzhiyun break;
2788*4882a593Smuzhiyun default:
2789*4882a593Smuzhiyun return -EINVAL;
2790*4882a593Smuzhiyun }
2791*4882a593Smuzhiyun
2792*4882a593Smuzhiyun return 0;
2793*4882a593Smuzhiyun }
2794*4882a593Smuzhiyun
udma_resume(struct dma_chan * chan)2795*4882a593Smuzhiyun static int udma_resume(struct dma_chan *chan)
2796*4882a593Smuzhiyun {
2797*4882a593Smuzhiyun struct udma_chan *uc = to_udma_chan(chan);
2798*4882a593Smuzhiyun
2799*4882a593Smuzhiyun /* resume the channel */
2800*4882a593Smuzhiyun switch (uc->config.dir) {
2801*4882a593Smuzhiyun case DMA_DEV_TO_MEM:
2802*4882a593Smuzhiyun udma_rchanrt_update_bits(uc, UDMA_CHAN_RT_PEER_RT_EN_REG,
2803*4882a593Smuzhiyun UDMA_PEER_RT_EN_PAUSE, 0);
2804*4882a593Smuzhiyun
2805*4882a593Smuzhiyun break;
2806*4882a593Smuzhiyun case DMA_MEM_TO_DEV:
2807*4882a593Smuzhiyun udma_tchanrt_update_bits(uc, UDMA_CHAN_RT_PEER_RT_EN_REG,
2808*4882a593Smuzhiyun UDMA_PEER_RT_EN_PAUSE, 0);
2809*4882a593Smuzhiyun break;
2810*4882a593Smuzhiyun case DMA_MEM_TO_MEM:
2811*4882a593Smuzhiyun udma_tchanrt_update_bits(uc, UDMA_CHAN_RT_CTL_REG,
2812*4882a593Smuzhiyun UDMA_CHAN_RT_CTL_PAUSE, 0);
2813*4882a593Smuzhiyun break;
2814*4882a593Smuzhiyun default:
2815*4882a593Smuzhiyun return -EINVAL;
2816*4882a593Smuzhiyun }
2817*4882a593Smuzhiyun
2818*4882a593Smuzhiyun return 0;
2819*4882a593Smuzhiyun }
2820*4882a593Smuzhiyun
udma_terminate_all(struct dma_chan * chan)2821*4882a593Smuzhiyun static int udma_terminate_all(struct dma_chan *chan)
2822*4882a593Smuzhiyun {
2823*4882a593Smuzhiyun struct udma_chan *uc = to_udma_chan(chan);
2824*4882a593Smuzhiyun unsigned long flags;
2825*4882a593Smuzhiyun LIST_HEAD(head);
2826*4882a593Smuzhiyun
2827*4882a593Smuzhiyun spin_lock_irqsave(&uc->vc.lock, flags);
2828*4882a593Smuzhiyun
2829*4882a593Smuzhiyun if (udma_is_chan_running(uc))
2830*4882a593Smuzhiyun udma_stop(uc);
2831*4882a593Smuzhiyun
2832*4882a593Smuzhiyun if (uc->desc) {
2833*4882a593Smuzhiyun uc->terminated_desc = uc->desc;
2834*4882a593Smuzhiyun uc->desc = NULL;
2835*4882a593Smuzhiyun uc->terminated_desc->terminated = true;
2836*4882a593Smuzhiyun cancel_delayed_work(&uc->tx_drain.work);
2837*4882a593Smuzhiyun }
2838*4882a593Smuzhiyun
2839*4882a593Smuzhiyun uc->paused = false;
2840*4882a593Smuzhiyun
2841*4882a593Smuzhiyun vchan_get_all_descriptors(&uc->vc, &head);
2842*4882a593Smuzhiyun spin_unlock_irqrestore(&uc->vc.lock, flags);
2843*4882a593Smuzhiyun vchan_dma_desc_free_list(&uc->vc, &head);
2844*4882a593Smuzhiyun
2845*4882a593Smuzhiyun return 0;
2846*4882a593Smuzhiyun }
2847*4882a593Smuzhiyun
udma_synchronize(struct dma_chan * chan)2848*4882a593Smuzhiyun static void udma_synchronize(struct dma_chan *chan)
2849*4882a593Smuzhiyun {
2850*4882a593Smuzhiyun struct udma_chan *uc = to_udma_chan(chan);
2851*4882a593Smuzhiyun unsigned long timeout = msecs_to_jiffies(1000);
2852*4882a593Smuzhiyun
2853*4882a593Smuzhiyun vchan_synchronize(&uc->vc);
2854*4882a593Smuzhiyun
2855*4882a593Smuzhiyun if (uc->state == UDMA_CHAN_IS_TERMINATING) {
2856*4882a593Smuzhiyun timeout = wait_for_completion_timeout(&uc->teardown_completed,
2857*4882a593Smuzhiyun timeout);
2858*4882a593Smuzhiyun if (!timeout) {
2859*4882a593Smuzhiyun dev_warn(uc->ud->dev, "chan%d teardown timeout!\n",
2860*4882a593Smuzhiyun uc->id);
2861*4882a593Smuzhiyun udma_dump_chan_stdata(uc);
2862*4882a593Smuzhiyun udma_reset_chan(uc, true);
2863*4882a593Smuzhiyun }
2864*4882a593Smuzhiyun }
2865*4882a593Smuzhiyun
2866*4882a593Smuzhiyun udma_reset_chan(uc, false);
2867*4882a593Smuzhiyun if (udma_is_chan_running(uc))
2868*4882a593Smuzhiyun dev_warn(uc->ud->dev, "chan%d refused to stop!\n", uc->id);
2869*4882a593Smuzhiyun
2870*4882a593Smuzhiyun cancel_delayed_work_sync(&uc->tx_drain.work);
2871*4882a593Smuzhiyun udma_reset_rings(uc);
2872*4882a593Smuzhiyun }
2873*4882a593Smuzhiyun
udma_desc_pre_callback(struct virt_dma_chan * vc,struct virt_dma_desc * vd,struct dmaengine_result * result)2874*4882a593Smuzhiyun static void udma_desc_pre_callback(struct virt_dma_chan *vc,
2875*4882a593Smuzhiyun struct virt_dma_desc *vd,
2876*4882a593Smuzhiyun struct dmaengine_result *result)
2877*4882a593Smuzhiyun {
2878*4882a593Smuzhiyun struct udma_chan *uc = to_udma_chan(&vc->chan);
2879*4882a593Smuzhiyun struct udma_desc *d;
2880*4882a593Smuzhiyun
2881*4882a593Smuzhiyun if (!vd)
2882*4882a593Smuzhiyun return;
2883*4882a593Smuzhiyun
2884*4882a593Smuzhiyun d = to_udma_desc(&vd->tx);
2885*4882a593Smuzhiyun
2886*4882a593Smuzhiyun if (d->metadata_size)
2887*4882a593Smuzhiyun udma_fetch_epib(uc, d);
2888*4882a593Smuzhiyun
2889*4882a593Smuzhiyun /* Provide residue information for the client */
2890*4882a593Smuzhiyun if (result) {
2891*4882a593Smuzhiyun void *desc_vaddr = udma_curr_cppi5_desc_vaddr(d, d->desc_idx);
2892*4882a593Smuzhiyun
2893*4882a593Smuzhiyun if (cppi5_desc_get_type(desc_vaddr) ==
2894*4882a593Smuzhiyun CPPI5_INFO0_DESC_TYPE_VAL_HOST) {
2895*4882a593Smuzhiyun result->residue = d->residue -
2896*4882a593Smuzhiyun cppi5_hdesc_get_pktlen(desc_vaddr);
2897*4882a593Smuzhiyun if (result->residue)
2898*4882a593Smuzhiyun result->result = DMA_TRANS_ABORTED;
2899*4882a593Smuzhiyun else
2900*4882a593Smuzhiyun result->result = DMA_TRANS_NOERROR;
2901*4882a593Smuzhiyun } else {
2902*4882a593Smuzhiyun result->residue = 0;
2903*4882a593Smuzhiyun result->result = DMA_TRANS_NOERROR;
2904*4882a593Smuzhiyun }
2905*4882a593Smuzhiyun }
2906*4882a593Smuzhiyun }
2907*4882a593Smuzhiyun
2908*4882a593Smuzhiyun /*
2909*4882a593Smuzhiyun * This tasklet handles the completion of a DMA descriptor by
2910*4882a593Smuzhiyun * calling its callback and freeing it.
2911*4882a593Smuzhiyun */
udma_vchan_complete(struct tasklet_struct * t)2912*4882a593Smuzhiyun static void udma_vchan_complete(struct tasklet_struct *t)
2913*4882a593Smuzhiyun {
2914*4882a593Smuzhiyun struct virt_dma_chan *vc = from_tasklet(vc, t, task);
2915*4882a593Smuzhiyun struct virt_dma_desc *vd, *_vd;
2916*4882a593Smuzhiyun struct dmaengine_desc_callback cb;
2917*4882a593Smuzhiyun LIST_HEAD(head);
2918*4882a593Smuzhiyun
2919*4882a593Smuzhiyun spin_lock_irq(&vc->lock);
2920*4882a593Smuzhiyun list_splice_tail_init(&vc->desc_completed, &head);
2921*4882a593Smuzhiyun vd = vc->cyclic;
2922*4882a593Smuzhiyun if (vd) {
2923*4882a593Smuzhiyun vc->cyclic = NULL;
2924*4882a593Smuzhiyun dmaengine_desc_get_callback(&vd->tx, &cb);
2925*4882a593Smuzhiyun } else {
2926*4882a593Smuzhiyun memset(&cb, 0, sizeof(cb));
2927*4882a593Smuzhiyun }
2928*4882a593Smuzhiyun spin_unlock_irq(&vc->lock);
2929*4882a593Smuzhiyun
2930*4882a593Smuzhiyun udma_desc_pre_callback(vc, vd, NULL);
2931*4882a593Smuzhiyun dmaengine_desc_callback_invoke(&cb, NULL);
2932*4882a593Smuzhiyun
2933*4882a593Smuzhiyun list_for_each_entry_safe(vd, _vd, &head, node) {
2934*4882a593Smuzhiyun struct dmaengine_result result;
2935*4882a593Smuzhiyun
2936*4882a593Smuzhiyun dmaengine_desc_get_callback(&vd->tx, &cb);
2937*4882a593Smuzhiyun
2938*4882a593Smuzhiyun list_del(&vd->node);
2939*4882a593Smuzhiyun
2940*4882a593Smuzhiyun udma_desc_pre_callback(vc, vd, &result);
2941*4882a593Smuzhiyun dmaengine_desc_callback_invoke(&cb, &result);
2942*4882a593Smuzhiyun
2943*4882a593Smuzhiyun vchan_vdesc_fini(vd);
2944*4882a593Smuzhiyun }
2945*4882a593Smuzhiyun }
2946*4882a593Smuzhiyun
udma_free_chan_resources(struct dma_chan * chan)2947*4882a593Smuzhiyun static void udma_free_chan_resources(struct dma_chan *chan)
2948*4882a593Smuzhiyun {
2949*4882a593Smuzhiyun struct udma_chan *uc = to_udma_chan(chan);
2950*4882a593Smuzhiyun struct udma_dev *ud = to_udma_dev(chan->device);
2951*4882a593Smuzhiyun
2952*4882a593Smuzhiyun udma_terminate_all(chan);
2953*4882a593Smuzhiyun if (uc->terminated_desc) {
2954*4882a593Smuzhiyun udma_reset_chan(uc, false);
2955*4882a593Smuzhiyun udma_reset_rings(uc);
2956*4882a593Smuzhiyun }
2957*4882a593Smuzhiyun
2958*4882a593Smuzhiyun cancel_delayed_work_sync(&uc->tx_drain.work);
2959*4882a593Smuzhiyun
2960*4882a593Smuzhiyun if (uc->irq_num_ring > 0) {
2961*4882a593Smuzhiyun free_irq(uc->irq_num_ring, uc);
2962*4882a593Smuzhiyun
2963*4882a593Smuzhiyun uc->irq_num_ring = 0;
2964*4882a593Smuzhiyun }
2965*4882a593Smuzhiyun if (uc->irq_num_udma > 0) {
2966*4882a593Smuzhiyun free_irq(uc->irq_num_udma, uc);
2967*4882a593Smuzhiyun
2968*4882a593Smuzhiyun uc->irq_num_udma = 0;
2969*4882a593Smuzhiyun }
2970*4882a593Smuzhiyun
2971*4882a593Smuzhiyun /* Release PSI-L pairing */
2972*4882a593Smuzhiyun if (uc->psil_paired) {
2973*4882a593Smuzhiyun navss_psil_unpair(ud, uc->config.src_thread,
2974*4882a593Smuzhiyun uc->config.dst_thread);
2975*4882a593Smuzhiyun uc->psil_paired = false;
2976*4882a593Smuzhiyun }
2977*4882a593Smuzhiyun
2978*4882a593Smuzhiyun vchan_free_chan_resources(&uc->vc);
2979*4882a593Smuzhiyun tasklet_kill(&uc->vc.task);
2980*4882a593Smuzhiyun
2981*4882a593Smuzhiyun udma_free_tx_resources(uc);
2982*4882a593Smuzhiyun udma_free_rx_resources(uc);
2983*4882a593Smuzhiyun udma_reset_uchan(uc);
2984*4882a593Smuzhiyun
2985*4882a593Smuzhiyun if (uc->use_dma_pool) {
2986*4882a593Smuzhiyun dma_pool_destroy(uc->hdesc_pool);
2987*4882a593Smuzhiyun uc->use_dma_pool = false;
2988*4882a593Smuzhiyun }
2989*4882a593Smuzhiyun }
2990*4882a593Smuzhiyun
2991*4882a593Smuzhiyun static struct platform_driver udma_driver;
2992*4882a593Smuzhiyun
2993*4882a593Smuzhiyun struct udma_filter_param {
2994*4882a593Smuzhiyun int remote_thread_id;
2995*4882a593Smuzhiyun u32 atype;
2996*4882a593Smuzhiyun };
2997*4882a593Smuzhiyun
udma_dma_filter_fn(struct dma_chan * chan,void * param)2998*4882a593Smuzhiyun static bool udma_dma_filter_fn(struct dma_chan *chan, void *param)
2999*4882a593Smuzhiyun {
3000*4882a593Smuzhiyun struct udma_chan_config *ucc;
3001*4882a593Smuzhiyun struct psil_endpoint_config *ep_config;
3002*4882a593Smuzhiyun struct udma_filter_param *filter_param;
3003*4882a593Smuzhiyun struct udma_chan *uc;
3004*4882a593Smuzhiyun struct udma_dev *ud;
3005*4882a593Smuzhiyun
3006*4882a593Smuzhiyun if (chan->device->dev->driver != &udma_driver.driver)
3007*4882a593Smuzhiyun return false;
3008*4882a593Smuzhiyun
3009*4882a593Smuzhiyun uc = to_udma_chan(chan);
3010*4882a593Smuzhiyun ucc = &uc->config;
3011*4882a593Smuzhiyun ud = uc->ud;
3012*4882a593Smuzhiyun filter_param = param;
3013*4882a593Smuzhiyun
3014*4882a593Smuzhiyun if (filter_param->atype > 2) {
3015*4882a593Smuzhiyun dev_err(ud->dev, "Invalid channel atype: %u\n",
3016*4882a593Smuzhiyun filter_param->atype);
3017*4882a593Smuzhiyun return false;
3018*4882a593Smuzhiyun }
3019*4882a593Smuzhiyun
3020*4882a593Smuzhiyun ucc->remote_thread_id = filter_param->remote_thread_id;
3021*4882a593Smuzhiyun ucc->atype = filter_param->atype;
3022*4882a593Smuzhiyun
3023*4882a593Smuzhiyun if (ucc->remote_thread_id & K3_PSIL_DST_THREAD_ID_OFFSET)
3024*4882a593Smuzhiyun ucc->dir = DMA_MEM_TO_DEV;
3025*4882a593Smuzhiyun else
3026*4882a593Smuzhiyun ucc->dir = DMA_DEV_TO_MEM;
3027*4882a593Smuzhiyun
3028*4882a593Smuzhiyun ep_config = psil_get_ep_config(ucc->remote_thread_id);
3029*4882a593Smuzhiyun if (IS_ERR(ep_config)) {
3030*4882a593Smuzhiyun dev_err(ud->dev, "No configuration for psi-l thread 0x%04x\n",
3031*4882a593Smuzhiyun ucc->remote_thread_id);
3032*4882a593Smuzhiyun ucc->dir = DMA_MEM_TO_MEM;
3033*4882a593Smuzhiyun ucc->remote_thread_id = -1;
3034*4882a593Smuzhiyun ucc->atype = 0;
3035*4882a593Smuzhiyun return false;
3036*4882a593Smuzhiyun }
3037*4882a593Smuzhiyun
3038*4882a593Smuzhiyun ucc->pkt_mode = ep_config->pkt_mode;
3039*4882a593Smuzhiyun ucc->channel_tpl = ep_config->channel_tpl;
3040*4882a593Smuzhiyun ucc->notdpkt = ep_config->notdpkt;
3041*4882a593Smuzhiyun ucc->ep_type = ep_config->ep_type;
3042*4882a593Smuzhiyun
3043*4882a593Smuzhiyun if (ucc->ep_type != PSIL_EP_NATIVE) {
3044*4882a593Smuzhiyun const struct udma_match_data *match_data = ud->match_data;
3045*4882a593Smuzhiyun
3046*4882a593Smuzhiyun if (match_data->flags & UDMA_FLAG_PDMA_ACC32)
3047*4882a593Smuzhiyun ucc->enable_acc32 = ep_config->pdma_acc32;
3048*4882a593Smuzhiyun if (match_data->flags & UDMA_FLAG_PDMA_BURST)
3049*4882a593Smuzhiyun ucc->enable_burst = ep_config->pdma_burst;
3050*4882a593Smuzhiyun }
3051*4882a593Smuzhiyun
3052*4882a593Smuzhiyun ucc->needs_epib = ep_config->needs_epib;
3053*4882a593Smuzhiyun ucc->psd_size = ep_config->psd_size;
3054*4882a593Smuzhiyun ucc->metadata_size =
3055*4882a593Smuzhiyun (ucc->needs_epib ? CPPI5_INFO0_HDESC_EPIB_SIZE : 0) +
3056*4882a593Smuzhiyun ucc->psd_size;
3057*4882a593Smuzhiyun
3058*4882a593Smuzhiyun if (ucc->pkt_mode)
3059*4882a593Smuzhiyun ucc->hdesc_size = ALIGN(sizeof(struct cppi5_host_desc_t) +
3060*4882a593Smuzhiyun ucc->metadata_size, ud->desc_align);
3061*4882a593Smuzhiyun
3062*4882a593Smuzhiyun dev_dbg(ud->dev, "chan%d: Remote thread: 0x%04x (%s)\n", uc->id,
3063*4882a593Smuzhiyun ucc->remote_thread_id, dmaengine_get_direction_text(ucc->dir));
3064*4882a593Smuzhiyun
3065*4882a593Smuzhiyun return true;
3066*4882a593Smuzhiyun }
3067*4882a593Smuzhiyun
udma_of_xlate(struct of_phandle_args * dma_spec,struct of_dma * ofdma)3068*4882a593Smuzhiyun static struct dma_chan *udma_of_xlate(struct of_phandle_args *dma_spec,
3069*4882a593Smuzhiyun struct of_dma *ofdma)
3070*4882a593Smuzhiyun {
3071*4882a593Smuzhiyun struct udma_dev *ud = ofdma->of_dma_data;
3072*4882a593Smuzhiyun dma_cap_mask_t mask = ud->ddev.cap_mask;
3073*4882a593Smuzhiyun struct udma_filter_param filter_param;
3074*4882a593Smuzhiyun struct dma_chan *chan;
3075*4882a593Smuzhiyun
3076*4882a593Smuzhiyun if (dma_spec->args_count != 1 && dma_spec->args_count != 2)
3077*4882a593Smuzhiyun return NULL;
3078*4882a593Smuzhiyun
3079*4882a593Smuzhiyun filter_param.remote_thread_id = dma_spec->args[0];
3080*4882a593Smuzhiyun if (dma_spec->args_count == 2)
3081*4882a593Smuzhiyun filter_param.atype = dma_spec->args[1];
3082*4882a593Smuzhiyun else
3083*4882a593Smuzhiyun filter_param.atype = 0;
3084*4882a593Smuzhiyun
3085*4882a593Smuzhiyun chan = __dma_request_channel(&mask, udma_dma_filter_fn, &filter_param,
3086*4882a593Smuzhiyun ofdma->of_node);
3087*4882a593Smuzhiyun if (!chan) {
3088*4882a593Smuzhiyun dev_err(ud->dev, "get channel fail in %s.\n", __func__);
3089*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
3090*4882a593Smuzhiyun }
3091*4882a593Smuzhiyun
3092*4882a593Smuzhiyun return chan;
3093*4882a593Smuzhiyun }
3094*4882a593Smuzhiyun
3095*4882a593Smuzhiyun static struct udma_match_data am654_main_data = {
3096*4882a593Smuzhiyun .psil_base = 0x1000,
3097*4882a593Smuzhiyun .enable_memcpy_support = true,
3098*4882a593Smuzhiyun .statictr_z_mask = GENMASK(11, 0),
3099*4882a593Smuzhiyun };
3100*4882a593Smuzhiyun
3101*4882a593Smuzhiyun static struct udma_match_data am654_mcu_data = {
3102*4882a593Smuzhiyun .psil_base = 0x6000,
3103*4882a593Smuzhiyun .enable_memcpy_support = false,
3104*4882a593Smuzhiyun .statictr_z_mask = GENMASK(11, 0),
3105*4882a593Smuzhiyun };
3106*4882a593Smuzhiyun
3107*4882a593Smuzhiyun static struct udma_match_data j721e_main_data = {
3108*4882a593Smuzhiyun .psil_base = 0x1000,
3109*4882a593Smuzhiyun .enable_memcpy_support = true,
3110*4882a593Smuzhiyun .flags = UDMA_FLAG_PDMA_ACC32 | UDMA_FLAG_PDMA_BURST,
3111*4882a593Smuzhiyun .statictr_z_mask = GENMASK(23, 0),
3112*4882a593Smuzhiyun };
3113*4882a593Smuzhiyun
3114*4882a593Smuzhiyun static struct udma_match_data j721e_mcu_data = {
3115*4882a593Smuzhiyun .psil_base = 0x6000,
3116*4882a593Smuzhiyun .enable_memcpy_support = false, /* MEM_TO_MEM is slow via MCU UDMA */
3117*4882a593Smuzhiyun .flags = UDMA_FLAG_PDMA_ACC32 | UDMA_FLAG_PDMA_BURST,
3118*4882a593Smuzhiyun .statictr_z_mask = GENMASK(23, 0),
3119*4882a593Smuzhiyun };
3120*4882a593Smuzhiyun
3121*4882a593Smuzhiyun static const struct of_device_id udma_of_match[] = {
3122*4882a593Smuzhiyun {
3123*4882a593Smuzhiyun .compatible = "ti,am654-navss-main-udmap",
3124*4882a593Smuzhiyun .data = &am654_main_data,
3125*4882a593Smuzhiyun },
3126*4882a593Smuzhiyun {
3127*4882a593Smuzhiyun .compatible = "ti,am654-navss-mcu-udmap",
3128*4882a593Smuzhiyun .data = &am654_mcu_data,
3129*4882a593Smuzhiyun }, {
3130*4882a593Smuzhiyun .compatible = "ti,j721e-navss-main-udmap",
3131*4882a593Smuzhiyun .data = &j721e_main_data,
3132*4882a593Smuzhiyun }, {
3133*4882a593Smuzhiyun .compatible = "ti,j721e-navss-mcu-udmap",
3134*4882a593Smuzhiyun .data = &j721e_mcu_data,
3135*4882a593Smuzhiyun },
3136*4882a593Smuzhiyun { /* Sentinel */ },
3137*4882a593Smuzhiyun };
3138*4882a593Smuzhiyun
3139*4882a593Smuzhiyun static struct udma_soc_data am654_soc_data = {
3140*4882a593Smuzhiyun .rchan_oes_offset = 0x200,
3141*4882a593Smuzhiyun };
3142*4882a593Smuzhiyun
3143*4882a593Smuzhiyun static struct udma_soc_data j721e_soc_data = {
3144*4882a593Smuzhiyun .rchan_oes_offset = 0x400,
3145*4882a593Smuzhiyun };
3146*4882a593Smuzhiyun
3147*4882a593Smuzhiyun static struct udma_soc_data j7200_soc_data = {
3148*4882a593Smuzhiyun .rchan_oes_offset = 0x80,
3149*4882a593Smuzhiyun };
3150*4882a593Smuzhiyun
3151*4882a593Smuzhiyun static const struct soc_device_attribute k3_soc_devices[] = {
3152*4882a593Smuzhiyun { .family = "AM65X", .data = &am654_soc_data },
3153*4882a593Smuzhiyun { .family = "J721E", .data = &j721e_soc_data },
3154*4882a593Smuzhiyun { .family = "J7200", .data = &j7200_soc_data },
3155*4882a593Smuzhiyun { /* sentinel */ }
3156*4882a593Smuzhiyun };
3157*4882a593Smuzhiyun
udma_get_mmrs(struct platform_device * pdev,struct udma_dev * ud)3158*4882a593Smuzhiyun static int udma_get_mmrs(struct platform_device *pdev, struct udma_dev *ud)
3159*4882a593Smuzhiyun {
3160*4882a593Smuzhiyun int i;
3161*4882a593Smuzhiyun
3162*4882a593Smuzhiyun for (i = 0; i < MMR_LAST; i++) {
3163*4882a593Smuzhiyun ud->mmrs[i] = devm_platform_ioremap_resource_byname(pdev, mmr_names[i]);
3164*4882a593Smuzhiyun if (IS_ERR(ud->mmrs[i]))
3165*4882a593Smuzhiyun return PTR_ERR(ud->mmrs[i]);
3166*4882a593Smuzhiyun }
3167*4882a593Smuzhiyun
3168*4882a593Smuzhiyun return 0;
3169*4882a593Smuzhiyun }
3170*4882a593Smuzhiyun
udma_setup_resources(struct udma_dev * ud)3171*4882a593Smuzhiyun static int udma_setup_resources(struct udma_dev *ud)
3172*4882a593Smuzhiyun {
3173*4882a593Smuzhiyun struct device *dev = ud->dev;
3174*4882a593Smuzhiyun int ch_count, ret, i, j;
3175*4882a593Smuzhiyun u32 cap2, cap3;
3176*4882a593Smuzhiyun struct ti_sci_resource_desc *rm_desc;
3177*4882a593Smuzhiyun struct ti_sci_resource *rm_res, irq_res;
3178*4882a593Smuzhiyun struct udma_tisci_rm *tisci_rm = &ud->tisci_rm;
3179*4882a593Smuzhiyun static const char * const range_names[] = { "ti,sci-rm-range-tchan",
3180*4882a593Smuzhiyun "ti,sci-rm-range-rchan",
3181*4882a593Smuzhiyun "ti,sci-rm-range-rflow" };
3182*4882a593Smuzhiyun
3183*4882a593Smuzhiyun cap2 = udma_read(ud->mmrs[MMR_GCFG], UDMA_CAP_REG(2));
3184*4882a593Smuzhiyun cap3 = udma_read(ud->mmrs[MMR_GCFG], UDMA_CAP_REG(3));
3185*4882a593Smuzhiyun
3186*4882a593Smuzhiyun ud->rflow_cnt = UDMA_CAP3_RFLOW_CNT(cap3);
3187*4882a593Smuzhiyun ud->tchan_cnt = UDMA_CAP2_TCHAN_CNT(cap2);
3188*4882a593Smuzhiyun ud->echan_cnt = UDMA_CAP2_ECHAN_CNT(cap2);
3189*4882a593Smuzhiyun ud->rchan_cnt = UDMA_CAP2_RCHAN_CNT(cap2);
3190*4882a593Smuzhiyun ch_count = ud->tchan_cnt + ud->rchan_cnt;
3191*4882a593Smuzhiyun
3192*4882a593Smuzhiyun /* Set up the throughput level start indexes */
3193*4882a593Smuzhiyun if (of_device_is_compatible(dev->of_node,
3194*4882a593Smuzhiyun "ti,am654-navss-main-udmap")) {
3195*4882a593Smuzhiyun ud->tpl_levels = 2;
3196*4882a593Smuzhiyun ud->tpl_start_idx[0] = 8;
3197*4882a593Smuzhiyun } else if (of_device_is_compatible(dev->of_node,
3198*4882a593Smuzhiyun "ti,am654-navss-mcu-udmap")) {
3199*4882a593Smuzhiyun ud->tpl_levels = 2;
3200*4882a593Smuzhiyun ud->tpl_start_idx[0] = 2;
3201*4882a593Smuzhiyun } else if (UDMA_CAP3_UCHAN_CNT(cap3)) {
3202*4882a593Smuzhiyun ud->tpl_levels = 3;
3203*4882a593Smuzhiyun ud->tpl_start_idx[1] = UDMA_CAP3_UCHAN_CNT(cap3);
3204*4882a593Smuzhiyun ud->tpl_start_idx[0] = UDMA_CAP3_HCHAN_CNT(cap3);
3205*4882a593Smuzhiyun } else if (UDMA_CAP3_HCHAN_CNT(cap3)) {
3206*4882a593Smuzhiyun ud->tpl_levels = 2;
3207*4882a593Smuzhiyun ud->tpl_start_idx[0] = UDMA_CAP3_HCHAN_CNT(cap3);
3208*4882a593Smuzhiyun } else {
3209*4882a593Smuzhiyun ud->tpl_levels = 1;
3210*4882a593Smuzhiyun }
3211*4882a593Smuzhiyun
3212*4882a593Smuzhiyun ud->tchan_map = devm_kmalloc_array(dev, BITS_TO_LONGS(ud->tchan_cnt),
3213*4882a593Smuzhiyun sizeof(unsigned long), GFP_KERNEL);
3214*4882a593Smuzhiyun ud->tchans = devm_kcalloc(dev, ud->tchan_cnt, sizeof(*ud->tchans),
3215*4882a593Smuzhiyun GFP_KERNEL);
3216*4882a593Smuzhiyun ud->rchan_map = devm_kmalloc_array(dev, BITS_TO_LONGS(ud->rchan_cnt),
3217*4882a593Smuzhiyun sizeof(unsigned long), GFP_KERNEL);
3218*4882a593Smuzhiyun ud->rchans = devm_kcalloc(dev, ud->rchan_cnt, sizeof(*ud->rchans),
3219*4882a593Smuzhiyun GFP_KERNEL);
3220*4882a593Smuzhiyun ud->rflow_gp_map = devm_kmalloc_array(dev, BITS_TO_LONGS(ud->rflow_cnt),
3221*4882a593Smuzhiyun sizeof(unsigned long),
3222*4882a593Smuzhiyun GFP_KERNEL);
3223*4882a593Smuzhiyun ud->rflow_gp_map_allocated = devm_kcalloc(dev,
3224*4882a593Smuzhiyun BITS_TO_LONGS(ud->rflow_cnt),
3225*4882a593Smuzhiyun sizeof(unsigned long),
3226*4882a593Smuzhiyun GFP_KERNEL);
3227*4882a593Smuzhiyun ud->rflow_in_use = devm_kcalloc(dev, BITS_TO_LONGS(ud->rflow_cnt),
3228*4882a593Smuzhiyun sizeof(unsigned long),
3229*4882a593Smuzhiyun GFP_KERNEL);
3230*4882a593Smuzhiyun ud->rflows = devm_kcalloc(dev, ud->rflow_cnt, sizeof(*ud->rflows),
3231*4882a593Smuzhiyun GFP_KERNEL);
3232*4882a593Smuzhiyun
3233*4882a593Smuzhiyun if (!ud->tchan_map || !ud->rchan_map || !ud->rflow_gp_map ||
3234*4882a593Smuzhiyun !ud->rflow_gp_map_allocated || !ud->tchans || !ud->rchans ||
3235*4882a593Smuzhiyun !ud->rflows || !ud->rflow_in_use)
3236*4882a593Smuzhiyun return -ENOMEM;
3237*4882a593Smuzhiyun
3238*4882a593Smuzhiyun /*
3239*4882a593Smuzhiyun * RX flows with the same Ids as RX channels are reserved to be used
3240*4882a593Smuzhiyun * as default flows if remote HW can't generate flow_ids. Those
3241*4882a593Smuzhiyun * RX flows can be requested only explicitly by id.
3242*4882a593Smuzhiyun */
3243*4882a593Smuzhiyun bitmap_set(ud->rflow_gp_map_allocated, 0, ud->rchan_cnt);
3244*4882a593Smuzhiyun
3245*4882a593Smuzhiyun /* by default no GP rflows are assigned to Linux */
3246*4882a593Smuzhiyun bitmap_set(ud->rflow_gp_map, 0, ud->rflow_cnt);
3247*4882a593Smuzhiyun
3248*4882a593Smuzhiyun /* Get resource ranges from tisci */
3249*4882a593Smuzhiyun for (i = 0; i < RM_RANGE_LAST; i++)
3250*4882a593Smuzhiyun tisci_rm->rm_ranges[i] =
3251*4882a593Smuzhiyun devm_ti_sci_get_of_resource(tisci_rm->tisci, dev,
3252*4882a593Smuzhiyun tisci_rm->tisci_dev_id,
3253*4882a593Smuzhiyun (char *)range_names[i]);
3254*4882a593Smuzhiyun
3255*4882a593Smuzhiyun /* tchan ranges */
3256*4882a593Smuzhiyun rm_res = tisci_rm->rm_ranges[RM_RANGE_TCHAN];
3257*4882a593Smuzhiyun if (IS_ERR(rm_res)) {
3258*4882a593Smuzhiyun bitmap_zero(ud->tchan_map, ud->tchan_cnt);
3259*4882a593Smuzhiyun } else {
3260*4882a593Smuzhiyun bitmap_fill(ud->tchan_map, ud->tchan_cnt);
3261*4882a593Smuzhiyun for (i = 0; i < rm_res->sets; i++) {
3262*4882a593Smuzhiyun rm_desc = &rm_res->desc[i];
3263*4882a593Smuzhiyun bitmap_clear(ud->tchan_map, rm_desc->start,
3264*4882a593Smuzhiyun rm_desc->num);
3265*4882a593Smuzhiyun dev_dbg(dev, "ti-sci-res: tchan: %d:%d\n",
3266*4882a593Smuzhiyun rm_desc->start, rm_desc->num);
3267*4882a593Smuzhiyun }
3268*4882a593Smuzhiyun }
3269*4882a593Smuzhiyun irq_res.sets = rm_res->sets;
3270*4882a593Smuzhiyun
3271*4882a593Smuzhiyun /* rchan and matching default flow ranges */
3272*4882a593Smuzhiyun rm_res = tisci_rm->rm_ranges[RM_RANGE_RCHAN];
3273*4882a593Smuzhiyun if (IS_ERR(rm_res)) {
3274*4882a593Smuzhiyun bitmap_zero(ud->rchan_map, ud->rchan_cnt);
3275*4882a593Smuzhiyun } else {
3276*4882a593Smuzhiyun bitmap_fill(ud->rchan_map, ud->rchan_cnt);
3277*4882a593Smuzhiyun for (i = 0; i < rm_res->sets; i++) {
3278*4882a593Smuzhiyun rm_desc = &rm_res->desc[i];
3279*4882a593Smuzhiyun bitmap_clear(ud->rchan_map, rm_desc->start,
3280*4882a593Smuzhiyun rm_desc->num);
3281*4882a593Smuzhiyun dev_dbg(dev, "ti-sci-res: rchan: %d:%d\n",
3282*4882a593Smuzhiyun rm_desc->start, rm_desc->num);
3283*4882a593Smuzhiyun }
3284*4882a593Smuzhiyun }
3285*4882a593Smuzhiyun
3286*4882a593Smuzhiyun irq_res.sets += rm_res->sets;
3287*4882a593Smuzhiyun irq_res.desc = kcalloc(irq_res.sets, sizeof(*irq_res.desc), GFP_KERNEL);
3288*4882a593Smuzhiyun rm_res = tisci_rm->rm_ranges[RM_RANGE_TCHAN];
3289*4882a593Smuzhiyun for (i = 0; i < rm_res->sets; i++) {
3290*4882a593Smuzhiyun irq_res.desc[i].start = rm_res->desc[i].start;
3291*4882a593Smuzhiyun irq_res.desc[i].num = rm_res->desc[i].num;
3292*4882a593Smuzhiyun }
3293*4882a593Smuzhiyun rm_res = tisci_rm->rm_ranges[RM_RANGE_RCHAN];
3294*4882a593Smuzhiyun for (j = 0; j < rm_res->sets; j++, i++) {
3295*4882a593Smuzhiyun irq_res.desc[i].start = rm_res->desc[j].start +
3296*4882a593Smuzhiyun ud->soc_data->rchan_oes_offset;
3297*4882a593Smuzhiyun irq_res.desc[i].num = rm_res->desc[j].num;
3298*4882a593Smuzhiyun }
3299*4882a593Smuzhiyun ret = ti_sci_inta_msi_domain_alloc_irqs(ud->dev, &irq_res);
3300*4882a593Smuzhiyun kfree(irq_res.desc);
3301*4882a593Smuzhiyun if (ret) {
3302*4882a593Smuzhiyun dev_err(ud->dev, "Failed to allocate MSI interrupts\n");
3303*4882a593Smuzhiyun return ret;
3304*4882a593Smuzhiyun }
3305*4882a593Smuzhiyun
3306*4882a593Smuzhiyun /* GP rflow ranges */
3307*4882a593Smuzhiyun rm_res = tisci_rm->rm_ranges[RM_RANGE_RFLOW];
3308*4882a593Smuzhiyun if (IS_ERR(rm_res)) {
3309*4882a593Smuzhiyun /* all gp flows are assigned exclusively to Linux */
3310*4882a593Smuzhiyun bitmap_clear(ud->rflow_gp_map, ud->rchan_cnt,
3311*4882a593Smuzhiyun ud->rflow_cnt - ud->rchan_cnt);
3312*4882a593Smuzhiyun } else {
3313*4882a593Smuzhiyun for (i = 0; i < rm_res->sets; i++) {
3314*4882a593Smuzhiyun rm_desc = &rm_res->desc[i];
3315*4882a593Smuzhiyun bitmap_clear(ud->rflow_gp_map, rm_desc->start,
3316*4882a593Smuzhiyun rm_desc->num);
3317*4882a593Smuzhiyun dev_dbg(dev, "ti-sci-res: rflow: %d:%d\n",
3318*4882a593Smuzhiyun rm_desc->start, rm_desc->num);
3319*4882a593Smuzhiyun }
3320*4882a593Smuzhiyun }
3321*4882a593Smuzhiyun
3322*4882a593Smuzhiyun ch_count -= bitmap_weight(ud->tchan_map, ud->tchan_cnt);
3323*4882a593Smuzhiyun ch_count -= bitmap_weight(ud->rchan_map, ud->rchan_cnt);
3324*4882a593Smuzhiyun if (!ch_count)
3325*4882a593Smuzhiyun return -ENODEV;
3326*4882a593Smuzhiyun
3327*4882a593Smuzhiyun ud->channels = devm_kcalloc(dev, ch_count, sizeof(*ud->channels),
3328*4882a593Smuzhiyun GFP_KERNEL);
3329*4882a593Smuzhiyun if (!ud->channels)
3330*4882a593Smuzhiyun return -ENOMEM;
3331*4882a593Smuzhiyun
3332*4882a593Smuzhiyun dev_info(dev, "Channels: %d (tchan: %u, rchan: %u, gp-rflow: %u)\n",
3333*4882a593Smuzhiyun ch_count,
3334*4882a593Smuzhiyun ud->tchan_cnt - bitmap_weight(ud->tchan_map, ud->tchan_cnt),
3335*4882a593Smuzhiyun ud->rchan_cnt - bitmap_weight(ud->rchan_map, ud->rchan_cnt),
3336*4882a593Smuzhiyun ud->rflow_cnt - bitmap_weight(ud->rflow_gp_map,
3337*4882a593Smuzhiyun ud->rflow_cnt));
3338*4882a593Smuzhiyun
3339*4882a593Smuzhiyun return ch_count;
3340*4882a593Smuzhiyun }
3341*4882a593Smuzhiyun
udma_setup_rx_flush(struct udma_dev * ud)3342*4882a593Smuzhiyun static int udma_setup_rx_flush(struct udma_dev *ud)
3343*4882a593Smuzhiyun {
3344*4882a593Smuzhiyun struct udma_rx_flush *rx_flush = &ud->rx_flush;
3345*4882a593Smuzhiyun struct cppi5_desc_hdr_t *tr_desc;
3346*4882a593Smuzhiyun struct cppi5_tr_type1_t *tr_req;
3347*4882a593Smuzhiyun struct cppi5_host_desc_t *desc;
3348*4882a593Smuzhiyun struct device *dev = ud->dev;
3349*4882a593Smuzhiyun struct udma_hwdesc *hwdesc;
3350*4882a593Smuzhiyun size_t tr_size;
3351*4882a593Smuzhiyun
3352*4882a593Smuzhiyun /* Allocate 1K buffer for discarded data on RX channel teardown */
3353*4882a593Smuzhiyun rx_flush->buffer_size = SZ_1K;
3354*4882a593Smuzhiyun rx_flush->buffer_vaddr = devm_kzalloc(dev, rx_flush->buffer_size,
3355*4882a593Smuzhiyun GFP_KERNEL);
3356*4882a593Smuzhiyun if (!rx_flush->buffer_vaddr)
3357*4882a593Smuzhiyun return -ENOMEM;
3358*4882a593Smuzhiyun
3359*4882a593Smuzhiyun rx_flush->buffer_paddr = dma_map_single(dev, rx_flush->buffer_vaddr,
3360*4882a593Smuzhiyun rx_flush->buffer_size,
3361*4882a593Smuzhiyun DMA_TO_DEVICE);
3362*4882a593Smuzhiyun if (dma_mapping_error(dev, rx_flush->buffer_paddr))
3363*4882a593Smuzhiyun return -ENOMEM;
3364*4882a593Smuzhiyun
3365*4882a593Smuzhiyun /* Set up descriptor to be used for TR mode */
3366*4882a593Smuzhiyun hwdesc = &rx_flush->hwdescs[0];
3367*4882a593Smuzhiyun tr_size = sizeof(struct cppi5_tr_type1_t);
3368*4882a593Smuzhiyun hwdesc->cppi5_desc_size = cppi5_trdesc_calc_size(tr_size, 1);
3369*4882a593Smuzhiyun hwdesc->cppi5_desc_size = ALIGN(hwdesc->cppi5_desc_size,
3370*4882a593Smuzhiyun ud->desc_align);
3371*4882a593Smuzhiyun
3372*4882a593Smuzhiyun hwdesc->cppi5_desc_vaddr = devm_kzalloc(dev, hwdesc->cppi5_desc_size,
3373*4882a593Smuzhiyun GFP_KERNEL);
3374*4882a593Smuzhiyun if (!hwdesc->cppi5_desc_vaddr)
3375*4882a593Smuzhiyun return -ENOMEM;
3376*4882a593Smuzhiyun
3377*4882a593Smuzhiyun hwdesc->cppi5_desc_paddr = dma_map_single(dev, hwdesc->cppi5_desc_vaddr,
3378*4882a593Smuzhiyun hwdesc->cppi5_desc_size,
3379*4882a593Smuzhiyun DMA_TO_DEVICE);
3380*4882a593Smuzhiyun if (dma_mapping_error(dev, hwdesc->cppi5_desc_paddr))
3381*4882a593Smuzhiyun return -ENOMEM;
3382*4882a593Smuzhiyun
3383*4882a593Smuzhiyun /* Start of the TR req records */
3384*4882a593Smuzhiyun hwdesc->tr_req_base = hwdesc->cppi5_desc_vaddr + tr_size;
3385*4882a593Smuzhiyun /* Start address of the TR response array */
3386*4882a593Smuzhiyun hwdesc->tr_resp_base = hwdesc->tr_req_base + tr_size;
3387*4882a593Smuzhiyun
3388*4882a593Smuzhiyun tr_desc = hwdesc->cppi5_desc_vaddr;
3389*4882a593Smuzhiyun cppi5_trdesc_init(tr_desc, 1, tr_size, 0, 0);
3390*4882a593Smuzhiyun cppi5_desc_set_pktids(tr_desc, 0, CPPI5_INFO1_DESC_FLOWID_DEFAULT);
3391*4882a593Smuzhiyun cppi5_desc_set_retpolicy(tr_desc, 0, 0);
3392*4882a593Smuzhiyun
3393*4882a593Smuzhiyun tr_req = hwdesc->tr_req_base;
3394*4882a593Smuzhiyun cppi5_tr_init(&tr_req->flags, CPPI5_TR_TYPE1, false, false,
3395*4882a593Smuzhiyun CPPI5_TR_EVENT_SIZE_COMPLETION, 0);
3396*4882a593Smuzhiyun cppi5_tr_csf_set(&tr_req->flags, CPPI5_TR_CSF_SUPR_EVT);
3397*4882a593Smuzhiyun
3398*4882a593Smuzhiyun tr_req->addr = rx_flush->buffer_paddr;
3399*4882a593Smuzhiyun tr_req->icnt0 = rx_flush->buffer_size;
3400*4882a593Smuzhiyun tr_req->icnt1 = 1;
3401*4882a593Smuzhiyun
3402*4882a593Smuzhiyun dma_sync_single_for_device(dev, hwdesc->cppi5_desc_paddr,
3403*4882a593Smuzhiyun hwdesc->cppi5_desc_size, DMA_TO_DEVICE);
3404*4882a593Smuzhiyun
3405*4882a593Smuzhiyun /* Set up descriptor to be used for packet mode */
3406*4882a593Smuzhiyun hwdesc = &rx_flush->hwdescs[1];
3407*4882a593Smuzhiyun hwdesc->cppi5_desc_size = ALIGN(sizeof(struct cppi5_host_desc_t) +
3408*4882a593Smuzhiyun CPPI5_INFO0_HDESC_EPIB_SIZE +
3409*4882a593Smuzhiyun CPPI5_INFO0_HDESC_PSDATA_MAX_SIZE,
3410*4882a593Smuzhiyun ud->desc_align);
3411*4882a593Smuzhiyun
3412*4882a593Smuzhiyun hwdesc->cppi5_desc_vaddr = devm_kzalloc(dev, hwdesc->cppi5_desc_size,
3413*4882a593Smuzhiyun GFP_KERNEL);
3414*4882a593Smuzhiyun if (!hwdesc->cppi5_desc_vaddr)
3415*4882a593Smuzhiyun return -ENOMEM;
3416*4882a593Smuzhiyun
3417*4882a593Smuzhiyun hwdesc->cppi5_desc_paddr = dma_map_single(dev, hwdesc->cppi5_desc_vaddr,
3418*4882a593Smuzhiyun hwdesc->cppi5_desc_size,
3419*4882a593Smuzhiyun DMA_TO_DEVICE);
3420*4882a593Smuzhiyun if (dma_mapping_error(dev, hwdesc->cppi5_desc_paddr))
3421*4882a593Smuzhiyun return -ENOMEM;
3422*4882a593Smuzhiyun
3423*4882a593Smuzhiyun desc = hwdesc->cppi5_desc_vaddr;
3424*4882a593Smuzhiyun cppi5_hdesc_init(desc, 0, 0);
3425*4882a593Smuzhiyun cppi5_desc_set_pktids(&desc->hdr, 0, CPPI5_INFO1_DESC_FLOWID_DEFAULT);
3426*4882a593Smuzhiyun cppi5_desc_set_retpolicy(&desc->hdr, 0, 0);
3427*4882a593Smuzhiyun
3428*4882a593Smuzhiyun cppi5_hdesc_attach_buf(desc,
3429*4882a593Smuzhiyun rx_flush->buffer_paddr, rx_flush->buffer_size,
3430*4882a593Smuzhiyun rx_flush->buffer_paddr, rx_flush->buffer_size);
3431*4882a593Smuzhiyun
3432*4882a593Smuzhiyun dma_sync_single_for_device(dev, hwdesc->cppi5_desc_paddr,
3433*4882a593Smuzhiyun hwdesc->cppi5_desc_size, DMA_TO_DEVICE);
3434*4882a593Smuzhiyun return 0;
3435*4882a593Smuzhiyun }
3436*4882a593Smuzhiyun
3437*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
udma_dbg_summary_show_chan(struct seq_file * s,struct dma_chan * chan)3438*4882a593Smuzhiyun static void udma_dbg_summary_show_chan(struct seq_file *s,
3439*4882a593Smuzhiyun struct dma_chan *chan)
3440*4882a593Smuzhiyun {
3441*4882a593Smuzhiyun struct udma_chan *uc = to_udma_chan(chan);
3442*4882a593Smuzhiyun struct udma_chan_config *ucc = &uc->config;
3443*4882a593Smuzhiyun
3444*4882a593Smuzhiyun seq_printf(s, " %-13s| %s", dma_chan_name(chan),
3445*4882a593Smuzhiyun chan->dbg_client_name ?: "in-use");
3446*4882a593Smuzhiyun seq_printf(s, " (%s, ", dmaengine_get_direction_text(uc->config.dir));
3447*4882a593Smuzhiyun
3448*4882a593Smuzhiyun switch (uc->config.dir) {
3449*4882a593Smuzhiyun case DMA_MEM_TO_MEM:
3450*4882a593Smuzhiyun seq_printf(s, "chan%d pair [0x%04x -> 0x%04x], ", uc->tchan->id,
3451*4882a593Smuzhiyun ucc->src_thread, ucc->dst_thread);
3452*4882a593Smuzhiyun break;
3453*4882a593Smuzhiyun case DMA_DEV_TO_MEM:
3454*4882a593Smuzhiyun seq_printf(s, "rchan%d [0x%04x -> 0x%04x], ", uc->rchan->id,
3455*4882a593Smuzhiyun ucc->src_thread, ucc->dst_thread);
3456*4882a593Smuzhiyun break;
3457*4882a593Smuzhiyun case DMA_MEM_TO_DEV:
3458*4882a593Smuzhiyun seq_printf(s, "tchan%d [0x%04x -> 0x%04x], ", uc->tchan->id,
3459*4882a593Smuzhiyun ucc->src_thread, ucc->dst_thread);
3460*4882a593Smuzhiyun break;
3461*4882a593Smuzhiyun default:
3462*4882a593Smuzhiyun seq_printf(s, ")\n");
3463*4882a593Smuzhiyun return;
3464*4882a593Smuzhiyun }
3465*4882a593Smuzhiyun
3466*4882a593Smuzhiyun if (ucc->ep_type == PSIL_EP_NATIVE) {
3467*4882a593Smuzhiyun seq_printf(s, "PSI-L Native");
3468*4882a593Smuzhiyun if (ucc->metadata_size) {
3469*4882a593Smuzhiyun seq_printf(s, "[%s", ucc->needs_epib ? " EPIB" : "");
3470*4882a593Smuzhiyun if (ucc->psd_size)
3471*4882a593Smuzhiyun seq_printf(s, " PSDsize:%u", ucc->psd_size);
3472*4882a593Smuzhiyun seq_printf(s, " ]");
3473*4882a593Smuzhiyun }
3474*4882a593Smuzhiyun } else {
3475*4882a593Smuzhiyun seq_printf(s, "PDMA");
3476*4882a593Smuzhiyun if (ucc->enable_acc32 || ucc->enable_burst)
3477*4882a593Smuzhiyun seq_printf(s, "[%s%s ]",
3478*4882a593Smuzhiyun ucc->enable_acc32 ? " ACC32" : "",
3479*4882a593Smuzhiyun ucc->enable_burst ? " BURST" : "");
3480*4882a593Smuzhiyun }
3481*4882a593Smuzhiyun
3482*4882a593Smuzhiyun seq_printf(s, ", %s)\n", ucc->pkt_mode ? "Packet mode" : "TR mode");
3483*4882a593Smuzhiyun }
3484*4882a593Smuzhiyun
udma_dbg_summary_show(struct seq_file * s,struct dma_device * dma_dev)3485*4882a593Smuzhiyun static void udma_dbg_summary_show(struct seq_file *s,
3486*4882a593Smuzhiyun struct dma_device *dma_dev)
3487*4882a593Smuzhiyun {
3488*4882a593Smuzhiyun struct dma_chan *chan;
3489*4882a593Smuzhiyun
3490*4882a593Smuzhiyun list_for_each_entry(chan, &dma_dev->channels, device_node) {
3491*4882a593Smuzhiyun if (chan->client_count)
3492*4882a593Smuzhiyun udma_dbg_summary_show_chan(s, chan);
3493*4882a593Smuzhiyun }
3494*4882a593Smuzhiyun }
3495*4882a593Smuzhiyun #endif /* CONFIG_DEBUG_FS */
3496*4882a593Smuzhiyun
3497*4882a593Smuzhiyun #define TI_UDMAC_BUSWIDTHS (BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
3498*4882a593Smuzhiyun BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
3499*4882a593Smuzhiyun BIT(DMA_SLAVE_BUSWIDTH_3_BYTES) | \
3500*4882a593Smuzhiyun BIT(DMA_SLAVE_BUSWIDTH_4_BYTES) | \
3501*4882a593Smuzhiyun BIT(DMA_SLAVE_BUSWIDTH_8_BYTES))
3502*4882a593Smuzhiyun
udma_probe(struct platform_device * pdev)3503*4882a593Smuzhiyun static int udma_probe(struct platform_device *pdev)
3504*4882a593Smuzhiyun {
3505*4882a593Smuzhiyun struct device_node *navss_node = pdev->dev.parent->of_node;
3506*4882a593Smuzhiyun const struct soc_device_attribute *soc;
3507*4882a593Smuzhiyun struct device *dev = &pdev->dev;
3508*4882a593Smuzhiyun struct udma_dev *ud;
3509*4882a593Smuzhiyun const struct of_device_id *match;
3510*4882a593Smuzhiyun int i, ret;
3511*4882a593Smuzhiyun int ch_count;
3512*4882a593Smuzhiyun
3513*4882a593Smuzhiyun ret = dma_coerce_mask_and_coherent(dev, DMA_BIT_MASK(48));
3514*4882a593Smuzhiyun if (ret)
3515*4882a593Smuzhiyun dev_err(dev, "failed to set dma mask stuff\n");
3516*4882a593Smuzhiyun
3517*4882a593Smuzhiyun ud = devm_kzalloc(dev, sizeof(*ud), GFP_KERNEL);
3518*4882a593Smuzhiyun if (!ud)
3519*4882a593Smuzhiyun return -ENOMEM;
3520*4882a593Smuzhiyun
3521*4882a593Smuzhiyun ret = udma_get_mmrs(pdev, ud);
3522*4882a593Smuzhiyun if (ret)
3523*4882a593Smuzhiyun return ret;
3524*4882a593Smuzhiyun
3525*4882a593Smuzhiyun ud->tisci_rm.tisci = ti_sci_get_by_phandle(dev->of_node, "ti,sci");
3526*4882a593Smuzhiyun if (IS_ERR(ud->tisci_rm.tisci))
3527*4882a593Smuzhiyun return PTR_ERR(ud->tisci_rm.tisci);
3528*4882a593Smuzhiyun
3529*4882a593Smuzhiyun ret = of_property_read_u32(dev->of_node, "ti,sci-dev-id",
3530*4882a593Smuzhiyun &ud->tisci_rm.tisci_dev_id);
3531*4882a593Smuzhiyun if (ret) {
3532*4882a593Smuzhiyun dev_err(dev, "ti,sci-dev-id read failure %d\n", ret);
3533*4882a593Smuzhiyun return ret;
3534*4882a593Smuzhiyun }
3535*4882a593Smuzhiyun pdev->id = ud->tisci_rm.tisci_dev_id;
3536*4882a593Smuzhiyun
3537*4882a593Smuzhiyun ret = of_property_read_u32(navss_node, "ti,sci-dev-id",
3538*4882a593Smuzhiyun &ud->tisci_rm.tisci_navss_dev_id);
3539*4882a593Smuzhiyun if (ret) {
3540*4882a593Smuzhiyun dev_err(dev, "NAVSS ti,sci-dev-id read failure %d\n", ret);
3541*4882a593Smuzhiyun return ret;
3542*4882a593Smuzhiyun }
3543*4882a593Smuzhiyun
3544*4882a593Smuzhiyun ret = of_property_read_u32(dev->of_node, "ti,udma-atype", &ud->atype);
3545*4882a593Smuzhiyun if (!ret && ud->atype > 2) {
3546*4882a593Smuzhiyun dev_err(dev, "Invalid atype: %u\n", ud->atype);
3547*4882a593Smuzhiyun return -EINVAL;
3548*4882a593Smuzhiyun }
3549*4882a593Smuzhiyun
3550*4882a593Smuzhiyun ud->tisci_rm.tisci_udmap_ops = &ud->tisci_rm.tisci->ops.rm_udmap_ops;
3551*4882a593Smuzhiyun ud->tisci_rm.tisci_psil_ops = &ud->tisci_rm.tisci->ops.rm_psil_ops;
3552*4882a593Smuzhiyun
3553*4882a593Smuzhiyun ud->ringacc = of_k3_ringacc_get_by_phandle(dev->of_node, "ti,ringacc");
3554*4882a593Smuzhiyun if (IS_ERR(ud->ringacc))
3555*4882a593Smuzhiyun return PTR_ERR(ud->ringacc);
3556*4882a593Smuzhiyun
3557*4882a593Smuzhiyun dev->msi_domain = of_msi_get_domain(dev, dev->of_node,
3558*4882a593Smuzhiyun DOMAIN_BUS_TI_SCI_INTA_MSI);
3559*4882a593Smuzhiyun if (!dev->msi_domain) {
3560*4882a593Smuzhiyun dev_err(dev, "Failed to get MSI domain\n");
3561*4882a593Smuzhiyun return -EPROBE_DEFER;
3562*4882a593Smuzhiyun }
3563*4882a593Smuzhiyun
3564*4882a593Smuzhiyun match = of_match_node(udma_of_match, dev->of_node);
3565*4882a593Smuzhiyun if (!match) {
3566*4882a593Smuzhiyun dev_err(dev, "No compatible match found\n");
3567*4882a593Smuzhiyun return -ENODEV;
3568*4882a593Smuzhiyun }
3569*4882a593Smuzhiyun ud->match_data = match->data;
3570*4882a593Smuzhiyun
3571*4882a593Smuzhiyun soc = soc_device_match(k3_soc_devices);
3572*4882a593Smuzhiyun if (!soc) {
3573*4882a593Smuzhiyun dev_err(dev, "No compatible SoC found\n");
3574*4882a593Smuzhiyun return -ENODEV;
3575*4882a593Smuzhiyun }
3576*4882a593Smuzhiyun ud->soc_data = soc->data;
3577*4882a593Smuzhiyun
3578*4882a593Smuzhiyun dma_cap_set(DMA_SLAVE, ud->ddev.cap_mask);
3579*4882a593Smuzhiyun dma_cap_set(DMA_CYCLIC, ud->ddev.cap_mask);
3580*4882a593Smuzhiyun
3581*4882a593Smuzhiyun ud->ddev.device_alloc_chan_resources = udma_alloc_chan_resources;
3582*4882a593Smuzhiyun ud->ddev.device_config = udma_slave_config;
3583*4882a593Smuzhiyun ud->ddev.device_prep_slave_sg = udma_prep_slave_sg;
3584*4882a593Smuzhiyun ud->ddev.device_prep_dma_cyclic = udma_prep_dma_cyclic;
3585*4882a593Smuzhiyun ud->ddev.device_issue_pending = udma_issue_pending;
3586*4882a593Smuzhiyun ud->ddev.device_tx_status = udma_tx_status;
3587*4882a593Smuzhiyun ud->ddev.device_pause = udma_pause;
3588*4882a593Smuzhiyun ud->ddev.device_resume = udma_resume;
3589*4882a593Smuzhiyun ud->ddev.device_terminate_all = udma_terminate_all;
3590*4882a593Smuzhiyun ud->ddev.device_synchronize = udma_synchronize;
3591*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
3592*4882a593Smuzhiyun ud->ddev.dbg_summary_show = udma_dbg_summary_show;
3593*4882a593Smuzhiyun #endif
3594*4882a593Smuzhiyun
3595*4882a593Smuzhiyun ud->ddev.device_free_chan_resources = udma_free_chan_resources;
3596*4882a593Smuzhiyun ud->ddev.src_addr_widths = TI_UDMAC_BUSWIDTHS;
3597*4882a593Smuzhiyun ud->ddev.dst_addr_widths = TI_UDMAC_BUSWIDTHS;
3598*4882a593Smuzhiyun ud->ddev.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
3599*4882a593Smuzhiyun ud->ddev.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
3600*4882a593Smuzhiyun ud->ddev.copy_align = DMAENGINE_ALIGN_8_BYTES;
3601*4882a593Smuzhiyun ud->ddev.desc_metadata_modes = DESC_METADATA_CLIENT |
3602*4882a593Smuzhiyun DESC_METADATA_ENGINE;
3603*4882a593Smuzhiyun if (ud->match_data->enable_memcpy_support) {
3604*4882a593Smuzhiyun dma_cap_set(DMA_MEMCPY, ud->ddev.cap_mask);
3605*4882a593Smuzhiyun ud->ddev.device_prep_dma_memcpy = udma_prep_dma_memcpy;
3606*4882a593Smuzhiyun ud->ddev.directions |= BIT(DMA_MEM_TO_MEM);
3607*4882a593Smuzhiyun }
3608*4882a593Smuzhiyun
3609*4882a593Smuzhiyun ud->ddev.dev = dev;
3610*4882a593Smuzhiyun ud->dev = dev;
3611*4882a593Smuzhiyun ud->psil_base = ud->match_data->psil_base;
3612*4882a593Smuzhiyun
3613*4882a593Smuzhiyun INIT_LIST_HEAD(&ud->ddev.channels);
3614*4882a593Smuzhiyun INIT_LIST_HEAD(&ud->desc_to_purge);
3615*4882a593Smuzhiyun
3616*4882a593Smuzhiyun ch_count = udma_setup_resources(ud);
3617*4882a593Smuzhiyun if (ch_count <= 0)
3618*4882a593Smuzhiyun return ch_count;
3619*4882a593Smuzhiyun
3620*4882a593Smuzhiyun spin_lock_init(&ud->lock);
3621*4882a593Smuzhiyun INIT_WORK(&ud->purge_work, udma_purge_desc_work);
3622*4882a593Smuzhiyun
3623*4882a593Smuzhiyun ud->desc_align = 64;
3624*4882a593Smuzhiyun if (ud->desc_align < dma_get_cache_alignment())
3625*4882a593Smuzhiyun ud->desc_align = dma_get_cache_alignment();
3626*4882a593Smuzhiyun
3627*4882a593Smuzhiyun ret = udma_setup_rx_flush(ud);
3628*4882a593Smuzhiyun if (ret)
3629*4882a593Smuzhiyun return ret;
3630*4882a593Smuzhiyun
3631*4882a593Smuzhiyun for (i = 0; i < ud->tchan_cnt; i++) {
3632*4882a593Smuzhiyun struct udma_tchan *tchan = &ud->tchans[i];
3633*4882a593Smuzhiyun
3634*4882a593Smuzhiyun tchan->id = i;
3635*4882a593Smuzhiyun tchan->reg_rt = ud->mmrs[MMR_TCHANRT] + i * 0x1000;
3636*4882a593Smuzhiyun }
3637*4882a593Smuzhiyun
3638*4882a593Smuzhiyun for (i = 0; i < ud->rchan_cnt; i++) {
3639*4882a593Smuzhiyun struct udma_rchan *rchan = &ud->rchans[i];
3640*4882a593Smuzhiyun
3641*4882a593Smuzhiyun rchan->id = i;
3642*4882a593Smuzhiyun rchan->reg_rt = ud->mmrs[MMR_RCHANRT] + i * 0x1000;
3643*4882a593Smuzhiyun }
3644*4882a593Smuzhiyun
3645*4882a593Smuzhiyun for (i = 0; i < ud->rflow_cnt; i++) {
3646*4882a593Smuzhiyun struct udma_rflow *rflow = &ud->rflows[i];
3647*4882a593Smuzhiyun
3648*4882a593Smuzhiyun rflow->id = i;
3649*4882a593Smuzhiyun }
3650*4882a593Smuzhiyun
3651*4882a593Smuzhiyun for (i = 0; i < ch_count; i++) {
3652*4882a593Smuzhiyun struct udma_chan *uc = &ud->channels[i];
3653*4882a593Smuzhiyun
3654*4882a593Smuzhiyun uc->ud = ud;
3655*4882a593Smuzhiyun uc->vc.desc_free = udma_desc_free;
3656*4882a593Smuzhiyun uc->id = i;
3657*4882a593Smuzhiyun uc->tchan = NULL;
3658*4882a593Smuzhiyun uc->rchan = NULL;
3659*4882a593Smuzhiyun uc->config.remote_thread_id = -1;
3660*4882a593Smuzhiyun uc->config.dir = DMA_MEM_TO_MEM;
3661*4882a593Smuzhiyun uc->name = devm_kasprintf(dev, GFP_KERNEL, "%s chan%d",
3662*4882a593Smuzhiyun dev_name(dev), i);
3663*4882a593Smuzhiyun
3664*4882a593Smuzhiyun vchan_init(&uc->vc, &ud->ddev);
3665*4882a593Smuzhiyun /* Use custom vchan completion handling */
3666*4882a593Smuzhiyun tasklet_setup(&uc->vc.task, udma_vchan_complete);
3667*4882a593Smuzhiyun init_completion(&uc->teardown_completed);
3668*4882a593Smuzhiyun INIT_DELAYED_WORK(&uc->tx_drain.work, udma_check_tx_completion);
3669*4882a593Smuzhiyun }
3670*4882a593Smuzhiyun
3671*4882a593Smuzhiyun ret = dma_async_device_register(&ud->ddev);
3672*4882a593Smuzhiyun if (ret) {
3673*4882a593Smuzhiyun dev_err(dev, "failed to register slave DMA engine: %d\n", ret);
3674*4882a593Smuzhiyun return ret;
3675*4882a593Smuzhiyun }
3676*4882a593Smuzhiyun
3677*4882a593Smuzhiyun platform_set_drvdata(pdev, ud);
3678*4882a593Smuzhiyun
3679*4882a593Smuzhiyun ret = of_dma_controller_register(dev->of_node, udma_of_xlate, ud);
3680*4882a593Smuzhiyun if (ret) {
3681*4882a593Smuzhiyun dev_err(dev, "failed to register of_dma controller\n");
3682*4882a593Smuzhiyun dma_async_device_unregister(&ud->ddev);
3683*4882a593Smuzhiyun }
3684*4882a593Smuzhiyun
3685*4882a593Smuzhiyun return ret;
3686*4882a593Smuzhiyun }
3687*4882a593Smuzhiyun
3688*4882a593Smuzhiyun static struct platform_driver udma_driver = {
3689*4882a593Smuzhiyun .driver = {
3690*4882a593Smuzhiyun .name = "ti-udma",
3691*4882a593Smuzhiyun .of_match_table = udma_of_match,
3692*4882a593Smuzhiyun .suppress_bind_attrs = true,
3693*4882a593Smuzhiyun },
3694*4882a593Smuzhiyun .probe = udma_probe,
3695*4882a593Smuzhiyun };
3696*4882a593Smuzhiyun builtin_platform_driver(udma_driver);
3697*4882a593Smuzhiyun
3698*4882a593Smuzhiyun /* Private interfaces to UDMA */
3699*4882a593Smuzhiyun #include "k3-udma-private.c"
3700