xref: /OK3568_Linux_fs/kernel/drivers/dma/ti/k3-udma-glue.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * K3 NAVSS DMA glue interface
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2019 Texas Instruments Incorporated - http://www.ti.com
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/atomic.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/dma-mapping.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/soc/ti/k3-ringacc.h>
17*4882a593Smuzhiyun #include <linux/dma/ti-cppi5.h>
18*4882a593Smuzhiyun #include <linux/dma/k3-udma-glue.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include "k3-udma.h"
21*4882a593Smuzhiyun #include "k3-psil-priv.h"
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun struct k3_udma_glue_common {
24*4882a593Smuzhiyun 	struct device *dev;
25*4882a593Smuzhiyun 	struct udma_dev *udmax;
26*4882a593Smuzhiyun 	const struct udma_tisci_rm *tisci_rm;
27*4882a593Smuzhiyun 	struct k3_ringacc *ringacc;
28*4882a593Smuzhiyun 	u32 src_thread;
29*4882a593Smuzhiyun 	u32 dst_thread;
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun 	u32  hdesc_size;
32*4882a593Smuzhiyun 	bool epib;
33*4882a593Smuzhiyun 	u32  psdata_size;
34*4882a593Smuzhiyun 	u32  swdata_size;
35*4882a593Smuzhiyun 	u32  atype;
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun struct k3_udma_glue_tx_channel {
39*4882a593Smuzhiyun 	struct k3_udma_glue_common common;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	struct udma_tchan *udma_tchanx;
42*4882a593Smuzhiyun 	int udma_tchan_id;
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	struct k3_ring *ringtx;
45*4882a593Smuzhiyun 	struct k3_ring *ringtxcq;
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	bool psil_paired;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	int virq;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	atomic_t free_pkts;
52*4882a593Smuzhiyun 	bool tx_pause_on_err;
53*4882a593Smuzhiyun 	bool tx_filt_einfo;
54*4882a593Smuzhiyun 	bool tx_filt_pswords;
55*4882a593Smuzhiyun 	bool tx_supr_tdpkt;
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun struct k3_udma_glue_rx_flow {
59*4882a593Smuzhiyun 	struct udma_rflow *udma_rflow;
60*4882a593Smuzhiyun 	int udma_rflow_id;
61*4882a593Smuzhiyun 	struct k3_ring *ringrx;
62*4882a593Smuzhiyun 	struct k3_ring *ringrxfdq;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	int virq;
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun struct k3_udma_glue_rx_channel {
68*4882a593Smuzhiyun 	struct k3_udma_glue_common common;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	struct udma_rchan *udma_rchanx;
71*4882a593Smuzhiyun 	int udma_rchan_id;
72*4882a593Smuzhiyun 	bool remote;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	bool psil_paired;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	u32  swdata_size;
77*4882a593Smuzhiyun 	int  flow_id_base;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	struct k3_udma_glue_rx_flow *flows;
80*4882a593Smuzhiyun 	u32 flow_num;
81*4882a593Smuzhiyun 	u32 flows_ready;
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define K3_UDMAX_TDOWN_TIMEOUT_US 1000
85*4882a593Smuzhiyun 
of_k3_udma_glue_parse(struct device_node * udmax_np,struct k3_udma_glue_common * common)86*4882a593Smuzhiyun static int of_k3_udma_glue_parse(struct device_node *udmax_np,
87*4882a593Smuzhiyun 				 struct k3_udma_glue_common *common)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun 	common->ringacc = of_k3_ringacc_get_by_phandle(udmax_np,
90*4882a593Smuzhiyun 						       "ti,ringacc");
91*4882a593Smuzhiyun 	if (IS_ERR(common->ringacc))
92*4882a593Smuzhiyun 		return PTR_ERR(common->ringacc);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	common->udmax = of_xudma_dev_get(udmax_np, NULL);
95*4882a593Smuzhiyun 	if (IS_ERR(common->udmax))
96*4882a593Smuzhiyun 		return PTR_ERR(common->udmax);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	common->tisci_rm = xudma_dev_get_tisci_rm(common->udmax);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	return 0;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun 
of_k3_udma_glue_parse_chn(struct device_node * chn_np,const char * name,struct k3_udma_glue_common * common,bool tx_chn)103*4882a593Smuzhiyun static int of_k3_udma_glue_parse_chn(struct device_node *chn_np,
104*4882a593Smuzhiyun 		const char *name, struct k3_udma_glue_common *common,
105*4882a593Smuzhiyun 		bool tx_chn)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	struct psil_endpoint_config *ep_config;
108*4882a593Smuzhiyun 	struct of_phandle_args dma_spec;
109*4882a593Smuzhiyun 	u32 thread_id;
110*4882a593Smuzhiyun 	int ret = 0;
111*4882a593Smuzhiyun 	int index;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	if (unlikely(!name))
114*4882a593Smuzhiyun 		return -EINVAL;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	index = of_property_match_string(chn_np, "dma-names", name);
117*4882a593Smuzhiyun 	if (index < 0)
118*4882a593Smuzhiyun 		return index;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	if (of_parse_phandle_with_args(chn_np, "dmas", "#dma-cells", index,
121*4882a593Smuzhiyun 				       &dma_spec))
122*4882a593Smuzhiyun 		return -ENOENT;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	thread_id = dma_spec.args[0];
125*4882a593Smuzhiyun 	if (dma_spec.args_count == 2) {
126*4882a593Smuzhiyun 		if (dma_spec.args[1] > 2) {
127*4882a593Smuzhiyun 			dev_err(common->dev, "Invalid channel atype: %u\n",
128*4882a593Smuzhiyun 				dma_spec.args[1]);
129*4882a593Smuzhiyun 			ret = -EINVAL;
130*4882a593Smuzhiyun 			goto out_put_spec;
131*4882a593Smuzhiyun 		}
132*4882a593Smuzhiyun 		common->atype = dma_spec.args[1];
133*4882a593Smuzhiyun 	}
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	if (tx_chn && !(thread_id & K3_PSIL_DST_THREAD_ID_OFFSET)) {
136*4882a593Smuzhiyun 		ret = -EINVAL;
137*4882a593Smuzhiyun 		goto out_put_spec;
138*4882a593Smuzhiyun 	}
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	if (!tx_chn && (thread_id & K3_PSIL_DST_THREAD_ID_OFFSET)) {
141*4882a593Smuzhiyun 		ret = -EINVAL;
142*4882a593Smuzhiyun 		goto out_put_spec;
143*4882a593Smuzhiyun 	}
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	/* get psil endpoint config */
146*4882a593Smuzhiyun 	ep_config = psil_get_ep_config(thread_id);
147*4882a593Smuzhiyun 	if (IS_ERR(ep_config)) {
148*4882a593Smuzhiyun 		dev_err(common->dev,
149*4882a593Smuzhiyun 			"No configuration for psi-l thread 0x%04x\n",
150*4882a593Smuzhiyun 			thread_id);
151*4882a593Smuzhiyun 		ret = PTR_ERR(ep_config);
152*4882a593Smuzhiyun 		goto out_put_spec;
153*4882a593Smuzhiyun 	}
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	common->epib = ep_config->needs_epib;
156*4882a593Smuzhiyun 	common->psdata_size = ep_config->psd_size;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	if (tx_chn)
159*4882a593Smuzhiyun 		common->dst_thread = thread_id;
160*4882a593Smuzhiyun 	else
161*4882a593Smuzhiyun 		common->src_thread = thread_id;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	ret = of_k3_udma_glue_parse(dma_spec.np, common);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun out_put_spec:
166*4882a593Smuzhiyun 	of_node_put(dma_spec.np);
167*4882a593Smuzhiyun 	return ret;
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun 
k3_udma_glue_dump_tx_chn(struct k3_udma_glue_tx_channel * tx_chn)170*4882a593Smuzhiyun static void k3_udma_glue_dump_tx_chn(struct k3_udma_glue_tx_channel *tx_chn)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	struct device *dev = tx_chn->common.dev;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	dev_dbg(dev, "dump_tx_chn:\n"
175*4882a593Smuzhiyun 		"udma_tchan_id: %d\n"
176*4882a593Smuzhiyun 		"src_thread: %08x\n"
177*4882a593Smuzhiyun 		"dst_thread: %08x\n",
178*4882a593Smuzhiyun 		tx_chn->udma_tchan_id,
179*4882a593Smuzhiyun 		tx_chn->common.src_thread,
180*4882a593Smuzhiyun 		tx_chn->common.dst_thread);
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun 
k3_udma_glue_dump_tx_rt_chn(struct k3_udma_glue_tx_channel * chn,char * mark)183*4882a593Smuzhiyun static void k3_udma_glue_dump_tx_rt_chn(struct k3_udma_glue_tx_channel *chn,
184*4882a593Smuzhiyun 					char *mark)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	struct device *dev = chn->common.dev;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	dev_dbg(dev, "=== dump ===> %s\n", mark);
189*4882a593Smuzhiyun 	dev_dbg(dev, "0x%08X: %08X\n", UDMA_CHAN_RT_CTL_REG,
190*4882a593Smuzhiyun 		xudma_tchanrt_read(chn->udma_tchanx, UDMA_CHAN_RT_CTL_REG));
191*4882a593Smuzhiyun 	dev_dbg(dev, "0x%08X: %08X\n", UDMA_CHAN_RT_PEER_RT_EN_REG,
192*4882a593Smuzhiyun 		xudma_tchanrt_read(chn->udma_tchanx,
193*4882a593Smuzhiyun 				   UDMA_CHAN_RT_PEER_RT_EN_REG));
194*4882a593Smuzhiyun 	dev_dbg(dev, "0x%08X: %08X\n", UDMA_CHAN_RT_PCNT_REG,
195*4882a593Smuzhiyun 		xudma_tchanrt_read(chn->udma_tchanx, UDMA_CHAN_RT_PCNT_REG));
196*4882a593Smuzhiyun 	dev_dbg(dev, "0x%08X: %08X\n", UDMA_CHAN_RT_BCNT_REG,
197*4882a593Smuzhiyun 		xudma_tchanrt_read(chn->udma_tchanx, UDMA_CHAN_RT_BCNT_REG));
198*4882a593Smuzhiyun 	dev_dbg(dev, "0x%08X: %08X\n", UDMA_CHAN_RT_SBCNT_REG,
199*4882a593Smuzhiyun 		xudma_tchanrt_read(chn->udma_tchanx, UDMA_CHAN_RT_SBCNT_REG));
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun 
k3_udma_glue_cfg_tx_chn(struct k3_udma_glue_tx_channel * tx_chn)202*4882a593Smuzhiyun static int k3_udma_glue_cfg_tx_chn(struct k3_udma_glue_tx_channel *tx_chn)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun 	const struct udma_tisci_rm *tisci_rm = tx_chn->common.tisci_rm;
205*4882a593Smuzhiyun 	struct ti_sci_msg_rm_udmap_tx_ch_cfg req;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	memset(&req, 0, sizeof(req));
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	req.valid_params = TI_SCI_MSG_VALUE_RM_UDMAP_CH_PAUSE_ON_ERR_VALID |
210*4882a593Smuzhiyun 			TI_SCI_MSG_VALUE_RM_UDMAP_CH_TX_FILT_EINFO_VALID |
211*4882a593Smuzhiyun 			TI_SCI_MSG_VALUE_RM_UDMAP_CH_TX_FILT_PSWORDS_VALID |
212*4882a593Smuzhiyun 			TI_SCI_MSG_VALUE_RM_UDMAP_CH_CHAN_TYPE_VALID |
213*4882a593Smuzhiyun 			TI_SCI_MSG_VALUE_RM_UDMAP_CH_TX_SUPR_TDPKT_VALID |
214*4882a593Smuzhiyun 			TI_SCI_MSG_VALUE_RM_UDMAP_CH_FETCH_SIZE_VALID |
215*4882a593Smuzhiyun 			TI_SCI_MSG_VALUE_RM_UDMAP_CH_CQ_QNUM_VALID |
216*4882a593Smuzhiyun 			TI_SCI_MSG_VALUE_RM_UDMAP_CH_ATYPE_VALID;
217*4882a593Smuzhiyun 	req.nav_id = tisci_rm->tisci_dev_id;
218*4882a593Smuzhiyun 	req.index = tx_chn->udma_tchan_id;
219*4882a593Smuzhiyun 	if (tx_chn->tx_pause_on_err)
220*4882a593Smuzhiyun 		req.tx_pause_on_err = 1;
221*4882a593Smuzhiyun 	if (tx_chn->tx_filt_einfo)
222*4882a593Smuzhiyun 		req.tx_filt_einfo = 1;
223*4882a593Smuzhiyun 	if (tx_chn->tx_filt_pswords)
224*4882a593Smuzhiyun 		req.tx_filt_pswords = 1;
225*4882a593Smuzhiyun 	req.tx_chan_type = TI_SCI_RM_UDMAP_CHAN_TYPE_PKT_PBRR;
226*4882a593Smuzhiyun 	if (tx_chn->tx_supr_tdpkt)
227*4882a593Smuzhiyun 		req.tx_supr_tdpkt = 1;
228*4882a593Smuzhiyun 	req.tx_fetch_size = tx_chn->common.hdesc_size >> 2;
229*4882a593Smuzhiyun 	req.txcq_qnum = k3_ringacc_get_ring_id(tx_chn->ringtxcq);
230*4882a593Smuzhiyun 	req.tx_atype = tx_chn->common.atype;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	return tisci_rm->tisci_udmap_ops->tx_ch_cfg(tisci_rm->tisci, &req);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
k3_udma_glue_request_tx_chn(struct device * dev,const char * name,struct k3_udma_glue_tx_channel_cfg * cfg)235*4882a593Smuzhiyun struct k3_udma_glue_tx_channel *k3_udma_glue_request_tx_chn(struct device *dev,
236*4882a593Smuzhiyun 		const char *name, struct k3_udma_glue_tx_channel_cfg *cfg)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	struct k3_udma_glue_tx_channel *tx_chn;
239*4882a593Smuzhiyun 	int ret;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	tx_chn = devm_kzalloc(dev, sizeof(*tx_chn), GFP_KERNEL);
242*4882a593Smuzhiyun 	if (!tx_chn)
243*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	tx_chn->common.dev = dev;
246*4882a593Smuzhiyun 	tx_chn->common.swdata_size = cfg->swdata_size;
247*4882a593Smuzhiyun 	tx_chn->tx_pause_on_err = cfg->tx_pause_on_err;
248*4882a593Smuzhiyun 	tx_chn->tx_filt_einfo = cfg->tx_filt_einfo;
249*4882a593Smuzhiyun 	tx_chn->tx_filt_pswords = cfg->tx_filt_pswords;
250*4882a593Smuzhiyun 	tx_chn->tx_supr_tdpkt = cfg->tx_supr_tdpkt;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	/* parse of udmap channel */
253*4882a593Smuzhiyun 	ret = of_k3_udma_glue_parse_chn(dev->of_node, name,
254*4882a593Smuzhiyun 					&tx_chn->common, true);
255*4882a593Smuzhiyun 	if (ret)
256*4882a593Smuzhiyun 		goto err;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	tx_chn->common.hdesc_size = cppi5_hdesc_calc_size(tx_chn->common.epib,
259*4882a593Smuzhiyun 						tx_chn->common.psdata_size,
260*4882a593Smuzhiyun 						tx_chn->common.swdata_size);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	/* request and cfg UDMAP TX channel */
263*4882a593Smuzhiyun 	tx_chn->udma_tchanx = xudma_tchan_get(tx_chn->common.udmax, -1);
264*4882a593Smuzhiyun 	if (IS_ERR(tx_chn->udma_tchanx)) {
265*4882a593Smuzhiyun 		ret = PTR_ERR(tx_chn->udma_tchanx);
266*4882a593Smuzhiyun 		dev_err(dev, "UDMAX tchanx get err %d\n", ret);
267*4882a593Smuzhiyun 		goto err;
268*4882a593Smuzhiyun 	}
269*4882a593Smuzhiyun 	tx_chn->udma_tchan_id = xudma_tchan_get_id(tx_chn->udma_tchanx);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	atomic_set(&tx_chn->free_pkts, cfg->txcq_cfg.size);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	/* request and cfg rings */
274*4882a593Smuzhiyun 	ret =  k3_ringacc_request_rings_pair(tx_chn->common.ringacc,
275*4882a593Smuzhiyun 					     tx_chn->udma_tchan_id, -1,
276*4882a593Smuzhiyun 					     &tx_chn->ringtx,
277*4882a593Smuzhiyun 					     &tx_chn->ringtxcq);
278*4882a593Smuzhiyun 	if (ret) {
279*4882a593Smuzhiyun 		dev_err(dev, "Failed to get TX/TXCQ rings %d\n", ret);
280*4882a593Smuzhiyun 		goto err;
281*4882a593Smuzhiyun 	}
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	ret = k3_ringacc_ring_cfg(tx_chn->ringtx, &cfg->tx_cfg);
284*4882a593Smuzhiyun 	if (ret) {
285*4882a593Smuzhiyun 		dev_err(dev, "Failed to cfg ringtx %d\n", ret);
286*4882a593Smuzhiyun 		goto err;
287*4882a593Smuzhiyun 	}
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	ret = k3_ringacc_ring_cfg(tx_chn->ringtxcq, &cfg->txcq_cfg);
290*4882a593Smuzhiyun 	if (ret) {
291*4882a593Smuzhiyun 		dev_err(dev, "Failed to cfg ringtx %d\n", ret);
292*4882a593Smuzhiyun 		goto err;
293*4882a593Smuzhiyun 	}
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	/* request and cfg psi-l */
296*4882a593Smuzhiyun 	tx_chn->common.src_thread =
297*4882a593Smuzhiyun 			xudma_dev_get_psil_base(tx_chn->common.udmax) +
298*4882a593Smuzhiyun 			tx_chn->udma_tchan_id;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	ret = k3_udma_glue_cfg_tx_chn(tx_chn);
301*4882a593Smuzhiyun 	if (ret) {
302*4882a593Smuzhiyun 		dev_err(dev, "Failed to cfg tchan %d\n", ret);
303*4882a593Smuzhiyun 		goto err;
304*4882a593Smuzhiyun 	}
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	ret = xudma_navss_psil_pair(tx_chn->common.udmax,
307*4882a593Smuzhiyun 				    tx_chn->common.src_thread,
308*4882a593Smuzhiyun 				    tx_chn->common.dst_thread);
309*4882a593Smuzhiyun 	if (ret) {
310*4882a593Smuzhiyun 		dev_err(dev, "PSI-L request err %d\n", ret);
311*4882a593Smuzhiyun 		goto err;
312*4882a593Smuzhiyun 	}
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	tx_chn->psil_paired = true;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	/* reset TX RT registers */
317*4882a593Smuzhiyun 	k3_udma_glue_disable_tx_chn(tx_chn);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	k3_udma_glue_dump_tx_chn(tx_chn);
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	return tx_chn;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun err:
324*4882a593Smuzhiyun 	k3_udma_glue_release_tx_chn(tx_chn);
325*4882a593Smuzhiyun 	return ERR_PTR(ret);
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(k3_udma_glue_request_tx_chn);
328*4882a593Smuzhiyun 
k3_udma_glue_release_tx_chn(struct k3_udma_glue_tx_channel * tx_chn)329*4882a593Smuzhiyun void k3_udma_glue_release_tx_chn(struct k3_udma_glue_tx_channel *tx_chn)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun 	if (tx_chn->psil_paired) {
332*4882a593Smuzhiyun 		xudma_navss_psil_unpair(tx_chn->common.udmax,
333*4882a593Smuzhiyun 					tx_chn->common.src_thread,
334*4882a593Smuzhiyun 					tx_chn->common.dst_thread);
335*4882a593Smuzhiyun 		tx_chn->psil_paired = false;
336*4882a593Smuzhiyun 	}
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	if (!IS_ERR_OR_NULL(tx_chn->udma_tchanx))
339*4882a593Smuzhiyun 		xudma_tchan_put(tx_chn->common.udmax,
340*4882a593Smuzhiyun 				tx_chn->udma_tchanx);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	if (tx_chn->ringtxcq)
343*4882a593Smuzhiyun 		k3_ringacc_ring_free(tx_chn->ringtxcq);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	if (tx_chn->ringtx)
346*4882a593Smuzhiyun 		k3_ringacc_ring_free(tx_chn->ringtx);
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(k3_udma_glue_release_tx_chn);
349*4882a593Smuzhiyun 
k3_udma_glue_push_tx_chn(struct k3_udma_glue_tx_channel * tx_chn,struct cppi5_host_desc_t * desc_tx,dma_addr_t desc_dma)350*4882a593Smuzhiyun int k3_udma_glue_push_tx_chn(struct k3_udma_glue_tx_channel *tx_chn,
351*4882a593Smuzhiyun 			     struct cppi5_host_desc_t *desc_tx,
352*4882a593Smuzhiyun 			     dma_addr_t desc_dma)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun 	u32 ringtxcq_id;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	if (!atomic_add_unless(&tx_chn->free_pkts, -1, 0))
357*4882a593Smuzhiyun 		return -ENOMEM;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	ringtxcq_id = k3_ringacc_get_ring_id(tx_chn->ringtxcq);
360*4882a593Smuzhiyun 	cppi5_desc_set_retpolicy(&desc_tx->hdr, 0, ringtxcq_id);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	return k3_ringacc_ring_push(tx_chn->ringtx, &desc_dma);
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(k3_udma_glue_push_tx_chn);
365*4882a593Smuzhiyun 
k3_udma_glue_pop_tx_chn(struct k3_udma_glue_tx_channel * tx_chn,dma_addr_t * desc_dma)366*4882a593Smuzhiyun int k3_udma_glue_pop_tx_chn(struct k3_udma_glue_tx_channel *tx_chn,
367*4882a593Smuzhiyun 			    dma_addr_t *desc_dma)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun 	int ret;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	ret = k3_ringacc_ring_pop(tx_chn->ringtxcq, desc_dma);
372*4882a593Smuzhiyun 	if (!ret)
373*4882a593Smuzhiyun 		atomic_inc(&tx_chn->free_pkts);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	return ret;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(k3_udma_glue_pop_tx_chn);
378*4882a593Smuzhiyun 
k3_udma_glue_enable_tx_chn(struct k3_udma_glue_tx_channel * tx_chn)379*4882a593Smuzhiyun int k3_udma_glue_enable_tx_chn(struct k3_udma_glue_tx_channel *tx_chn)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun 	xudma_tchanrt_write(tx_chn->udma_tchanx, UDMA_CHAN_RT_PEER_RT_EN_REG,
382*4882a593Smuzhiyun 			    UDMA_PEER_RT_EN_ENABLE);
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	xudma_tchanrt_write(tx_chn->udma_tchanx, UDMA_CHAN_RT_CTL_REG,
385*4882a593Smuzhiyun 			    UDMA_CHAN_RT_CTL_EN);
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	k3_udma_glue_dump_tx_rt_chn(tx_chn, "txchn en");
388*4882a593Smuzhiyun 	return 0;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(k3_udma_glue_enable_tx_chn);
391*4882a593Smuzhiyun 
k3_udma_glue_disable_tx_chn(struct k3_udma_glue_tx_channel * tx_chn)392*4882a593Smuzhiyun void k3_udma_glue_disable_tx_chn(struct k3_udma_glue_tx_channel *tx_chn)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun 	k3_udma_glue_dump_tx_rt_chn(tx_chn, "txchn dis1");
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	xudma_tchanrt_write(tx_chn->udma_tchanx, UDMA_CHAN_RT_CTL_REG, 0);
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	xudma_tchanrt_write(tx_chn->udma_tchanx,
399*4882a593Smuzhiyun 			    UDMA_CHAN_RT_PEER_RT_EN_REG, 0);
400*4882a593Smuzhiyun 	k3_udma_glue_dump_tx_rt_chn(tx_chn, "txchn dis2");
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(k3_udma_glue_disable_tx_chn);
403*4882a593Smuzhiyun 
k3_udma_glue_tdown_tx_chn(struct k3_udma_glue_tx_channel * tx_chn,bool sync)404*4882a593Smuzhiyun void k3_udma_glue_tdown_tx_chn(struct k3_udma_glue_tx_channel *tx_chn,
405*4882a593Smuzhiyun 			       bool sync)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun 	int i = 0;
408*4882a593Smuzhiyun 	u32 val;
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	k3_udma_glue_dump_tx_rt_chn(tx_chn, "txchn tdown1");
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	xudma_tchanrt_write(tx_chn->udma_tchanx, UDMA_CHAN_RT_CTL_REG,
413*4882a593Smuzhiyun 			    UDMA_CHAN_RT_CTL_EN | UDMA_CHAN_RT_CTL_TDOWN);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	val = xudma_tchanrt_read(tx_chn->udma_tchanx, UDMA_CHAN_RT_CTL_REG);
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	while (sync && (val & UDMA_CHAN_RT_CTL_EN)) {
418*4882a593Smuzhiyun 		val = xudma_tchanrt_read(tx_chn->udma_tchanx,
419*4882a593Smuzhiyun 					 UDMA_CHAN_RT_CTL_REG);
420*4882a593Smuzhiyun 		udelay(1);
421*4882a593Smuzhiyun 		if (i > K3_UDMAX_TDOWN_TIMEOUT_US) {
422*4882a593Smuzhiyun 			dev_err(tx_chn->common.dev, "TX tdown timeout\n");
423*4882a593Smuzhiyun 			break;
424*4882a593Smuzhiyun 		}
425*4882a593Smuzhiyun 		i++;
426*4882a593Smuzhiyun 	}
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	val = xudma_tchanrt_read(tx_chn->udma_tchanx,
429*4882a593Smuzhiyun 				 UDMA_CHAN_RT_PEER_RT_EN_REG);
430*4882a593Smuzhiyun 	if (sync && (val & UDMA_PEER_RT_EN_ENABLE))
431*4882a593Smuzhiyun 		dev_err(tx_chn->common.dev, "TX tdown peer not stopped\n");
432*4882a593Smuzhiyun 	k3_udma_glue_dump_tx_rt_chn(tx_chn, "txchn tdown2");
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(k3_udma_glue_tdown_tx_chn);
435*4882a593Smuzhiyun 
k3_udma_glue_reset_tx_chn(struct k3_udma_glue_tx_channel * tx_chn,void * data,void (* cleanup)(void * data,dma_addr_t desc_dma))436*4882a593Smuzhiyun void k3_udma_glue_reset_tx_chn(struct k3_udma_glue_tx_channel *tx_chn,
437*4882a593Smuzhiyun 			       void *data,
438*4882a593Smuzhiyun 			       void (*cleanup)(void *data, dma_addr_t desc_dma))
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun 	dma_addr_t desc_dma;
441*4882a593Smuzhiyun 	int occ_tx, i, ret;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	/* reset TXCQ as it is not input for udma - expected to be empty */
444*4882a593Smuzhiyun 	if (tx_chn->ringtxcq)
445*4882a593Smuzhiyun 		k3_ringacc_ring_reset(tx_chn->ringtxcq);
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	/*
448*4882a593Smuzhiyun 	 * TXQ reset need to be special way as it is input for udma and its
449*4882a593Smuzhiyun 	 * state cached by udma, so:
450*4882a593Smuzhiyun 	 * 1) save TXQ occ
451*4882a593Smuzhiyun 	 * 2) clean up TXQ and call callback .cleanup() for each desc
452*4882a593Smuzhiyun 	 * 3) reset TXQ in a special way
453*4882a593Smuzhiyun 	 */
454*4882a593Smuzhiyun 	occ_tx = k3_ringacc_ring_get_occ(tx_chn->ringtx);
455*4882a593Smuzhiyun 	dev_dbg(tx_chn->common.dev, "TX reset occ_tx %u\n", occ_tx);
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	for (i = 0; i < occ_tx; i++) {
458*4882a593Smuzhiyun 		ret = k3_ringacc_ring_pop(tx_chn->ringtx, &desc_dma);
459*4882a593Smuzhiyun 		if (ret) {
460*4882a593Smuzhiyun 			dev_err(tx_chn->common.dev, "TX reset pop %d\n", ret);
461*4882a593Smuzhiyun 			break;
462*4882a593Smuzhiyun 		}
463*4882a593Smuzhiyun 		cleanup(data, desc_dma);
464*4882a593Smuzhiyun 	}
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	k3_ringacc_ring_reset_dma(tx_chn->ringtx, occ_tx);
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(k3_udma_glue_reset_tx_chn);
469*4882a593Smuzhiyun 
k3_udma_glue_tx_get_hdesc_size(struct k3_udma_glue_tx_channel * tx_chn)470*4882a593Smuzhiyun u32 k3_udma_glue_tx_get_hdesc_size(struct k3_udma_glue_tx_channel *tx_chn)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun 	return tx_chn->common.hdesc_size;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(k3_udma_glue_tx_get_hdesc_size);
475*4882a593Smuzhiyun 
k3_udma_glue_tx_get_txcq_id(struct k3_udma_glue_tx_channel * tx_chn)476*4882a593Smuzhiyun u32 k3_udma_glue_tx_get_txcq_id(struct k3_udma_glue_tx_channel *tx_chn)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun 	return k3_ringacc_get_ring_id(tx_chn->ringtxcq);
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(k3_udma_glue_tx_get_txcq_id);
481*4882a593Smuzhiyun 
k3_udma_glue_tx_get_irq(struct k3_udma_glue_tx_channel * tx_chn)482*4882a593Smuzhiyun int k3_udma_glue_tx_get_irq(struct k3_udma_glue_tx_channel *tx_chn)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun 	tx_chn->virq = k3_ringacc_get_ring_irq_num(tx_chn->ringtxcq);
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	return tx_chn->virq;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(k3_udma_glue_tx_get_irq);
489*4882a593Smuzhiyun 
k3_udma_glue_cfg_rx_chn(struct k3_udma_glue_rx_channel * rx_chn)490*4882a593Smuzhiyun static int k3_udma_glue_cfg_rx_chn(struct k3_udma_glue_rx_channel *rx_chn)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun 	const struct udma_tisci_rm *tisci_rm = rx_chn->common.tisci_rm;
493*4882a593Smuzhiyun 	struct ti_sci_msg_rm_udmap_rx_ch_cfg req;
494*4882a593Smuzhiyun 	int ret;
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	memset(&req, 0, sizeof(req));
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	req.valid_params = TI_SCI_MSG_VALUE_RM_UDMAP_CH_FETCH_SIZE_VALID |
499*4882a593Smuzhiyun 			   TI_SCI_MSG_VALUE_RM_UDMAP_CH_CQ_QNUM_VALID |
500*4882a593Smuzhiyun 			   TI_SCI_MSG_VALUE_RM_UDMAP_CH_CHAN_TYPE_VALID |
501*4882a593Smuzhiyun 			   TI_SCI_MSG_VALUE_RM_UDMAP_CH_RX_FLOWID_START_VALID |
502*4882a593Smuzhiyun 			   TI_SCI_MSG_VALUE_RM_UDMAP_CH_RX_FLOWID_CNT_VALID |
503*4882a593Smuzhiyun 			   TI_SCI_MSG_VALUE_RM_UDMAP_CH_ATYPE_VALID;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	req.nav_id = tisci_rm->tisci_dev_id;
506*4882a593Smuzhiyun 	req.index = rx_chn->udma_rchan_id;
507*4882a593Smuzhiyun 	req.rx_fetch_size = rx_chn->common.hdesc_size >> 2;
508*4882a593Smuzhiyun 	/*
509*4882a593Smuzhiyun 	 * TODO: we can't support rxcq_qnum/RCHAN[a]_RCQ cfg with current sysfw
510*4882a593Smuzhiyun 	 * and udmax impl, so just configure it to invalid value.
511*4882a593Smuzhiyun 	 * req.rxcq_qnum = k3_ringacc_get_ring_id(rx_chn->flows[0].ringrx);
512*4882a593Smuzhiyun 	 */
513*4882a593Smuzhiyun 	req.rxcq_qnum = 0xFFFF;
514*4882a593Smuzhiyun 	if (rx_chn->flow_num && rx_chn->flow_id_base != rx_chn->udma_rchan_id) {
515*4882a593Smuzhiyun 		/* Default flow + extra ones */
516*4882a593Smuzhiyun 		req.flowid_start = rx_chn->flow_id_base;
517*4882a593Smuzhiyun 		req.flowid_cnt = rx_chn->flow_num;
518*4882a593Smuzhiyun 	}
519*4882a593Smuzhiyun 	req.rx_chan_type = TI_SCI_RM_UDMAP_CHAN_TYPE_PKT_PBRR;
520*4882a593Smuzhiyun 	req.rx_atype = rx_chn->common.atype;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	ret = tisci_rm->tisci_udmap_ops->rx_ch_cfg(tisci_rm->tisci, &req);
523*4882a593Smuzhiyun 	if (ret)
524*4882a593Smuzhiyun 		dev_err(rx_chn->common.dev, "rchan%d cfg failed %d\n",
525*4882a593Smuzhiyun 			rx_chn->udma_rchan_id, ret);
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	return ret;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun 
k3_udma_glue_release_rx_flow(struct k3_udma_glue_rx_channel * rx_chn,u32 flow_num)530*4882a593Smuzhiyun static void k3_udma_glue_release_rx_flow(struct k3_udma_glue_rx_channel *rx_chn,
531*4882a593Smuzhiyun 					 u32 flow_num)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun 	struct k3_udma_glue_rx_flow *flow = &rx_chn->flows[flow_num];
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	if (IS_ERR_OR_NULL(flow->udma_rflow))
536*4882a593Smuzhiyun 		return;
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	if (flow->ringrxfdq)
539*4882a593Smuzhiyun 		k3_ringacc_ring_free(flow->ringrxfdq);
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	if (flow->ringrx)
542*4882a593Smuzhiyun 		k3_ringacc_ring_free(flow->ringrx);
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	xudma_rflow_put(rx_chn->common.udmax, flow->udma_rflow);
545*4882a593Smuzhiyun 	flow->udma_rflow = NULL;
546*4882a593Smuzhiyun 	rx_chn->flows_ready--;
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun 
k3_udma_glue_cfg_rx_flow(struct k3_udma_glue_rx_channel * rx_chn,u32 flow_idx,struct k3_udma_glue_rx_flow_cfg * flow_cfg)549*4882a593Smuzhiyun static int k3_udma_glue_cfg_rx_flow(struct k3_udma_glue_rx_channel *rx_chn,
550*4882a593Smuzhiyun 				    u32 flow_idx,
551*4882a593Smuzhiyun 				    struct k3_udma_glue_rx_flow_cfg *flow_cfg)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun 	struct k3_udma_glue_rx_flow *flow = &rx_chn->flows[flow_idx];
554*4882a593Smuzhiyun 	const struct udma_tisci_rm *tisci_rm = rx_chn->common.tisci_rm;
555*4882a593Smuzhiyun 	struct device *dev = rx_chn->common.dev;
556*4882a593Smuzhiyun 	struct ti_sci_msg_rm_udmap_flow_cfg req;
557*4882a593Smuzhiyun 	int rx_ring_id;
558*4882a593Smuzhiyun 	int rx_ringfdq_id;
559*4882a593Smuzhiyun 	int ret = 0;
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	flow->udma_rflow = xudma_rflow_get(rx_chn->common.udmax,
562*4882a593Smuzhiyun 					   flow->udma_rflow_id);
563*4882a593Smuzhiyun 	if (IS_ERR(flow->udma_rflow)) {
564*4882a593Smuzhiyun 		ret = PTR_ERR(flow->udma_rflow);
565*4882a593Smuzhiyun 		dev_err(dev, "UDMAX rflow get err %d\n", ret);
566*4882a593Smuzhiyun 		return ret;
567*4882a593Smuzhiyun 	}
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	if (flow->udma_rflow_id != xudma_rflow_get_id(flow->udma_rflow)) {
570*4882a593Smuzhiyun 		ret = -ENODEV;
571*4882a593Smuzhiyun 		goto err_rflow_put;
572*4882a593Smuzhiyun 	}
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	/* request and cfg rings */
575*4882a593Smuzhiyun 	ret =  k3_ringacc_request_rings_pair(rx_chn->common.ringacc,
576*4882a593Smuzhiyun 					     flow_cfg->ring_rxfdq0_id,
577*4882a593Smuzhiyun 					     flow_cfg->ring_rxq_id,
578*4882a593Smuzhiyun 					     &flow->ringrxfdq,
579*4882a593Smuzhiyun 					     &flow->ringrx);
580*4882a593Smuzhiyun 	if (ret) {
581*4882a593Smuzhiyun 		dev_err(dev, "Failed to get RX/RXFDQ rings %d\n", ret);
582*4882a593Smuzhiyun 		goto err_rflow_put;
583*4882a593Smuzhiyun 	}
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	ret = k3_ringacc_ring_cfg(flow->ringrx, &flow_cfg->rx_cfg);
586*4882a593Smuzhiyun 	if (ret) {
587*4882a593Smuzhiyun 		dev_err(dev, "Failed to cfg ringrx %d\n", ret);
588*4882a593Smuzhiyun 		goto err_ringrxfdq_free;
589*4882a593Smuzhiyun 	}
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	ret = k3_ringacc_ring_cfg(flow->ringrxfdq, &flow_cfg->rxfdq_cfg);
592*4882a593Smuzhiyun 	if (ret) {
593*4882a593Smuzhiyun 		dev_err(dev, "Failed to cfg ringrxfdq %d\n", ret);
594*4882a593Smuzhiyun 		goto err_ringrxfdq_free;
595*4882a593Smuzhiyun 	}
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	if (rx_chn->remote) {
598*4882a593Smuzhiyun 		rx_ring_id = TI_SCI_RESOURCE_NULL;
599*4882a593Smuzhiyun 		rx_ringfdq_id = TI_SCI_RESOURCE_NULL;
600*4882a593Smuzhiyun 	} else {
601*4882a593Smuzhiyun 		rx_ring_id = k3_ringacc_get_ring_id(flow->ringrx);
602*4882a593Smuzhiyun 		rx_ringfdq_id = k3_ringacc_get_ring_id(flow->ringrxfdq);
603*4882a593Smuzhiyun 	}
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	memset(&req, 0, sizeof(req));
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	req.valid_params =
608*4882a593Smuzhiyun 			TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_EINFO_PRESENT_VALID |
609*4882a593Smuzhiyun 			TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_PSINFO_PRESENT_VALID |
610*4882a593Smuzhiyun 			TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_ERROR_HANDLING_VALID |
611*4882a593Smuzhiyun 			TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_DESC_TYPE_VALID |
612*4882a593Smuzhiyun 			TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_DEST_QNUM_VALID |
613*4882a593Smuzhiyun 			TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_SRC_TAG_HI_SEL_VALID |
614*4882a593Smuzhiyun 			TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_SRC_TAG_LO_SEL_VALID |
615*4882a593Smuzhiyun 			TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_DEST_TAG_HI_SEL_VALID |
616*4882a593Smuzhiyun 			TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_DEST_TAG_LO_SEL_VALID |
617*4882a593Smuzhiyun 			TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_FDQ0_SZ0_QNUM_VALID |
618*4882a593Smuzhiyun 			TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_FDQ1_QNUM_VALID |
619*4882a593Smuzhiyun 			TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_FDQ2_QNUM_VALID |
620*4882a593Smuzhiyun 			TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_FDQ3_QNUM_VALID;
621*4882a593Smuzhiyun 	req.nav_id = tisci_rm->tisci_dev_id;
622*4882a593Smuzhiyun 	req.flow_index = flow->udma_rflow_id;
623*4882a593Smuzhiyun 	if (rx_chn->common.epib)
624*4882a593Smuzhiyun 		req.rx_einfo_present = 1;
625*4882a593Smuzhiyun 	if (rx_chn->common.psdata_size)
626*4882a593Smuzhiyun 		req.rx_psinfo_present = 1;
627*4882a593Smuzhiyun 	if (flow_cfg->rx_error_handling)
628*4882a593Smuzhiyun 		req.rx_error_handling = 1;
629*4882a593Smuzhiyun 	req.rx_desc_type = 0;
630*4882a593Smuzhiyun 	req.rx_dest_qnum = rx_ring_id;
631*4882a593Smuzhiyun 	req.rx_src_tag_hi_sel = 0;
632*4882a593Smuzhiyun 	req.rx_src_tag_lo_sel = flow_cfg->src_tag_lo_sel;
633*4882a593Smuzhiyun 	req.rx_dest_tag_hi_sel = 0;
634*4882a593Smuzhiyun 	req.rx_dest_tag_lo_sel = 0;
635*4882a593Smuzhiyun 	req.rx_fdq0_sz0_qnum = rx_ringfdq_id;
636*4882a593Smuzhiyun 	req.rx_fdq1_qnum = rx_ringfdq_id;
637*4882a593Smuzhiyun 	req.rx_fdq2_qnum = rx_ringfdq_id;
638*4882a593Smuzhiyun 	req.rx_fdq3_qnum = rx_ringfdq_id;
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	ret = tisci_rm->tisci_udmap_ops->rx_flow_cfg(tisci_rm->tisci, &req);
641*4882a593Smuzhiyun 	if (ret) {
642*4882a593Smuzhiyun 		dev_err(dev, "flow%d config failed: %d\n", flow->udma_rflow_id,
643*4882a593Smuzhiyun 			ret);
644*4882a593Smuzhiyun 		goto err_ringrxfdq_free;
645*4882a593Smuzhiyun 	}
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	rx_chn->flows_ready++;
648*4882a593Smuzhiyun 	dev_dbg(dev, "flow%d config done. ready:%d\n",
649*4882a593Smuzhiyun 		flow->udma_rflow_id, rx_chn->flows_ready);
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	return 0;
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun err_ringrxfdq_free:
654*4882a593Smuzhiyun 	k3_ringacc_ring_free(flow->ringrxfdq);
655*4882a593Smuzhiyun 	k3_ringacc_ring_free(flow->ringrx);
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun err_rflow_put:
658*4882a593Smuzhiyun 	xudma_rflow_put(rx_chn->common.udmax, flow->udma_rflow);
659*4882a593Smuzhiyun 	flow->udma_rflow = NULL;
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	return ret;
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun 
k3_udma_glue_dump_rx_chn(struct k3_udma_glue_rx_channel * chn)664*4882a593Smuzhiyun static void k3_udma_glue_dump_rx_chn(struct k3_udma_glue_rx_channel *chn)
665*4882a593Smuzhiyun {
666*4882a593Smuzhiyun 	struct device *dev = chn->common.dev;
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	dev_dbg(dev, "dump_rx_chn:\n"
669*4882a593Smuzhiyun 		"udma_rchan_id: %d\n"
670*4882a593Smuzhiyun 		"src_thread: %08x\n"
671*4882a593Smuzhiyun 		"dst_thread: %08x\n"
672*4882a593Smuzhiyun 		"epib: %d\n"
673*4882a593Smuzhiyun 		"hdesc_size: %u\n"
674*4882a593Smuzhiyun 		"psdata_size: %u\n"
675*4882a593Smuzhiyun 		"swdata_size: %u\n"
676*4882a593Smuzhiyun 		"flow_id_base: %d\n"
677*4882a593Smuzhiyun 		"flow_num: %d\n",
678*4882a593Smuzhiyun 		chn->udma_rchan_id,
679*4882a593Smuzhiyun 		chn->common.src_thread,
680*4882a593Smuzhiyun 		chn->common.dst_thread,
681*4882a593Smuzhiyun 		chn->common.epib,
682*4882a593Smuzhiyun 		chn->common.hdesc_size,
683*4882a593Smuzhiyun 		chn->common.psdata_size,
684*4882a593Smuzhiyun 		chn->common.swdata_size,
685*4882a593Smuzhiyun 		chn->flow_id_base,
686*4882a593Smuzhiyun 		chn->flow_num);
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun 
k3_udma_glue_dump_rx_rt_chn(struct k3_udma_glue_rx_channel * chn,char * mark)689*4882a593Smuzhiyun static void k3_udma_glue_dump_rx_rt_chn(struct k3_udma_glue_rx_channel *chn,
690*4882a593Smuzhiyun 					char *mark)
691*4882a593Smuzhiyun {
692*4882a593Smuzhiyun 	struct device *dev = chn->common.dev;
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	dev_dbg(dev, "=== dump ===> %s\n", mark);
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	dev_dbg(dev, "0x%08X: %08X\n", UDMA_CHAN_RT_CTL_REG,
697*4882a593Smuzhiyun 		xudma_rchanrt_read(chn->udma_rchanx, UDMA_CHAN_RT_CTL_REG));
698*4882a593Smuzhiyun 	dev_dbg(dev, "0x%08X: %08X\n", UDMA_CHAN_RT_PEER_RT_EN_REG,
699*4882a593Smuzhiyun 		xudma_rchanrt_read(chn->udma_rchanx,
700*4882a593Smuzhiyun 				   UDMA_CHAN_RT_PEER_RT_EN_REG));
701*4882a593Smuzhiyun 	dev_dbg(dev, "0x%08X: %08X\n", UDMA_CHAN_RT_PCNT_REG,
702*4882a593Smuzhiyun 		xudma_rchanrt_read(chn->udma_rchanx, UDMA_CHAN_RT_PCNT_REG));
703*4882a593Smuzhiyun 	dev_dbg(dev, "0x%08X: %08X\n", UDMA_CHAN_RT_BCNT_REG,
704*4882a593Smuzhiyun 		xudma_rchanrt_read(chn->udma_rchanx, UDMA_CHAN_RT_BCNT_REG));
705*4882a593Smuzhiyun 	dev_dbg(dev, "0x%08X: %08X\n", UDMA_CHAN_RT_SBCNT_REG,
706*4882a593Smuzhiyun 		xudma_rchanrt_read(chn->udma_rchanx, UDMA_CHAN_RT_SBCNT_REG));
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun static int
k3_udma_glue_allocate_rx_flows(struct k3_udma_glue_rx_channel * rx_chn,struct k3_udma_glue_rx_channel_cfg * cfg)710*4882a593Smuzhiyun k3_udma_glue_allocate_rx_flows(struct k3_udma_glue_rx_channel *rx_chn,
711*4882a593Smuzhiyun 			       struct k3_udma_glue_rx_channel_cfg *cfg)
712*4882a593Smuzhiyun {
713*4882a593Smuzhiyun 	int ret;
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	/* default rflow */
716*4882a593Smuzhiyun 	if (cfg->flow_id_use_rxchan_id)
717*4882a593Smuzhiyun 		return 0;
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	/* not a GP rflows */
720*4882a593Smuzhiyun 	if (rx_chn->flow_id_base != -1 &&
721*4882a593Smuzhiyun 	    !xudma_rflow_is_gp(rx_chn->common.udmax, rx_chn->flow_id_base))
722*4882a593Smuzhiyun 		return 0;
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	/* Allocate range of GP rflows */
725*4882a593Smuzhiyun 	ret = xudma_alloc_gp_rflow_range(rx_chn->common.udmax,
726*4882a593Smuzhiyun 					 rx_chn->flow_id_base,
727*4882a593Smuzhiyun 					 rx_chn->flow_num);
728*4882a593Smuzhiyun 	if (ret < 0) {
729*4882a593Smuzhiyun 		dev_err(rx_chn->common.dev, "UDMAX reserve_rflow %d cnt:%d err: %d\n",
730*4882a593Smuzhiyun 			rx_chn->flow_id_base, rx_chn->flow_num, ret);
731*4882a593Smuzhiyun 		return ret;
732*4882a593Smuzhiyun 	}
733*4882a593Smuzhiyun 	rx_chn->flow_id_base = ret;
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	return 0;
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun static struct k3_udma_glue_rx_channel *
k3_udma_glue_request_rx_chn_priv(struct device * dev,const char * name,struct k3_udma_glue_rx_channel_cfg * cfg)739*4882a593Smuzhiyun k3_udma_glue_request_rx_chn_priv(struct device *dev, const char *name,
740*4882a593Smuzhiyun 				 struct k3_udma_glue_rx_channel_cfg *cfg)
741*4882a593Smuzhiyun {
742*4882a593Smuzhiyun 	struct k3_udma_glue_rx_channel *rx_chn;
743*4882a593Smuzhiyun 	int ret, i;
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	if (cfg->flow_id_num <= 0)
746*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	if (cfg->flow_id_num != 1 &&
749*4882a593Smuzhiyun 	    (cfg->def_flow_cfg || cfg->flow_id_use_rxchan_id))
750*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	rx_chn = devm_kzalloc(dev, sizeof(*rx_chn), GFP_KERNEL);
753*4882a593Smuzhiyun 	if (!rx_chn)
754*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	rx_chn->common.dev = dev;
757*4882a593Smuzhiyun 	rx_chn->common.swdata_size = cfg->swdata_size;
758*4882a593Smuzhiyun 	rx_chn->remote = false;
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	/* parse of udmap channel */
761*4882a593Smuzhiyun 	ret = of_k3_udma_glue_parse_chn(dev->of_node, name,
762*4882a593Smuzhiyun 					&rx_chn->common, false);
763*4882a593Smuzhiyun 	if (ret)
764*4882a593Smuzhiyun 		goto err;
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	rx_chn->common.hdesc_size = cppi5_hdesc_calc_size(rx_chn->common.epib,
767*4882a593Smuzhiyun 						rx_chn->common.psdata_size,
768*4882a593Smuzhiyun 						rx_chn->common.swdata_size);
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	/* request and cfg UDMAP RX channel */
771*4882a593Smuzhiyun 	rx_chn->udma_rchanx = xudma_rchan_get(rx_chn->common.udmax, -1);
772*4882a593Smuzhiyun 	if (IS_ERR(rx_chn->udma_rchanx)) {
773*4882a593Smuzhiyun 		ret = PTR_ERR(rx_chn->udma_rchanx);
774*4882a593Smuzhiyun 		dev_err(dev, "UDMAX rchanx get err %d\n", ret);
775*4882a593Smuzhiyun 		goto err;
776*4882a593Smuzhiyun 	}
777*4882a593Smuzhiyun 	rx_chn->udma_rchan_id = xudma_rchan_get_id(rx_chn->udma_rchanx);
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	rx_chn->flow_num = cfg->flow_id_num;
780*4882a593Smuzhiyun 	rx_chn->flow_id_base = cfg->flow_id_base;
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	/* Use RX channel id as flow id: target dev can't generate flow_id */
783*4882a593Smuzhiyun 	if (cfg->flow_id_use_rxchan_id)
784*4882a593Smuzhiyun 		rx_chn->flow_id_base = rx_chn->udma_rchan_id;
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	rx_chn->flows = devm_kcalloc(dev, rx_chn->flow_num,
787*4882a593Smuzhiyun 				     sizeof(*rx_chn->flows), GFP_KERNEL);
788*4882a593Smuzhiyun 	if (!rx_chn->flows) {
789*4882a593Smuzhiyun 		ret = -ENOMEM;
790*4882a593Smuzhiyun 		goto err;
791*4882a593Smuzhiyun 	}
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	ret = k3_udma_glue_allocate_rx_flows(rx_chn, cfg);
794*4882a593Smuzhiyun 	if (ret)
795*4882a593Smuzhiyun 		goto err;
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	for (i = 0; i < rx_chn->flow_num; i++)
798*4882a593Smuzhiyun 		rx_chn->flows[i].udma_rflow_id = rx_chn->flow_id_base + i;
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	/* request and cfg psi-l */
801*4882a593Smuzhiyun 	rx_chn->common.dst_thread =
802*4882a593Smuzhiyun 			xudma_dev_get_psil_base(rx_chn->common.udmax) +
803*4882a593Smuzhiyun 			rx_chn->udma_rchan_id;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	ret = k3_udma_glue_cfg_rx_chn(rx_chn);
806*4882a593Smuzhiyun 	if (ret) {
807*4882a593Smuzhiyun 		dev_err(dev, "Failed to cfg rchan %d\n", ret);
808*4882a593Smuzhiyun 		goto err;
809*4882a593Smuzhiyun 	}
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	/* init default RX flow only if flow_num = 1 */
812*4882a593Smuzhiyun 	if (cfg->def_flow_cfg) {
813*4882a593Smuzhiyun 		ret = k3_udma_glue_cfg_rx_flow(rx_chn, 0, cfg->def_flow_cfg);
814*4882a593Smuzhiyun 		if (ret)
815*4882a593Smuzhiyun 			goto err;
816*4882a593Smuzhiyun 	}
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	ret = xudma_navss_psil_pair(rx_chn->common.udmax,
819*4882a593Smuzhiyun 				    rx_chn->common.src_thread,
820*4882a593Smuzhiyun 				    rx_chn->common.dst_thread);
821*4882a593Smuzhiyun 	if (ret) {
822*4882a593Smuzhiyun 		dev_err(dev, "PSI-L request err %d\n", ret);
823*4882a593Smuzhiyun 		goto err;
824*4882a593Smuzhiyun 	}
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	rx_chn->psil_paired = true;
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	/* reset RX RT registers */
829*4882a593Smuzhiyun 	k3_udma_glue_disable_rx_chn(rx_chn);
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	k3_udma_glue_dump_rx_chn(rx_chn);
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	return rx_chn;
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun err:
836*4882a593Smuzhiyun 	k3_udma_glue_release_rx_chn(rx_chn);
837*4882a593Smuzhiyun 	return ERR_PTR(ret);
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun static struct k3_udma_glue_rx_channel *
k3_udma_glue_request_remote_rx_chn(struct device * dev,const char * name,struct k3_udma_glue_rx_channel_cfg * cfg)841*4882a593Smuzhiyun k3_udma_glue_request_remote_rx_chn(struct device *dev, const char *name,
842*4882a593Smuzhiyun 				   struct k3_udma_glue_rx_channel_cfg *cfg)
843*4882a593Smuzhiyun {
844*4882a593Smuzhiyun 	struct k3_udma_glue_rx_channel *rx_chn;
845*4882a593Smuzhiyun 	int ret, i;
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	if (cfg->flow_id_num <= 0 ||
848*4882a593Smuzhiyun 	    cfg->flow_id_use_rxchan_id ||
849*4882a593Smuzhiyun 	    cfg->def_flow_cfg ||
850*4882a593Smuzhiyun 	    cfg->flow_id_base < 0)
851*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	/*
854*4882a593Smuzhiyun 	 * Remote RX channel is under control of Remote CPU core, so
855*4882a593Smuzhiyun 	 * Linux can only request and manipulate by dedicated RX flows
856*4882a593Smuzhiyun 	 */
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	rx_chn = devm_kzalloc(dev, sizeof(*rx_chn), GFP_KERNEL);
859*4882a593Smuzhiyun 	if (!rx_chn)
860*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	rx_chn->common.dev = dev;
863*4882a593Smuzhiyun 	rx_chn->common.swdata_size = cfg->swdata_size;
864*4882a593Smuzhiyun 	rx_chn->remote = true;
865*4882a593Smuzhiyun 	rx_chn->udma_rchan_id = -1;
866*4882a593Smuzhiyun 	rx_chn->flow_num = cfg->flow_id_num;
867*4882a593Smuzhiyun 	rx_chn->flow_id_base = cfg->flow_id_base;
868*4882a593Smuzhiyun 	rx_chn->psil_paired = false;
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	/* parse of udmap channel */
871*4882a593Smuzhiyun 	ret = of_k3_udma_glue_parse_chn(dev->of_node, name,
872*4882a593Smuzhiyun 					&rx_chn->common, false);
873*4882a593Smuzhiyun 	if (ret)
874*4882a593Smuzhiyun 		goto err;
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	rx_chn->common.hdesc_size = cppi5_hdesc_calc_size(rx_chn->common.epib,
877*4882a593Smuzhiyun 						rx_chn->common.psdata_size,
878*4882a593Smuzhiyun 						rx_chn->common.swdata_size);
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	rx_chn->flows = devm_kcalloc(dev, rx_chn->flow_num,
881*4882a593Smuzhiyun 				     sizeof(*rx_chn->flows), GFP_KERNEL);
882*4882a593Smuzhiyun 	if (!rx_chn->flows) {
883*4882a593Smuzhiyun 		ret = -ENOMEM;
884*4882a593Smuzhiyun 		goto err;
885*4882a593Smuzhiyun 	}
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	ret = k3_udma_glue_allocate_rx_flows(rx_chn, cfg);
888*4882a593Smuzhiyun 	if (ret)
889*4882a593Smuzhiyun 		goto err;
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	for (i = 0; i < rx_chn->flow_num; i++)
892*4882a593Smuzhiyun 		rx_chn->flows[i].udma_rflow_id = rx_chn->flow_id_base + i;
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	k3_udma_glue_dump_rx_chn(rx_chn);
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	return rx_chn;
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun err:
899*4882a593Smuzhiyun 	k3_udma_glue_release_rx_chn(rx_chn);
900*4882a593Smuzhiyun 	return ERR_PTR(ret);
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun struct k3_udma_glue_rx_channel *
k3_udma_glue_request_rx_chn(struct device * dev,const char * name,struct k3_udma_glue_rx_channel_cfg * cfg)904*4882a593Smuzhiyun k3_udma_glue_request_rx_chn(struct device *dev, const char *name,
905*4882a593Smuzhiyun 			    struct k3_udma_glue_rx_channel_cfg *cfg)
906*4882a593Smuzhiyun {
907*4882a593Smuzhiyun 	if (cfg->remote)
908*4882a593Smuzhiyun 		return k3_udma_glue_request_remote_rx_chn(dev, name, cfg);
909*4882a593Smuzhiyun 	else
910*4882a593Smuzhiyun 		return k3_udma_glue_request_rx_chn_priv(dev, name, cfg);
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(k3_udma_glue_request_rx_chn);
913*4882a593Smuzhiyun 
k3_udma_glue_release_rx_chn(struct k3_udma_glue_rx_channel * rx_chn)914*4882a593Smuzhiyun void k3_udma_glue_release_rx_chn(struct k3_udma_glue_rx_channel *rx_chn)
915*4882a593Smuzhiyun {
916*4882a593Smuzhiyun 	int i;
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	if (IS_ERR_OR_NULL(rx_chn->common.udmax))
919*4882a593Smuzhiyun 		return;
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	if (rx_chn->psil_paired) {
922*4882a593Smuzhiyun 		xudma_navss_psil_unpair(rx_chn->common.udmax,
923*4882a593Smuzhiyun 					rx_chn->common.src_thread,
924*4882a593Smuzhiyun 					rx_chn->common.dst_thread);
925*4882a593Smuzhiyun 		rx_chn->psil_paired = false;
926*4882a593Smuzhiyun 	}
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	for (i = 0; i < rx_chn->flow_num; i++)
929*4882a593Smuzhiyun 		k3_udma_glue_release_rx_flow(rx_chn, i);
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	if (xudma_rflow_is_gp(rx_chn->common.udmax, rx_chn->flow_id_base))
932*4882a593Smuzhiyun 		xudma_free_gp_rflow_range(rx_chn->common.udmax,
933*4882a593Smuzhiyun 					  rx_chn->flow_id_base,
934*4882a593Smuzhiyun 					  rx_chn->flow_num);
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	if (!IS_ERR_OR_NULL(rx_chn->udma_rchanx))
937*4882a593Smuzhiyun 		xudma_rchan_put(rx_chn->common.udmax,
938*4882a593Smuzhiyun 				rx_chn->udma_rchanx);
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(k3_udma_glue_release_rx_chn);
941*4882a593Smuzhiyun 
k3_udma_glue_rx_flow_init(struct k3_udma_glue_rx_channel * rx_chn,u32 flow_idx,struct k3_udma_glue_rx_flow_cfg * flow_cfg)942*4882a593Smuzhiyun int k3_udma_glue_rx_flow_init(struct k3_udma_glue_rx_channel *rx_chn,
943*4882a593Smuzhiyun 			      u32 flow_idx,
944*4882a593Smuzhiyun 			      struct k3_udma_glue_rx_flow_cfg *flow_cfg)
945*4882a593Smuzhiyun {
946*4882a593Smuzhiyun 	if (flow_idx >= rx_chn->flow_num)
947*4882a593Smuzhiyun 		return -EINVAL;
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	return k3_udma_glue_cfg_rx_flow(rx_chn, flow_idx, flow_cfg);
950*4882a593Smuzhiyun }
951*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(k3_udma_glue_rx_flow_init);
952*4882a593Smuzhiyun 
k3_udma_glue_rx_flow_get_fdq_id(struct k3_udma_glue_rx_channel * rx_chn,u32 flow_idx)953*4882a593Smuzhiyun u32 k3_udma_glue_rx_flow_get_fdq_id(struct k3_udma_glue_rx_channel *rx_chn,
954*4882a593Smuzhiyun 				    u32 flow_idx)
955*4882a593Smuzhiyun {
956*4882a593Smuzhiyun 	struct k3_udma_glue_rx_flow *flow;
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	if (flow_idx >= rx_chn->flow_num)
959*4882a593Smuzhiyun 		return -EINVAL;
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	flow = &rx_chn->flows[flow_idx];
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun 	return k3_ringacc_get_ring_id(flow->ringrxfdq);
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(k3_udma_glue_rx_flow_get_fdq_id);
966*4882a593Smuzhiyun 
k3_udma_glue_rx_get_flow_id_base(struct k3_udma_glue_rx_channel * rx_chn)967*4882a593Smuzhiyun u32 k3_udma_glue_rx_get_flow_id_base(struct k3_udma_glue_rx_channel *rx_chn)
968*4882a593Smuzhiyun {
969*4882a593Smuzhiyun 	return rx_chn->flow_id_base;
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(k3_udma_glue_rx_get_flow_id_base);
972*4882a593Smuzhiyun 
k3_udma_glue_rx_flow_enable(struct k3_udma_glue_rx_channel * rx_chn,u32 flow_idx)973*4882a593Smuzhiyun int k3_udma_glue_rx_flow_enable(struct k3_udma_glue_rx_channel *rx_chn,
974*4882a593Smuzhiyun 				u32 flow_idx)
975*4882a593Smuzhiyun {
976*4882a593Smuzhiyun 	struct k3_udma_glue_rx_flow *flow = &rx_chn->flows[flow_idx];
977*4882a593Smuzhiyun 	const struct udma_tisci_rm *tisci_rm = rx_chn->common.tisci_rm;
978*4882a593Smuzhiyun 	struct device *dev = rx_chn->common.dev;
979*4882a593Smuzhiyun 	struct ti_sci_msg_rm_udmap_flow_cfg req;
980*4882a593Smuzhiyun 	int rx_ring_id;
981*4882a593Smuzhiyun 	int rx_ringfdq_id;
982*4882a593Smuzhiyun 	int ret = 0;
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	if (!rx_chn->remote)
985*4882a593Smuzhiyun 		return -EINVAL;
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 	rx_ring_id = k3_ringacc_get_ring_id(flow->ringrx);
988*4882a593Smuzhiyun 	rx_ringfdq_id = k3_ringacc_get_ring_id(flow->ringrxfdq);
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	memset(&req, 0, sizeof(req));
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	req.valid_params =
993*4882a593Smuzhiyun 			TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_DEST_QNUM_VALID |
994*4882a593Smuzhiyun 			TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_FDQ0_SZ0_QNUM_VALID |
995*4882a593Smuzhiyun 			TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_FDQ1_QNUM_VALID |
996*4882a593Smuzhiyun 			TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_FDQ2_QNUM_VALID |
997*4882a593Smuzhiyun 			TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_FDQ3_QNUM_VALID;
998*4882a593Smuzhiyun 	req.nav_id = tisci_rm->tisci_dev_id;
999*4882a593Smuzhiyun 	req.flow_index = flow->udma_rflow_id;
1000*4882a593Smuzhiyun 	req.rx_dest_qnum = rx_ring_id;
1001*4882a593Smuzhiyun 	req.rx_fdq0_sz0_qnum = rx_ringfdq_id;
1002*4882a593Smuzhiyun 	req.rx_fdq1_qnum = rx_ringfdq_id;
1003*4882a593Smuzhiyun 	req.rx_fdq2_qnum = rx_ringfdq_id;
1004*4882a593Smuzhiyun 	req.rx_fdq3_qnum = rx_ringfdq_id;
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 	ret = tisci_rm->tisci_udmap_ops->rx_flow_cfg(tisci_rm->tisci, &req);
1007*4882a593Smuzhiyun 	if (ret) {
1008*4882a593Smuzhiyun 		dev_err(dev, "flow%d enable failed: %d\n", flow->udma_rflow_id,
1009*4882a593Smuzhiyun 			ret);
1010*4882a593Smuzhiyun 	}
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	return ret;
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(k3_udma_glue_rx_flow_enable);
1015*4882a593Smuzhiyun 
k3_udma_glue_rx_flow_disable(struct k3_udma_glue_rx_channel * rx_chn,u32 flow_idx)1016*4882a593Smuzhiyun int k3_udma_glue_rx_flow_disable(struct k3_udma_glue_rx_channel *rx_chn,
1017*4882a593Smuzhiyun 				 u32 flow_idx)
1018*4882a593Smuzhiyun {
1019*4882a593Smuzhiyun 	struct k3_udma_glue_rx_flow *flow = &rx_chn->flows[flow_idx];
1020*4882a593Smuzhiyun 	const struct udma_tisci_rm *tisci_rm = rx_chn->common.tisci_rm;
1021*4882a593Smuzhiyun 	struct device *dev = rx_chn->common.dev;
1022*4882a593Smuzhiyun 	struct ti_sci_msg_rm_udmap_flow_cfg req;
1023*4882a593Smuzhiyun 	int ret = 0;
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun 	if (!rx_chn->remote)
1026*4882a593Smuzhiyun 		return -EINVAL;
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 	memset(&req, 0, sizeof(req));
1029*4882a593Smuzhiyun 	req.valid_params =
1030*4882a593Smuzhiyun 			TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_DEST_QNUM_VALID |
1031*4882a593Smuzhiyun 			TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_FDQ0_SZ0_QNUM_VALID |
1032*4882a593Smuzhiyun 			TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_FDQ1_QNUM_VALID |
1033*4882a593Smuzhiyun 			TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_FDQ2_QNUM_VALID |
1034*4882a593Smuzhiyun 			TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_FDQ3_QNUM_VALID;
1035*4882a593Smuzhiyun 	req.nav_id = tisci_rm->tisci_dev_id;
1036*4882a593Smuzhiyun 	req.flow_index = flow->udma_rflow_id;
1037*4882a593Smuzhiyun 	req.rx_dest_qnum = TI_SCI_RESOURCE_NULL;
1038*4882a593Smuzhiyun 	req.rx_fdq0_sz0_qnum = TI_SCI_RESOURCE_NULL;
1039*4882a593Smuzhiyun 	req.rx_fdq1_qnum = TI_SCI_RESOURCE_NULL;
1040*4882a593Smuzhiyun 	req.rx_fdq2_qnum = TI_SCI_RESOURCE_NULL;
1041*4882a593Smuzhiyun 	req.rx_fdq3_qnum = TI_SCI_RESOURCE_NULL;
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	ret = tisci_rm->tisci_udmap_ops->rx_flow_cfg(tisci_rm->tisci, &req);
1044*4882a593Smuzhiyun 	if (ret) {
1045*4882a593Smuzhiyun 		dev_err(dev, "flow%d disable failed: %d\n", flow->udma_rflow_id,
1046*4882a593Smuzhiyun 			ret);
1047*4882a593Smuzhiyun 	}
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	return ret;
1050*4882a593Smuzhiyun }
1051*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(k3_udma_glue_rx_flow_disable);
1052*4882a593Smuzhiyun 
k3_udma_glue_enable_rx_chn(struct k3_udma_glue_rx_channel * rx_chn)1053*4882a593Smuzhiyun int k3_udma_glue_enable_rx_chn(struct k3_udma_glue_rx_channel *rx_chn)
1054*4882a593Smuzhiyun {
1055*4882a593Smuzhiyun 	if (rx_chn->remote)
1056*4882a593Smuzhiyun 		return -EINVAL;
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 	if (rx_chn->flows_ready < rx_chn->flow_num)
1059*4882a593Smuzhiyun 		return -EINVAL;
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	xudma_rchanrt_write(rx_chn->udma_rchanx, UDMA_CHAN_RT_CTL_REG,
1062*4882a593Smuzhiyun 			    UDMA_CHAN_RT_CTL_EN);
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	xudma_rchanrt_write(rx_chn->udma_rchanx, UDMA_CHAN_RT_PEER_RT_EN_REG,
1065*4882a593Smuzhiyun 			    UDMA_PEER_RT_EN_ENABLE);
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 	k3_udma_glue_dump_rx_rt_chn(rx_chn, "rxrt en");
1068*4882a593Smuzhiyun 	return 0;
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(k3_udma_glue_enable_rx_chn);
1071*4882a593Smuzhiyun 
k3_udma_glue_disable_rx_chn(struct k3_udma_glue_rx_channel * rx_chn)1072*4882a593Smuzhiyun void k3_udma_glue_disable_rx_chn(struct k3_udma_glue_rx_channel *rx_chn)
1073*4882a593Smuzhiyun {
1074*4882a593Smuzhiyun 	k3_udma_glue_dump_rx_rt_chn(rx_chn, "rxrt dis1");
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 	xudma_rchanrt_write(rx_chn->udma_rchanx,
1077*4882a593Smuzhiyun 			    UDMA_CHAN_RT_PEER_RT_EN_REG, 0);
1078*4882a593Smuzhiyun 	xudma_rchanrt_write(rx_chn->udma_rchanx, UDMA_CHAN_RT_CTL_REG, 0);
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 	k3_udma_glue_dump_rx_rt_chn(rx_chn, "rxrt dis2");
1081*4882a593Smuzhiyun }
1082*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(k3_udma_glue_disable_rx_chn);
1083*4882a593Smuzhiyun 
k3_udma_glue_tdown_rx_chn(struct k3_udma_glue_rx_channel * rx_chn,bool sync)1084*4882a593Smuzhiyun void k3_udma_glue_tdown_rx_chn(struct k3_udma_glue_rx_channel *rx_chn,
1085*4882a593Smuzhiyun 			       bool sync)
1086*4882a593Smuzhiyun {
1087*4882a593Smuzhiyun 	int i = 0;
1088*4882a593Smuzhiyun 	u32 val;
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	if (rx_chn->remote)
1091*4882a593Smuzhiyun 		return;
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun 	k3_udma_glue_dump_rx_rt_chn(rx_chn, "rxrt tdown1");
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 	xudma_rchanrt_write(rx_chn->udma_rchanx, UDMA_CHAN_RT_PEER_RT_EN_REG,
1096*4882a593Smuzhiyun 			    UDMA_PEER_RT_EN_ENABLE | UDMA_PEER_RT_EN_TEARDOWN);
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 	val = xudma_rchanrt_read(rx_chn->udma_rchanx, UDMA_CHAN_RT_CTL_REG);
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 	while (sync && (val & UDMA_CHAN_RT_CTL_EN)) {
1101*4882a593Smuzhiyun 		val = xudma_rchanrt_read(rx_chn->udma_rchanx,
1102*4882a593Smuzhiyun 					 UDMA_CHAN_RT_CTL_REG);
1103*4882a593Smuzhiyun 		udelay(1);
1104*4882a593Smuzhiyun 		if (i > K3_UDMAX_TDOWN_TIMEOUT_US) {
1105*4882a593Smuzhiyun 			dev_err(rx_chn->common.dev, "RX tdown timeout\n");
1106*4882a593Smuzhiyun 			break;
1107*4882a593Smuzhiyun 		}
1108*4882a593Smuzhiyun 		i++;
1109*4882a593Smuzhiyun 	}
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 	val = xudma_rchanrt_read(rx_chn->udma_rchanx,
1112*4882a593Smuzhiyun 				 UDMA_CHAN_RT_PEER_RT_EN_REG);
1113*4882a593Smuzhiyun 	if (sync && (val & UDMA_PEER_RT_EN_ENABLE))
1114*4882a593Smuzhiyun 		dev_err(rx_chn->common.dev, "TX tdown peer not stopped\n");
1115*4882a593Smuzhiyun 	k3_udma_glue_dump_rx_rt_chn(rx_chn, "rxrt tdown2");
1116*4882a593Smuzhiyun }
1117*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(k3_udma_glue_tdown_rx_chn);
1118*4882a593Smuzhiyun 
k3_udma_glue_reset_rx_chn(struct k3_udma_glue_rx_channel * rx_chn,u32 flow_num,void * data,void (* cleanup)(void * data,dma_addr_t desc_dma),bool skip_fdq)1119*4882a593Smuzhiyun void k3_udma_glue_reset_rx_chn(struct k3_udma_glue_rx_channel *rx_chn,
1120*4882a593Smuzhiyun 		u32 flow_num, void *data,
1121*4882a593Smuzhiyun 		void (*cleanup)(void *data, dma_addr_t desc_dma), bool skip_fdq)
1122*4882a593Smuzhiyun {
1123*4882a593Smuzhiyun 	struct k3_udma_glue_rx_flow *flow = &rx_chn->flows[flow_num];
1124*4882a593Smuzhiyun 	struct device *dev = rx_chn->common.dev;
1125*4882a593Smuzhiyun 	dma_addr_t desc_dma;
1126*4882a593Smuzhiyun 	int occ_rx, i, ret;
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 	/* reset RXCQ as it is not input for udma - expected to be empty */
1129*4882a593Smuzhiyun 	occ_rx = k3_ringacc_ring_get_occ(flow->ringrx);
1130*4882a593Smuzhiyun 	dev_dbg(dev, "RX reset flow %u occ_rx %u\n", flow_num, occ_rx);
1131*4882a593Smuzhiyun 	if (flow->ringrx)
1132*4882a593Smuzhiyun 		k3_ringacc_ring_reset(flow->ringrx);
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	/* Skip RX FDQ in case one FDQ is used for the set of flows */
1135*4882a593Smuzhiyun 	if (skip_fdq)
1136*4882a593Smuzhiyun 		return;
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun 	/*
1139*4882a593Smuzhiyun 	 * RX FDQ reset need to be special way as it is input for udma and its
1140*4882a593Smuzhiyun 	 * state cached by udma, so:
1141*4882a593Smuzhiyun 	 * 1) save RX FDQ occ
1142*4882a593Smuzhiyun 	 * 2) clean up RX FDQ and call callback .cleanup() for each desc
1143*4882a593Smuzhiyun 	 * 3) reset RX FDQ in a special way
1144*4882a593Smuzhiyun 	 */
1145*4882a593Smuzhiyun 	occ_rx = k3_ringacc_ring_get_occ(flow->ringrxfdq);
1146*4882a593Smuzhiyun 	dev_dbg(dev, "RX reset flow %u occ_rx_fdq %u\n", flow_num, occ_rx);
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun 	for (i = 0; i < occ_rx; i++) {
1149*4882a593Smuzhiyun 		ret = k3_ringacc_ring_pop(flow->ringrxfdq, &desc_dma);
1150*4882a593Smuzhiyun 		if (ret) {
1151*4882a593Smuzhiyun 			dev_err(dev, "RX reset pop %d\n", ret);
1152*4882a593Smuzhiyun 			break;
1153*4882a593Smuzhiyun 		}
1154*4882a593Smuzhiyun 		cleanup(data, desc_dma);
1155*4882a593Smuzhiyun 	}
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun 	k3_ringacc_ring_reset_dma(flow->ringrxfdq, occ_rx);
1158*4882a593Smuzhiyun }
1159*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(k3_udma_glue_reset_rx_chn);
1160*4882a593Smuzhiyun 
k3_udma_glue_push_rx_chn(struct k3_udma_glue_rx_channel * rx_chn,u32 flow_num,struct cppi5_host_desc_t * desc_rx,dma_addr_t desc_dma)1161*4882a593Smuzhiyun int k3_udma_glue_push_rx_chn(struct k3_udma_glue_rx_channel *rx_chn,
1162*4882a593Smuzhiyun 			     u32 flow_num, struct cppi5_host_desc_t *desc_rx,
1163*4882a593Smuzhiyun 			     dma_addr_t desc_dma)
1164*4882a593Smuzhiyun {
1165*4882a593Smuzhiyun 	struct k3_udma_glue_rx_flow *flow = &rx_chn->flows[flow_num];
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 	return k3_ringacc_ring_push(flow->ringrxfdq, &desc_dma);
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(k3_udma_glue_push_rx_chn);
1170*4882a593Smuzhiyun 
k3_udma_glue_pop_rx_chn(struct k3_udma_glue_rx_channel * rx_chn,u32 flow_num,dma_addr_t * desc_dma)1171*4882a593Smuzhiyun int k3_udma_glue_pop_rx_chn(struct k3_udma_glue_rx_channel *rx_chn,
1172*4882a593Smuzhiyun 			    u32 flow_num, dma_addr_t *desc_dma)
1173*4882a593Smuzhiyun {
1174*4882a593Smuzhiyun 	struct k3_udma_glue_rx_flow *flow = &rx_chn->flows[flow_num];
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 	return k3_ringacc_ring_pop(flow->ringrx, desc_dma);
1177*4882a593Smuzhiyun }
1178*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(k3_udma_glue_pop_rx_chn);
1179*4882a593Smuzhiyun 
k3_udma_glue_rx_get_irq(struct k3_udma_glue_rx_channel * rx_chn,u32 flow_num)1180*4882a593Smuzhiyun int k3_udma_glue_rx_get_irq(struct k3_udma_glue_rx_channel *rx_chn,
1181*4882a593Smuzhiyun 			    u32 flow_num)
1182*4882a593Smuzhiyun {
1183*4882a593Smuzhiyun 	struct k3_udma_glue_rx_flow *flow;
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	flow = &rx_chn->flows[flow_num];
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun 	flow->virq = k3_ringacc_get_ring_irq_num(flow->ringrx);
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	return flow->virq;
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(k3_udma_glue_rx_get_irq);
1192