xref: /OK3568_Linux_fs/kernel/drivers/dma/ti/k3-psil-j721e.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  Copyright (C) 2019 Texas Instruments Incorporated - http://www.ti.com
4*4882a593Smuzhiyun  *  Author: Peter Ujfalusi <peter.ujfalusi@ti.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/kernel.h>
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include "k3-psil-priv.h"
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #define PSIL_PDMA_XY_TR(x)				\
12*4882a593Smuzhiyun 	{						\
13*4882a593Smuzhiyun 		.thread_id = x,				\
14*4882a593Smuzhiyun 		.ep_config = {				\
15*4882a593Smuzhiyun 			.ep_type = PSIL_EP_PDMA_XY,	\
16*4882a593Smuzhiyun 		},					\
17*4882a593Smuzhiyun 	}
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define PSIL_PDMA_XY_PKT(x)				\
20*4882a593Smuzhiyun 	{						\
21*4882a593Smuzhiyun 		.thread_id = x,				\
22*4882a593Smuzhiyun 		.ep_config = {				\
23*4882a593Smuzhiyun 			.ep_type = PSIL_EP_PDMA_XY,	\
24*4882a593Smuzhiyun 			.pkt_mode = 1,			\
25*4882a593Smuzhiyun 		},					\
26*4882a593Smuzhiyun 	}
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define PSIL_PDMA_MCASP(x)				\
29*4882a593Smuzhiyun 	{						\
30*4882a593Smuzhiyun 		.thread_id = x,				\
31*4882a593Smuzhiyun 		.ep_config = {				\
32*4882a593Smuzhiyun 			.ep_type = PSIL_EP_PDMA_XY,	\
33*4882a593Smuzhiyun 			.pdma_acc32 = 1,		\
34*4882a593Smuzhiyun 			.pdma_burst = 1,		\
35*4882a593Smuzhiyun 		},					\
36*4882a593Smuzhiyun 	}
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define PSIL_ETHERNET(x)				\
39*4882a593Smuzhiyun 	{						\
40*4882a593Smuzhiyun 		.thread_id = x,				\
41*4882a593Smuzhiyun 		.ep_config = {				\
42*4882a593Smuzhiyun 			.ep_type = PSIL_EP_NATIVE,	\
43*4882a593Smuzhiyun 			.pkt_mode = 1,			\
44*4882a593Smuzhiyun 			.needs_epib = 1,		\
45*4882a593Smuzhiyun 			.psd_size = 16,			\
46*4882a593Smuzhiyun 		},					\
47*4882a593Smuzhiyun 	}
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define PSIL_SA2UL(x, tx)				\
50*4882a593Smuzhiyun 	{						\
51*4882a593Smuzhiyun 		.thread_id = x,				\
52*4882a593Smuzhiyun 		.ep_config = {				\
53*4882a593Smuzhiyun 			.ep_type = PSIL_EP_NATIVE,	\
54*4882a593Smuzhiyun 			.pkt_mode = 1,			\
55*4882a593Smuzhiyun 			.needs_epib = 1,		\
56*4882a593Smuzhiyun 			.psd_size = 64,			\
57*4882a593Smuzhiyun 			.notdpkt = tx,			\
58*4882a593Smuzhiyun 		},					\
59*4882a593Smuzhiyun 	}
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun /* PSI-L source thread IDs, used for RX (DMA_DEV_TO_MEM) */
62*4882a593Smuzhiyun static struct psil_ep j721e_src_ep_map[] = {
63*4882a593Smuzhiyun 	/* SA2UL */
64*4882a593Smuzhiyun 	PSIL_SA2UL(0x4000, 0),
65*4882a593Smuzhiyun 	PSIL_SA2UL(0x4001, 0),
66*4882a593Smuzhiyun 	PSIL_SA2UL(0x4002, 0),
67*4882a593Smuzhiyun 	PSIL_SA2UL(0x4003, 0),
68*4882a593Smuzhiyun 	/* PRU_ICSSG0 */
69*4882a593Smuzhiyun 	PSIL_ETHERNET(0x4100),
70*4882a593Smuzhiyun 	PSIL_ETHERNET(0x4101),
71*4882a593Smuzhiyun 	PSIL_ETHERNET(0x4102),
72*4882a593Smuzhiyun 	PSIL_ETHERNET(0x4103),
73*4882a593Smuzhiyun 	/* PRU_ICSSG1 */
74*4882a593Smuzhiyun 	PSIL_ETHERNET(0x4200),
75*4882a593Smuzhiyun 	PSIL_ETHERNET(0x4201),
76*4882a593Smuzhiyun 	PSIL_ETHERNET(0x4202),
77*4882a593Smuzhiyun 	PSIL_ETHERNET(0x4203),
78*4882a593Smuzhiyun 	/* PDMA6 (PSIL_PDMA_MCASP_G0) - McASP0-2 */
79*4882a593Smuzhiyun 	PSIL_PDMA_MCASP(0x4400),
80*4882a593Smuzhiyun 	PSIL_PDMA_MCASP(0x4401),
81*4882a593Smuzhiyun 	PSIL_PDMA_MCASP(0x4402),
82*4882a593Smuzhiyun 	/* PDMA7 (PSIL_PDMA_MCASP_G1) - McASP3-11 */
83*4882a593Smuzhiyun 	PSIL_PDMA_MCASP(0x4500),
84*4882a593Smuzhiyun 	PSIL_PDMA_MCASP(0x4501),
85*4882a593Smuzhiyun 	PSIL_PDMA_MCASP(0x4502),
86*4882a593Smuzhiyun 	PSIL_PDMA_MCASP(0x4503),
87*4882a593Smuzhiyun 	PSIL_PDMA_MCASP(0x4504),
88*4882a593Smuzhiyun 	PSIL_PDMA_MCASP(0x4505),
89*4882a593Smuzhiyun 	PSIL_PDMA_MCASP(0x4506),
90*4882a593Smuzhiyun 	PSIL_PDMA_MCASP(0x4507),
91*4882a593Smuzhiyun 	PSIL_PDMA_MCASP(0x4508),
92*4882a593Smuzhiyun 	/* PDMA8 (PDMA_MISC_G0) - SPI0-1 */
93*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x4600),
94*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x4601),
95*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x4602),
96*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x4603),
97*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x4604),
98*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x4605),
99*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x4606),
100*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x4607),
101*4882a593Smuzhiyun 	/* PDMA9 (PDMA_MISC_G1) - SPI2-3 */
102*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x460c),
103*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x460d),
104*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x460e),
105*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x460f),
106*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x4610),
107*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x4611),
108*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x4612),
109*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x4613),
110*4882a593Smuzhiyun 	/* PDMA10 (PDMA_MISC_G2) - SPI4-5 */
111*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x4618),
112*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x4619),
113*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x461a),
114*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x461b),
115*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x461c),
116*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x461d),
117*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x461e),
118*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x461f),
119*4882a593Smuzhiyun 	/* PDMA11 (PDMA_MISC_G3) */
120*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x4624),
121*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x4625),
122*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x4626),
123*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x4627),
124*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x4628),
125*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x4629),
126*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x4630),
127*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x463a),
128*4882a593Smuzhiyun 	/* PDMA13 (PDMA_USART_G0) - UART0-1 */
129*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x4700),
130*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x4701),
131*4882a593Smuzhiyun 	/* PDMA14 (PDMA_USART_G1) - UART2-3 */
132*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x4702),
133*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x4703),
134*4882a593Smuzhiyun 	/* PDMA15 (PDMA_USART_G2) - UART4-9 */
135*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x4704),
136*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x4705),
137*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x4706),
138*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x4707),
139*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x4708),
140*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x4709),
141*4882a593Smuzhiyun 	/* CPSW9 */
142*4882a593Smuzhiyun 	PSIL_ETHERNET(0x4a00),
143*4882a593Smuzhiyun 	/* CPSW0 */
144*4882a593Smuzhiyun 	PSIL_ETHERNET(0x7000),
145*4882a593Smuzhiyun 	/* MCU_PDMA0 (MCU_PDMA_MISC_G0) - SPI0 */
146*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x7100),
147*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x7101),
148*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x7102),
149*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x7103),
150*4882a593Smuzhiyun 	/* MCU_PDMA1 (MCU_PDMA_MISC_G1) - SPI1-2 */
151*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x7200),
152*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x7201),
153*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x7202),
154*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x7203),
155*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x7204),
156*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x7205),
157*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x7206),
158*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x7207),
159*4882a593Smuzhiyun 	/* MCU_PDMA2 (MCU_PDMA_MISC_G2) - UART0 */
160*4882a593Smuzhiyun 	PSIL_PDMA_XY_PKT(0x7300),
161*4882a593Smuzhiyun 	/* MCU_PDMA_ADC - ADC0-1 */
162*4882a593Smuzhiyun 	PSIL_PDMA_XY_TR(0x7400),
163*4882a593Smuzhiyun 	PSIL_PDMA_XY_TR(0x7401),
164*4882a593Smuzhiyun 	PSIL_PDMA_XY_TR(0x7402),
165*4882a593Smuzhiyun 	PSIL_PDMA_XY_TR(0x7403),
166*4882a593Smuzhiyun 	/* SA2UL */
167*4882a593Smuzhiyun 	PSIL_SA2UL(0x7500, 0),
168*4882a593Smuzhiyun 	PSIL_SA2UL(0x7501, 0),
169*4882a593Smuzhiyun 	PSIL_SA2UL(0x7502, 0),
170*4882a593Smuzhiyun 	PSIL_SA2UL(0x7503, 0),
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun /* PSI-L destination thread IDs, used for TX (DMA_MEM_TO_DEV) */
174*4882a593Smuzhiyun static struct psil_ep j721e_dst_ep_map[] = {
175*4882a593Smuzhiyun 	/* SA2UL */
176*4882a593Smuzhiyun 	PSIL_SA2UL(0xc000, 1),
177*4882a593Smuzhiyun 	PSIL_SA2UL(0xc001, 1),
178*4882a593Smuzhiyun 	/* PRU_ICSSG0 */
179*4882a593Smuzhiyun 	PSIL_ETHERNET(0xc100),
180*4882a593Smuzhiyun 	PSIL_ETHERNET(0xc101),
181*4882a593Smuzhiyun 	PSIL_ETHERNET(0xc102),
182*4882a593Smuzhiyun 	PSIL_ETHERNET(0xc103),
183*4882a593Smuzhiyun 	PSIL_ETHERNET(0xc104),
184*4882a593Smuzhiyun 	PSIL_ETHERNET(0xc105),
185*4882a593Smuzhiyun 	PSIL_ETHERNET(0xc106),
186*4882a593Smuzhiyun 	PSIL_ETHERNET(0xc107),
187*4882a593Smuzhiyun 	/* PRU_ICSSG1 */
188*4882a593Smuzhiyun 	PSIL_ETHERNET(0xc200),
189*4882a593Smuzhiyun 	PSIL_ETHERNET(0xc201),
190*4882a593Smuzhiyun 	PSIL_ETHERNET(0xc202),
191*4882a593Smuzhiyun 	PSIL_ETHERNET(0xc203),
192*4882a593Smuzhiyun 	PSIL_ETHERNET(0xc204),
193*4882a593Smuzhiyun 	PSIL_ETHERNET(0xc205),
194*4882a593Smuzhiyun 	PSIL_ETHERNET(0xc206),
195*4882a593Smuzhiyun 	PSIL_ETHERNET(0xc207),
196*4882a593Smuzhiyun 	/* CPSW9 */
197*4882a593Smuzhiyun 	PSIL_ETHERNET(0xca00),
198*4882a593Smuzhiyun 	PSIL_ETHERNET(0xca01),
199*4882a593Smuzhiyun 	PSIL_ETHERNET(0xca02),
200*4882a593Smuzhiyun 	PSIL_ETHERNET(0xca03),
201*4882a593Smuzhiyun 	PSIL_ETHERNET(0xca04),
202*4882a593Smuzhiyun 	PSIL_ETHERNET(0xca05),
203*4882a593Smuzhiyun 	PSIL_ETHERNET(0xca06),
204*4882a593Smuzhiyun 	PSIL_ETHERNET(0xca07),
205*4882a593Smuzhiyun 	/* CPSW0 */
206*4882a593Smuzhiyun 	PSIL_ETHERNET(0xf000),
207*4882a593Smuzhiyun 	PSIL_ETHERNET(0xf001),
208*4882a593Smuzhiyun 	PSIL_ETHERNET(0xf002),
209*4882a593Smuzhiyun 	PSIL_ETHERNET(0xf003),
210*4882a593Smuzhiyun 	PSIL_ETHERNET(0xf004),
211*4882a593Smuzhiyun 	PSIL_ETHERNET(0xf005),
212*4882a593Smuzhiyun 	PSIL_ETHERNET(0xf006),
213*4882a593Smuzhiyun 	PSIL_ETHERNET(0xf007),
214*4882a593Smuzhiyun 	/* SA2UL */
215*4882a593Smuzhiyun 	PSIL_SA2UL(0xf500, 1),
216*4882a593Smuzhiyun 	PSIL_SA2UL(0xf501, 1),
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun struct psil_ep_map j721e_ep_map = {
220*4882a593Smuzhiyun 	.name = "j721e",
221*4882a593Smuzhiyun 	.src = j721e_src_ep_map,
222*4882a593Smuzhiyun 	.src_count = ARRAY_SIZE(j721e_src_ep_map),
223*4882a593Smuzhiyun 	.dst = j721e_dst_ep_map,
224*4882a593Smuzhiyun 	.dst_count = ARRAY_SIZE(j721e_dst_ep_map),
225*4882a593Smuzhiyun };
226