1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun #include <linux/delay.h>
3*4882a593Smuzhiyun #include <linux/dmaengine.h>
4*4882a593Smuzhiyun #include <linux/dma-mapping.h>
5*4882a593Smuzhiyun #include <linux/platform_device.h>
6*4882a593Smuzhiyun #include <linux/module.h>
7*4882a593Smuzhiyun #include <linux/of.h>
8*4882a593Smuzhiyun #include <linux/slab.h>
9*4882a593Smuzhiyun #include <linux/of_dma.h>
10*4882a593Smuzhiyun #include <linux/of_irq.h>
11*4882a593Smuzhiyun #include <linux/dmapool.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/of_address.h>
14*4882a593Smuzhiyun #include <linux/pm_runtime.h>
15*4882a593Smuzhiyun #include "../dmaengine.h"
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define DESC_TYPE 27
18*4882a593Smuzhiyun #define DESC_TYPE_HOST 0x10
19*4882a593Smuzhiyun #define DESC_TYPE_TEARD 0x13
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define TD_DESC_IS_RX (1 << 16)
22*4882a593Smuzhiyun #define TD_DESC_DMA_NUM 10
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define DESC_LENGTH_BITS_NUM 21
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define DESC_TYPE_USB (5 << 26)
27*4882a593Smuzhiyun #define DESC_PD_COMPLETE (1 << 31)
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* DMA engine */
30*4882a593Smuzhiyun #define DMA_TDFDQ 4
31*4882a593Smuzhiyun #define DMA_TXGCR(x) (0x800 + (x) * 0x20)
32*4882a593Smuzhiyun #define DMA_RXGCR(x) (0x808 + (x) * 0x20)
33*4882a593Smuzhiyun #define RXHPCRA0 4
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define GCR_CHAN_ENABLE (1 << 31)
36*4882a593Smuzhiyun #define GCR_TEARDOWN (1 << 30)
37*4882a593Smuzhiyun #define GCR_STARV_RETRY (1 << 24)
38*4882a593Smuzhiyun #define GCR_DESC_TYPE_HOST (1 << 14)
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /* DMA scheduler */
41*4882a593Smuzhiyun #define DMA_SCHED_CTRL 0
42*4882a593Smuzhiyun #define DMA_SCHED_CTRL_EN (1 << 31)
43*4882a593Smuzhiyun #define DMA_SCHED_WORD(x) ((x) * 4 + 0x800)
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define SCHED_ENTRY0_CHAN(x) ((x) << 0)
46*4882a593Smuzhiyun #define SCHED_ENTRY0_IS_RX (1 << 7)
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define SCHED_ENTRY1_CHAN(x) ((x) << 8)
49*4882a593Smuzhiyun #define SCHED_ENTRY1_IS_RX (1 << 15)
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define SCHED_ENTRY2_CHAN(x) ((x) << 16)
52*4882a593Smuzhiyun #define SCHED_ENTRY2_IS_RX (1 << 23)
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define SCHED_ENTRY3_CHAN(x) ((x) << 24)
55*4882a593Smuzhiyun #define SCHED_ENTRY3_IS_RX (1 << 31)
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* Queue manager */
58*4882a593Smuzhiyun /* 4 KiB of memory for descriptors, 2 for each endpoint */
59*4882a593Smuzhiyun #define ALLOC_DECS_NUM 128
60*4882a593Smuzhiyun #define DESCS_AREAS 1
61*4882a593Smuzhiyun #define TOTAL_DESCS_NUM (ALLOC_DECS_NUM * DESCS_AREAS)
62*4882a593Smuzhiyun #define QMGR_SCRATCH_SIZE (TOTAL_DESCS_NUM * 4)
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define QMGR_LRAM0_BASE 0x80
65*4882a593Smuzhiyun #define QMGR_LRAM_SIZE 0x84
66*4882a593Smuzhiyun #define QMGR_LRAM1_BASE 0x88
67*4882a593Smuzhiyun #define QMGR_MEMBASE(x) (0x1000 + (x) * 0x10)
68*4882a593Smuzhiyun #define QMGR_MEMCTRL(x) (0x1004 + (x) * 0x10)
69*4882a593Smuzhiyun #define QMGR_MEMCTRL_IDX_SH 16
70*4882a593Smuzhiyun #define QMGR_MEMCTRL_DESC_SH 8
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define QMGR_PEND(x) (0x90 + (x) * 4)
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #define QMGR_PENDING_SLOT_Q(x) (x / 32)
75*4882a593Smuzhiyun #define QMGR_PENDING_BIT_Q(x) (x % 32)
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define QMGR_QUEUE_A(n) (0x2000 + (n) * 0x10)
78*4882a593Smuzhiyun #define QMGR_QUEUE_B(n) (0x2004 + (n) * 0x10)
79*4882a593Smuzhiyun #define QMGR_QUEUE_C(n) (0x2008 + (n) * 0x10)
80*4882a593Smuzhiyun #define QMGR_QUEUE_D(n) (0x200c + (n) * 0x10)
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* Packet Descriptor */
83*4882a593Smuzhiyun #define PD2_ZERO_LENGTH (1 << 19)
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun struct cppi41_channel {
86*4882a593Smuzhiyun struct dma_chan chan;
87*4882a593Smuzhiyun struct dma_async_tx_descriptor txd;
88*4882a593Smuzhiyun struct cppi41_dd *cdd;
89*4882a593Smuzhiyun struct cppi41_desc *desc;
90*4882a593Smuzhiyun dma_addr_t desc_phys;
91*4882a593Smuzhiyun void __iomem *gcr_reg;
92*4882a593Smuzhiyun int is_tx;
93*4882a593Smuzhiyun u32 residue;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun unsigned int q_num;
96*4882a593Smuzhiyun unsigned int q_comp_num;
97*4882a593Smuzhiyun unsigned int port_num;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun unsigned td_retry;
100*4882a593Smuzhiyun unsigned td_queued:1;
101*4882a593Smuzhiyun unsigned td_seen:1;
102*4882a593Smuzhiyun unsigned td_desc_seen:1;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun struct list_head node; /* Node for pending list */
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun struct cppi41_desc {
108*4882a593Smuzhiyun u32 pd0;
109*4882a593Smuzhiyun u32 pd1;
110*4882a593Smuzhiyun u32 pd2;
111*4882a593Smuzhiyun u32 pd3;
112*4882a593Smuzhiyun u32 pd4;
113*4882a593Smuzhiyun u32 pd5;
114*4882a593Smuzhiyun u32 pd6;
115*4882a593Smuzhiyun u32 pd7;
116*4882a593Smuzhiyun } __aligned(32);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun struct chan_queues {
119*4882a593Smuzhiyun u16 submit;
120*4882a593Smuzhiyun u16 complete;
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun struct cppi41_dd {
124*4882a593Smuzhiyun struct dma_device ddev;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun void *qmgr_scratch;
127*4882a593Smuzhiyun dma_addr_t scratch_phys;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun struct cppi41_desc *cd;
130*4882a593Smuzhiyun dma_addr_t descs_phys;
131*4882a593Smuzhiyun u32 first_td_desc;
132*4882a593Smuzhiyun struct cppi41_channel *chan_busy[ALLOC_DECS_NUM];
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun void __iomem *ctrl_mem;
135*4882a593Smuzhiyun void __iomem *sched_mem;
136*4882a593Smuzhiyun void __iomem *qmgr_mem;
137*4882a593Smuzhiyun unsigned int irq;
138*4882a593Smuzhiyun const struct chan_queues *queues_rx;
139*4882a593Smuzhiyun const struct chan_queues *queues_tx;
140*4882a593Smuzhiyun struct chan_queues td_queue;
141*4882a593Smuzhiyun u16 first_completion_queue;
142*4882a593Smuzhiyun u16 qmgr_num_pend;
143*4882a593Smuzhiyun u32 n_chans;
144*4882a593Smuzhiyun u8 platform;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun struct list_head pending; /* Pending queued transfers */
147*4882a593Smuzhiyun spinlock_t lock; /* Lock for pending list */
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /* context for suspend/resume */
150*4882a593Smuzhiyun unsigned int dma_tdfdq;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun bool is_suspended;
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun static struct chan_queues am335x_usb_queues_tx[] = {
156*4882a593Smuzhiyun /* USB0 ENDP 1 */
157*4882a593Smuzhiyun [ 0] = { .submit = 32, .complete = 93},
158*4882a593Smuzhiyun [ 1] = { .submit = 34, .complete = 94},
159*4882a593Smuzhiyun [ 2] = { .submit = 36, .complete = 95},
160*4882a593Smuzhiyun [ 3] = { .submit = 38, .complete = 96},
161*4882a593Smuzhiyun [ 4] = { .submit = 40, .complete = 97},
162*4882a593Smuzhiyun [ 5] = { .submit = 42, .complete = 98},
163*4882a593Smuzhiyun [ 6] = { .submit = 44, .complete = 99},
164*4882a593Smuzhiyun [ 7] = { .submit = 46, .complete = 100},
165*4882a593Smuzhiyun [ 8] = { .submit = 48, .complete = 101},
166*4882a593Smuzhiyun [ 9] = { .submit = 50, .complete = 102},
167*4882a593Smuzhiyun [10] = { .submit = 52, .complete = 103},
168*4882a593Smuzhiyun [11] = { .submit = 54, .complete = 104},
169*4882a593Smuzhiyun [12] = { .submit = 56, .complete = 105},
170*4882a593Smuzhiyun [13] = { .submit = 58, .complete = 106},
171*4882a593Smuzhiyun [14] = { .submit = 60, .complete = 107},
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /* USB1 ENDP1 */
174*4882a593Smuzhiyun [15] = { .submit = 62, .complete = 125},
175*4882a593Smuzhiyun [16] = { .submit = 64, .complete = 126},
176*4882a593Smuzhiyun [17] = { .submit = 66, .complete = 127},
177*4882a593Smuzhiyun [18] = { .submit = 68, .complete = 128},
178*4882a593Smuzhiyun [19] = { .submit = 70, .complete = 129},
179*4882a593Smuzhiyun [20] = { .submit = 72, .complete = 130},
180*4882a593Smuzhiyun [21] = { .submit = 74, .complete = 131},
181*4882a593Smuzhiyun [22] = { .submit = 76, .complete = 132},
182*4882a593Smuzhiyun [23] = { .submit = 78, .complete = 133},
183*4882a593Smuzhiyun [24] = { .submit = 80, .complete = 134},
184*4882a593Smuzhiyun [25] = { .submit = 82, .complete = 135},
185*4882a593Smuzhiyun [26] = { .submit = 84, .complete = 136},
186*4882a593Smuzhiyun [27] = { .submit = 86, .complete = 137},
187*4882a593Smuzhiyun [28] = { .submit = 88, .complete = 138},
188*4882a593Smuzhiyun [29] = { .submit = 90, .complete = 139},
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun static const struct chan_queues am335x_usb_queues_rx[] = {
192*4882a593Smuzhiyun /* USB0 ENDP 1 */
193*4882a593Smuzhiyun [ 0] = { .submit = 1, .complete = 109},
194*4882a593Smuzhiyun [ 1] = { .submit = 2, .complete = 110},
195*4882a593Smuzhiyun [ 2] = { .submit = 3, .complete = 111},
196*4882a593Smuzhiyun [ 3] = { .submit = 4, .complete = 112},
197*4882a593Smuzhiyun [ 4] = { .submit = 5, .complete = 113},
198*4882a593Smuzhiyun [ 5] = { .submit = 6, .complete = 114},
199*4882a593Smuzhiyun [ 6] = { .submit = 7, .complete = 115},
200*4882a593Smuzhiyun [ 7] = { .submit = 8, .complete = 116},
201*4882a593Smuzhiyun [ 8] = { .submit = 9, .complete = 117},
202*4882a593Smuzhiyun [ 9] = { .submit = 10, .complete = 118},
203*4882a593Smuzhiyun [10] = { .submit = 11, .complete = 119},
204*4882a593Smuzhiyun [11] = { .submit = 12, .complete = 120},
205*4882a593Smuzhiyun [12] = { .submit = 13, .complete = 121},
206*4882a593Smuzhiyun [13] = { .submit = 14, .complete = 122},
207*4882a593Smuzhiyun [14] = { .submit = 15, .complete = 123},
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun /* USB1 ENDP 1 */
210*4882a593Smuzhiyun [15] = { .submit = 16, .complete = 141},
211*4882a593Smuzhiyun [16] = { .submit = 17, .complete = 142},
212*4882a593Smuzhiyun [17] = { .submit = 18, .complete = 143},
213*4882a593Smuzhiyun [18] = { .submit = 19, .complete = 144},
214*4882a593Smuzhiyun [19] = { .submit = 20, .complete = 145},
215*4882a593Smuzhiyun [20] = { .submit = 21, .complete = 146},
216*4882a593Smuzhiyun [21] = { .submit = 22, .complete = 147},
217*4882a593Smuzhiyun [22] = { .submit = 23, .complete = 148},
218*4882a593Smuzhiyun [23] = { .submit = 24, .complete = 149},
219*4882a593Smuzhiyun [24] = { .submit = 25, .complete = 150},
220*4882a593Smuzhiyun [25] = { .submit = 26, .complete = 151},
221*4882a593Smuzhiyun [26] = { .submit = 27, .complete = 152},
222*4882a593Smuzhiyun [27] = { .submit = 28, .complete = 153},
223*4882a593Smuzhiyun [28] = { .submit = 29, .complete = 154},
224*4882a593Smuzhiyun [29] = { .submit = 30, .complete = 155},
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun static const struct chan_queues da8xx_usb_queues_tx[] = {
228*4882a593Smuzhiyun [0] = { .submit = 16, .complete = 24},
229*4882a593Smuzhiyun [1] = { .submit = 18, .complete = 24},
230*4882a593Smuzhiyun [2] = { .submit = 20, .complete = 24},
231*4882a593Smuzhiyun [3] = { .submit = 22, .complete = 24},
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun static const struct chan_queues da8xx_usb_queues_rx[] = {
235*4882a593Smuzhiyun [0] = { .submit = 1, .complete = 26},
236*4882a593Smuzhiyun [1] = { .submit = 3, .complete = 26},
237*4882a593Smuzhiyun [2] = { .submit = 5, .complete = 26},
238*4882a593Smuzhiyun [3] = { .submit = 7, .complete = 26},
239*4882a593Smuzhiyun };
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun struct cppi_glue_infos {
242*4882a593Smuzhiyun const struct chan_queues *queues_rx;
243*4882a593Smuzhiyun const struct chan_queues *queues_tx;
244*4882a593Smuzhiyun struct chan_queues td_queue;
245*4882a593Smuzhiyun u16 first_completion_queue;
246*4882a593Smuzhiyun u16 qmgr_num_pend;
247*4882a593Smuzhiyun };
248*4882a593Smuzhiyun
to_cpp41_chan(struct dma_chan * c)249*4882a593Smuzhiyun static struct cppi41_channel *to_cpp41_chan(struct dma_chan *c)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun return container_of(c, struct cppi41_channel, chan);
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
desc_to_chan(struct cppi41_dd * cdd,u32 desc)254*4882a593Smuzhiyun static struct cppi41_channel *desc_to_chan(struct cppi41_dd *cdd, u32 desc)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun struct cppi41_channel *c;
257*4882a593Smuzhiyun u32 descs_size;
258*4882a593Smuzhiyun u32 desc_num;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun descs_size = sizeof(struct cppi41_desc) * ALLOC_DECS_NUM;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun if (!((desc >= cdd->descs_phys) &&
263*4882a593Smuzhiyun (desc < (cdd->descs_phys + descs_size)))) {
264*4882a593Smuzhiyun return NULL;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun desc_num = (desc - cdd->descs_phys) / sizeof(struct cppi41_desc);
268*4882a593Smuzhiyun BUG_ON(desc_num >= ALLOC_DECS_NUM);
269*4882a593Smuzhiyun c = cdd->chan_busy[desc_num];
270*4882a593Smuzhiyun cdd->chan_busy[desc_num] = NULL;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun /* Usecount for chan_busy[], paired with push_desc_queue() */
273*4882a593Smuzhiyun pm_runtime_put(cdd->ddev.dev);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun return c;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
cppi_writel(u32 val,void * __iomem * mem)278*4882a593Smuzhiyun static void cppi_writel(u32 val, void *__iomem *mem)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun __raw_writel(val, mem);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
cppi_readl(void * __iomem * mem)283*4882a593Smuzhiyun static u32 cppi_readl(void *__iomem *mem)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun return __raw_readl(mem);
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
pd_trans_len(u32 val)288*4882a593Smuzhiyun static u32 pd_trans_len(u32 val)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun return val & ((1 << (DESC_LENGTH_BITS_NUM + 1)) - 1);
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
cppi41_pop_desc(struct cppi41_dd * cdd,unsigned queue_num)293*4882a593Smuzhiyun static u32 cppi41_pop_desc(struct cppi41_dd *cdd, unsigned queue_num)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun u32 desc;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun desc = cppi_readl(cdd->qmgr_mem + QMGR_QUEUE_D(queue_num));
298*4882a593Smuzhiyun desc &= ~0x1f;
299*4882a593Smuzhiyun return desc;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
cppi41_irq(int irq,void * data)302*4882a593Smuzhiyun static irqreturn_t cppi41_irq(int irq, void *data)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun struct cppi41_dd *cdd = data;
305*4882a593Smuzhiyun u16 first_completion_queue = cdd->first_completion_queue;
306*4882a593Smuzhiyun u16 qmgr_num_pend = cdd->qmgr_num_pend;
307*4882a593Smuzhiyun struct cppi41_channel *c;
308*4882a593Smuzhiyun int i;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun for (i = QMGR_PENDING_SLOT_Q(first_completion_queue); i < qmgr_num_pend;
311*4882a593Smuzhiyun i++) {
312*4882a593Smuzhiyun u32 val;
313*4882a593Smuzhiyun u32 q_num;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun val = cppi_readl(cdd->qmgr_mem + QMGR_PEND(i));
316*4882a593Smuzhiyun if (i == QMGR_PENDING_SLOT_Q(first_completion_queue) && val) {
317*4882a593Smuzhiyun u32 mask;
318*4882a593Smuzhiyun /* set corresponding bit for completetion Q 93 */
319*4882a593Smuzhiyun mask = 1 << QMGR_PENDING_BIT_Q(first_completion_queue);
320*4882a593Smuzhiyun /* not set all bits for queues less than Q 93 */
321*4882a593Smuzhiyun mask--;
322*4882a593Smuzhiyun /* now invert and keep only Q 93+ set */
323*4882a593Smuzhiyun val &= ~mask;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun if (val)
327*4882a593Smuzhiyun __iormb();
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun while (val) {
330*4882a593Smuzhiyun u32 desc, len;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun /*
333*4882a593Smuzhiyun * This should never trigger, see the comments in
334*4882a593Smuzhiyun * push_desc_queue()
335*4882a593Smuzhiyun */
336*4882a593Smuzhiyun WARN_ON(cdd->is_suspended);
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun q_num = __fls(val);
339*4882a593Smuzhiyun val &= ~(1 << q_num);
340*4882a593Smuzhiyun q_num += 32 * i;
341*4882a593Smuzhiyun desc = cppi41_pop_desc(cdd, q_num);
342*4882a593Smuzhiyun c = desc_to_chan(cdd, desc);
343*4882a593Smuzhiyun if (WARN_ON(!c)) {
344*4882a593Smuzhiyun pr_err("%s() q %d desc %08x\n", __func__,
345*4882a593Smuzhiyun q_num, desc);
346*4882a593Smuzhiyun continue;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun if (c->desc->pd2 & PD2_ZERO_LENGTH)
350*4882a593Smuzhiyun len = 0;
351*4882a593Smuzhiyun else
352*4882a593Smuzhiyun len = pd_trans_len(c->desc->pd0);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun c->residue = pd_trans_len(c->desc->pd6) - len;
355*4882a593Smuzhiyun dma_cookie_complete(&c->txd);
356*4882a593Smuzhiyun dmaengine_desc_get_callback_invoke(&c->txd, NULL);
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun return IRQ_HANDLED;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
cppi41_tx_submit(struct dma_async_tx_descriptor * tx)362*4882a593Smuzhiyun static dma_cookie_t cppi41_tx_submit(struct dma_async_tx_descriptor *tx)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun dma_cookie_t cookie;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun cookie = dma_cookie_assign(tx);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun return cookie;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
cppi41_dma_alloc_chan_resources(struct dma_chan * chan)371*4882a593Smuzhiyun static int cppi41_dma_alloc_chan_resources(struct dma_chan *chan)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun struct cppi41_channel *c = to_cpp41_chan(chan);
374*4882a593Smuzhiyun struct cppi41_dd *cdd = c->cdd;
375*4882a593Smuzhiyun int error;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun error = pm_runtime_get_sync(cdd->ddev.dev);
378*4882a593Smuzhiyun if (error < 0) {
379*4882a593Smuzhiyun dev_err(cdd->ddev.dev, "%s pm runtime get: %i\n",
380*4882a593Smuzhiyun __func__, error);
381*4882a593Smuzhiyun pm_runtime_put_noidle(cdd->ddev.dev);
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun return error;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun dma_cookie_init(chan);
387*4882a593Smuzhiyun dma_async_tx_descriptor_init(&c->txd, chan);
388*4882a593Smuzhiyun c->txd.tx_submit = cppi41_tx_submit;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun if (!c->is_tx)
391*4882a593Smuzhiyun cppi_writel(c->q_num, c->gcr_reg + RXHPCRA0);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun pm_runtime_mark_last_busy(cdd->ddev.dev);
394*4882a593Smuzhiyun pm_runtime_put_autosuspend(cdd->ddev.dev);
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun return 0;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
cppi41_dma_free_chan_resources(struct dma_chan * chan)399*4882a593Smuzhiyun static void cppi41_dma_free_chan_resources(struct dma_chan *chan)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun struct cppi41_channel *c = to_cpp41_chan(chan);
402*4882a593Smuzhiyun struct cppi41_dd *cdd = c->cdd;
403*4882a593Smuzhiyun int error;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun error = pm_runtime_get_sync(cdd->ddev.dev);
406*4882a593Smuzhiyun if (error < 0) {
407*4882a593Smuzhiyun pm_runtime_put_noidle(cdd->ddev.dev);
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun return;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun WARN_ON(!list_empty(&cdd->pending));
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun pm_runtime_mark_last_busy(cdd->ddev.dev);
415*4882a593Smuzhiyun pm_runtime_put_autosuspend(cdd->ddev.dev);
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
cppi41_dma_tx_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * txstate)418*4882a593Smuzhiyun static enum dma_status cppi41_dma_tx_status(struct dma_chan *chan,
419*4882a593Smuzhiyun dma_cookie_t cookie, struct dma_tx_state *txstate)
420*4882a593Smuzhiyun {
421*4882a593Smuzhiyun struct cppi41_channel *c = to_cpp41_chan(chan);
422*4882a593Smuzhiyun enum dma_status ret;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun ret = dma_cookie_status(chan, cookie, txstate);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun dma_set_residue(txstate, c->residue);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun return ret;
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
push_desc_queue(struct cppi41_channel * c)431*4882a593Smuzhiyun static void push_desc_queue(struct cppi41_channel *c)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun struct cppi41_dd *cdd = c->cdd;
434*4882a593Smuzhiyun u32 desc_num;
435*4882a593Smuzhiyun u32 desc_phys;
436*4882a593Smuzhiyun u32 reg;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun c->residue = 0;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun reg = GCR_CHAN_ENABLE;
441*4882a593Smuzhiyun if (!c->is_tx) {
442*4882a593Smuzhiyun reg |= GCR_STARV_RETRY;
443*4882a593Smuzhiyun reg |= GCR_DESC_TYPE_HOST;
444*4882a593Smuzhiyun reg |= c->q_comp_num;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun cppi_writel(reg, c->gcr_reg);
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun /*
450*4882a593Smuzhiyun * We don't use writel() but __raw_writel() so we have to make sure
451*4882a593Smuzhiyun * that the DMA descriptor in coherent memory made to the main memory
452*4882a593Smuzhiyun * before starting the dma engine.
453*4882a593Smuzhiyun */
454*4882a593Smuzhiyun __iowmb();
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun /*
457*4882a593Smuzhiyun * DMA transfers can take at least 200ms to complete with USB mass
458*4882a593Smuzhiyun * storage connected. To prevent autosuspend timeouts, we must use
459*4882a593Smuzhiyun * pm_runtime_get/put() when chan_busy[] is modified. This will get
460*4882a593Smuzhiyun * cleared in desc_to_chan() or cppi41_stop_chan() depending on the
461*4882a593Smuzhiyun * outcome of the transfer.
462*4882a593Smuzhiyun */
463*4882a593Smuzhiyun pm_runtime_get(cdd->ddev.dev);
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun desc_phys = lower_32_bits(c->desc_phys);
466*4882a593Smuzhiyun desc_num = (desc_phys - cdd->descs_phys) / sizeof(struct cppi41_desc);
467*4882a593Smuzhiyun WARN_ON(cdd->chan_busy[desc_num]);
468*4882a593Smuzhiyun cdd->chan_busy[desc_num] = c;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun reg = (sizeof(struct cppi41_desc) - 24) / 4;
471*4882a593Smuzhiyun reg |= desc_phys;
472*4882a593Smuzhiyun cppi_writel(reg, cdd->qmgr_mem + QMGR_QUEUE_D(c->q_num));
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun /*
476*4882a593Smuzhiyun * Caller must hold cdd->lock to prevent push_desc_queue()
477*4882a593Smuzhiyun * getting called out of order. We have both cppi41_dma_issue_pending()
478*4882a593Smuzhiyun * and cppi41_runtime_resume() call this function.
479*4882a593Smuzhiyun */
cppi41_run_queue(struct cppi41_dd * cdd)480*4882a593Smuzhiyun static void cppi41_run_queue(struct cppi41_dd *cdd)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun struct cppi41_channel *c, *_c;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun list_for_each_entry_safe(c, _c, &cdd->pending, node) {
485*4882a593Smuzhiyun push_desc_queue(c);
486*4882a593Smuzhiyun list_del(&c->node);
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
cppi41_dma_issue_pending(struct dma_chan * chan)490*4882a593Smuzhiyun static void cppi41_dma_issue_pending(struct dma_chan *chan)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun struct cppi41_channel *c = to_cpp41_chan(chan);
493*4882a593Smuzhiyun struct cppi41_dd *cdd = c->cdd;
494*4882a593Smuzhiyun unsigned long flags;
495*4882a593Smuzhiyun int error;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun error = pm_runtime_get(cdd->ddev.dev);
498*4882a593Smuzhiyun if ((error != -EINPROGRESS) && error < 0) {
499*4882a593Smuzhiyun pm_runtime_put_noidle(cdd->ddev.dev);
500*4882a593Smuzhiyun dev_err(cdd->ddev.dev, "Failed to pm_runtime_get: %i\n",
501*4882a593Smuzhiyun error);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun return;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun spin_lock_irqsave(&cdd->lock, flags);
507*4882a593Smuzhiyun list_add_tail(&c->node, &cdd->pending);
508*4882a593Smuzhiyun if (!cdd->is_suspended)
509*4882a593Smuzhiyun cppi41_run_queue(cdd);
510*4882a593Smuzhiyun spin_unlock_irqrestore(&cdd->lock, flags);
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun pm_runtime_mark_last_busy(cdd->ddev.dev);
513*4882a593Smuzhiyun pm_runtime_put_autosuspend(cdd->ddev.dev);
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
get_host_pd0(u32 length)516*4882a593Smuzhiyun static u32 get_host_pd0(u32 length)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun u32 reg;
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun reg = DESC_TYPE_HOST << DESC_TYPE;
521*4882a593Smuzhiyun reg |= length;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun return reg;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun
get_host_pd1(struct cppi41_channel * c)526*4882a593Smuzhiyun static u32 get_host_pd1(struct cppi41_channel *c)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun u32 reg;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun reg = 0;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun return reg;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
get_host_pd2(struct cppi41_channel * c)535*4882a593Smuzhiyun static u32 get_host_pd2(struct cppi41_channel *c)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun u32 reg;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun reg = DESC_TYPE_USB;
540*4882a593Smuzhiyun reg |= c->q_comp_num;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun return reg;
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun
get_host_pd3(u32 length)545*4882a593Smuzhiyun static u32 get_host_pd3(u32 length)
546*4882a593Smuzhiyun {
547*4882a593Smuzhiyun u32 reg;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun /* PD3 = packet size */
550*4882a593Smuzhiyun reg = length;
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun return reg;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun
get_host_pd6(u32 length)555*4882a593Smuzhiyun static u32 get_host_pd6(u32 length)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun u32 reg;
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun /* PD6 buffer size */
560*4882a593Smuzhiyun reg = DESC_PD_COMPLETE;
561*4882a593Smuzhiyun reg |= length;
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun return reg;
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun
get_host_pd4_or_7(u32 addr)566*4882a593Smuzhiyun static u32 get_host_pd4_or_7(u32 addr)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun u32 reg;
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun reg = addr;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun return reg;
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun
get_host_pd5(void)575*4882a593Smuzhiyun static u32 get_host_pd5(void)
576*4882a593Smuzhiyun {
577*4882a593Smuzhiyun u32 reg;
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun reg = 0;
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun return reg;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
cppi41_dma_prep_slave_sg(struct dma_chan * chan,struct scatterlist * sgl,unsigned sg_len,enum dma_transfer_direction dir,unsigned long tx_flags,void * context)584*4882a593Smuzhiyun static struct dma_async_tx_descriptor *cppi41_dma_prep_slave_sg(
585*4882a593Smuzhiyun struct dma_chan *chan, struct scatterlist *sgl, unsigned sg_len,
586*4882a593Smuzhiyun enum dma_transfer_direction dir, unsigned long tx_flags, void *context)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun struct cppi41_channel *c = to_cpp41_chan(chan);
589*4882a593Smuzhiyun struct dma_async_tx_descriptor *txd = NULL;
590*4882a593Smuzhiyun struct cppi41_dd *cdd = c->cdd;
591*4882a593Smuzhiyun struct cppi41_desc *d;
592*4882a593Smuzhiyun struct scatterlist *sg;
593*4882a593Smuzhiyun unsigned int i;
594*4882a593Smuzhiyun int error;
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun error = pm_runtime_get(cdd->ddev.dev);
597*4882a593Smuzhiyun if (error < 0) {
598*4882a593Smuzhiyun pm_runtime_put_noidle(cdd->ddev.dev);
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun return NULL;
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun if (cdd->is_suspended)
604*4882a593Smuzhiyun goto err_out_not_ready;
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun d = c->desc;
607*4882a593Smuzhiyun for_each_sg(sgl, sg, sg_len, i) {
608*4882a593Smuzhiyun u32 addr;
609*4882a593Smuzhiyun u32 len;
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun /* We need to use more than one desc once musb supports sg */
612*4882a593Smuzhiyun addr = lower_32_bits(sg_dma_address(sg));
613*4882a593Smuzhiyun len = sg_dma_len(sg);
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun d->pd0 = get_host_pd0(len);
616*4882a593Smuzhiyun d->pd1 = get_host_pd1(c);
617*4882a593Smuzhiyun d->pd2 = get_host_pd2(c);
618*4882a593Smuzhiyun d->pd3 = get_host_pd3(len);
619*4882a593Smuzhiyun d->pd4 = get_host_pd4_or_7(addr);
620*4882a593Smuzhiyun d->pd5 = get_host_pd5();
621*4882a593Smuzhiyun d->pd6 = get_host_pd6(len);
622*4882a593Smuzhiyun d->pd7 = get_host_pd4_or_7(addr);
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun d++;
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun txd = &c->txd;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun err_out_not_ready:
630*4882a593Smuzhiyun pm_runtime_mark_last_busy(cdd->ddev.dev);
631*4882a593Smuzhiyun pm_runtime_put_autosuspend(cdd->ddev.dev);
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun return txd;
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun
cppi41_compute_td_desc(struct cppi41_desc * d)636*4882a593Smuzhiyun static void cppi41_compute_td_desc(struct cppi41_desc *d)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun d->pd0 = DESC_TYPE_TEARD << DESC_TYPE;
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun
cppi41_tear_down_chan(struct cppi41_channel * c)641*4882a593Smuzhiyun static int cppi41_tear_down_chan(struct cppi41_channel *c)
642*4882a593Smuzhiyun {
643*4882a593Smuzhiyun struct dmaengine_result abort_result;
644*4882a593Smuzhiyun struct cppi41_dd *cdd = c->cdd;
645*4882a593Smuzhiyun struct cppi41_desc *td;
646*4882a593Smuzhiyun u32 reg;
647*4882a593Smuzhiyun u32 desc_phys;
648*4882a593Smuzhiyun u32 td_desc_phys;
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun td = cdd->cd;
651*4882a593Smuzhiyun td += cdd->first_td_desc;
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun td_desc_phys = cdd->descs_phys;
654*4882a593Smuzhiyun td_desc_phys += cdd->first_td_desc * sizeof(struct cppi41_desc);
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun if (!c->td_queued) {
657*4882a593Smuzhiyun cppi41_compute_td_desc(td);
658*4882a593Smuzhiyun __iowmb();
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun reg = (sizeof(struct cppi41_desc) - 24) / 4;
661*4882a593Smuzhiyun reg |= td_desc_phys;
662*4882a593Smuzhiyun cppi_writel(reg, cdd->qmgr_mem +
663*4882a593Smuzhiyun QMGR_QUEUE_D(cdd->td_queue.submit));
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun reg = GCR_CHAN_ENABLE;
666*4882a593Smuzhiyun if (!c->is_tx) {
667*4882a593Smuzhiyun reg |= GCR_STARV_RETRY;
668*4882a593Smuzhiyun reg |= GCR_DESC_TYPE_HOST;
669*4882a593Smuzhiyun reg |= cdd->td_queue.complete;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun reg |= GCR_TEARDOWN;
672*4882a593Smuzhiyun cppi_writel(reg, c->gcr_reg);
673*4882a593Smuzhiyun c->td_queued = 1;
674*4882a593Smuzhiyun c->td_retry = 500;
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun if (!c->td_seen || !c->td_desc_seen) {
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun desc_phys = cppi41_pop_desc(cdd, cdd->td_queue.complete);
680*4882a593Smuzhiyun if (!desc_phys && c->is_tx)
681*4882a593Smuzhiyun desc_phys = cppi41_pop_desc(cdd, c->q_comp_num);
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun if (desc_phys == c->desc_phys) {
684*4882a593Smuzhiyun c->td_desc_seen = 1;
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun } else if (desc_phys == td_desc_phys) {
687*4882a593Smuzhiyun u32 pd0;
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun __iormb();
690*4882a593Smuzhiyun pd0 = td->pd0;
691*4882a593Smuzhiyun WARN_ON((pd0 >> DESC_TYPE) != DESC_TYPE_TEARD);
692*4882a593Smuzhiyun WARN_ON(!c->is_tx && !(pd0 & TD_DESC_IS_RX));
693*4882a593Smuzhiyun WARN_ON((pd0 & 0x1f) != c->port_num);
694*4882a593Smuzhiyun c->td_seen = 1;
695*4882a593Smuzhiyun } else if (desc_phys) {
696*4882a593Smuzhiyun WARN_ON_ONCE(1);
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun c->td_retry--;
700*4882a593Smuzhiyun /*
701*4882a593Smuzhiyun * If the TX descriptor / channel is in use, the caller needs to poke
702*4882a593Smuzhiyun * his TD bit multiple times. After that he hardware releases the
703*4882a593Smuzhiyun * transfer descriptor followed by TD descriptor. Waiting seems not to
704*4882a593Smuzhiyun * cause any difference.
705*4882a593Smuzhiyun * RX seems to be thrown out right away. However once the TearDown
706*4882a593Smuzhiyun * descriptor gets through we are done. If we have seens the transfer
707*4882a593Smuzhiyun * descriptor before the TD we fetch it from enqueue, it has to be
708*4882a593Smuzhiyun * there waiting for us.
709*4882a593Smuzhiyun */
710*4882a593Smuzhiyun if (!c->td_seen && c->td_retry) {
711*4882a593Smuzhiyun udelay(1);
712*4882a593Smuzhiyun return -EAGAIN;
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun WARN_ON(!c->td_retry);
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun if (!c->td_desc_seen) {
717*4882a593Smuzhiyun desc_phys = cppi41_pop_desc(cdd, c->q_num);
718*4882a593Smuzhiyun if (!desc_phys)
719*4882a593Smuzhiyun desc_phys = cppi41_pop_desc(cdd, c->q_comp_num);
720*4882a593Smuzhiyun WARN_ON(!desc_phys);
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun c->td_queued = 0;
724*4882a593Smuzhiyun c->td_seen = 0;
725*4882a593Smuzhiyun c->td_desc_seen = 0;
726*4882a593Smuzhiyun cppi_writel(0, c->gcr_reg);
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun /* Invoke the callback to do the necessary clean-up */
729*4882a593Smuzhiyun abort_result.result = DMA_TRANS_ABORTED;
730*4882a593Smuzhiyun dma_cookie_complete(&c->txd);
731*4882a593Smuzhiyun dmaengine_desc_get_callback_invoke(&c->txd, &abort_result);
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun return 0;
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun
cppi41_stop_chan(struct dma_chan * chan)736*4882a593Smuzhiyun static int cppi41_stop_chan(struct dma_chan *chan)
737*4882a593Smuzhiyun {
738*4882a593Smuzhiyun struct cppi41_channel *c = to_cpp41_chan(chan);
739*4882a593Smuzhiyun struct cppi41_dd *cdd = c->cdd;
740*4882a593Smuzhiyun u32 desc_num;
741*4882a593Smuzhiyun u32 desc_phys;
742*4882a593Smuzhiyun int ret;
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun desc_phys = lower_32_bits(c->desc_phys);
745*4882a593Smuzhiyun desc_num = (desc_phys - cdd->descs_phys) / sizeof(struct cppi41_desc);
746*4882a593Smuzhiyun if (!cdd->chan_busy[desc_num]) {
747*4882a593Smuzhiyun struct cppi41_channel *cc, *_ct;
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun /*
750*4882a593Smuzhiyun * channels might still be in the pendling list if
751*4882a593Smuzhiyun * cppi41_dma_issue_pending() is called after
752*4882a593Smuzhiyun * cppi41_runtime_suspend() is called
753*4882a593Smuzhiyun */
754*4882a593Smuzhiyun list_for_each_entry_safe(cc, _ct, &cdd->pending, node) {
755*4882a593Smuzhiyun if (cc != c)
756*4882a593Smuzhiyun continue;
757*4882a593Smuzhiyun list_del(&cc->node);
758*4882a593Smuzhiyun break;
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun return 0;
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun ret = cppi41_tear_down_chan(c);
764*4882a593Smuzhiyun if (ret)
765*4882a593Smuzhiyun return ret;
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun WARN_ON(!cdd->chan_busy[desc_num]);
768*4882a593Smuzhiyun cdd->chan_busy[desc_num] = NULL;
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun /* Usecount for chan_busy[], paired with push_desc_queue() */
771*4882a593Smuzhiyun pm_runtime_put(cdd->ddev.dev);
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun return 0;
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun
cppi41_add_chans(struct device * dev,struct cppi41_dd * cdd)776*4882a593Smuzhiyun static int cppi41_add_chans(struct device *dev, struct cppi41_dd *cdd)
777*4882a593Smuzhiyun {
778*4882a593Smuzhiyun struct cppi41_channel *cchan, *chans;
779*4882a593Smuzhiyun int i;
780*4882a593Smuzhiyun u32 n_chans = cdd->n_chans;
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun /*
783*4882a593Smuzhiyun * The channels can only be used as TX or as RX. So we add twice
784*4882a593Smuzhiyun * that much dma channels because USB can only do RX or TX.
785*4882a593Smuzhiyun */
786*4882a593Smuzhiyun n_chans *= 2;
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun chans = devm_kcalloc(dev, n_chans, sizeof(*chans), GFP_KERNEL);
789*4882a593Smuzhiyun if (!chans)
790*4882a593Smuzhiyun return -ENOMEM;
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun for (i = 0; i < n_chans; i++) {
793*4882a593Smuzhiyun cchan = &chans[i];
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun cchan->cdd = cdd;
796*4882a593Smuzhiyun if (i & 1) {
797*4882a593Smuzhiyun cchan->gcr_reg = cdd->ctrl_mem + DMA_TXGCR(i >> 1);
798*4882a593Smuzhiyun cchan->is_tx = 1;
799*4882a593Smuzhiyun } else {
800*4882a593Smuzhiyun cchan->gcr_reg = cdd->ctrl_mem + DMA_RXGCR(i >> 1);
801*4882a593Smuzhiyun cchan->is_tx = 0;
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun cchan->port_num = i >> 1;
804*4882a593Smuzhiyun cchan->desc = &cdd->cd[i];
805*4882a593Smuzhiyun cchan->desc_phys = cdd->descs_phys;
806*4882a593Smuzhiyun cchan->desc_phys += i * sizeof(struct cppi41_desc);
807*4882a593Smuzhiyun cchan->chan.device = &cdd->ddev;
808*4882a593Smuzhiyun list_add_tail(&cchan->chan.device_node, &cdd->ddev.channels);
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun cdd->first_td_desc = n_chans;
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun return 0;
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun
purge_descs(struct device * dev,struct cppi41_dd * cdd)815*4882a593Smuzhiyun static void purge_descs(struct device *dev, struct cppi41_dd *cdd)
816*4882a593Smuzhiyun {
817*4882a593Smuzhiyun unsigned int mem_decs;
818*4882a593Smuzhiyun int i;
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun mem_decs = ALLOC_DECS_NUM * sizeof(struct cppi41_desc);
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun for (i = 0; i < DESCS_AREAS; i++) {
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun cppi_writel(0, cdd->qmgr_mem + QMGR_MEMBASE(i));
825*4882a593Smuzhiyun cppi_writel(0, cdd->qmgr_mem + QMGR_MEMCTRL(i));
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun dma_free_coherent(dev, mem_decs, cdd->cd,
828*4882a593Smuzhiyun cdd->descs_phys);
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun
disable_sched(struct cppi41_dd * cdd)832*4882a593Smuzhiyun static void disable_sched(struct cppi41_dd *cdd)
833*4882a593Smuzhiyun {
834*4882a593Smuzhiyun cppi_writel(0, cdd->sched_mem + DMA_SCHED_CTRL);
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
deinit_cppi41(struct device * dev,struct cppi41_dd * cdd)837*4882a593Smuzhiyun static void deinit_cppi41(struct device *dev, struct cppi41_dd *cdd)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun disable_sched(cdd);
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun purge_descs(dev, cdd);
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun cppi_writel(0, cdd->qmgr_mem + QMGR_LRAM0_BASE);
844*4882a593Smuzhiyun cppi_writel(0, cdd->qmgr_mem + QMGR_LRAM0_BASE);
845*4882a593Smuzhiyun dma_free_coherent(dev, QMGR_SCRATCH_SIZE, cdd->qmgr_scratch,
846*4882a593Smuzhiyun cdd->scratch_phys);
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun
init_descs(struct device * dev,struct cppi41_dd * cdd)849*4882a593Smuzhiyun static int init_descs(struct device *dev, struct cppi41_dd *cdd)
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun unsigned int desc_size;
852*4882a593Smuzhiyun unsigned int mem_decs;
853*4882a593Smuzhiyun int i;
854*4882a593Smuzhiyun u32 reg;
855*4882a593Smuzhiyun u32 idx;
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(struct cppi41_desc) &
858*4882a593Smuzhiyun (sizeof(struct cppi41_desc) - 1));
859*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(struct cppi41_desc) < 32);
860*4882a593Smuzhiyun BUILD_BUG_ON(ALLOC_DECS_NUM < 32);
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun desc_size = sizeof(struct cppi41_desc);
863*4882a593Smuzhiyun mem_decs = ALLOC_DECS_NUM * desc_size;
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun idx = 0;
866*4882a593Smuzhiyun for (i = 0; i < DESCS_AREAS; i++) {
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun reg = idx << QMGR_MEMCTRL_IDX_SH;
869*4882a593Smuzhiyun reg |= (ilog2(desc_size) - 5) << QMGR_MEMCTRL_DESC_SH;
870*4882a593Smuzhiyun reg |= ilog2(ALLOC_DECS_NUM) - 5;
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun BUILD_BUG_ON(DESCS_AREAS != 1);
873*4882a593Smuzhiyun cdd->cd = dma_alloc_coherent(dev, mem_decs,
874*4882a593Smuzhiyun &cdd->descs_phys, GFP_KERNEL);
875*4882a593Smuzhiyun if (!cdd->cd)
876*4882a593Smuzhiyun return -ENOMEM;
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun cppi_writel(cdd->descs_phys, cdd->qmgr_mem + QMGR_MEMBASE(i));
879*4882a593Smuzhiyun cppi_writel(reg, cdd->qmgr_mem + QMGR_MEMCTRL(i));
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun idx += ALLOC_DECS_NUM;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun return 0;
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun
init_sched(struct cppi41_dd * cdd)886*4882a593Smuzhiyun static void init_sched(struct cppi41_dd *cdd)
887*4882a593Smuzhiyun {
888*4882a593Smuzhiyun unsigned ch;
889*4882a593Smuzhiyun unsigned word;
890*4882a593Smuzhiyun u32 reg;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun word = 0;
893*4882a593Smuzhiyun cppi_writel(0, cdd->sched_mem + DMA_SCHED_CTRL);
894*4882a593Smuzhiyun for (ch = 0; ch < cdd->n_chans; ch += 2) {
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun reg = SCHED_ENTRY0_CHAN(ch);
897*4882a593Smuzhiyun reg |= SCHED_ENTRY1_CHAN(ch) | SCHED_ENTRY1_IS_RX;
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun reg |= SCHED_ENTRY2_CHAN(ch + 1);
900*4882a593Smuzhiyun reg |= SCHED_ENTRY3_CHAN(ch + 1) | SCHED_ENTRY3_IS_RX;
901*4882a593Smuzhiyun cppi_writel(reg, cdd->sched_mem + DMA_SCHED_WORD(word));
902*4882a593Smuzhiyun word++;
903*4882a593Smuzhiyun }
904*4882a593Smuzhiyun reg = cdd->n_chans * 2 - 1;
905*4882a593Smuzhiyun reg |= DMA_SCHED_CTRL_EN;
906*4882a593Smuzhiyun cppi_writel(reg, cdd->sched_mem + DMA_SCHED_CTRL);
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun
init_cppi41(struct device * dev,struct cppi41_dd * cdd)909*4882a593Smuzhiyun static int init_cppi41(struct device *dev, struct cppi41_dd *cdd)
910*4882a593Smuzhiyun {
911*4882a593Smuzhiyun int ret;
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun BUILD_BUG_ON(QMGR_SCRATCH_SIZE > ((1 << 14) - 1));
914*4882a593Smuzhiyun cdd->qmgr_scratch = dma_alloc_coherent(dev, QMGR_SCRATCH_SIZE,
915*4882a593Smuzhiyun &cdd->scratch_phys, GFP_KERNEL);
916*4882a593Smuzhiyun if (!cdd->qmgr_scratch)
917*4882a593Smuzhiyun return -ENOMEM;
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun cppi_writel(cdd->scratch_phys, cdd->qmgr_mem + QMGR_LRAM0_BASE);
920*4882a593Smuzhiyun cppi_writel(TOTAL_DESCS_NUM, cdd->qmgr_mem + QMGR_LRAM_SIZE);
921*4882a593Smuzhiyun cppi_writel(0, cdd->qmgr_mem + QMGR_LRAM1_BASE);
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun ret = init_descs(dev, cdd);
924*4882a593Smuzhiyun if (ret)
925*4882a593Smuzhiyun goto err_td;
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun cppi_writel(cdd->td_queue.submit, cdd->ctrl_mem + DMA_TDFDQ);
928*4882a593Smuzhiyun init_sched(cdd);
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun return 0;
931*4882a593Smuzhiyun err_td:
932*4882a593Smuzhiyun deinit_cppi41(dev, cdd);
933*4882a593Smuzhiyun return ret;
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun static struct platform_driver cpp41_dma_driver;
937*4882a593Smuzhiyun /*
938*4882a593Smuzhiyun * The param format is:
939*4882a593Smuzhiyun * X Y
940*4882a593Smuzhiyun * X: Port
941*4882a593Smuzhiyun * Y: 0 = RX else TX
942*4882a593Smuzhiyun */
943*4882a593Smuzhiyun #define INFO_PORT 0
944*4882a593Smuzhiyun #define INFO_IS_TX 1
945*4882a593Smuzhiyun
cpp41_dma_filter_fn(struct dma_chan * chan,void * param)946*4882a593Smuzhiyun static bool cpp41_dma_filter_fn(struct dma_chan *chan, void *param)
947*4882a593Smuzhiyun {
948*4882a593Smuzhiyun struct cppi41_channel *cchan;
949*4882a593Smuzhiyun struct cppi41_dd *cdd;
950*4882a593Smuzhiyun const struct chan_queues *queues;
951*4882a593Smuzhiyun u32 *num = param;
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun if (chan->device->dev->driver != &cpp41_dma_driver.driver)
954*4882a593Smuzhiyun return false;
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun cchan = to_cpp41_chan(chan);
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun if (cchan->port_num != num[INFO_PORT])
959*4882a593Smuzhiyun return false;
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun if (cchan->is_tx && !num[INFO_IS_TX])
962*4882a593Smuzhiyun return false;
963*4882a593Smuzhiyun cdd = cchan->cdd;
964*4882a593Smuzhiyun if (cchan->is_tx)
965*4882a593Smuzhiyun queues = cdd->queues_tx;
966*4882a593Smuzhiyun else
967*4882a593Smuzhiyun queues = cdd->queues_rx;
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun BUILD_BUG_ON(ARRAY_SIZE(am335x_usb_queues_rx) !=
970*4882a593Smuzhiyun ARRAY_SIZE(am335x_usb_queues_tx));
971*4882a593Smuzhiyun if (WARN_ON(cchan->port_num >= ARRAY_SIZE(am335x_usb_queues_rx)))
972*4882a593Smuzhiyun return false;
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun cchan->q_num = queues[cchan->port_num].submit;
975*4882a593Smuzhiyun cchan->q_comp_num = queues[cchan->port_num].complete;
976*4882a593Smuzhiyun return true;
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun static struct of_dma_filter_info cpp41_dma_info = {
980*4882a593Smuzhiyun .filter_fn = cpp41_dma_filter_fn,
981*4882a593Smuzhiyun };
982*4882a593Smuzhiyun
cppi41_dma_xlate(struct of_phandle_args * dma_spec,struct of_dma * ofdma)983*4882a593Smuzhiyun static struct dma_chan *cppi41_dma_xlate(struct of_phandle_args *dma_spec,
984*4882a593Smuzhiyun struct of_dma *ofdma)
985*4882a593Smuzhiyun {
986*4882a593Smuzhiyun int count = dma_spec->args_count;
987*4882a593Smuzhiyun struct of_dma_filter_info *info = ofdma->of_dma_data;
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun if (!info || !info->filter_fn)
990*4882a593Smuzhiyun return NULL;
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun if (count != 2)
993*4882a593Smuzhiyun return NULL;
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun return dma_request_channel(info->dma_cap, info->filter_fn,
996*4882a593Smuzhiyun &dma_spec->args[0]);
997*4882a593Smuzhiyun }
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun static const struct cppi_glue_infos am335x_usb_infos = {
1000*4882a593Smuzhiyun .queues_rx = am335x_usb_queues_rx,
1001*4882a593Smuzhiyun .queues_tx = am335x_usb_queues_tx,
1002*4882a593Smuzhiyun .td_queue = { .submit = 31, .complete = 0 },
1003*4882a593Smuzhiyun .first_completion_queue = 93,
1004*4882a593Smuzhiyun .qmgr_num_pend = 5,
1005*4882a593Smuzhiyun };
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun static const struct cppi_glue_infos da8xx_usb_infos = {
1008*4882a593Smuzhiyun .queues_rx = da8xx_usb_queues_rx,
1009*4882a593Smuzhiyun .queues_tx = da8xx_usb_queues_tx,
1010*4882a593Smuzhiyun .td_queue = { .submit = 31, .complete = 0 },
1011*4882a593Smuzhiyun .first_completion_queue = 24,
1012*4882a593Smuzhiyun .qmgr_num_pend = 2,
1013*4882a593Smuzhiyun };
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun static const struct of_device_id cppi41_dma_ids[] = {
1016*4882a593Smuzhiyun { .compatible = "ti,am3359-cppi41", .data = &am335x_usb_infos},
1017*4882a593Smuzhiyun { .compatible = "ti,da830-cppi41", .data = &da8xx_usb_infos},
1018*4882a593Smuzhiyun {},
1019*4882a593Smuzhiyun };
1020*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, cppi41_dma_ids);
1021*4882a593Smuzhiyun
get_glue_info(struct device * dev)1022*4882a593Smuzhiyun static const struct cppi_glue_infos *get_glue_info(struct device *dev)
1023*4882a593Smuzhiyun {
1024*4882a593Smuzhiyun const struct of_device_id *of_id;
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun of_id = of_match_node(cppi41_dma_ids, dev->of_node);
1027*4882a593Smuzhiyun if (!of_id)
1028*4882a593Smuzhiyun return NULL;
1029*4882a593Smuzhiyun return of_id->data;
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun #define CPPI41_DMA_BUSWIDTHS (BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
1033*4882a593Smuzhiyun BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
1034*4882a593Smuzhiyun BIT(DMA_SLAVE_BUSWIDTH_3_BYTES) | \
1035*4882a593Smuzhiyun BIT(DMA_SLAVE_BUSWIDTH_4_BYTES))
1036*4882a593Smuzhiyun
cppi41_dma_probe(struct platform_device * pdev)1037*4882a593Smuzhiyun static int cppi41_dma_probe(struct platform_device *pdev)
1038*4882a593Smuzhiyun {
1039*4882a593Smuzhiyun struct cppi41_dd *cdd;
1040*4882a593Smuzhiyun struct device *dev = &pdev->dev;
1041*4882a593Smuzhiyun const struct cppi_glue_infos *glue_info;
1042*4882a593Smuzhiyun struct resource *mem;
1043*4882a593Smuzhiyun int index;
1044*4882a593Smuzhiyun int irq;
1045*4882a593Smuzhiyun int ret;
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun glue_info = get_glue_info(dev);
1048*4882a593Smuzhiyun if (!glue_info)
1049*4882a593Smuzhiyun return -EINVAL;
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun cdd = devm_kzalloc(&pdev->dev, sizeof(*cdd), GFP_KERNEL);
1052*4882a593Smuzhiyun if (!cdd)
1053*4882a593Smuzhiyun return -ENOMEM;
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun dma_cap_set(DMA_SLAVE, cdd->ddev.cap_mask);
1056*4882a593Smuzhiyun cdd->ddev.device_alloc_chan_resources = cppi41_dma_alloc_chan_resources;
1057*4882a593Smuzhiyun cdd->ddev.device_free_chan_resources = cppi41_dma_free_chan_resources;
1058*4882a593Smuzhiyun cdd->ddev.device_tx_status = cppi41_dma_tx_status;
1059*4882a593Smuzhiyun cdd->ddev.device_issue_pending = cppi41_dma_issue_pending;
1060*4882a593Smuzhiyun cdd->ddev.device_prep_slave_sg = cppi41_dma_prep_slave_sg;
1061*4882a593Smuzhiyun cdd->ddev.device_terminate_all = cppi41_stop_chan;
1062*4882a593Smuzhiyun cdd->ddev.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
1063*4882a593Smuzhiyun cdd->ddev.src_addr_widths = CPPI41_DMA_BUSWIDTHS;
1064*4882a593Smuzhiyun cdd->ddev.dst_addr_widths = CPPI41_DMA_BUSWIDTHS;
1065*4882a593Smuzhiyun cdd->ddev.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
1066*4882a593Smuzhiyun cdd->ddev.dev = dev;
1067*4882a593Smuzhiyun INIT_LIST_HEAD(&cdd->ddev.channels);
1068*4882a593Smuzhiyun cpp41_dma_info.dma_cap = cdd->ddev.cap_mask;
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun index = of_property_match_string(dev->of_node,
1071*4882a593Smuzhiyun "reg-names", "controller");
1072*4882a593Smuzhiyun if (index < 0)
1073*4882a593Smuzhiyun return index;
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun mem = platform_get_resource(pdev, IORESOURCE_MEM, index);
1076*4882a593Smuzhiyun cdd->ctrl_mem = devm_ioremap_resource(dev, mem);
1077*4882a593Smuzhiyun if (IS_ERR(cdd->ctrl_mem))
1078*4882a593Smuzhiyun return PTR_ERR(cdd->ctrl_mem);
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun mem = platform_get_resource(pdev, IORESOURCE_MEM, index + 1);
1081*4882a593Smuzhiyun cdd->sched_mem = devm_ioremap_resource(dev, mem);
1082*4882a593Smuzhiyun if (IS_ERR(cdd->sched_mem))
1083*4882a593Smuzhiyun return PTR_ERR(cdd->sched_mem);
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun mem = platform_get_resource(pdev, IORESOURCE_MEM, index + 2);
1086*4882a593Smuzhiyun cdd->qmgr_mem = devm_ioremap_resource(dev, mem);
1087*4882a593Smuzhiyun if (IS_ERR(cdd->qmgr_mem))
1088*4882a593Smuzhiyun return PTR_ERR(cdd->qmgr_mem);
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun spin_lock_init(&cdd->lock);
1091*4882a593Smuzhiyun INIT_LIST_HEAD(&cdd->pending);
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun platform_set_drvdata(pdev, cdd);
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun pm_runtime_enable(dev);
1096*4882a593Smuzhiyun pm_runtime_set_autosuspend_delay(dev, 100);
1097*4882a593Smuzhiyun pm_runtime_use_autosuspend(dev);
1098*4882a593Smuzhiyun ret = pm_runtime_get_sync(dev);
1099*4882a593Smuzhiyun if (ret < 0)
1100*4882a593Smuzhiyun goto err_get_sync;
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun cdd->queues_rx = glue_info->queues_rx;
1103*4882a593Smuzhiyun cdd->queues_tx = glue_info->queues_tx;
1104*4882a593Smuzhiyun cdd->td_queue = glue_info->td_queue;
1105*4882a593Smuzhiyun cdd->qmgr_num_pend = glue_info->qmgr_num_pend;
1106*4882a593Smuzhiyun cdd->first_completion_queue = glue_info->first_completion_queue;
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun ret = of_property_read_u32(dev->of_node,
1109*4882a593Smuzhiyun "#dma-channels", &cdd->n_chans);
1110*4882a593Smuzhiyun if (ret)
1111*4882a593Smuzhiyun goto err_get_n_chans;
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun ret = init_cppi41(dev, cdd);
1114*4882a593Smuzhiyun if (ret)
1115*4882a593Smuzhiyun goto err_init_cppi;
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun ret = cppi41_add_chans(dev, cdd);
1118*4882a593Smuzhiyun if (ret)
1119*4882a593Smuzhiyun goto err_chans;
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun irq = irq_of_parse_and_map(dev->of_node, 0);
1122*4882a593Smuzhiyun if (!irq) {
1123*4882a593Smuzhiyun ret = -EINVAL;
1124*4882a593Smuzhiyun goto err_chans;
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, irq, cppi41_irq, IRQF_SHARED,
1128*4882a593Smuzhiyun dev_name(dev), cdd);
1129*4882a593Smuzhiyun if (ret)
1130*4882a593Smuzhiyun goto err_chans;
1131*4882a593Smuzhiyun cdd->irq = irq;
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun ret = dma_async_device_register(&cdd->ddev);
1134*4882a593Smuzhiyun if (ret)
1135*4882a593Smuzhiyun goto err_chans;
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun ret = of_dma_controller_register(dev->of_node,
1138*4882a593Smuzhiyun cppi41_dma_xlate, &cpp41_dma_info);
1139*4882a593Smuzhiyun if (ret)
1140*4882a593Smuzhiyun goto err_of;
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun pm_runtime_mark_last_busy(dev);
1143*4882a593Smuzhiyun pm_runtime_put_autosuspend(dev);
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun return 0;
1146*4882a593Smuzhiyun err_of:
1147*4882a593Smuzhiyun dma_async_device_unregister(&cdd->ddev);
1148*4882a593Smuzhiyun err_chans:
1149*4882a593Smuzhiyun deinit_cppi41(dev, cdd);
1150*4882a593Smuzhiyun err_init_cppi:
1151*4882a593Smuzhiyun pm_runtime_dont_use_autosuspend(dev);
1152*4882a593Smuzhiyun err_get_n_chans:
1153*4882a593Smuzhiyun err_get_sync:
1154*4882a593Smuzhiyun pm_runtime_put_sync(dev);
1155*4882a593Smuzhiyun pm_runtime_disable(dev);
1156*4882a593Smuzhiyun return ret;
1157*4882a593Smuzhiyun }
1158*4882a593Smuzhiyun
cppi41_dma_remove(struct platform_device * pdev)1159*4882a593Smuzhiyun static int cppi41_dma_remove(struct platform_device *pdev)
1160*4882a593Smuzhiyun {
1161*4882a593Smuzhiyun struct cppi41_dd *cdd = platform_get_drvdata(pdev);
1162*4882a593Smuzhiyun int error;
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun error = pm_runtime_get_sync(&pdev->dev);
1165*4882a593Smuzhiyun if (error < 0)
1166*4882a593Smuzhiyun dev_err(&pdev->dev, "%s could not pm_runtime_get: %i\n",
1167*4882a593Smuzhiyun __func__, error);
1168*4882a593Smuzhiyun of_dma_controller_free(pdev->dev.of_node);
1169*4882a593Smuzhiyun dma_async_device_unregister(&cdd->ddev);
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun devm_free_irq(&pdev->dev, cdd->irq, cdd);
1172*4882a593Smuzhiyun deinit_cppi41(&pdev->dev, cdd);
1173*4882a593Smuzhiyun pm_runtime_dont_use_autosuspend(&pdev->dev);
1174*4882a593Smuzhiyun pm_runtime_put_sync(&pdev->dev);
1175*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
1176*4882a593Smuzhiyun return 0;
1177*4882a593Smuzhiyun }
1178*4882a593Smuzhiyun
cppi41_suspend(struct device * dev)1179*4882a593Smuzhiyun static int __maybe_unused cppi41_suspend(struct device *dev)
1180*4882a593Smuzhiyun {
1181*4882a593Smuzhiyun struct cppi41_dd *cdd = dev_get_drvdata(dev);
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun cdd->dma_tdfdq = cppi_readl(cdd->ctrl_mem + DMA_TDFDQ);
1184*4882a593Smuzhiyun disable_sched(cdd);
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun return 0;
1187*4882a593Smuzhiyun }
1188*4882a593Smuzhiyun
cppi41_resume(struct device * dev)1189*4882a593Smuzhiyun static int __maybe_unused cppi41_resume(struct device *dev)
1190*4882a593Smuzhiyun {
1191*4882a593Smuzhiyun struct cppi41_dd *cdd = dev_get_drvdata(dev);
1192*4882a593Smuzhiyun struct cppi41_channel *c;
1193*4882a593Smuzhiyun int i;
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun for (i = 0; i < DESCS_AREAS; i++)
1196*4882a593Smuzhiyun cppi_writel(cdd->descs_phys, cdd->qmgr_mem + QMGR_MEMBASE(i));
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun list_for_each_entry(c, &cdd->ddev.channels, chan.device_node)
1199*4882a593Smuzhiyun if (!c->is_tx)
1200*4882a593Smuzhiyun cppi_writel(c->q_num, c->gcr_reg + RXHPCRA0);
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun init_sched(cdd);
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun cppi_writel(cdd->dma_tdfdq, cdd->ctrl_mem + DMA_TDFDQ);
1205*4882a593Smuzhiyun cppi_writel(cdd->scratch_phys, cdd->qmgr_mem + QMGR_LRAM0_BASE);
1206*4882a593Smuzhiyun cppi_writel(QMGR_SCRATCH_SIZE, cdd->qmgr_mem + QMGR_LRAM_SIZE);
1207*4882a593Smuzhiyun cppi_writel(0, cdd->qmgr_mem + QMGR_LRAM1_BASE);
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun return 0;
1210*4882a593Smuzhiyun }
1211*4882a593Smuzhiyun
cppi41_runtime_suspend(struct device * dev)1212*4882a593Smuzhiyun static int __maybe_unused cppi41_runtime_suspend(struct device *dev)
1213*4882a593Smuzhiyun {
1214*4882a593Smuzhiyun struct cppi41_dd *cdd = dev_get_drvdata(dev);
1215*4882a593Smuzhiyun unsigned long flags;
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun spin_lock_irqsave(&cdd->lock, flags);
1218*4882a593Smuzhiyun cdd->is_suspended = true;
1219*4882a593Smuzhiyun WARN_ON(!list_empty(&cdd->pending));
1220*4882a593Smuzhiyun spin_unlock_irqrestore(&cdd->lock, flags);
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun return 0;
1223*4882a593Smuzhiyun }
1224*4882a593Smuzhiyun
cppi41_runtime_resume(struct device * dev)1225*4882a593Smuzhiyun static int __maybe_unused cppi41_runtime_resume(struct device *dev)
1226*4882a593Smuzhiyun {
1227*4882a593Smuzhiyun struct cppi41_dd *cdd = dev_get_drvdata(dev);
1228*4882a593Smuzhiyun unsigned long flags;
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun spin_lock_irqsave(&cdd->lock, flags);
1231*4882a593Smuzhiyun cdd->is_suspended = false;
1232*4882a593Smuzhiyun cppi41_run_queue(cdd);
1233*4882a593Smuzhiyun spin_unlock_irqrestore(&cdd->lock, flags);
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun return 0;
1236*4882a593Smuzhiyun }
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun static const struct dev_pm_ops cppi41_pm_ops = {
1239*4882a593Smuzhiyun SET_LATE_SYSTEM_SLEEP_PM_OPS(cppi41_suspend, cppi41_resume)
1240*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(cppi41_runtime_suspend,
1241*4882a593Smuzhiyun cppi41_runtime_resume,
1242*4882a593Smuzhiyun NULL)
1243*4882a593Smuzhiyun };
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun static struct platform_driver cpp41_dma_driver = {
1246*4882a593Smuzhiyun .probe = cppi41_dma_probe,
1247*4882a593Smuzhiyun .remove = cppi41_dma_remove,
1248*4882a593Smuzhiyun .driver = {
1249*4882a593Smuzhiyun .name = "cppi41-dma-engine",
1250*4882a593Smuzhiyun .pm = &cppi41_pm_ops,
1251*4882a593Smuzhiyun .of_match_table = of_match_ptr(cppi41_dma_ids),
1252*4882a593Smuzhiyun },
1253*4882a593Smuzhiyun };
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun module_platform_driver(cpp41_dma_driver);
1256*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1257*4882a593Smuzhiyun MODULE_AUTHOR("Sebastian Andrzej Siewior <bigeasy@linutronix.de>");
1258