xref: /OK3568_Linux_fs/kernel/drivers/dma/tegra210-adma.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * ADMA driver for Nvidia's Tegra210 ADMA controller.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2016, NVIDIA CORPORATION.  All rights reserved.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/iopoll.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of_device.h>
12*4882a593Smuzhiyun #include <linux/of_dma.h>
13*4882a593Smuzhiyun #include <linux/of_irq.h>
14*4882a593Smuzhiyun #include <linux/pm_runtime.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include "virt-dma.h"
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define ADMA_CH_CMD					0x00
20*4882a593Smuzhiyun #define ADMA_CH_STATUS					0x0c
21*4882a593Smuzhiyun #define ADMA_CH_STATUS_XFER_EN				BIT(0)
22*4882a593Smuzhiyun #define ADMA_CH_STATUS_XFER_PAUSED			BIT(1)
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define ADMA_CH_INT_STATUS				0x10
25*4882a593Smuzhiyun #define ADMA_CH_INT_STATUS_XFER_DONE			BIT(0)
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define ADMA_CH_INT_CLEAR				0x1c
28*4882a593Smuzhiyun #define ADMA_CH_CTRL					0x24
29*4882a593Smuzhiyun #define ADMA_CH_CTRL_DIR(val)				(((val) & 0xf) << 12)
30*4882a593Smuzhiyun #define ADMA_CH_CTRL_DIR_AHUB2MEM			2
31*4882a593Smuzhiyun #define ADMA_CH_CTRL_DIR_MEM2AHUB			4
32*4882a593Smuzhiyun #define ADMA_CH_CTRL_MODE_CONTINUOUS			(2 << 8)
33*4882a593Smuzhiyun #define ADMA_CH_CTRL_FLOWCTRL_EN			BIT(1)
34*4882a593Smuzhiyun #define ADMA_CH_CTRL_XFER_PAUSE_SHIFT			0
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define ADMA_CH_CONFIG					0x28
37*4882a593Smuzhiyun #define ADMA_CH_CONFIG_SRC_BUF(val)			(((val) & 0x7) << 28)
38*4882a593Smuzhiyun #define ADMA_CH_CONFIG_TRG_BUF(val)			(((val) & 0x7) << 24)
39*4882a593Smuzhiyun #define ADMA_CH_CONFIG_BURST_SIZE_SHIFT			20
40*4882a593Smuzhiyun #define ADMA_CH_CONFIG_MAX_BURST_SIZE                   16
41*4882a593Smuzhiyun #define ADMA_CH_CONFIG_WEIGHT_FOR_WRR(val)		((val) & 0xf)
42*4882a593Smuzhiyun #define ADMA_CH_CONFIG_MAX_BUFS				8
43*4882a593Smuzhiyun #define TEGRA186_ADMA_CH_CONFIG_OUTSTANDING_REQS(reqs)	(reqs << 4)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define ADMA_CH_FIFO_CTRL				0x2c
46*4882a593Smuzhiyun #define TEGRA210_ADMA_CH_FIFO_CTRL_TXSIZE(val)		(((val) & 0xf) << 8)
47*4882a593Smuzhiyun #define TEGRA210_ADMA_CH_FIFO_CTRL_RXSIZE(val)		((val) & 0xf)
48*4882a593Smuzhiyun #define TEGRA186_ADMA_CH_FIFO_CTRL_TXSIZE(val)		(((val) & 0x1f) << 8)
49*4882a593Smuzhiyun #define TEGRA186_ADMA_CH_FIFO_CTRL_RXSIZE(val)		((val) & 0x1f)
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define ADMA_CH_LOWER_SRC_ADDR				0x34
52*4882a593Smuzhiyun #define ADMA_CH_LOWER_TRG_ADDR				0x3c
53*4882a593Smuzhiyun #define ADMA_CH_TC					0x44
54*4882a593Smuzhiyun #define ADMA_CH_TC_COUNT_MASK				0x3ffffffc
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define ADMA_CH_XFER_STATUS				0x54
57*4882a593Smuzhiyun #define ADMA_CH_XFER_STATUS_COUNT_MASK			0xffff
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define ADMA_GLOBAL_CMD					0x00
60*4882a593Smuzhiyun #define ADMA_GLOBAL_SOFT_RESET				0x04
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define TEGRA_ADMA_BURST_COMPLETE_TIME			20
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define TEGRA210_FIFO_CTRL_DEFAULT (TEGRA210_ADMA_CH_FIFO_CTRL_TXSIZE(3) | \
65*4882a593Smuzhiyun 				    TEGRA210_ADMA_CH_FIFO_CTRL_RXSIZE(3))
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define TEGRA186_FIFO_CTRL_DEFAULT (TEGRA186_ADMA_CH_FIFO_CTRL_TXSIZE(3) | \
68*4882a593Smuzhiyun 				    TEGRA186_ADMA_CH_FIFO_CTRL_RXSIZE(3))
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define ADMA_CH_REG_FIELD_VAL(val, mask, shift)	(((val) & mask) << shift)
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun struct tegra_adma;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun /*
75*4882a593Smuzhiyun  * struct tegra_adma_chip_data - Tegra chip specific data
76*4882a593Smuzhiyun  * @global_reg_offset: Register offset of DMA global register.
77*4882a593Smuzhiyun  * @global_int_clear: Register offset of DMA global interrupt clear.
78*4882a593Smuzhiyun  * @ch_req_tx_shift: Register offset for AHUB transmit channel select.
79*4882a593Smuzhiyun  * @ch_req_rx_shift: Register offset for AHUB receive channel select.
80*4882a593Smuzhiyun  * @ch_base_offset: Register offset of DMA channel registers.
81*4882a593Smuzhiyun  * @has_outstanding_reqs: If DMA channel can have outstanding requests.
82*4882a593Smuzhiyun  * @ch_fifo_ctrl: Default value for channel FIFO CTRL register.
83*4882a593Smuzhiyun  * @ch_req_mask: Mask for Tx or Rx channel select.
84*4882a593Smuzhiyun  * @ch_req_max: Maximum number of Tx or Rx channels available.
85*4882a593Smuzhiyun  * @ch_reg_size: Size of DMA channel register space.
86*4882a593Smuzhiyun  * @nr_channels: Number of DMA channels available.
87*4882a593Smuzhiyun  */
88*4882a593Smuzhiyun struct tegra_adma_chip_data {
89*4882a593Smuzhiyun 	unsigned int (*adma_get_burst_config)(unsigned int burst_size);
90*4882a593Smuzhiyun 	unsigned int global_reg_offset;
91*4882a593Smuzhiyun 	unsigned int global_int_clear;
92*4882a593Smuzhiyun 	unsigned int ch_req_tx_shift;
93*4882a593Smuzhiyun 	unsigned int ch_req_rx_shift;
94*4882a593Smuzhiyun 	unsigned int ch_base_offset;
95*4882a593Smuzhiyun 	unsigned int ch_fifo_ctrl;
96*4882a593Smuzhiyun 	unsigned int ch_req_mask;
97*4882a593Smuzhiyun 	unsigned int ch_req_max;
98*4882a593Smuzhiyun 	unsigned int ch_reg_size;
99*4882a593Smuzhiyun 	unsigned int nr_channels;
100*4882a593Smuzhiyun 	bool has_outstanding_reqs;
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun /*
104*4882a593Smuzhiyun  * struct tegra_adma_chan_regs - Tegra ADMA channel registers
105*4882a593Smuzhiyun  */
106*4882a593Smuzhiyun struct tegra_adma_chan_regs {
107*4882a593Smuzhiyun 	unsigned int ctrl;
108*4882a593Smuzhiyun 	unsigned int config;
109*4882a593Smuzhiyun 	unsigned int src_addr;
110*4882a593Smuzhiyun 	unsigned int trg_addr;
111*4882a593Smuzhiyun 	unsigned int fifo_ctrl;
112*4882a593Smuzhiyun 	unsigned int cmd;
113*4882a593Smuzhiyun 	unsigned int tc;
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun /*
117*4882a593Smuzhiyun  * struct tegra_adma_desc - Tegra ADMA descriptor to manage transfer requests.
118*4882a593Smuzhiyun  */
119*4882a593Smuzhiyun struct tegra_adma_desc {
120*4882a593Smuzhiyun 	struct virt_dma_desc		vd;
121*4882a593Smuzhiyun 	struct tegra_adma_chan_regs	ch_regs;
122*4882a593Smuzhiyun 	size_t				buf_len;
123*4882a593Smuzhiyun 	size_t				period_len;
124*4882a593Smuzhiyun 	size_t				num_periods;
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun /*
128*4882a593Smuzhiyun  * struct tegra_adma_chan - Tegra ADMA channel information
129*4882a593Smuzhiyun  */
130*4882a593Smuzhiyun struct tegra_adma_chan {
131*4882a593Smuzhiyun 	struct virt_dma_chan		vc;
132*4882a593Smuzhiyun 	struct tegra_adma_desc		*desc;
133*4882a593Smuzhiyun 	struct tegra_adma		*tdma;
134*4882a593Smuzhiyun 	int				irq;
135*4882a593Smuzhiyun 	void __iomem			*chan_addr;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	/* Slave channel configuration info */
138*4882a593Smuzhiyun 	struct dma_slave_config		sconfig;
139*4882a593Smuzhiyun 	enum dma_transfer_direction	sreq_dir;
140*4882a593Smuzhiyun 	unsigned int			sreq_index;
141*4882a593Smuzhiyun 	bool				sreq_reserved;
142*4882a593Smuzhiyun 	struct tegra_adma_chan_regs	ch_regs;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	/* Transfer count and position info */
145*4882a593Smuzhiyun 	unsigned int			tx_buf_count;
146*4882a593Smuzhiyun 	unsigned int			tx_buf_pos;
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun /*
150*4882a593Smuzhiyun  * struct tegra_adma - Tegra ADMA controller information
151*4882a593Smuzhiyun  */
152*4882a593Smuzhiyun struct tegra_adma {
153*4882a593Smuzhiyun 	struct dma_device		dma_dev;
154*4882a593Smuzhiyun 	struct device			*dev;
155*4882a593Smuzhiyun 	void __iomem			*base_addr;
156*4882a593Smuzhiyun 	struct clk			*ahub_clk;
157*4882a593Smuzhiyun 	unsigned int			nr_channels;
158*4882a593Smuzhiyun 	unsigned long			rx_requests_reserved;
159*4882a593Smuzhiyun 	unsigned long			tx_requests_reserved;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	/* Used to store global command register state when suspending */
162*4882a593Smuzhiyun 	unsigned int			global_cmd;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	const struct tegra_adma_chip_data *cdata;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	/* Last member of the structure */
167*4882a593Smuzhiyun 	struct tegra_adma_chan		channels[];
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun 
tdma_write(struct tegra_adma * tdma,u32 reg,u32 val)170*4882a593Smuzhiyun static inline void tdma_write(struct tegra_adma *tdma, u32 reg, u32 val)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	writel(val, tdma->base_addr + tdma->cdata->global_reg_offset + reg);
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun 
tdma_read(struct tegra_adma * tdma,u32 reg)175*4882a593Smuzhiyun static inline u32 tdma_read(struct tegra_adma *tdma, u32 reg)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	return readl(tdma->base_addr + tdma->cdata->global_reg_offset + reg);
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun 
tdma_ch_write(struct tegra_adma_chan * tdc,u32 reg,u32 val)180*4882a593Smuzhiyun static inline void tdma_ch_write(struct tegra_adma_chan *tdc, u32 reg, u32 val)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun 	writel(val, tdc->chan_addr + reg);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun 
tdma_ch_read(struct tegra_adma_chan * tdc,u32 reg)185*4882a593Smuzhiyun static inline u32 tdma_ch_read(struct tegra_adma_chan *tdc, u32 reg)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	return readl(tdc->chan_addr + reg);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
to_tegra_adma_chan(struct dma_chan * dc)190*4882a593Smuzhiyun static inline struct tegra_adma_chan *to_tegra_adma_chan(struct dma_chan *dc)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun 	return container_of(dc, struct tegra_adma_chan, vc.chan);
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun 
to_tegra_adma_desc(struct dma_async_tx_descriptor * td)195*4882a593Smuzhiyun static inline struct tegra_adma_desc *to_tegra_adma_desc(
196*4882a593Smuzhiyun 		struct dma_async_tx_descriptor *td)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun 	return container_of(td, struct tegra_adma_desc, vd.tx);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun 
tdc2dev(struct tegra_adma_chan * tdc)201*4882a593Smuzhiyun static inline struct device *tdc2dev(struct tegra_adma_chan *tdc)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun 	return tdc->tdma->dev;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
tegra_adma_desc_free(struct virt_dma_desc * vd)206*4882a593Smuzhiyun static void tegra_adma_desc_free(struct virt_dma_desc *vd)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	kfree(container_of(vd, struct tegra_adma_desc, vd));
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun 
tegra_adma_slave_config(struct dma_chan * dc,struct dma_slave_config * sconfig)211*4882a593Smuzhiyun static int tegra_adma_slave_config(struct dma_chan *dc,
212*4882a593Smuzhiyun 				   struct dma_slave_config *sconfig)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	struct tegra_adma_chan *tdc = to_tegra_adma_chan(dc);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	memcpy(&tdc->sconfig, sconfig, sizeof(*sconfig));
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	return 0;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun 
tegra_adma_init(struct tegra_adma * tdma)221*4882a593Smuzhiyun static int tegra_adma_init(struct tegra_adma *tdma)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun 	u32 status;
224*4882a593Smuzhiyun 	int ret;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	/* Clear any interrupts */
227*4882a593Smuzhiyun 	tdma_write(tdma, tdma->cdata->global_int_clear, 0x1);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	/* Assert soft reset */
230*4882a593Smuzhiyun 	tdma_write(tdma, ADMA_GLOBAL_SOFT_RESET, 0x1);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	/* Wait for reset to clear */
233*4882a593Smuzhiyun 	ret = readx_poll_timeout(readl,
234*4882a593Smuzhiyun 				 tdma->base_addr +
235*4882a593Smuzhiyun 				 tdma->cdata->global_reg_offset +
236*4882a593Smuzhiyun 				 ADMA_GLOBAL_SOFT_RESET,
237*4882a593Smuzhiyun 				 status, status == 0, 20, 10000);
238*4882a593Smuzhiyun 	if (ret)
239*4882a593Smuzhiyun 		return ret;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	/* Enable global ADMA registers */
242*4882a593Smuzhiyun 	tdma_write(tdma, ADMA_GLOBAL_CMD, 1);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	return 0;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun 
tegra_adma_request_alloc(struct tegra_adma_chan * tdc,enum dma_transfer_direction direction)247*4882a593Smuzhiyun static int tegra_adma_request_alloc(struct tegra_adma_chan *tdc,
248*4882a593Smuzhiyun 				    enum dma_transfer_direction direction)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun 	struct tegra_adma *tdma = tdc->tdma;
251*4882a593Smuzhiyun 	unsigned int sreq_index = tdc->sreq_index;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	if (tdc->sreq_reserved)
254*4882a593Smuzhiyun 		return tdc->sreq_dir == direction ? 0 : -EINVAL;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	if (sreq_index > tdma->cdata->ch_req_max) {
257*4882a593Smuzhiyun 		dev_err(tdma->dev, "invalid DMA request\n");
258*4882a593Smuzhiyun 		return -EINVAL;
259*4882a593Smuzhiyun 	}
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	switch (direction) {
262*4882a593Smuzhiyun 	case DMA_MEM_TO_DEV:
263*4882a593Smuzhiyun 		if (test_and_set_bit(sreq_index, &tdma->tx_requests_reserved)) {
264*4882a593Smuzhiyun 			dev_err(tdma->dev, "DMA request reserved\n");
265*4882a593Smuzhiyun 			return -EINVAL;
266*4882a593Smuzhiyun 		}
267*4882a593Smuzhiyun 		break;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	case DMA_DEV_TO_MEM:
270*4882a593Smuzhiyun 		if (test_and_set_bit(sreq_index, &tdma->rx_requests_reserved)) {
271*4882a593Smuzhiyun 			dev_err(tdma->dev, "DMA request reserved\n");
272*4882a593Smuzhiyun 			return -EINVAL;
273*4882a593Smuzhiyun 		}
274*4882a593Smuzhiyun 		break;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	default:
277*4882a593Smuzhiyun 		dev_WARN(tdma->dev, "channel %s has invalid transfer type\n",
278*4882a593Smuzhiyun 			 dma_chan_name(&tdc->vc.chan));
279*4882a593Smuzhiyun 		return -EINVAL;
280*4882a593Smuzhiyun 	}
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	tdc->sreq_dir = direction;
283*4882a593Smuzhiyun 	tdc->sreq_reserved = true;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	return 0;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
tegra_adma_request_free(struct tegra_adma_chan * tdc)288*4882a593Smuzhiyun static void tegra_adma_request_free(struct tegra_adma_chan *tdc)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun 	struct tegra_adma *tdma = tdc->tdma;
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	if (!tdc->sreq_reserved)
293*4882a593Smuzhiyun 		return;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	switch (tdc->sreq_dir) {
296*4882a593Smuzhiyun 	case DMA_MEM_TO_DEV:
297*4882a593Smuzhiyun 		clear_bit(tdc->sreq_index, &tdma->tx_requests_reserved);
298*4882a593Smuzhiyun 		break;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	case DMA_DEV_TO_MEM:
301*4882a593Smuzhiyun 		clear_bit(tdc->sreq_index, &tdma->rx_requests_reserved);
302*4882a593Smuzhiyun 		break;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	default:
305*4882a593Smuzhiyun 		dev_WARN(tdma->dev, "channel %s has invalid transfer type\n",
306*4882a593Smuzhiyun 			 dma_chan_name(&tdc->vc.chan));
307*4882a593Smuzhiyun 		return;
308*4882a593Smuzhiyun 	}
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	tdc->sreq_reserved = false;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun 
tegra_adma_irq_status(struct tegra_adma_chan * tdc)313*4882a593Smuzhiyun static u32 tegra_adma_irq_status(struct tegra_adma_chan *tdc)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun 	u32 status = tdma_ch_read(tdc, ADMA_CH_INT_STATUS);
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	return status & ADMA_CH_INT_STATUS_XFER_DONE;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun 
tegra_adma_irq_clear(struct tegra_adma_chan * tdc)320*4882a593Smuzhiyun static u32 tegra_adma_irq_clear(struct tegra_adma_chan *tdc)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun 	u32 status = tegra_adma_irq_status(tdc);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	if (status)
325*4882a593Smuzhiyun 		tdma_ch_write(tdc, ADMA_CH_INT_CLEAR, status);
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	return status;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun 
tegra_adma_stop(struct tegra_adma_chan * tdc)330*4882a593Smuzhiyun static void tegra_adma_stop(struct tegra_adma_chan *tdc)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun 	unsigned int status;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	/* Disable ADMA */
335*4882a593Smuzhiyun 	tdma_ch_write(tdc, ADMA_CH_CMD, 0);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	/* Clear interrupt status */
338*4882a593Smuzhiyun 	tegra_adma_irq_clear(tdc);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	if (readx_poll_timeout_atomic(readl, tdc->chan_addr + ADMA_CH_STATUS,
341*4882a593Smuzhiyun 			status, !(status & ADMA_CH_STATUS_XFER_EN),
342*4882a593Smuzhiyun 			20, 10000)) {
343*4882a593Smuzhiyun 		dev_err(tdc2dev(tdc), "unable to stop DMA channel\n");
344*4882a593Smuzhiyun 		return;
345*4882a593Smuzhiyun 	}
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	kfree(tdc->desc);
348*4882a593Smuzhiyun 	tdc->desc = NULL;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun 
tegra_adma_start(struct tegra_adma_chan * tdc)351*4882a593Smuzhiyun static void tegra_adma_start(struct tegra_adma_chan *tdc)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun 	struct virt_dma_desc *vd = vchan_next_desc(&tdc->vc);
354*4882a593Smuzhiyun 	struct tegra_adma_chan_regs *ch_regs;
355*4882a593Smuzhiyun 	struct tegra_adma_desc *desc;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	if (!vd)
358*4882a593Smuzhiyun 		return;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	list_del(&vd->node);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	desc = to_tegra_adma_desc(&vd->tx);
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	if (!desc) {
365*4882a593Smuzhiyun 		dev_warn(tdc2dev(tdc), "unable to start DMA, no descriptor\n");
366*4882a593Smuzhiyun 		return;
367*4882a593Smuzhiyun 	}
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	ch_regs = &desc->ch_regs;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	tdc->tx_buf_pos = 0;
372*4882a593Smuzhiyun 	tdc->tx_buf_count = 0;
373*4882a593Smuzhiyun 	tdma_ch_write(tdc, ADMA_CH_TC, ch_regs->tc);
374*4882a593Smuzhiyun 	tdma_ch_write(tdc, ADMA_CH_CTRL, ch_regs->ctrl);
375*4882a593Smuzhiyun 	tdma_ch_write(tdc, ADMA_CH_LOWER_SRC_ADDR, ch_regs->src_addr);
376*4882a593Smuzhiyun 	tdma_ch_write(tdc, ADMA_CH_LOWER_TRG_ADDR, ch_regs->trg_addr);
377*4882a593Smuzhiyun 	tdma_ch_write(tdc, ADMA_CH_FIFO_CTRL, ch_regs->fifo_ctrl);
378*4882a593Smuzhiyun 	tdma_ch_write(tdc, ADMA_CH_CONFIG, ch_regs->config);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	/* Start ADMA */
381*4882a593Smuzhiyun 	tdma_ch_write(tdc, ADMA_CH_CMD, 1);
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	tdc->desc = desc;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun 
tegra_adma_get_residue(struct tegra_adma_chan * tdc)386*4882a593Smuzhiyun static unsigned int tegra_adma_get_residue(struct tegra_adma_chan *tdc)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun 	struct tegra_adma_desc *desc = tdc->desc;
389*4882a593Smuzhiyun 	unsigned int max = ADMA_CH_XFER_STATUS_COUNT_MASK + 1;
390*4882a593Smuzhiyun 	unsigned int pos = tdma_ch_read(tdc, ADMA_CH_XFER_STATUS);
391*4882a593Smuzhiyun 	unsigned int periods_remaining;
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	/*
394*4882a593Smuzhiyun 	 * Handle wrap around of buffer count register
395*4882a593Smuzhiyun 	 */
396*4882a593Smuzhiyun 	if (pos < tdc->tx_buf_pos)
397*4882a593Smuzhiyun 		tdc->tx_buf_count += pos + (max - tdc->tx_buf_pos);
398*4882a593Smuzhiyun 	else
399*4882a593Smuzhiyun 		tdc->tx_buf_count += pos - tdc->tx_buf_pos;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	periods_remaining = tdc->tx_buf_count % desc->num_periods;
402*4882a593Smuzhiyun 	tdc->tx_buf_pos = pos;
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	return desc->buf_len - (periods_remaining * desc->period_len);
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun 
tegra_adma_isr(int irq,void * dev_id)407*4882a593Smuzhiyun static irqreturn_t tegra_adma_isr(int irq, void *dev_id)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun 	struct tegra_adma_chan *tdc = dev_id;
410*4882a593Smuzhiyun 	unsigned long status;
411*4882a593Smuzhiyun 	unsigned long flags;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	spin_lock_irqsave(&tdc->vc.lock, flags);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	status = tegra_adma_irq_clear(tdc);
416*4882a593Smuzhiyun 	if (status == 0 || !tdc->desc) {
417*4882a593Smuzhiyun 		spin_unlock_irqrestore(&tdc->vc.lock, flags);
418*4882a593Smuzhiyun 		return IRQ_NONE;
419*4882a593Smuzhiyun 	}
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	vchan_cyclic_callback(&tdc->desc->vd);
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	spin_unlock_irqrestore(&tdc->vc.lock, flags);
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	return IRQ_HANDLED;
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun 
tegra_adma_issue_pending(struct dma_chan * dc)428*4882a593Smuzhiyun static void tegra_adma_issue_pending(struct dma_chan *dc)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun 	struct tegra_adma_chan *tdc = to_tegra_adma_chan(dc);
431*4882a593Smuzhiyun 	unsigned long flags;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	spin_lock_irqsave(&tdc->vc.lock, flags);
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	if (vchan_issue_pending(&tdc->vc)) {
436*4882a593Smuzhiyun 		if (!tdc->desc)
437*4882a593Smuzhiyun 			tegra_adma_start(tdc);
438*4882a593Smuzhiyun 	}
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	spin_unlock_irqrestore(&tdc->vc.lock, flags);
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun 
tegra_adma_is_paused(struct tegra_adma_chan * tdc)443*4882a593Smuzhiyun static bool tegra_adma_is_paused(struct tegra_adma_chan *tdc)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun 	u32 csts;
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	csts = tdma_ch_read(tdc, ADMA_CH_STATUS);
448*4882a593Smuzhiyun 	csts &= ADMA_CH_STATUS_XFER_PAUSED;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	return csts ? true : false;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun 
tegra_adma_pause(struct dma_chan * dc)453*4882a593Smuzhiyun static int tegra_adma_pause(struct dma_chan *dc)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun 	struct tegra_adma_chan *tdc = to_tegra_adma_chan(dc);
456*4882a593Smuzhiyun 	struct tegra_adma_desc *desc = tdc->desc;
457*4882a593Smuzhiyun 	struct tegra_adma_chan_regs *ch_regs = &desc->ch_regs;
458*4882a593Smuzhiyun 	int dcnt = 10;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	ch_regs->ctrl = tdma_ch_read(tdc, ADMA_CH_CTRL);
461*4882a593Smuzhiyun 	ch_regs->ctrl |= (1 << ADMA_CH_CTRL_XFER_PAUSE_SHIFT);
462*4882a593Smuzhiyun 	tdma_ch_write(tdc, ADMA_CH_CTRL, ch_regs->ctrl);
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	while (dcnt-- && !tegra_adma_is_paused(tdc))
465*4882a593Smuzhiyun 		udelay(TEGRA_ADMA_BURST_COMPLETE_TIME);
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	if (dcnt < 0) {
468*4882a593Smuzhiyun 		dev_err(tdc2dev(tdc), "unable to pause DMA channel\n");
469*4882a593Smuzhiyun 		return -EBUSY;
470*4882a593Smuzhiyun 	}
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	return 0;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun 
tegra_adma_resume(struct dma_chan * dc)475*4882a593Smuzhiyun static int tegra_adma_resume(struct dma_chan *dc)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun 	struct tegra_adma_chan *tdc = to_tegra_adma_chan(dc);
478*4882a593Smuzhiyun 	struct tegra_adma_desc *desc = tdc->desc;
479*4882a593Smuzhiyun 	struct tegra_adma_chan_regs *ch_regs = &desc->ch_regs;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	ch_regs->ctrl = tdma_ch_read(tdc, ADMA_CH_CTRL);
482*4882a593Smuzhiyun 	ch_regs->ctrl &= ~(1 << ADMA_CH_CTRL_XFER_PAUSE_SHIFT);
483*4882a593Smuzhiyun 	tdma_ch_write(tdc, ADMA_CH_CTRL, ch_regs->ctrl);
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	return 0;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun 
tegra_adma_terminate_all(struct dma_chan * dc)488*4882a593Smuzhiyun static int tegra_adma_terminate_all(struct dma_chan *dc)
489*4882a593Smuzhiyun {
490*4882a593Smuzhiyun 	struct tegra_adma_chan *tdc = to_tegra_adma_chan(dc);
491*4882a593Smuzhiyun 	unsigned long flags;
492*4882a593Smuzhiyun 	LIST_HEAD(head);
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	spin_lock_irqsave(&tdc->vc.lock, flags);
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	if (tdc->desc)
497*4882a593Smuzhiyun 		tegra_adma_stop(tdc);
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	tegra_adma_request_free(tdc);
500*4882a593Smuzhiyun 	vchan_get_all_descriptors(&tdc->vc, &head);
501*4882a593Smuzhiyun 	spin_unlock_irqrestore(&tdc->vc.lock, flags);
502*4882a593Smuzhiyun 	vchan_dma_desc_free_list(&tdc->vc, &head);
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	return 0;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun 
tegra_adma_tx_status(struct dma_chan * dc,dma_cookie_t cookie,struct dma_tx_state * txstate)507*4882a593Smuzhiyun static enum dma_status tegra_adma_tx_status(struct dma_chan *dc,
508*4882a593Smuzhiyun 					    dma_cookie_t cookie,
509*4882a593Smuzhiyun 					    struct dma_tx_state *txstate)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun 	struct tegra_adma_chan *tdc = to_tegra_adma_chan(dc);
512*4882a593Smuzhiyun 	struct tegra_adma_desc *desc;
513*4882a593Smuzhiyun 	struct virt_dma_desc *vd;
514*4882a593Smuzhiyun 	enum dma_status ret;
515*4882a593Smuzhiyun 	unsigned long flags;
516*4882a593Smuzhiyun 	unsigned int residual;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	ret = dma_cookie_status(dc, cookie, txstate);
519*4882a593Smuzhiyun 	if (ret == DMA_COMPLETE || !txstate)
520*4882a593Smuzhiyun 		return ret;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	spin_lock_irqsave(&tdc->vc.lock, flags);
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	vd = vchan_find_desc(&tdc->vc, cookie);
525*4882a593Smuzhiyun 	if (vd) {
526*4882a593Smuzhiyun 		desc = to_tegra_adma_desc(&vd->tx);
527*4882a593Smuzhiyun 		residual = desc->ch_regs.tc;
528*4882a593Smuzhiyun 	} else if (tdc->desc && tdc->desc->vd.tx.cookie == cookie) {
529*4882a593Smuzhiyun 		residual = tegra_adma_get_residue(tdc);
530*4882a593Smuzhiyun 	} else {
531*4882a593Smuzhiyun 		residual = 0;
532*4882a593Smuzhiyun 	}
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	spin_unlock_irqrestore(&tdc->vc.lock, flags);
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	dma_set_residue(txstate, residual);
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	return ret;
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun 
tegra210_adma_get_burst_config(unsigned int burst_size)541*4882a593Smuzhiyun static unsigned int tegra210_adma_get_burst_config(unsigned int burst_size)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun 	if (!burst_size || burst_size > ADMA_CH_CONFIG_MAX_BURST_SIZE)
544*4882a593Smuzhiyun 		burst_size = ADMA_CH_CONFIG_MAX_BURST_SIZE;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	return fls(burst_size) << ADMA_CH_CONFIG_BURST_SIZE_SHIFT;
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun 
tegra186_adma_get_burst_config(unsigned int burst_size)549*4882a593Smuzhiyun static unsigned int tegra186_adma_get_burst_config(unsigned int burst_size)
550*4882a593Smuzhiyun {
551*4882a593Smuzhiyun 	if (!burst_size || burst_size > ADMA_CH_CONFIG_MAX_BURST_SIZE)
552*4882a593Smuzhiyun 		burst_size = ADMA_CH_CONFIG_MAX_BURST_SIZE;
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	return (burst_size - 1) << ADMA_CH_CONFIG_BURST_SIZE_SHIFT;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun 
tegra_adma_set_xfer_params(struct tegra_adma_chan * tdc,struct tegra_adma_desc * desc,dma_addr_t buf_addr,enum dma_transfer_direction direction)557*4882a593Smuzhiyun static int tegra_adma_set_xfer_params(struct tegra_adma_chan *tdc,
558*4882a593Smuzhiyun 				      struct tegra_adma_desc *desc,
559*4882a593Smuzhiyun 				      dma_addr_t buf_addr,
560*4882a593Smuzhiyun 				      enum dma_transfer_direction direction)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun 	struct tegra_adma_chan_regs *ch_regs = &desc->ch_regs;
563*4882a593Smuzhiyun 	const struct tegra_adma_chip_data *cdata = tdc->tdma->cdata;
564*4882a593Smuzhiyun 	unsigned int burst_size, adma_dir;
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	if (desc->num_periods > ADMA_CH_CONFIG_MAX_BUFS)
567*4882a593Smuzhiyun 		return -EINVAL;
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	switch (direction) {
570*4882a593Smuzhiyun 	case DMA_MEM_TO_DEV:
571*4882a593Smuzhiyun 		adma_dir = ADMA_CH_CTRL_DIR_MEM2AHUB;
572*4882a593Smuzhiyun 		burst_size = tdc->sconfig.dst_maxburst;
573*4882a593Smuzhiyun 		ch_regs->config = ADMA_CH_CONFIG_SRC_BUF(desc->num_periods - 1);
574*4882a593Smuzhiyun 		ch_regs->ctrl = ADMA_CH_REG_FIELD_VAL(tdc->sreq_index,
575*4882a593Smuzhiyun 						      cdata->ch_req_mask,
576*4882a593Smuzhiyun 						      cdata->ch_req_tx_shift);
577*4882a593Smuzhiyun 		ch_regs->src_addr = buf_addr;
578*4882a593Smuzhiyun 		break;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	case DMA_DEV_TO_MEM:
581*4882a593Smuzhiyun 		adma_dir = ADMA_CH_CTRL_DIR_AHUB2MEM;
582*4882a593Smuzhiyun 		burst_size = tdc->sconfig.src_maxburst;
583*4882a593Smuzhiyun 		ch_regs->config = ADMA_CH_CONFIG_TRG_BUF(desc->num_periods - 1);
584*4882a593Smuzhiyun 		ch_regs->ctrl = ADMA_CH_REG_FIELD_VAL(tdc->sreq_index,
585*4882a593Smuzhiyun 						      cdata->ch_req_mask,
586*4882a593Smuzhiyun 						      cdata->ch_req_rx_shift);
587*4882a593Smuzhiyun 		ch_regs->trg_addr = buf_addr;
588*4882a593Smuzhiyun 		break;
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	default:
591*4882a593Smuzhiyun 		dev_err(tdc2dev(tdc), "DMA direction is not supported\n");
592*4882a593Smuzhiyun 		return -EINVAL;
593*4882a593Smuzhiyun 	}
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	ch_regs->ctrl |= ADMA_CH_CTRL_DIR(adma_dir) |
596*4882a593Smuzhiyun 			 ADMA_CH_CTRL_MODE_CONTINUOUS |
597*4882a593Smuzhiyun 			 ADMA_CH_CTRL_FLOWCTRL_EN;
598*4882a593Smuzhiyun 	ch_regs->config |= cdata->adma_get_burst_config(burst_size);
599*4882a593Smuzhiyun 	ch_regs->config |= ADMA_CH_CONFIG_WEIGHT_FOR_WRR(1);
600*4882a593Smuzhiyun 	if (cdata->has_outstanding_reqs)
601*4882a593Smuzhiyun 		ch_regs->config |= TEGRA186_ADMA_CH_CONFIG_OUTSTANDING_REQS(8);
602*4882a593Smuzhiyun 	ch_regs->fifo_ctrl = cdata->ch_fifo_ctrl;
603*4882a593Smuzhiyun 	ch_regs->tc = desc->period_len & ADMA_CH_TC_COUNT_MASK;
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	return tegra_adma_request_alloc(tdc, direction);
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun 
tegra_adma_prep_dma_cyclic(struct dma_chan * dc,dma_addr_t buf_addr,size_t buf_len,size_t period_len,enum dma_transfer_direction direction,unsigned long flags)608*4882a593Smuzhiyun static struct dma_async_tx_descriptor *tegra_adma_prep_dma_cyclic(
609*4882a593Smuzhiyun 	struct dma_chan *dc, dma_addr_t buf_addr, size_t buf_len,
610*4882a593Smuzhiyun 	size_t period_len, enum dma_transfer_direction direction,
611*4882a593Smuzhiyun 	unsigned long flags)
612*4882a593Smuzhiyun {
613*4882a593Smuzhiyun 	struct tegra_adma_chan *tdc = to_tegra_adma_chan(dc);
614*4882a593Smuzhiyun 	struct tegra_adma_desc *desc = NULL;
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	if (!buf_len || !period_len || period_len > ADMA_CH_TC_COUNT_MASK) {
617*4882a593Smuzhiyun 		dev_err(tdc2dev(tdc), "invalid buffer/period len\n");
618*4882a593Smuzhiyun 		return NULL;
619*4882a593Smuzhiyun 	}
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	if (buf_len % period_len) {
622*4882a593Smuzhiyun 		dev_err(tdc2dev(tdc), "buf_len not a multiple of period_len\n");
623*4882a593Smuzhiyun 		return NULL;
624*4882a593Smuzhiyun 	}
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	if (!IS_ALIGNED(buf_addr, 4)) {
627*4882a593Smuzhiyun 		dev_err(tdc2dev(tdc), "invalid buffer alignment\n");
628*4882a593Smuzhiyun 		return NULL;
629*4882a593Smuzhiyun 	}
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	desc = kzalloc(sizeof(*desc), GFP_NOWAIT);
632*4882a593Smuzhiyun 	if (!desc)
633*4882a593Smuzhiyun 		return NULL;
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	desc->buf_len = buf_len;
636*4882a593Smuzhiyun 	desc->period_len = period_len;
637*4882a593Smuzhiyun 	desc->num_periods = buf_len / period_len;
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	if (tegra_adma_set_xfer_params(tdc, desc, buf_addr, direction)) {
640*4882a593Smuzhiyun 		kfree(desc);
641*4882a593Smuzhiyun 		return NULL;
642*4882a593Smuzhiyun 	}
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	return vchan_tx_prep(&tdc->vc, &desc->vd, flags);
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun 
tegra_adma_alloc_chan_resources(struct dma_chan * dc)647*4882a593Smuzhiyun static int tegra_adma_alloc_chan_resources(struct dma_chan *dc)
648*4882a593Smuzhiyun {
649*4882a593Smuzhiyun 	struct tegra_adma_chan *tdc = to_tegra_adma_chan(dc);
650*4882a593Smuzhiyun 	int ret;
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	ret = request_irq(tdc->irq, tegra_adma_isr, 0, dma_chan_name(dc), tdc);
653*4882a593Smuzhiyun 	if (ret) {
654*4882a593Smuzhiyun 		dev_err(tdc2dev(tdc), "failed to get interrupt for %s\n",
655*4882a593Smuzhiyun 			dma_chan_name(dc));
656*4882a593Smuzhiyun 		return ret;
657*4882a593Smuzhiyun 	}
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(tdc2dev(tdc));
660*4882a593Smuzhiyun 	if (ret < 0) {
661*4882a593Smuzhiyun 		pm_runtime_put_noidle(tdc2dev(tdc));
662*4882a593Smuzhiyun 		free_irq(tdc->irq, tdc);
663*4882a593Smuzhiyun 		return ret;
664*4882a593Smuzhiyun 	}
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	dma_cookie_init(&tdc->vc.chan);
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	return 0;
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun 
tegra_adma_free_chan_resources(struct dma_chan * dc)671*4882a593Smuzhiyun static void tegra_adma_free_chan_resources(struct dma_chan *dc)
672*4882a593Smuzhiyun {
673*4882a593Smuzhiyun 	struct tegra_adma_chan *tdc = to_tegra_adma_chan(dc);
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	tegra_adma_terminate_all(dc);
676*4882a593Smuzhiyun 	vchan_free_chan_resources(&tdc->vc);
677*4882a593Smuzhiyun 	tasklet_kill(&tdc->vc.task);
678*4882a593Smuzhiyun 	free_irq(tdc->irq, tdc);
679*4882a593Smuzhiyun 	pm_runtime_put(tdc2dev(tdc));
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	tdc->sreq_index = 0;
682*4882a593Smuzhiyun 	tdc->sreq_dir = DMA_TRANS_NONE;
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun 
tegra_dma_of_xlate(struct of_phandle_args * dma_spec,struct of_dma * ofdma)685*4882a593Smuzhiyun static struct dma_chan *tegra_dma_of_xlate(struct of_phandle_args *dma_spec,
686*4882a593Smuzhiyun 					   struct of_dma *ofdma)
687*4882a593Smuzhiyun {
688*4882a593Smuzhiyun 	struct tegra_adma *tdma = ofdma->of_dma_data;
689*4882a593Smuzhiyun 	struct tegra_adma_chan *tdc;
690*4882a593Smuzhiyun 	struct dma_chan *chan;
691*4882a593Smuzhiyun 	unsigned int sreq_index;
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	if (dma_spec->args_count != 1)
694*4882a593Smuzhiyun 		return NULL;
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	sreq_index = dma_spec->args[0];
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	if (sreq_index == 0) {
699*4882a593Smuzhiyun 		dev_err(tdma->dev, "DMA request must not be 0\n");
700*4882a593Smuzhiyun 		return NULL;
701*4882a593Smuzhiyun 	}
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	chan = dma_get_any_slave_channel(&tdma->dma_dev);
704*4882a593Smuzhiyun 	if (!chan)
705*4882a593Smuzhiyun 		return NULL;
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	tdc = to_tegra_adma_chan(chan);
708*4882a593Smuzhiyun 	tdc->sreq_index = sreq_index;
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	return chan;
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun 
tegra_adma_runtime_suspend(struct device * dev)713*4882a593Smuzhiyun static int __maybe_unused tegra_adma_runtime_suspend(struct device *dev)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun 	struct tegra_adma *tdma = dev_get_drvdata(dev);
716*4882a593Smuzhiyun 	struct tegra_adma_chan_regs *ch_reg;
717*4882a593Smuzhiyun 	struct tegra_adma_chan *tdc;
718*4882a593Smuzhiyun 	int i;
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	tdma->global_cmd = tdma_read(tdma, ADMA_GLOBAL_CMD);
721*4882a593Smuzhiyun 	if (!tdma->global_cmd)
722*4882a593Smuzhiyun 		goto clk_disable;
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	for (i = 0; i < tdma->nr_channels; i++) {
725*4882a593Smuzhiyun 		tdc = &tdma->channels[i];
726*4882a593Smuzhiyun 		ch_reg = &tdc->ch_regs;
727*4882a593Smuzhiyun 		ch_reg->cmd = tdma_ch_read(tdc, ADMA_CH_CMD);
728*4882a593Smuzhiyun 		/* skip if channel is not active */
729*4882a593Smuzhiyun 		if (!ch_reg->cmd)
730*4882a593Smuzhiyun 			continue;
731*4882a593Smuzhiyun 		ch_reg->tc = tdma_ch_read(tdc, ADMA_CH_TC);
732*4882a593Smuzhiyun 		ch_reg->src_addr = tdma_ch_read(tdc, ADMA_CH_LOWER_SRC_ADDR);
733*4882a593Smuzhiyun 		ch_reg->trg_addr = tdma_ch_read(tdc, ADMA_CH_LOWER_TRG_ADDR);
734*4882a593Smuzhiyun 		ch_reg->ctrl = tdma_ch_read(tdc, ADMA_CH_CTRL);
735*4882a593Smuzhiyun 		ch_reg->fifo_ctrl = tdma_ch_read(tdc, ADMA_CH_FIFO_CTRL);
736*4882a593Smuzhiyun 		ch_reg->config = tdma_ch_read(tdc, ADMA_CH_CONFIG);
737*4882a593Smuzhiyun 	}
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun clk_disable:
740*4882a593Smuzhiyun 	clk_disable_unprepare(tdma->ahub_clk);
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	return 0;
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun 
tegra_adma_runtime_resume(struct device * dev)745*4882a593Smuzhiyun static int __maybe_unused tegra_adma_runtime_resume(struct device *dev)
746*4882a593Smuzhiyun {
747*4882a593Smuzhiyun 	struct tegra_adma *tdma = dev_get_drvdata(dev);
748*4882a593Smuzhiyun 	struct tegra_adma_chan_regs *ch_reg;
749*4882a593Smuzhiyun 	struct tegra_adma_chan *tdc;
750*4882a593Smuzhiyun 	int ret, i;
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	ret = clk_prepare_enable(tdma->ahub_clk);
753*4882a593Smuzhiyun 	if (ret) {
754*4882a593Smuzhiyun 		dev_err(dev, "ahub clk_enable failed: %d\n", ret);
755*4882a593Smuzhiyun 		return ret;
756*4882a593Smuzhiyun 	}
757*4882a593Smuzhiyun 	tdma_write(tdma, ADMA_GLOBAL_CMD, tdma->global_cmd);
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	if (!tdma->global_cmd)
760*4882a593Smuzhiyun 		return 0;
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	for (i = 0; i < tdma->nr_channels; i++) {
763*4882a593Smuzhiyun 		tdc = &tdma->channels[i];
764*4882a593Smuzhiyun 		ch_reg = &tdc->ch_regs;
765*4882a593Smuzhiyun 		/* skip if channel was not active earlier */
766*4882a593Smuzhiyun 		if (!ch_reg->cmd)
767*4882a593Smuzhiyun 			continue;
768*4882a593Smuzhiyun 		tdma_ch_write(tdc, ADMA_CH_TC, ch_reg->tc);
769*4882a593Smuzhiyun 		tdma_ch_write(tdc, ADMA_CH_LOWER_SRC_ADDR, ch_reg->src_addr);
770*4882a593Smuzhiyun 		tdma_ch_write(tdc, ADMA_CH_LOWER_TRG_ADDR, ch_reg->trg_addr);
771*4882a593Smuzhiyun 		tdma_ch_write(tdc, ADMA_CH_CTRL, ch_reg->ctrl);
772*4882a593Smuzhiyun 		tdma_ch_write(tdc, ADMA_CH_FIFO_CTRL, ch_reg->fifo_ctrl);
773*4882a593Smuzhiyun 		tdma_ch_write(tdc, ADMA_CH_CONFIG, ch_reg->config);
774*4882a593Smuzhiyun 		tdma_ch_write(tdc, ADMA_CH_CMD, ch_reg->cmd);
775*4882a593Smuzhiyun 	}
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	return 0;
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun static const struct tegra_adma_chip_data tegra210_chip_data = {
781*4882a593Smuzhiyun 	.adma_get_burst_config  = tegra210_adma_get_burst_config,
782*4882a593Smuzhiyun 	.global_reg_offset	= 0xc00,
783*4882a593Smuzhiyun 	.global_int_clear	= 0x20,
784*4882a593Smuzhiyun 	.ch_req_tx_shift	= 28,
785*4882a593Smuzhiyun 	.ch_req_rx_shift	= 24,
786*4882a593Smuzhiyun 	.ch_base_offset		= 0,
787*4882a593Smuzhiyun 	.has_outstanding_reqs	= false,
788*4882a593Smuzhiyun 	.ch_fifo_ctrl		= TEGRA210_FIFO_CTRL_DEFAULT,
789*4882a593Smuzhiyun 	.ch_req_mask		= 0xf,
790*4882a593Smuzhiyun 	.ch_req_max		= 10,
791*4882a593Smuzhiyun 	.ch_reg_size		= 0x80,
792*4882a593Smuzhiyun 	.nr_channels		= 22,
793*4882a593Smuzhiyun };
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun static const struct tegra_adma_chip_data tegra186_chip_data = {
796*4882a593Smuzhiyun 	.adma_get_burst_config  = tegra186_adma_get_burst_config,
797*4882a593Smuzhiyun 	.global_reg_offset	= 0,
798*4882a593Smuzhiyun 	.global_int_clear	= 0x402c,
799*4882a593Smuzhiyun 	.ch_req_tx_shift	= 27,
800*4882a593Smuzhiyun 	.ch_req_rx_shift	= 22,
801*4882a593Smuzhiyun 	.ch_base_offset		= 0x10000,
802*4882a593Smuzhiyun 	.has_outstanding_reqs	= true,
803*4882a593Smuzhiyun 	.ch_fifo_ctrl		= TEGRA186_FIFO_CTRL_DEFAULT,
804*4882a593Smuzhiyun 	.ch_req_mask		= 0x1f,
805*4882a593Smuzhiyun 	.ch_req_max		= 20,
806*4882a593Smuzhiyun 	.ch_reg_size		= 0x100,
807*4882a593Smuzhiyun 	.nr_channels		= 32,
808*4882a593Smuzhiyun };
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun static const struct of_device_id tegra_adma_of_match[] = {
811*4882a593Smuzhiyun 	{ .compatible = "nvidia,tegra210-adma", .data = &tegra210_chip_data },
812*4882a593Smuzhiyun 	{ .compatible = "nvidia,tegra186-adma", .data = &tegra186_chip_data },
813*4882a593Smuzhiyun 	{ },
814*4882a593Smuzhiyun };
815*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, tegra_adma_of_match);
816*4882a593Smuzhiyun 
tegra_adma_probe(struct platform_device * pdev)817*4882a593Smuzhiyun static int tegra_adma_probe(struct platform_device *pdev)
818*4882a593Smuzhiyun {
819*4882a593Smuzhiyun 	const struct tegra_adma_chip_data *cdata;
820*4882a593Smuzhiyun 	struct tegra_adma *tdma;
821*4882a593Smuzhiyun 	struct resource	*res;
822*4882a593Smuzhiyun 	int ret, i;
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	cdata = of_device_get_match_data(&pdev->dev);
825*4882a593Smuzhiyun 	if (!cdata) {
826*4882a593Smuzhiyun 		dev_err(&pdev->dev, "device match data not found\n");
827*4882a593Smuzhiyun 		return -ENODEV;
828*4882a593Smuzhiyun 	}
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	tdma = devm_kzalloc(&pdev->dev,
831*4882a593Smuzhiyun 			    struct_size(tdma, channels, cdata->nr_channels),
832*4882a593Smuzhiyun 			    GFP_KERNEL);
833*4882a593Smuzhiyun 	if (!tdma)
834*4882a593Smuzhiyun 		return -ENOMEM;
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	tdma->dev = &pdev->dev;
837*4882a593Smuzhiyun 	tdma->cdata = cdata;
838*4882a593Smuzhiyun 	tdma->nr_channels = cdata->nr_channels;
839*4882a593Smuzhiyun 	platform_set_drvdata(pdev, tdma);
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
842*4882a593Smuzhiyun 	tdma->base_addr = devm_ioremap_resource(&pdev->dev, res);
843*4882a593Smuzhiyun 	if (IS_ERR(tdma->base_addr))
844*4882a593Smuzhiyun 		return PTR_ERR(tdma->base_addr);
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	tdma->ahub_clk = devm_clk_get(&pdev->dev, "d_audio");
847*4882a593Smuzhiyun 	if (IS_ERR(tdma->ahub_clk)) {
848*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Error: Missing ahub controller clock\n");
849*4882a593Smuzhiyun 		return PTR_ERR(tdma->ahub_clk);
850*4882a593Smuzhiyun 	}
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	INIT_LIST_HEAD(&tdma->dma_dev.channels);
853*4882a593Smuzhiyun 	for (i = 0; i < tdma->nr_channels; i++) {
854*4882a593Smuzhiyun 		struct tegra_adma_chan *tdc = &tdma->channels[i];
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 		tdc->chan_addr = tdma->base_addr + cdata->ch_base_offset
857*4882a593Smuzhiyun 				 + (cdata->ch_reg_size * i);
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 		tdc->irq = of_irq_get(pdev->dev.of_node, i);
860*4882a593Smuzhiyun 		if (tdc->irq <= 0) {
861*4882a593Smuzhiyun 			ret = tdc->irq ?: -ENXIO;
862*4882a593Smuzhiyun 			goto irq_dispose;
863*4882a593Smuzhiyun 		}
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 		vchan_init(&tdc->vc, &tdma->dma_dev);
866*4882a593Smuzhiyun 		tdc->vc.desc_free = tegra_adma_desc_free;
867*4882a593Smuzhiyun 		tdc->tdma = tdma;
868*4882a593Smuzhiyun 	}
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(&pdev->dev);
873*4882a593Smuzhiyun 	if (ret < 0) {
874*4882a593Smuzhiyun 		pm_runtime_put_noidle(&pdev->dev);
875*4882a593Smuzhiyun 		goto rpm_disable;
876*4882a593Smuzhiyun 	}
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	ret = tegra_adma_init(tdma);
879*4882a593Smuzhiyun 	if (ret)
880*4882a593Smuzhiyun 		goto rpm_put;
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	dma_cap_set(DMA_SLAVE, tdma->dma_dev.cap_mask);
883*4882a593Smuzhiyun 	dma_cap_set(DMA_PRIVATE, tdma->dma_dev.cap_mask);
884*4882a593Smuzhiyun 	dma_cap_set(DMA_CYCLIC, tdma->dma_dev.cap_mask);
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	tdma->dma_dev.dev = &pdev->dev;
887*4882a593Smuzhiyun 	tdma->dma_dev.device_alloc_chan_resources =
888*4882a593Smuzhiyun 					tegra_adma_alloc_chan_resources;
889*4882a593Smuzhiyun 	tdma->dma_dev.device_free_chan_resources =
890*4882a593Smuzhiyun 					tegra_adma_free_chan_resources;
891*4882a593Smuzhiyun 	tdma->dma_dev.device_issue_pending = tegra_adma_issue_pending;
892*4882a593Smuzhiyun 	tdma->dma_dev.device_prep_dma_cyclic = tegra_adma_prep_dma_cyclic;
893*4882a593Smuzhiyun 	tdma->dma_dev.device_config = tegra_adma_slave_config;
894*4882a593Smuzhiyun 	tdma->dma_dev.device_tx_status = tegra_adma_tx_status;
895*4882a593Smuzhiyun 	tdma->dma_dev.device_terminate_all = tegra_adma_terminate_all;
896*4882a593Smuzhiyun 	tdma->dma_dev.src_addr_widths = BIT(DMA_SLAVE_BUSWIDTH_4_BYTES);
897*4882a593Smuzhiyun 	tdma->dma_dev.dst_addr_widths = BIT(DMA_SLAVE_BUSWIDTH_4_BYTES);
898*4882a593Smuzhiyun 	tdma->dma_dev.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
899*4882a593Smuzhiyun 	tdma->dma_dev.residue_granularity = DMA_RESIDUE_GRANULARITY_SEGMENT;
900*4882a593Smuzhiyun 	tdma->dma_dev.device_pause = tegra_adma_pause;
901*4882a593Smuzhiyun 	tdma->dma_dev.device_resume = tegra_adma_resume;
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	ret = dma_async_device_register(&tdma->dma_dev);
904*4882a593Smuzhiyun 	if (ret < 0) {
905*4882a593Smuzhiyun 		dev_err(&pdev->dev, "ADMA registration failed: %d\n", ret);
906*4882a593Smuzhiyun 		goto rpm_put;
907*4882a593Smuzhiyun 	}
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	ret = of_dma_controller_register(pdev->dev.of_node,
910*4882a593Smuzhiyun 					 tegra_dma_of_xlate, tdma);
911*4882a593Smuzhiyun 	if (ret < 0) {
912*4882a593Smuzhiyun 		dev_err(&pdev->dev, "ADMA OF registration failed %d\n", ret);
913*4882a593Smuzhiyun 		goto dma_remove;
914*4882a593Smuzhiyun 	}
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	pm_runtime_put(&pdev->dev);
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	dev_info(&pdev->dev, "Tegra210 ADMA driver registered %d channels\n",
919*4882a593Smuzhiyun 		 tdma->nr_channels);
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	return 0;
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun dma_remove:
924*4882a593Smuzhiyun 	dma_async_device_unregister(&tdma->dma_dev);
925*4882a593Smuzhiyun rpm_put:
926*4882a593Smuzhiyun 	pm_runtime_put_sync(&pdev->dev);
927*4882a593Smuzhiyun rpm_disable:
928*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
929*4882a593Smuzhiyun irq_dispose:
930*4882a593Smuzhiyun 	while (--i >= 0)
931*4882a593Smuzhiyun 		irq_dispose_mapping(tdma->channels[i].irq);
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	return ret;
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun 
tegra_adma_remove(struct platform_device * pdev)936*4882a593Smuzhiyun static int tegra_adma_remove(struct platform_device *pdev)
937*4882a593Smuzhiyun {
938*4882a593Smuzhiyun 	struct tegra_adma *tdma = platform_get_drvdata(pdev);
939*4882a593Smuzhiyun 	int i;
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	of_dma_controller_free(pdev->dev.of_node);
942*4882a593Smuzhiyun 	dma_async_device_unregister(&tdma->dma_dev);
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	for (i = 0; i < tdma->nr_channels; ++i)
945*4882a593Smuzhiyun 		irq_dispose_mapping(tdma->channels[i].irq);
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	pm_runtime_put_sync(&pdev->dev);
948*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	return 0;
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun static const struct dev_pm_ops tegra_adma_dev_pm_ops = {
954*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(tegra_adma_runtime_suspend,
955*4882a593Smuzhiyun 			   tegra_adma_runtime_resume, NULL)
956*4882a593Smuzhiyun 	SET_LATE_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
957*4882a593Smuzhiyun 				     pm_runtime_force_resume)
958*4882a593Smuzhiyun };
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun static struct platform_driver tegra_admac_driver = {
961*4882a593Smuzhiyun 	.driver = {
962*4882a593Smuzhiyun 		.name	= "tegra-adma",
963*4882a593Smuzhiyun 		.pm	= &tegra_adma_dev_pm_ops,
964*4882a593Smuzhiyun 		.of_match_table = tegra_adma_of_match,
965*4882a593Smuzhiyun 	},
966*4882a593Smuzhiyun 	.probe		= tegra_adma_probe,
967*4882a593Smuzhiyun 	.remove		= tegra_adma_remove,
968*4882a593Smuzhiyun };
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun module_platform_driver(tegra_admac_driver);
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun MODULE_ALIAS("platform:tegra210-adma");
973*4882a593Smuzhiyun MODULE_DESCRIPTION("NVIDIA Tegra ADMA driver");
974*4882a593Smuzhiyun MODULE_AUTHOR("Dara Ramesh <dramesh@nvidia.com>");
975*4882a593Smuzhiyun MODULE_AUTHOR("Jon Hunter <jonathanh@nvidia.com>");
976*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
977