xref: /OK3568_Linux_fs/kernel/drivers/dma/tegra20-apb-dma.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * DMA driver for Nvidia's Tegra20 APB DMA controller.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2012-2013, NVIDIA CORPORATION.  All rights reserved.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/bitops.h>
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/dmaengine.h>
12*4882a593Smuzhiyun #include <linux/dma-mapping.h>
13*4882a593Smuzhiyun #include <linux/err.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/interrupt.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/mm.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/of.h>
20*4882a593Smuzhiyun #include <linux/of_device.h>
21*4882a593Smuzhiyun #include <linux/of_dma.h>
22*4882a593Smuzhiyun #include <linux/platform_device.h>
23*4882a593Smuzhiyun #include <linux/pm.h>
24*4882a593Smuzhiyun #include <linux/pm_runtime.h>
25*4882a593Smuzhiyun #include <linux/reset.h>
26*4882a593Smuzhiyun #include <linux/slab.h>
27*4882a593Smuzhiyun #include <linux/wait.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include "dmaengine.h"
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define CREATE_TRACE_POINTS
32*4882a593Smuzhiyun #include <trace/events/tegra_apb_dma.h>
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define TEGRA_APBDMA_GENERAL			0x0
35*4882a593Smuzhiyun #define TEGRA_APBDMA_GENERAL_ENABLE		BIT(31)
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define TEGRA_APBDMA_CONTROL			0x010
38*4882a593Smuzhiyun #define TEGRA_APBDMA_IRQ_MASK			0x01c
39*4882a593Smuzhiyun #define TEGRA_APBDMA_IRQ_MASK_SET		0x020
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /* CSR register */
42*4882a593Smuzhiyun #define TEGRA_APBDMA_CHAN_CSR			0x00
43*4882a593Smuzhiyun #define TEGRA_APBDMA_CSR_ENB			BIT(31)
44*4882a593Smuzhiyun #define TEGRA_APBDMA_CSR_IE_EOC			BIT(30)
45*4882a593Smuzhiyun #define TEGRA_APBDMA_CSR_HOLD			BIT(29)
46*4882a593Smuzhiyun #define TEGRA_APBDMA_CSR_DIR			BIT(28)
47*4882a593Smuzhiyun #define TEGRA_APBDMA_CSR_ONCE			BIT(27)
48*4882a593Smuzhiyun #define TEGRA_APBDMA_CSR_FLOW			BIT(21)
49*4882a593Smuzhiyun #define TEGRA_APBDMA_CSR_REQ_SEL_SHIFT		16
50*4882a593Smuzhiyun #define TEGRA_APBDMA_CSR_REQ_SEL_MASK		0x1F
51*4882a593Smuzhiyun #define TEGRA_APBDMA_CSR_WCOUNT_MASK		0xFFFC
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /* STATUS register */
54*4882a593Smuzhiyun #define TEGRA_APBDMA_CHAN_STATUS		0x004
55*4882a593Smuzhiyun #define TEGRA_APBDMA_STATUS_BUSY		BIT(31)
56*4882a593Smuzhiyun #define TEGRA_APBDMA_STATUS_ISE_EOC		BIT(30)
57*4882a593Smuzhiyun #define TEGRA_APBDMA_STATUS_HALT		BIT(29)
58*4882a593Smuzhiyun #define TEGRA_APBDMA_STATUS_PING_PONG		BIT(28)
59*4882a593Smuzhiyun #define TEGRA_APBDMA_STATUS_COUNT_SHIFT		2
60*4882a593Smuzhiyun #define TEGRA_APBDMA_STATUS_COUNT_MASK		0xFFFC
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define TEGRA_APBDMA_CHAN_CSRE			0x00C
63*4882a593Smuzhiyun #define TEGRA_APBDMA_CHAN_CSRE_PAUSE		BIT(31)
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /* AHB memory address */
66*4882a593Smuzhiyun #define TEGRA_APBDMA_CHAN_AHBPTR		0x010
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun /* AHB sequence register */
69*4882a593Smuzhiyun #define TEGRA_APBDMA_CHAN_AHBSEQ		0x14
70*4882a593Smuzhiyun #define TEGRA_APBDMA_AHBSEQ_INTR_ENB		BIT(31)
71*4882a593Smuzhiyun #define TEGRA_APBDMA_AHBSEQ_BUS_WIDTH_8		(0 << 28)
72*4882a593Smuzhiyun #define TEGRA_APBDMA_AHBSEQ_BUS_WIDTH_16	(1 << 28)
73*4882a593Smuzhiyun #define TEGRA_APBDMA_AHBSEQ_BUS_WIDTH_32	(2 << 28)
74*4882a593Smuzhiyun #define TEGRA_APBDMA_AHBSEQ_BUS_WIDTH_64	(3 << 28)
75*4882a593Smuzhiyun #define TEGRA_APBDMA_AHBSEQ_BUS_WIDTH_128	(4 << 28)
76*4882a593Smuzhiyun #define TEGRA_APBDMA_AHBSEQ_DATA_SWAP		BIT(27)
77*4882a593Smuzhiyun #define TEGRA_APBDMA_AHBSEQ_BURST_1		(4 << 24)
78*4882a593Smuzhiyun #define TEGRA_APBDMA_AHBSEQ_BURST_4		(5 << 24)
79*4882a593Smuzhiyun #define TEGRA_APBDMA_AHBSEQ_BURST_8		(6 << 24)
80*4882a593Smuzhiyun #define TEGRA_APBDMA_AHBSEQ_DBL_BUF		BIT(19)
81*4882a593Smuzhiyun #define TEGRA_APBDMA_AHBSEQ_WRAP_SHIFT		16
82*4882a593Smuzhiyun #define TEGRA_APBDMA_AHBSEQ_WRAP_NONE		0
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun /* APB address */
85*4882a593Smuzhiyun #define TEGRA_APBDMA_CHAN_APBPTR		0x018
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /* APB sequence register */
88*4882a593Smuzhiyun #define TEGRA_APBDMA_CHAN_APBSEQ		0x01c
89*4882a593Smuzhiyun #define TEGRA_APBDMA_APBSEQ_BUS_WIDTH_8		(0 << 28)
90*4882a593Smuzhiyun #define TEGRA_APBDMA_APBSEQ_BUS_WIDTH_16	(1 << 28)
91*4882a593Smuzhiyun #define TEGRA_APBDMA_APBSEQ_BUS_WIDTH_32	(2 << 28)
92*4882a593Smuzhiyun #define TEGRA_APBDMA_APBSEQ_BUS_WIDTH_64	(3 << 28)
93*4882a593Smuzhiyun #define TEGRA_APBDMA_APBSEQ_BUS_WIDTH_128	(4 << 28)
94*4882a593Smuzhiyun #define TEGRA_APBDMA_APBSEQ_DATA_SWAP		BIT(27)
95*4882a593Smuzhiyun #define TEGRA_APBDMA_APBSEQ_WRAP_WORD_1		(1 << 16)
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /* Tegra148 specific registers */
98*4882a593Smuzhiyun #define TEGRA_APBDMA_CHAN_WCOUNT		0x20
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define TEGRA_APBDMA_CHAN_WORD_TRANSFER		0x24
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun /*
103*4882a593Smuzhiyun  * If any burst is in flight and DMA paused then this is the time to complete
104*4882a593Smuzhiyun  * on-flight burst and update DMA status register.
105*4882a593Smuzhiyun  */
106*4882a593Smuzhiyun #define TEGRA_APBDMA_BURST_COMPLETE_TIME	20
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun /* Channel base address offset from APBDMA base address */
109*4882a593Smuzhiyun #define TEGRA_APBDMA_CHANNEL_BASE_ADD_OFFSET	0x1000
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun #define TEGRA_APBDMA_SLAVE_ID_INVALID	(TEGRA_APBDMA_CSR_REQ_SEL_MASK + 1)
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun struct tegra_dma;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun /*
116*4882a593Smuzhiyun  * tegra_dma_chip_data Tegra chip specific DMA data
117*4882a593Smuzhiyun  * @nr_channels: Number of channels available in the controller.
118*4882a593Smuzhiyun  * @channel_reg_size: Channel register size/stride.
119*4882a593Smuzhiyun  * @max_dma_count: Maximum DMA transfer count supported by DMA controller.
120*4882a593Smuzhiyun  * @support_channel_pause: Support channel wise pause of dma.
121*4882a593Smuzhiyun  * @support_separate_wcount_reg: Support separate word count register.
122*4882a593Smuzhiyun  */
123*4882a593Smuzhiyun struct tegra_dma_chip_data {
124*4882a593Smuzhiyun 	unsigned int nr_channels;
125*4882a593Smuzhiyun 	unsigned int channel_reg_size;
126*4882a593Smuzhiyun 	unsigned int max_dma_count;
127*4882a593Smuzhiyun 	bool support_channel_pause;
128*4882a593Smuzhiyun 	bool support_separate_wcount_reg;
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /* DMA channel registers */
132*4882a593Smuzhiyun struct tegra_dma_channel_regs {
133*4882a593Smuzhiyun 	u32 csr;
134*4882a593Smuzhiyun 	u32 ahb_ptr;
135*4882a593Smuzhiyun 	u32 apb_ptr;
136*4882a593Smuzhiyun 	u32 ahb_seq;
137*4882a593Smuzhiyun 	u32 apb_seq;
138*4882a593Smuzhiyun 	u32 wcount;
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun /*
142*4882a593Smuzhiyun  * tegra_dma_sg_req: DMA request details to configure hardware. This
143*4882a593Smuzhiyun  * contains the details for one transfer to configure DMA hw.
144*4882a593Smuzhiyun  * The client's request for data transfer can be broken into multiple
145*4882a593Smuzhiyun  * sub-transfer as per requester details and hw support.
146*4882a593Smuzhiyun  * This sub transfer get added in the list of transfer and point to Tegra
147*4882a593Smuzhiyun  * DMA descriptor which manages the transfer details.
148*4882a593Smuzhiyun  */
149*4882a593Smuzhiyun struct tegra_dma_sg_req {
150*4882a593Smuzhiyun 	struct tegra_dma_channel_regs	ch_regs;
151*4882a593Smuzhiyun 	unsigned int			req_len;
152*4882a593Smuzhiyun 	bool				configured;
153*4882a593Smuzhiyun 	bool				last_sg;
154*4882a593Smuzhiyun 	struct list_head		node;
155*4882a593Smuzhiyun 	struct tegra_dma_desc		*dma_desc;
156*4882a593Smuzhiyun 	unsigned int			words_xferred;
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun /*
160*4882a593Smuzhiyun  * tegra_dma_desc: Tegra DMA descriptors which manages the client requests.
161*4882a593Smuzhiyun  * This descriptor keep track of transfer status, callbacks and request
162*4882a593Smuzhiyun  * counts etc.
163*4882a593Smuzhiyun  */
164*4882a593Smuzhiyun struct tegra_dma_desc {
165*4882a593Smuzhiyun 	struct dma_async_tx_descriptor	txd;
166*4882a593Smuzhiyun 	unsigned int			bytes_requested;
167*4882a593Smuzhiyun 	unsigned int			bytes_transferred;
168*4882a593Smuzhiyun 	enum dma_status			dma_status;
169*4882a593Smuzhiyun 	struct list_head		node;
170*4882a593Smuzhiyun 	struct list_head		tx_list;
171*4882a593Smuzhiyun 	struct list_head		cb_node;
172*4882a593Smuzhiyun 	unsigned int			cb_count;
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun struct tegra_dma_channel;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun typedef void (*dma_isr_handler)(struct tegra_dma_channel *tdc,
178*4882a593Smuzhiyun 				bool to_terminate);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun /* tegra_dma_channel: Channel specific information */
181*4882a593Smuzhiyun struct tegra_dma_channel {
182*4882a593Smuzhiyun 	struct dma_chan		dma_chan;
183*4882a593Smuzhiyun 	char			name[12];
184*4882a593Smuzhiyun 	bool			config_init;
185*4882a593Smuzhiyun 	unsigned int		id;
186*4882a593Smuzhiyun 	void __iomem		*chan_addr;
187*4882a593Smuzhiyun 	spinlock_t		lock;
188*4882a593Smuzhiyun 	bool			busy;
189*4882a593Smuzhiyun 	struct tegra_dma	*tdma;
190*4882a593Smuzhiyun 	bool			cyclic;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	/* Different lists for managing the requests */
193*4882a593Smuzhiyun 	struct list_head	free_sg_req;
194*4882a593Smuzhiyun 	struct list_head	pending_sg_req;
195*4882a593Smuzhiyun 	struct list_head	free_dma_desc;
196*4882a593Smuzhiyun 	struct list_head	cb_desc;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	/* ISR handler and tasklet for bottom half of isr handling */
199*4882a593Smuzhiyun 	dma_isr_handler		isr_handler;
200*4882a593Smuzhiyun 	struct tasklet_struct	tasklet;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	/* Channel-slave specific configuration */
203*4882a593Smuzhiyun 	unsigned int slave_id;
204*4882a593Smuzhiyun 	struct dma_slave_config dma_sconfig;
205*4882a593Smuzhiyun 	struct tegra_dma_channel_regs channel_reg;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	struct wait_queue_head wq;
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun /* tegra_dma: Tegra DMA specific information */
211*4882a593Smuzhiyun struct tegra_dma {
212*4882a593Smuzhiyun 	struct dma_device		dma_dev;
213*4882a593Smuzhiyun 	struct device			*dev;
214*4882a593Smuzhiyun 	struct clk			*dma_clk;
215*4882a593Smuzhiyun 	struct reset_control		*rst;
216*4882a593Smuzhiyun 	spinlock_t			global_lock;
217*4882a593Smuzhiyun 	void __iomem			*base_addr;
218*4882a593Smuzhiyun 	const struct tegra_dma_chip_data *chip_data;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	/*
221*4882a593Smuzhiyun 	 * Counter for managing global pausing of the DMA controller.
222*4882a593Smuzhiyun 	 * Only applicable for devices that don't support individual
223*4882a593Smuzhiyun 	 * channel pausing.
224*4882a593Smuzhiyun 	 */
225*4882a593Smuzhiyun 	u32				global_pause_count;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	/* Last member of the structure */
228*4882a593Smuzhiyun 	struct tegra_dma_channel channels[];
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun 
tdma_write(struct tegra_dma * tdma,u32 reg,u32 val)231*4882a593Smuzhiyun static inline void tdma_write(struct tegra_dma *tdma, u32 reg, u32 val)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun 	writel(val, tdma->base_addr + reg);
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun 
tdma_read(struct tegra_dma * tdma,u32 reg)236*4882a593Smuzhiyun static inline u32 tdma_read(struct tegra_dma *tdma, u32 reg)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	return readl(tdma->base_addr + reg);
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun 
tdc_write(struct tegra_dma_channel * tdc,u32 reg,u32 val)241*4882a593Smuzhiyun static inline void tdc_write(struct tegra_dma_channel *tdc,
242*4882a593Smuzhiyun 			     u32 reg, u32 val)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	writel(val, tdc->chan_addr + reg);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun 
tdc_read(struct tegra_dma_channel * tdc,u32 reg)247*4882a593Smuzhiyun static inline u32 tdc_read(struct tegra_dma_channel *tdc, u32 reg)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun 	return readl(tdc->chan_addr + reg);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun 
to_tegra_dma_chan(struct dma_chan * dc)252*4882a593Smuzhiyun static inline struct tegra_dma_channel *to_tegra_dma_chan(struct dma_chan *dc)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun 	return container_of(dc, struct tegra_dma_channel, dma_chan);
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun static inline struct tegra_dma_desc *
txd_to_tegra_dma_desc(struct dma_async_tx_descriptor * td)258*4882a593Smuzhiyun txd_to_tegra_dma_desc(struct dma_async_tx_descriptor *td)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	return container_of(td, struct tegra_dma_desc, txd);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun 
tdc2dev(struct tegra_dma_channel * tdc)263*4882a593Smuzhiyun static inline struct device *tdc2dev(struct tegra_dma_channel *tdc)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun 	return &tdc->dma_chan.dev->device;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun static dma_cookie_t tegra_dma_tx_submit(struct dma_async_tx_descriptor *tx);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun /* Get DMA desc from free list, if not there then allocate it.  */
tegra_dma_desc_get(struct tegra_dma_channel * tdc)271*4882a593Smuzhiyun static struct tegra_dma_desc *tegra_dma_desc_get(struct tegra_dma_channel *tdc)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	struct tegra_dma_desc *dma_desc;
274*4882a593Smuzhiyun 	unsigned long flags;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	spin_lock_irqsave(&tdc->lock, flags);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	/* Do not allocate if desc are waiting for ack */
279*4882a593Smuzhiyun 	list_for_each_entry(dma_desc, &tdc->free_dma_desc, node) {
280*4882a593Smuzhiyun 		if (async_tx_test_ack(&dma_desc->txd) && !dma_desc->cb_count) {
281*4882a593Smuzhiyun 			list_del(&dma_desc->node);
282*4882a593Smuzhiyun 			spin_unlock_irqrestore(&tdc->lock, flags);
283*4882a593Smuzhiyun 			dma_desc->txd.flags = 0;
284*4882a593Smuzhiyun 			return dma_desc;
285*4882a593Smuzhiyun 		}
286*4882a593Smuzhiyun 	}
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	spin_unlock_irqrestore(&tdc->lock, flags);
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	/* Allocate DMA desc */
291*4882a593Smuzhiyun 	dma_desc = kzalloc(sizeof(*dma_desc), GFP_NOWAIT);
292*4882a593Smuzhiyun 	if (!dma_desc)
293*4882a593Smuzhiyun 		return NULL;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	dma_async_tx_descriptor_init(&dma_desc->txd, &tdc->dma_chan);
296*4882a593Smuzhiyun 	dma_desc->txd.tx_submit = tegra_dma_tx_submit;
297*4882a593Smuzhiyun 	dma_desc->txd.flags = 0;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	return dma_desc;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun 
tegra_dma_desc_put(struct tegra_dma_channel * tdc,struct tegra_dma_desc * dma_desc)302*4882a593Smuzhiyun static void tegra_dma_desc_put(struct tegra_dma_channel *tdc,
303*4882a593Smuzhiyun 			       struct tegra_dma_desc *dma_desc)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun 	unsigned long flags;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	spin_lock_irqsave(&tdc->lock, flags);
308*4882a593Smuzhiyun 	if (!list_empty(&dma_desc->tx_list))
309*4882a593Smuzhiyun 		list_splice_init(&dma_desc->tx_list, &tdc->free_sg_req);
310*4882a593Smuzhiyun 	list_add_tail(&dma_desc->node, &tdc->free_dma_desc);
311*4882a593Smuzhiyun 	spin_unlock_irqrestore(&tdc->lock, flags);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun static struct tegra_dma_sg_req *
tegra_dma_sg_req_get(struct tegra_dma_channel * tdc)315*4882a593Smuzhiyun tegra_dma_sg_req_get(struct tegra_dma_channel *tdc)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun 	struct tegra_dma_sg_req *sg_req;
318*4882a593Smuzhiyun 	unsigned long flags;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	spin_lock_irqsave(&tdc->lock, flags);
321*4882a593Smuzhiyun 	if (!list_empty(&tdc->free_sg_req)) {
322*4882a593Smuzhiyun 		sg_req = list_first_entry(&tdc->free_sg_req, typeof(*sg_req),
323*4882a593Smuzhiyun 					  node);
324*4882a593Smuzhiyun 		list_del(&sg_req->node);
325*4882a593Smuzhiyun 		spin_unlock_irqrestore(&tdc->lock, flags);
326*4882a593Smuzhiyun 		return sg_req;
327*4882a593Smuzhiyun 	}
328*4882a593Smuzhiyun 	spin_unlock_irqrestore(&tdc->lock, flags);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	sg_req = kzalloc(sizeof(*sg_req), GFP_NOWAIT);
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	return sg_req;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
tegra_dma_slave_config(struct dma_chan * dc,struct dma_slave_config * sconfig)335*4882a593Smuzhiyun static int tegra_dma_slave_config(struct dma_chan *dc,
336*4882a593Smuzhiyun 				  struct dma_slave_config *sconfig)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun 	struct tegra_dma_channel *tdc = to_tegra_dma_chan(dc);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	if (!list_empty(&tdc->pending_sg_req)) {
341*4882a593Smuzhiyun 		dev_err(tdc2dev(tdc), "Configuration not allowed\n");
342*4882a593Smuzhiyun 		return -EBUSY;
343*4882a593Smuzhiyun 	}
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	memcpy(&tdc->dma_sconfig, sconfig, sizeof(*sconfig));
346*4882a593Smuzhiyun 	if (tdc->slave_id == TEGRA_APBDMA_SLAVE_ID_INVALID &&
347*4882a593Smuzhiyun 	    sconfig->device_fc) {
348*4882a593Smuzhiyun 		if (sconfig->slave_id > TEGRA_APBDMA_CSR_REQ_SEL_MASK)
349*4882a593Smuzhiyun 			return -EINVAL;
350*4882a593Smuzhiyun 		tdc->slave_id = sconfig->slave_id;
351*4882a593Smuzhiyun 	}
352*4882a593Smuzhiyun 	tdc->config_init = true;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	return 0;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun 
tegra_dma_global_pause(struct tegra_dma_channel * tdc,bool wait_for_burst_complete)357*4882a593Smuzhiyun static void tegra_dma_global_pause(struct tegra_dma_channel *tdc,
358*4882a593Smuzhiyun 				   bool wait_for_burst_complete)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun 	struct tegra_dma *tdma = tdc->tdma;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	spin_lock(&tdma->global_lock);
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	if (tdc->tdma->global_pause_count == 0) {
365*4882a593Smuzhiyun 		tdma_write(tdma, TEGRA_APBDMA_GENERAL, 0);
366*4882a593Smuzhiyun 		if (wait_for_burst_complete)
367*4882a593Smuzhiyun 			udelay(TEGRA_APBDMA_BURST_COMPLETE_TIME);
368*4882a593Smuzhiyun 	}
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	tdc->tdma->global_pause_count++;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	spin_unlock(&tdma->global_lock);
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun 
tegra_dma_global_resume(struct tegra_dma_channel * tdc)375*4882a593Smuzhiyun static void tegra_dma_global_resume(struct tegra_dma_channel *tdc)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun 	struct tegra_dma *tdma = tdc->tdma;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	spin_lock(&tdma->global_lock);
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	if (WARN_ON(tdc->tdma->global_pause_count == 0))
382*4882a593Smuzhiyun 		goto out;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	if (--tdc->tdma->global_pause_count == 0)
385*4882a593Smuzhiyun 		tdma_write(tdma, TEGRA_APBDMA_GENERAL,
386*4882a593Smuzhiyun 			   TEGRA_APBDMA_GENERAL_ENABLE);
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun out:
389*4882a593Smuzhiyun 	spin_unlock(&tdma->global_lock);
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun 
tegra_dma_pause(struct tegra_dma_channel * tdc,bool wait_for_burst_complete)392*4882a593Smuzhiyun static void tegra_dma_pause(struct tegra_dma_channel *tdc,
393*4882a593Smuzhiyun 			    bool wait_for_burst_complete)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun 	struct tegra_dma *tdma = tdc->tdma;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	if (tdma->chip_data->support_channel_pause) {
398*4882a593Smuzhiyun 		tdc_write(tdc, TEGRA_APBDMA_CHAN_CSRE,
399*4882a593Smuzhiyun 			  TEGRA_APBDMA_CHAN_CSRE_PAUSE);
400*4882a593Smuzhiyun 		if (wait_for_burst_complete)
401*4882a593Smuzhiyun 			udelay(TEGRA_APBDMA_BURST_COMPLETE_TIME);
402*4882a593Smuzhiyun 	} else {
403*4882a593Smuzhiyun 		tegra_dma_global_pause(tdc, wait_for_burst_complete);
404*4882a593Smuzhiyun 	}
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun 
tegra_dma_resume(struct tegra_dma_channel * tdc)407*4882a593Smuzhiyun static void tegra_dma_resume(struct tegra_dma_channel *tdc)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun 	struct tegra_dma *tdma = tdc->tdma;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	if (tdma->chip_data->support_channel_pause)
412*4882a593Smuzhiyun 		tdc_write(tdc, TEGRA_APBDMA_CHAN_CSRE, 0);
413*4882a593Smuzhiyun 	else
414*4882a593Smuzhiyun 		tegra_dma_global_resume(tdc);
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun 
tegra_dma_stop(struct tegra_dma_channel * tdc)417*4882a593Smuzhiyun static void tegra_dma_stop(struct tegra_dma_channel *tdc)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun 	u32 csr, status;
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	/* Disable interrupts */
422*4882a593Smuzhiyun 	csr = tdc_read(tdc, TEGRA_APBDMA_CHAN_CSR);
423*4882a593Smuzhiyun 	csr &= ~TEGRA_APBDMA_CSR_IE_EOC;
424*4882a593Smuzhiyun 	tdc_write(tdc, TEGRA_APBDMA_CHAN_CSR, csr);
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	/* Disable DMA */
427*4882a593Smuzhiyun 	csr &= ~TEGRA_APBDMA_CSR_ENB;
428*4882a593Smuzhiyun 	tdc_write(tdc, TEGRA_APBDMA_CHAN_CSR, csr);
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	/* Clear interrupt status if it is there */
431*4882a593Smuzhiyun 	status = tdc_read(tdc, TEGRA_APBDMA_CHAN_STATUS);
432*4882a593Smuzhiyun 	if (status & TEGRA_APBDMA_STATUS_ISE_EOC) {
433*4882a593Smuzhiyun 		dev_dbg(tdc2dev(tdc), "%s():clearing interrupt\n", __func__);
434*4882a593Smuzhiyun 		tdc_write(tdc, TEGRA_APBDMA_CHAN_STATUS, status);
435*4882a593Smuzhiyun 	}
436*4882a593Smuzhiyun 	tdc->busy = false;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun 
tegra_dma_start(struct tegra_dma_channel * tdc,struct tegra_dma_sg_req * sg_req)439*4882a593Smuzhiyun static void tegra_dma_start(struct tegra_dma_channel *tdc,
440*4882a593Smuzhiyun 			    struct tegra_dma_sg_req *sg_req)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun 	struct tegra_dma_channel_regs *ch_regs = &sg_req->ch_regs;
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	tdc_write(tdc, TEGRA_APBDMA_CHAN_CSR, ch_regs->csr);
445*4882a593Smuzhiyun 	tdc_write(tdc, TEGRA_APBDMA_CHAN_APBSEQ, ch_regs->apb_seq);
446*4882a593Smuzhiyun 	tdc_write(tdc, TEGRA_APBDMA_CHAN_APBPTR, ch_regs->apb_ptr);
447*4882a593Smuzhiyun 	tdc_write(tdc, TEGRA_APBDMA_CHAN_AHBSEQ, ch_regs->ahb_seq);
448*4882a593Smuzhiyun 	tdc_write(tdc, TEGRA_APBDMA_CHAN_AHBPTR, ch_regs->ahb_ptr);
449*4882a593Smuzhiyun 	if (tdc->tdma->chip_data->support_separate_wcount_reg)
450*4882a593Smuzhiyun 		tdc_write(tdc, TEGRA_APBDMA_CHAN_WCOUNT, ch_regs->wcount);
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	/* Start DMA */
453*4882a593Smuzhiyun 	tdc_write(tdc, TEGRA_APBDMA_CHAN_CSR,
454*4882a593Smuzhiyun 		  ch_regs->csr | TEGRA_APBDMA_CSR_ENB);
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun 
tegra_dma_configure_for_next(struct tegra_dma_channel * tdc,struct tegra_dma_sg_req * nsg_req)457*4882a593Smuzhiyun static void tegra_dma_configure_for_next(struct tegra_dma_channel *tdc,
458*4882a593Smuzhiyun 					 struct tegra_dma_sg_req *nsg_req)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun 	unsigned long status;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	/*
463*4882a593Smuzhiyun 	 * The DMA controller reloads the new configuration for next transfer
464*4882a593Smuzhiyun 	 * after last burst of current transfer completes.
465*4882a593Smuzhiyun 	 * If there is no IEC status then this makes sure that last burst
466*4882a593Smuzhiyun 	 * has not be completed. There may be case that last burst is on
467*4882a593Smuzhiyun 	 * flight and so it can complete but because DMA is paused, it
468*4882a593Smuzhiyun 	 * will not generates interrupt as well as not reload the new
469*4882a593Smuzhiyun 	 * configuration.
470*4882a593Smuzhiyun 	 * If there is already IEC status then interrupt handler need to
471*4882a593Smuzhiyun 	 * load new configuration.
472*4882a593Smuzhiyun 	 */
473*4882a593Smuzhiyun 	tegra_dma_pause(tdc, false);
474*4882a593Smuzhiyun 	status = tdc_read(tdc, TEGRA_APBDMA_CHAN_STATUS);
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	/*
477*4882a593Smuzhiyun 	 * If interrupt is pending then do nothing as the ISR will handle
478*4882a593Smuzhiyun 	 * the programing for new request.
479*4882a593Smuzhiyun 	 */
480*4882a593Smuzhiyun 	if (status & TEGRA_APBDMA_STATUS_ISE_EOC) {
481*4882a593Smuzhiyun 		dev_err(tdc2dev(tdc),
482*4882a593Smuzhiyun 			"Skipping new configuration as interrupt is pending\n");
483*4882a593Smuzhiyun 		tegra_dma_resume(tdc);
484*4882a593Smuzhiyun 		return;
485*4882a593Smuzhiyun 	}
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	/* Safe to program new configuration */
488*4882a593Smuzhiyun 	tdc_write(tdc, TEGRA_APBDMA_CHAN_APBPTR, nsg_req->ch_regs.apb_ptr);
489*4882a593Smuzhiyun 	tdc_write(tdc, TEGRA_APBDMA_CHAN_AHBPTR, nsg_req->ch_regs.ahb_ptr);
490*4882a593Smuzhiyun 	if (tdc->tdma->chip_data->support_separate_wcount_reg)
491*4882a593Smuzhiyun 		tdc_write(tdc, TEGRA_APBDMA_CHAN_WCOUNT,
492*4882a593Smuzhiyun 			  nsg_req->ch_regs.wcount);
493*4882a593Smuzhiyun 	tdc_write(tdc, TEGRA_APBDMA_CHAN_CSR,
494*4882a593Smuzhiyun 		  nsg_req->ch_regs.csr | TEGRA_APBDMA_CSR_ENB);
495*4882a593Smuzhiyun 	nsg_req->configured = true;
496*4882a593Smuzhiyun 	nsg_req->words_xferred = 0;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	tegra_dma_resume(tdc);
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun 
tdc_start_head_req(struct tegra_dma_channel * tdc)501*4882a593Smuzhiyun static void tdc_start_head_req(struct tegra_dma_channel *tdc)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun 	struct tegra_dma_sg_req *sg_req;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	sg_req = list_first_entry(&tdc->pending_sg_req, typeof(*sg_req), node);
506*4882a593Smuzhiyun 	tegra_dma_start(tdc, sg_req);
507*4882a593Smuzhiyun 	sg_req->configured = true;
508*4882a593Smuzhiyun 	sg_req->words_xferred = 0;
509*4882a593Smuzhiyun 	tdc->busy = true;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun 
tdc_configure_next_head_desc(struct tegra_dma_channel * tdc)512*4882a593Smuzhiyun static void tdc_configure_next_head_desc(struct tegra_dma_channel *tdc)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun 	struct tegra_dma_sg_req *hsgreq, *hnsgreq;
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	hsgreq = list_first_entry(&tdc->pending_sg_req, typeof(*hsgreq), node);
517*4882a593Smuzhiyun 	if (!list_is_last(&hsgreq->node, &tdc->pending_sg_req)) {
518*4882a593Smuzhiyun 		hnsgreq = list_first_entry(&hsgreq->node, typeof(*hnsgreq),
519*4882a593Smuzhiyun 					   node);
520*4882a593Smuzhiyun 		tegra_dma_configure_for_next(tdc, hnsgreq);
521*4882a593Smuzhiyun 	}
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun static inline unsigned int
get_current_xferred_count(struct tegra_dma_channel * tdc,struct tegra_dma_sg_req * sg_req,unsigned long status)525*4882a593Smuzhiyun get_current_xferred_count(struct tegra_dma_channel *tdc,
526*4882a593Smuzhiyun 			  struct tegra_dma_sg_req *sg_req,
527*4882a593Smuzhiyun 			  unsigned long status)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun 	return sg_req->req_len - (status & TEGRA_APBDMA_STATUS_COUNT_MASK) - 4;
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun 
tegra_dma_abort_all(struct tegra_dma_channel * tdc)532*4882a593Smuzhiyun static void tegra_dma_abort_all(struct tegra_dma_channel *tdc)
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun 	struct tegra_dma_desc *dma_desc;
535*4882a593Smuzhiyun 	struct tegra_dma_sg_req *sgreq;
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	while (!list_empty(&tdc->pending_sg_req)) {
538*4882a593Smuzhiyun 		sgreq = list_first_entry(&tdc->pending_sg_req, typeof(*sgreq),
539*4882a593Smuzhiyun 					 node);
540*4882a593Smuzhiyun 		list_move_tail(&sgreq->node, &tdc->free_sg_req);
541*4882a593Smuzhiyun 		if (sgreq->last_sg) {
542*4882a593Smuzhiyun 			dma_desc = sgreq->dma_desc;
543*4882a593Smuzhiyun 			dma_desc->dma_status = DMA_ERROR;
544*4882a593Smuzhiyun 			list_add_tail(&dma_desc->node, &tdc->free_dma_desc);
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 			/* Add in cb list if it is not there. */
547*4882a593Smuzhiyun 			if (!dma_desc->cb_count)
548*4882a593Smuzhiyun 				list_add_tail(&dma_desc->cb_node,
549*4882a593Smuzhiyun 					      &tdc->cb_desc);
550*4882a593Smuzhiyun 			dma_desc->cb_count++;
551*4882a593Smuzhiyun 		}
552*4882a593Smuzhiyun 	}
553*4882a593Smuzhiyun 	tdc->isr_handler = NULL;
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun 
handle_continuous_head_request(struct tegra_dma_channel * tdc,bool to_terminate)556*4882a593Smuzhiyun static bool handle_continuous_head_request(struct tegra_dma_channel *tdc,
557*4882a593Smuzhiyun 					   bool to_terminate)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun 	struct tegra_dma_sg_req *hsgreq;
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	/*
562*4882a593Smuzhiyun 	 * Check that head req on list should be in flight.
563*4882a593Smuzhiyun 	 * If it is not in flight then abort transfer as
564*4882a593Smuzhiyun 	 * looping of transfer can not continue.
565*4882a593Smuzhiyun 	 */
566*4882a593Smuzhiyun 	hsgreq = list_first_entry(&tdc->pending_sg_req, typeof(*hsgreq), node);
567*4882a593Smuzhiyun 	if (!hsgreq->configured) {
568*4882a593Smuzhiyun 		tegra_dma_stop(tdc);
569*4882a593Smuzhiyun 		pm_runtime_put(tdc->tdma->dev);
570*4882a593Smuzhiyun 		dev_err(tdc2dev(tdc), "DMA transfer underflow, aborting DMA\n");
571*4882a593Smuzhiyun 		tegra_dma_abort_all(tdc);
572*4882a593Smuzhiyun 		return false;
573*4882a593Smuzhiyun 	}
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	/* Configure next request */
576*4882a593Smuzhiyun 	if (!to_terminate)
577*4882a593Smuzhiyun 		tdc_configure_next_head_desc(tdc);
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	return true;
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun 
handle_once_dma_done(struct tegra_dma_channel * tdc,bool to_terminate)582*4882a593Smuzhiyun static void handle_once_dma_done(struct tegra_dma_channel *tdc,
583*4882a593Smuzhiyun 				 bool to_terminate)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun 	struct tegra_dma_desc *dma_desc;
586*4882a593Smuzhiyun 	struct tegra_dma_sg_req *sgreq;
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	tdc->busy = false;
589*4882a593Smuzhiyun 	sgreq = list_first_entry(&tdc->pending_sg_req, typeof(*sgreq), node);
590*4882a593Smuzhiyun 	dma_desc = sgreq->dma_desc;
591*4882a593Smuzhiyun 	dma_desc->bytes_transferred += sgreq->req_len;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	list_del(&sgreq->node);
594*4882a593Smuzhiyun 	if (sgreq->last_sg) {
595*4882a593Smuzhiyun 		dma_desc->dma_status = DMA_COMPLETE;
596*4882a593Smuzhiyun 		dma_cookie_complete(&dma_desc->txd);
597*4882a593Smuzhiyun 		if (!dma_desc->cb_count)
598*4882a593Smuzhiyun 			list_add_tail(&dma_desc->cb_node, &tdc->cb_desc);
599*4882a593Smuzhiyun 		dma_desc->cb_count++;
600*4882a593Smuzhiyun 		list_add_tail(&dma_desc->node, &tdc->free_dma_desc);
601*4882a593Smuzhiyun 	}
602*4882a593Smuzhiyun 	list_add_tail(&sgreq->node, &tdc->free_sg_req);
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	/* Do not start DMA if it is going to be terminate */
605*4882a593Smuzhiyun 	if (to_terminate)
606*4882a593Smuzhiyun 		return;
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	if (list_empty(&tdc->pending_sg_req)) {
609*4882a593Smuzhiyun 		pm_runtime_put(tdc->tdma->dev);
610*4882a593Smuzhiyun 		return;
611*4882a593Smuzhiyun 	}
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	tdc_start_head_req(tdc);
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun 
handle_cont_sngl_cycle_dma_done(struct tegra_dma_channel * tdc,bool to_terminate)616*4882a593Smuzhiyun static void handle_cont_sngl_cycle_dma_done(struct tegra_dma_channel *tdc,
617*4882a593Smuzhiyun 					    bool to_terminate)
618*4882a593Smuzhiyun {
619*4882a593Smuzhiyun 	struct tegra_dma_desc *dma_desc;
620*4882a593Smuzhiyun 	struct tegra_dma_sg_req *sgreq;
621*4882a593Smuzhiyun 	bool st;
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	sgreq = list_first_entry(&tdc->pending_sg_req, typeof(*sgreq), node);
624*4882a593Smuzhiyun 	dma_desc = sgreq->dma_desc;
625*4882a593Smuzhiyun 	/* if we dma for long enough the transfer count will wrap */
626*4882a593Smuzhiyun 	dma_desc->bytes_transferred =
627*4882a593Smuzhiyun 		(dma_desc->bytes_transferred + sgreq->req_len) %
628*4882a593Smuzhiyun 		dma_desc->bytes_requested;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	/* Callback need to be call */
631*4882a593Smuzhiyun 	if (!dma_desc->cb_count)
632*4882a593Smuzhiyun 		list_add_tail(&dma_desc->cb_node, &tdc->cb_desc);
633*4882a593Smuzhiyun 	dma_desc->cb_count++;
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	sgreq->words_xferred = 0;
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	/* If not last req then put at end of pending list */
638*4882a593Smuzhiyun 	if (!list_is_last(&sgreq->node, &tdc->pending_sg_req)) {
639*4882a593Smuzhiyun 		list_move_tail(&sgreq->node, &tdc->pending_sg_req);
640*4882a593Smuzhiyun 		sgreq->configured = false;
641*4882a593Smuzhiyun 		st = handle_continuous_head_request(tdc, to_terminate);
642*4882a593Smuzhiyun 		if (!st)
643*4882a593Smuzhiyun 			dma_desc->dma_status = DMA_ERROR;
644*4882a593Smuzhiyun 	}
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun 
tegra_dma_tasklet(struct tasklet_struct * t)647*4882a593Smuzhiyun static void tegra_dma_tasklet(struct tasklet_struct *t)
648*4882a593Smuzhiyun {
649*4882a593Smuzhiyun 	struct tegra_dma_channel *tdc = from_tasklet(tdc, t, tasklet);
650*4882a593Smuzhiyun 	struct dmaengine_desc_callback cb;
651*4882a593Smuzhiyun 	struct tegra_dma_desc *dma_desc;
652*4882a593Smuzhiyun 	unsigned int cb_count;
653*4882a593Smuzhiyun 	unsigned long flags;
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	spin_lock_irqsave(&tdc->lock, flags);
656*4882a593Smuzhiyun 	while (!list_empty(&tdc->cb_desc)) {
657*4882a593Smuzhiyun 		dma_desc = list_first_entry(&tdc->cb_desc, typeof(*dma_desc),
658*4882a593Smuzhiyun 					    cb_node);
659*4882a593Smuzhiyun 		list_del(&dma_desc->cb_node);
660*4882a593Smuzhiyun 		dmaengine_desc_get_callback(&dma_desc->txd, &cb);
661*4882a593Smuzhiyun 		cb_count = dma_desc->cb_count;
662*4882a593Smuzhiyun 		dma_desc->cb_count = 0;
663*4882a593Smuzhiyun 		trace_tegra_dma_complete_cb(&tdc->dma_chan, cb_count,
664*4882a593Smuzhiyun 					    cb.callback);
665*4882a593Smuzhiyun 		spin_unlock_irqrestore(&tdc->lock, flags);
666*4882a593Smuzhiyun 		while (cb_count--)
667*4882a593Smuzhiyun 			dmaengine_desc_callback_invoke(&cb, NULL);
668*4882a593Smuzhiyun 		spin_lock_irqsave(&tdc->lock, flags);
669*4882a593Smuzhiyun 	}
670*4882a593Smuzhiyun 	spin_unlock_irqrestore(&tdc->lock, flags);
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun 
tegra_dma_isr(int irq,void * dev_id)673*4882a593Smuzhiyun static irqreturn_t tegra_dma_isr(int irq, void *dev_id)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun 	struct tegra_dma_channel *tdc = dev_id;
676*4882a593Smuzhiyun 	u32 status;
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	spin_lock(&tdc->lock);
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	trace_tegra_dma_isr(&tdc->dma_chan, irq);
681*4882a593Smuzhiyun 	status = tdc_read(tdc, TEGRA_APBDMA_CHAN_STATUS);
682*4882a593Smuzhiyun 	if (status & TEGRA_APBDMA_STATUS_ISE_EOC) {
683*4882a593Smuzhiyun 		tdc_write(tdc, TEGRA_APBDMA_CHAN_STATUS, status);
684*4882a593Smuzhiyun 		tdc->isr_handler(tdc, false);
685*4882a593Smuzhiyun 		tasklet_schedule(&tdc->tasklet);
686*4882a593Smuzhiyun 		wake_up_all(&tdc->wq);
687*4882a593Smuzhiyun 		spin_unlock(&tdc->lock);
688*4882a593Smuzhiyun 		return IRQ_HANDLED;
689*4882a593Smuzhiyun 	}
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	spin_unlock(&tdc->lock);
692*4882a593Smuzhiyun 	dev_info(tdc2dev(tdc), "Interrupt already served status 0x%08x\n",
693*4882a593Smuzhiyun 		 status);
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	return IRQ_NONE;
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun 
tegra_dma_tx_submit(struct dma_async_tx_descriptor * txd)698*4882a593Smuzhiyun static dma_cookie_t tegra_dma_tx_submit(struct dma_async_tx_descriptor *txd)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun 	struct tegra_dma_desc *dma_desc = txd_to_tegra_dma_desc(txd);
701*4882a593Smuzhiyun 	struct tegra_dma_channel *tdc = to_tegra_dma_chan(txd->chan);
702*4882a593Smuzhiyun 	unsigned long flags;
703*4882a593Smuzhiyun 	dma_cookie_t cookie;
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	spin_lock_irqsave(&tdc->lock, flags);
706*4882a593Smuzhiyun 	dma_desc->dma_status = DMA_IN_PROGRESS;
707*4882a593Smuzhiyun 	cookie = dma_cookie_assign(&dma_desc->txd);
708*4882a593Smuzhiyun 	list_splice_tail_init(&dma_desc->tx_list, &tdc->pending_sg_req);
709*4882a593Smuzhiyun 	spin_unlock_irqrestore(&tdc->lock, flags);
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	return cookie;
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun 
tegra_dma_issue_pending(struct dma_chan * dc)714*4882a593Smuzhiyun static void tegra_dma_issue_pending(struct dma_chan *dc)
715*4882a593Smuzhiyun {
716*4882a593Smuzhiyun 	struct tegra_dma_channel *tdc = to_tegra_dma_chan(dc);
717*4882a593Smuzhiyun 	unsigned long flags;
718*4882a593Smuzhiyun 	int err;
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	spin_lock_irqsave(&tdc->lock, flags);
721*4882a593Smuzhiyun 	if (list_empty(&tdc->pending_sg_req)) {
722*4882a593Smuzhiyun 		dev_err(tdc2dev(tdc), "No DMA request\n");
723*4882a593Smuzhiyun 		goto end;
724*4882a593Smuzhiyun 	}
725*4882a593Smuzhiyun 	if (!tdc->busy) {
726*4882a593Smuzhiyun 		err = pm_runtime_resume_and_get(tdc->tdma->dev);
727*4882a593Smuzhiyun 		if (err < 0) {
728*4882a593Smuzhiyun 			dev_err(tdc2dev(tdc), "Failed to enable DMA\n");
729*4882a593Smuzhiyun 			goto end;
730*4882a593Smuzhiyun 		}
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 		tdc_start_head_req(tdc);
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 		/* Continuous single mode: Configure next req */
735*4882a593Smuzhiyun 		if (tdc->cyclic) {
736*4882a593Smuzhiyun 			/*
737*4882a593Smuzhiyun 			 * Wait for 1 burst time for configure DMA for
738*4882a593Smuzhiyun 			 * next transfer.
739*4882a593Smuzhiyun 			 */
740*4882a593Smuzhiyun 			udelay(TEGRA_APBDMA_BURST_COMPLETE_TIME);
741*4882a593Smuzhiyun 			tdc_configure_next_head_desc(tdc);
742*4882a593Smuzhiyun 		}
743*4882a593Smuzhiyun 	}
744*4882a593Smuzhiyun end:
745*4882a593Smuzhiyun 	spin_unlock_irqrestore(&tdc->lock, flags);
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun 
tegra_dma_terminate_all(struct dma_chan * dc)748*4882a593Smuzhiyun static int tegra_dma_terminate_all(struct dma_chan *dc)
749*4882a593Smuzhiyun {
750*4882a593Smuzhiyun 	struct tegra_dma_channel *tdc = to_tegra_dma_chan(dc);
751*4882a593Smuzhiyun 	struct tegra_dma_desc *dma_desc;
752*4882a593Smuzhiyun 	struct tegra_dma_sg_req *sgreq;
753*4882a593Smuzhiyun 	unsigned long flags;
754*4882a593Smuzhiyun 	u32 status, wcount;
755*4882a593Smuzhiyun 	bool was_busy;
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	spin_lock_irqsave(&tdc->lock, flags);
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	if (!tdc->busy)
760*4882a593Smuzhiyun 		goto skip_dma_stop;
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	/* Pause DMA before checking the queue status */
763*4882a593Smuzhiyun 	tegra_dma_pause(tdc, true);
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	status = tdc_read(tdc, TEGRA_APBDMA_CHAN_STATUS);
766*4882a593Smuzhiyun 	if (status & TEGRA_APBDMA_STATUS_ISE_EOC) {
767*4882a593Smuzhiyun 		dev_dbg(tdc2dev(tdc), "%s():handling isr\n", __func__);
768*4882a593Smuzhiyun 		tdc->isr_handler(tdc, true);
769*4882a593Smuzhiyun 		status = tdc_read(tdc, TEGRA_APBDMA_CHAN_STATUS);
770*4882a593Smuzhiyun 	}
771*4882a593Smuzhiyun 	if (tdc->tdma->chip_data->support_separate_wcount_reg)
772*4882a593Smuzhiyun 		wcount = tdc_read(tdc, TEGRA_APBDMA_CHAN_WORD_TRANSFER);
773*4882a593Smuzhiyun 	else
774*4882a593Smuzhiyun 		wcount = status;
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	was_busy = tdc->busy;
777*4882a593Smuzhiyun 	tegra_dma_stop(tdc);
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	if (!list_empty(&tdc->pending_sg_req) && was_busy) {
780*4882a593Smuzhiyun 		sgreq = list_first_entry(&tdc->pending_sg_req, typeof(*sgreq),
781*4882a593Smuzhiyun 					 node);
782*4882a593Smuzhiyun 		sgreq->dma_desc->bytes_transferred +=
783*4882a593Smuzhiyun 				get_current_xferred_count(tdc, sgreq, wcount);
784*4882a593Smuzhiyun 	}
785*4882a593Smuzhiyun 	tegra_dma_resume(tdc);
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	pm_runtime_put(tdc->tdma->dev);
788*4882a593Smuzhiyun 	wake_up_all(&tdc->wq);
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun skip_dma_stop:
791*4882a593Smuzhiyun 	tegra_dma_abort_all(tdc);
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	while (!list_empty(&tdc->cb_desc)) {
794*4882a593Smuzhiyun 		dma_desc = list_first_entry(&tdc->cb_desc, typeof(*dma_desc),
795*4882a593Smuzhiyun 					    cb_node);
796*4882a593Smuzhiyun 		list_del(&dma_desc->cb_node);
797*4882a593Smuzhiyun 		dma_desc->cb_count = 0;
798*4882a593Smuzhiyun 	}
799*4882a593Smuzhiyun 	spin_unlock_irqrestore(&tdc->lock, flags);
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	return 0;
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun 
tegra_dma_eoc_interrupt_deasserted(struct tegra_dma_channel * tdc)804*4882a593Smuzhiyun static bool tegra_dma_eoc_interrupt_deasserted(struct tegra_dma_channel *tdc)
805*4882a593Smuzhiyun {
806*4882a593Smuzhiyun 	unsigned long flags;
807*4882a593Smuzhiyun 	u32 status;
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	spin_lock_irqsave(&tdc->lock, flags);
810*4882a593Smuzhiyun 	status = tdc_read(tdc, TEGRA_APBDMA_CHAN_STATUS);
811*4882a593Smuzhiyun 	spin_unlock_irqrestore(&tdc->lock, flags);
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	return !(status & TEGRA_APBDMA_STATUS_ISE_EOC);
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun 
tegra_dma_synchronize(struct dma_chan * dc)816*4882a593Smuzhiyun static void tegra_dma_synchronize(struct dma_chan *dc)
817*4882a593Smuzhiyun {
818*4882a593Smuzhiyun 	struct tegra_dma_channel *tdc = to_tegra_dma_chan(dc);
819*4882a593Smuzhiyun 	int err;
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	err = pm_runtime_resume_and_get(tdc->tdma->dev);
822*4882a593Smuzhiyun 	if (err < 0) {
823*4882a593Smuzhiyun 		dev_err(tdc2dev(tdc), "Failed to synchronize DMA: %d\n", err);
824*4882a593Smuzhiyun 		return;
825*4882a593Smuzhiyun 	}
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 	/*
828*4882a593Smuzhiyun 	 * CPU, which handles interrupt, could be busy in
829*4882a593Smuzhiyun 	 * uninterruptible state, in this case sibling CPU
830*4882a593Smuzhiyun 	 * should wait until interrupt is handled.
831*4882a593Smuzhiyun 	 */
832*4882a593Smuzhiyun 	wait_event(tdc->wq, tegra_dma_eoc_interrupt_deasserted(tdc));
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	tasklet_kill(&tdc->tasklet);
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	pm_runtime_put(tdc->tdma->dev);
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun 
tegra_dma_sg_bytes_xferred(struct tegra_dma_channel * tdc,struct tegra_dma_sg_req * sg_req)839*4882a593Smuzhiyun static unsigned int tegra_dma_sg_bytes_xferred(struct tegra_dma_channel *tdc,
840*4882a593Smuzhiyun 					       struct tegra_dma_sg_req *sg_req)
841*4882a593Smuzhiyun {
842*4882a593Smuzhiyun 	u32 status, wcount = 0;
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	if (!list_is_first(&sg_req->node, &tdc->pending_sg_req))
845*4882a593Smuzhiyun 		return 0;
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	if (tdc->tdma->chip_data->support_separate_wcount_reg)
848*4882a593Smuzhiyun 		wcount = tdc_read(tdc, TEGRA_APBDMA_CHAN_WORD_TRANSFER);
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 	status = tdc_read(tdc, TEGRA_APBDMA_CHAN_STATUS);
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	if (!tdc->tdma->chip_data->support_separate_wcount_reg)
853*4882a593Smuzhiyun 		wcount = status;
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	if (status & TEGRA_APBDMA_STATUS_ISE_EOC)
856*4882a593Smuzhiyun 		return sg_req->req_len;
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	wcount = get_current_xferred_count(tdc, sg_req, wcount);
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	if (!wcount) {
861*4882a593Smuzhiyun 		/*
862*4882a593Smuzhiyun 		 * If wcount wasn't ever polled for this SG before, then
863*4882a593Smuzhiyun 		 * simply assume that transfer hasn't started yet.
864*4882a593Smuzhiyun 		 *
865*4882a593Smuzhiyun 		 * Otherwise it's the end of the transfer.
866*4882a593Smuzhiyun 		 *
867*4882a593Smuzhiyun 		 * The alternative would be to poll the status register
868*4882a593Smuzhiyun 		 * until EOC bit is set or wcount goes UP. That's so
869*4882a593Smuzhiyun 		 * because EOC bit is getting set only after the last
870*4882a593Smuzhiyun 		 * burst's completion and counter is less than the actual
871*4882a593Smuzhiyun 		 * transfer size by 4 bytes. The counter value wraps around
872*4882a593Smuzhiyun 		 * in a cyclic mode before EOC is set(!), so we can't easily
873*4882a593Smuzhiyun 		 * distinguish start of transfer from its end.
874*4882a593Smuzhiyun 		 */
875*4882a593Smuzhiyun 		if (sg_req->words_xferred)
876*4882a593Smuzhiyun 			wcount = sg_req->req_len - 4;
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	} else if (wcount < sg_req->words_xferred) {
879*4882a593Smuzhiyun 		/*
880*4882a593Smuzhiyun 		 * This case will never happen for a non-cyclic transfer.
881*4882a593Smuzhiyun 		 *
882*4882a593Smuzhiyun 		 * For a cyclic transfer, although it is possible for the
883*4882a593Smuzhiyun 		 * next transfer to have already started (resetting the word
884*4882a593Smuzhiyun 		 * count), this case should still not happen because we should
885*4882a593Smuzhiyun 		 * have detected that the EOC bit is set and hence the transfer
886*4882a593Smuzhiyun 		 * was completed.
887*4882a593Smuzhiyun 		 */
888*4882a593Smuzhiyun 		WARN_ON_ONCE(1);
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 		wcount = sg_req->req_len - 4;
891*4882a593Smuzhiyun 	} else {
892*4882a593Smuzhiyun 		sg_req->words_xferred = wcount;
893*4882a593Smuzhiyun 	}
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	return wcount;
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun 
tegra_dma_tx_status(struct dma_chan * dc,dma_cookie_t cookie,struct dma_tx_state * txstate)898*4882a593Smuzhiyun static enum dma_status tegra_dma_tx_status(struct dma_chan *dc,
899*4882a593Smuzhiyun 					   dma_cookie_t cookie,
900*4882a593Smuzhiyun 					   struct dma_tx_state *txstate)
901*4882a593Smuzhiyun {
902*4882a593Smuzhiyun 	struct tegra_dma_channel *tdc = to_tegra_dma_chan(dc);
903*4882a593Smuzhiyun 	struct tegra_dma_desc *dma_desc;
904*4882a593Smuzhiyun 	struct tegra_dma_sg_req *sg_req;
905*4882a593Smuzhiyun 	enum dma_status ret;
906*4882a593Smuzhiyun 	unsigned long flags;
907*4882a593Smuzhiyun 	unsigned int residual;
908*4882a593Smuzhiyun 	unsigned int bytes = 0;
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	ret = dma_cookie_status(dc, cookie, txstate);
911*4882a593Smuzhiyun 	if (ret == DMA_COMPLETE)
912*4882a593Smuzhiyun 		return ret;
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	spin_lock_irqsave(&tdc->lock, flags);
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	/* Check on wait_ack desc status */
917*4882a593Smuzhiyun 	list_for_each_entry(dma_desc, &tdc->free_dma_desc, node) {
918*4882a593Smuzhiyun 		if (dma_desc->txd.cookie == cookie) {
919*4882a593Smuzhiyun 			ret = dma_desc->dma_status;
920*4882a593Smuzhiyun 			goto found;
921*4882a593Smuzhiyun 		}
922*4882a593Smuzhiyun 	}
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	/* Check in pending list */
925*4882a593Smuzhiyun 	list_for_each_entry(sg_req, &tdc->pending_sg_req, node) {
926*4882a593Smuzhiyun 		dma_desc = sg_req->dma_desc;
927*4882a593Smuzhiyun 		if (dma_desc->txd.cookie == cookie) {
928*4882a593Smuzhiyun 			bytes = tegra_dma_sg_bytes_xferred(tdc, sg_req);
929*4882a593Smuzhiyun 			ret = dma_desc->dma_status;
930*4882a593Smuzhiyun 			goto found;
931*4882a593Smuzhiyun 		}
932*4882a593Smuzhiyun 	}
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 	dev_dbg(tdc2dev(tdc), "cookie %d not found\n", cookie);
935*4882a593Smuzhiyun 	dma_desc = NULL;
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun found:
938*4882a593Smuzhiyun 	if (dma_desc && txstate) {
939*4882a593Smuzhiyun 		residual = dma_desc->bytes_requested -
940*4882a593Smuzhiyun 			   ((dma_desc->bytes_transferred + bytes) %
941*4882a593Smuzhiyun 			    dma_desc->bytes_requested);
942*4882a593Smuzhiyun 		dma_set_residue(txstate, residual);
943*4882a593Smuzhiyun 	}
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	trace_tegra_dma_tx_status(&tdc->dma_chan, cookie, txstate);
946*4882a593Smuzhiyun 	spin_unlock_irqrestore(&tdc->lock, flags);
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	return ret;
949*4882a593Smuzhiyun }
950*4882a593Smuzhiyun 
get_bus_width(struct tegra_dma_channel * tdc,enum dma_slave_buswidth slave_bw)951*4882a593Smuzhiyun static inline unsigned int get_bus_width(struct tegra_dma_channel *tdc,
952*4882a593Smuzhiyun 					 enum dma_slave_buswidth slave_bw)
953*4882a593Smuzhiyun {
954*4882a593Smuzhiyun 	switch (slave_bw) {
955*4882a593Smuzhiyun 	case DMA_SLAVE_BUSWIDTH_1_BYTE:
956*4882a593Smuzhiyun 		return TEGRA_APBDMA_APBSEQ_BUS_WIDTH_8;
957*4882a593Smuzhiyun 	case DMA_SLAVE_BUSWIDTH_2_BYTES:
958*4882a593Smuzhiyun 		return TEGRA_APBDMA_APBSEQ_BUS_WIDTH_16;
959*4882a593Smuzhiyun 	case DMA_SLAVE_BUSWIDTH_4_BYTES:
960*4882a593Smuzhiyun 		return TEGRA_APBDMA_APBSEQ_BUS_WIDTH_32;
961*4882a593Smuzhiyun 	case DMA_SLAVE_BUSWIDTH_8_BYTES:
962*4882a593Smuzhiyun 		return TEGRA_APBDMA_APBSEQ_BUS_WIDTH_64;
963*4882a593Smuzhiyun 	default:
964*4882a593Smuzhiyun 		dev_warn(tdc2dev(tdc),
965*4882a593Smuzhiyun 			 "slave bw is not supported, using 32bits\n");
966*4882a593Smuzhiyun 		return TEGRA_APBDMA_APBSEQ_BUS_WIDTH_32;
967*4882a593Smuzhiyun 	}
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun 
get_burst_size(struct tegra_dma_channel * tdc,u32 burst_size,enum dma_slave_buswidth slave_bw,u32 len)970*4882a593Smuzhiyun static inline unsigned int get_burst_size(struct tegra_dma_channel *tdc,
971*4882a593Smuzhiyun 					  u32 burst_size,
972*4882a593Smuzhiyun 					  enum dma_slave_buswidth slave_bw,
973*4882a593Smuzhiyun 					  u32 len)
974*4882a593Smuzhiyun {
975*4882a593Smuzhiyun 	unsigned int burst_byte, burst_ahb_width;
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 	/*
978*4882a593Smuzhiyun 	 * burst_size from client is in terms of the bus_width.
979*4882a593Smuzhiyun 	 * convert them into AHB memory width which is 4 byte.
980*4882a593Smuzhiyun 	 */
981*4882a593Smuzhiyun 	burst_byte = burst_size * slave_bw;
982*4882a593Smuzhiyun 	burst_ahb_width = burst_byte / 4;
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	/* If burst size is 0 then calculate the burst size based on length */
985*4882a593Smuzhiyun 	if (!burst_ahb_width) {
986*4882a593Smuzhiyun 		if (len & 0xF)
987*4882a593Smuzhiyun 			return TEGRA_APBDMA_AHBSEQ_BURST_1;
988*4882a593Smuzhiyun 		else if ((len >> 4) & 0x1)
989*4882a593Smuzhiyun 			return TEGRA_APBDMA_AHBSEQ_BURST_4;
990*4882a593Smuzhiyun 		else
991*4882a593Smuzhiyun 			return TEGRA_APBDMA_AHBSEQ_BURST_8;
992*4882a593Smuzhiyun 	}
993*4882a593Smuzhiyun 	if (burst_ahb_width < 4)
994*4882a593Smuzhiyun 		return TEGRA_APBDMA_AHBSEQ_BURST_1;
995*4882a593Smuzhiyun 	else if (burst_ahb_width < 8)
996*4882a593Smuzhiyun 		return TEGRA_APBDMA_AHBSEQ_BURST_4;
997*4882a593Smuzhiyun 	else
998*4882a593Smuzhiyun 		return TEGRA_APBDMA_AHBSEQ_BURST_8;
999*4882a593Smuzhiyun }
1000*4882a593Smuzhiyun 
get_transfer_param(struct tegra_dma_channel * tdc,enum dma_transfer_direction direction,u32 * apb_addr,u32 * apb_seq,u32 * csr,unsigned int * burst_size,enum dma_slave_buswidth * slave_bw)1001*4882a593Smuzhiyun static int get_transfer_param(struct tegra_dma_channel *tdc,
1002*4882a593Smuzhiyun 			      enum dma_transfer_direction direction,
1003*4882a593Smuzhiyun 			      u32 *apb_addr,
1004*4882a593Smuzhiyun 			      u32 *apb_seq,
1005*4882a593Smuzhiyun 			      u32 *csr,
1006*4882a593Smuzhiyun 			      unsigned int *burst_size,
1007*4882a593Smuzhiyun 			      enum dma_slave_buswidth *slave_bw)
1008*4882a593Smuzhiyun {
1009*4882a593Smuzhiyun 	switch (direction) {
1010*4882a593Smuzhiyun 	case DMA_MEM_TO_DEV:
1011*4882a593Smuzhiyun 		*apb_addr = tdc->dma_sconfig.dst_addr;
1012*4882a593Smuzhiyun 		*apb_seq = get_bus_width(tdc, tdc->dma_sconfig.dst_addr_width);
1013*4882a593Smuzhiyun 		*burst_size = tdc->dma_sconfig.dst_maxburst;
1014*4882a593Smuzhiyun 		*slave_bw = tdc->dma_sconfig.dst_addr_width;
1015*4882a593Smuzhiyun 		*csr = TEGRA_APBDMA_CSR_DIR;
1016*4882a593Smuzhiyun 		return 0;
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 	case DMA_DEV_TO_MEM:
1019*4882a593Smuzhiyun 		*apb_addr = tdc->dma_sconfig.src_addr;
1020*4882a593Smuzhiyun 		*apb_seq = get_bus_width(tdc, tdc->dma_sconfig.src_addr_width);
1021*4882a593Smuzhiyun 		*burst_size = tdc->dma_sconfig.src_maxburst;
1022*4882a593Smuzhiyun 		*slave_bw = tdc->dma_sconfig.src_addr_width;
1023*4882a593Smuzhiyun 		*csr = 0;
1024*4882a593Smuzhiyun 		return 0;
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 	default:
1027*4882a593Smuzhiyun 		dev_err(tdc2dev(tdc), "DMA direction is not supported\n");
1028*4882a593Smuzhiyun 		break;
1029*4882a593Smuzhiyun 	}
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	return -EINVAL;
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun 
tegra_dma_prep_wcount(struct tegra_dma_channel * tdc,struct tegra_dma_channel_regs * ch_regs,u32 len)1034*4882a593Smuzhiyun static void tegra_dma_prep_wcount(struct tegra_dma_channel *tdc,
1035*4882a593Smuzhiyun 				  struct tegra_dma_channel_regs *ch_regs,
1036*4882a593Smuzhiyun 				  u32 len)
1037*4882a593Smuzhiyun {
1038*4882a593Smuzhiyun 	u32 len_field = (len - 4) & 0xFFFC;
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun 	if (tdc->tdma->chip_data->support_separate_wcount_reg)
1041*4882a593Smuzhiyun 		ch_regs->wcount = len_field;
1042*4882a593Smuzhiyun 	else
1043*4882a593Smuzhiyun 		ch_regs->csr |= len_field;
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
tegra_dma_prep_slave_sg(struct dma_chan * dc,struct scatterlist * sgl,unsigned int sg_len,enum dma_transfer_direction direction,unsigned long flags,void * context)1047*4882a593Smuzhiyun tegra_dma_prep_slave_sg(struct dma_chan *dc,
1048*4882a593Smuzhiyun 			struct scatterlist *sgl,
1049*4882a593Smuzhiyun 			unsigned int sg_len,
1050*4882a593Smuzhiyun 			enum dma_transfer_direction direction,
1051*4882a593Smuzhiyun 			unsigned long flags,
1052*4882a593Smuzhiyun 			void *context)
1053*4882a593Smuzhiyun {
1054*4882a593Smuzhiyun 	struct tegra_dma_channel *tdc = to_tegra_dma_chan(dc);
1055*4882a593Smuzhiyun 	struct tegra_dma_sg_req *sg_req = NULL;
1056*4882a593Smuzhiyun 	u32 csr, ahb_seq, apb_ptr, apb_seq;
1057*4882a593Smuzhiyun 	enum dma_slave_buswidth slave_bw;
1058*4882a593Smuzhiyun 	struct tegra_dma_desc *dma_desc;
1059*4882a593Smuzhiyun 	struct list_head req_list;
1060*4882a593Smuzhiyun 	struct scatterlist *sg;
1061*4882a593Smuzhiyun 	unsigned int burst_size;
1062*4882a593Smuzhiyun 	unsigned int i;
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	if (!tdc->config_init) {
1065*4882a593Smuzhiyun 		dev_err(tdc2dev(tdc), "DMA channel is not configured\n");
1066*4882a593Smuzhiyun 		return NULL;
1067*4882a593Smuzhiyun 	}
1068*4882a593Smuzhiyun 	if (sg_len < 1) {
1069*4882a593Smuzhiyun 		dev_err(tdc2dev(tdc), "Invalid segment length %d\n", sg_len);
1070*4882a593Smuzhiyun 		return NULL;
1071*4882a593Smuzhiyun 	}
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	if (get_transfer_param(tdc, direction, &apb_ptr, &apb_seq, &csr,
1074*4882a593Smuzhiyun 			       &burst_size, &slave_bw) < 0)
1075*4882a593Smuzhiyun 		return NULL;
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 	INIT_LIST_HEAD(&req_list);
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun 	ahb_seq = TEGRA_APBDMA_AHBSEQ_INTR_ENB;
1080*4882a593Smuzhiyun 	ahb_seq |= TEGRA_APBDMA_AHBSEQ_WRAP_NONE <<
1081*4882a593Smuzhiyun 					TEGRA_APBDMA_AHBSEQ_WRAP_SHIFT;
1082*4882a593Smuzhiyun 	ahb_seq |= TEGRA_APBDMA_AHBSEQ_BUS_WIDTH_32;
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	csr |= TEGRA_APBDMA_CSR_ONCE;
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 	if (tdc->slave_id != TEGRA_APBDMA_SLAVE_ID_INVALID) {
1087*4882a593Smuzhiyun 		csr |= TEGRA_APBDMA_CSR_FLOW;
1088*4882a593Smuzhiyun 		csr |= tdc->slave_id << TEGRA_APBDMA_CSR_REQ_SEL_SHIFT;
1089*4882a593Smuzhiyun 	}
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun 	if (flags & DMA_PREP_INTERRUPT) {
1092*4882a593Smuzhiyun 		csr |= TEGRA_APBDMA_CSR_IE_EOC;
1093*4882a593Smuzhiyun 	} else {
1094*4882a593Smuzhiyun 		WARN_ON_ONCE(1);
1095*4882a593Smuzhiyun 		return NULL;
1096*4882a593Smuzhiyun 	}
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 	apb_seq |= TEGRA_APBDMA_APBSEQ_WRAP_WORD_1;
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 	dma_desc = tegra_dma_desc_get(tdc);
1101*4882a593Smuzhiyun 	if (!dma_desc) {
1102*4882a593Smuzhiyun 		dev_err(tdc2dev(tdc), "DMA descriptors not available\n");
1103*4882a593Smuzhiyun 		return NULL;
1104*4882a593Smuzhiyun 	}
1105*4882a593Smuzhiyun 	INIT_LIST_HEAD(&dma_desc->tx_list);
1106*4882a593Smuzhiyun 	INIT_LIST_HEAD(&dma_desc->cb_node);
1107*4882a593Smuzhiyun 	dma_desc->cb_count = 0;
1108*4882a593Smuzhiyun 	dma_desc->bytes_requested = 0;
1109*4882a593Smuzhiyun 	dma_desc->bytes_transferred = 0;
1110*4882a593Smuzhiyun 	dma_desc->dma_status = DMA_IN_PROGRESS;
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun 	/* Make transfer requests */
1113*4882a593Smuzhiyun 	for_each_sg(sgl, sg, sg_len, i) {
1114*4882a593Smuzhiyun 		u32 len, mem;
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 		mem = sg_dma_address(sg);
1117*4882a593Smuzhiyun 		len = sg_dma_len(sg);
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 		if ((len & 3) || (mem & 3) ||
1120*4882a593Smuzhiyun 		    len > tdc->tdma->chip_data->max_dma_count) {
1121*4882a593Smuzhiyun 			dev_err(tdc2dev(tdc),
1122*4882a593Smuzhiyun 				"DMA length/memory address is not supported\n");
1123*4882a593Smuzhiyun 			tegra_dma_desc_put(tdc, dma_desc);
1124*4882a593Smuzhiyun 			return NULL;
1125*4882a593Smuzhiyun 		}
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun 		sg_req = tegra_dma_sg_req_get(tdc);
1128*4882a593Smuzhiyun 		if (!sg_req) {
1129*4882a593Smuzhiyun 			dev_err(tdc2dev(tdc), "DMA sg-req not available\n");
1130*4882a593Smuzhiyun 			tegra_dma_desc_put(tdc, dma_desc);
1131*4882a593Smuzhiyun 			return NULL;
1132*4882a593Smuzhiyun 		}
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 		ahb_seq |= get_burst_size(tdc, burst_size, slave_bw, len);
1135*4882a593Smuzhiyun 		dma_desc->bytes_requested += len;
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 		sg_req->ch_regs.apb_ptr = apb_ptr;
1138*4882a593Smuzhiyun 		sg_req->ch_regs.ahb_ptr = mem;
1139*4882a593Smuzhiyun 		sg_req->ch_regs.csr = csr;
1140*4882a593Smuzhiyun 		tegra_dma_prep_wcount(tdc, &sg_req->ch_regs, len);
1141*4882a593Smuzhiyun 		sg_req->ch_regs.apb_seq = apb_seq;
1142*4882a593Smuzhiyun 		sg_req->ch_regs.ahb_seq = ahb_seq;
1143*4882a593Smuzhiyun 		sg_req->configured = false;
1144*4882a593Smuzhiyun 		sg_req->last_sg = false;
1145*4882a593Smuzhiyun 		sg_req->dma_desc = dma_desc;
1146*4882a593Smuzhiyun 		sg_req->req_len = len;
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun 		list_add_tail(&sg_req->node, &dma_desc->tx_list);
1149*4882a593Smuzhiyun 	}
1150*4882a593Smuzhiyun 	sg_req->last_sg = true;
1151*4882a593Smuzhiyun 	if (flags & DMA_CTRL_ACK)
1152*4882a593Smuzhiyun 		dma_desc->txd.flags = DMA_CTRL_ACK;
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 	/*
1155*4882a593Smuzhiyun 	 * Make sure that mode should not be conflicting with currently
1156*4882a593Smuzhiyun 	 * configured mode.
1157*4882a593Smuzhiyun 	 */
1158*4882a593Smuzhiyun 	if (!tdc->isr_handler) {
1159*4882a593Smuzhiyun 		tdc->isr_handler = handle_once_dma_done;
1160*4882a593Smuzhiyun 		tdc->cyclic = false;
1161*4882a593Smuzhiyun 	} else {
1162*4882a593Smuzhiyun 		if (tdc->cyclic) {
1163*4882a593Smuzhiyun 			dev_err(tdc2dev(tdc), "DMA configured in cyclic mode\n");
1164*4882a593Smuzhiyun 			tegra_dma_desc_put(tdc, dma_desc);
1165*4882a593Smuzhiyun 			return NULL;
1166*4882a593Smuzhiyun 		}
1167*4882a593Smuzhiyun 	}
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 	return &dma_desc->txd;
1170*4882a593Smuzhiyun }
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
tegra_dma_prep_dma_cyclic(struct dma_chan * dc,dma_addr_t buf_addr,size_t buf_len,size_t period_len,enum dma_transfer_direction direction,unsigned long flags)1173*4882a593Smuzhiyun tegra_dma_prep_dma_cyclic(struct dma_chan *dc, dma_addr_t buf_addr,
1174*4882a593Smuzhiyun 			  size_t buf_len,
1175*4882a593Smuzhiyun 			  size_t period_len,
1176*4882a593Smuzhiyun 			  enum dma_transfer_direction direction,
1177*4882a593Smuzhiyun 			  unsigned long flags)
1178*4882a593Smuzhiyun {
1179*4882a593Smuzhiyun 	struct tegra_dma_channel *tdc = to_tegra_dma_chan(dc);
1180*4882a593Smuzhiyun 	struct tegra_dma_sg_req *sg_req = NULL;
1181*4882a593Smuzhiyun 	u32 csr, ahb_seq, apb_ptr, apb_seq;
1182*4882a593Smuzhiyun 	enum dma_slave_buswidth slave_bw;
1183*4882a593Smuzhiyun 	struct tegra_dma_desc *dma_desc;
1184*4882a593Smuzhiyun 	dma_addr_t mem = buf_addr;
1185*4882a593Smuzhiyun 	unsigned int burst_size;
1186*4882a593Smuzhiyun 	size_t len, remain_len;
1187*4882a593Smuzhiyun 
1188*4882a593Smuzhiyun 	if (!buf_len || !period_len) {
1189*4882a593Smuzhiyun 		dev_err(tdc2dev(tdc), "Invalid buffer/period len\n");
1190*4882a593Smuzhiyun 		return NULL;
1191*4882a593Smuzhiyun 	}
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 	if (!tdc->config_init) {
1194*4882a593Smuzhiyun 		dev_err(tdc2dev(tdc), "DMA slave is not configured\n");
1195*4882a593Smuzhiyun 		return NULL;
1196*4882a593Smuzhiyun 	}
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	/*
1199*4882a593Smuzhiyun 	 * We allow to take more number of requests till DMA is
1200*4882a593Smuzhiyun 	 * not started. The driver will loop over all requests.
1201*4882a593Smuzhiyun 	 * Once DMA is started then new requests can be queued only after
1202*4882a593Smuzhiyun 	 * terminating the DMA.
1203*4882a593Smuzhiyun 	 */
1204*4882a593Smuzhiyun 	if (tdc->busy) {
1205*4882a593Smuzhiyun 		dev_err(tdc2dev(tdc), "Request not allowed when DMA running\n");
1206*4882a593Smuzhiyun 		return NULL;
1207*4882a593Smuzhiyun 	}
1208*4882a593Smuzhiyun 
1209*4882a593Smuzhiyun 	/*
1210*4882a593Smuzhiyun 	 * We only support cycle transfer when buf_len is multiple of
1211*4882a593Smuzhiyun 	 * period_len.
1212*4882a593Smuzhiyun 	 */
1213*4882a593Smuzhiyun 	if (buf_len % period_len) {
1214*4882a593Smuzhiyun 		dev_err(tdc2dev(tdc), "buf_len is not multiple of period_len\n");
1215*4882a593Smuzhiyun 		return NULL;
1216*4882a593Smuzhiyun 	}
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	len = period_len;
1219*4882a593Smuzhiyun 	if ((len & 3) || (buf_addr & 3) ||
1220*4882a593Smuzhiyun 	    len > tdc->tdma->chip_data->max_dma_count) {
1221*4882a593Smuzhiyun 		dev_err(tdc2dev(tdc), "Req len/mem address is not correct\n");
1222*4882a593Smuzhiyun 		return NULL;
1223*4882a593Smuzhiyun 	}
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun 	if (get_transfer_param(tdc, direction, &apb_ptr, &apb_seq, &csr,
1226*4882a593Smuzhiyun 			       &burst_size, &slave_bw) < 0)
1227*4882a593Smuzhiyun 		return NULL;
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	ahb_seq = TEGRA_APBDMA_AHBSEQ_INTR_ENB;
1230*4882a593Smuzhiyun 	ahb_seq |= TEGRA_APBDMA_AHBSEQ_WRAP_NONE <<
1231*4882a593Smuzhiyun 					TEGRA_APBDMA_AHBSEQ_WRAP_SHIFT;
1232*4882a593Smuzhiyun 	ahb_seq |= TEGRA_APBDMA_AHBSEQ_BUS_WIDTH_32;
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun 	if (tdc->slave_id != TEGRA_APBDMA_SLAVE_ID_INVALID) {
1235*4882a593Smuzhiyun 		csr |= TEGRA_APBDMA_CSR_FLOW;
1236*4882a593Smuzhiyun 		csr |= tdc->slave_id << TEGRA_APBDMA_CSR_REQ_SEL_SHIFT;
1237*4882a593Smuzhiyun 	}
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun 	if (flags & DMA_PREP_INTERRUPT) {
1240*4882a593Smuzhiyun 		csr |= TEGRA_APBDMA_CSR_IE_EOC;
1241*4882a593Smuzhiyun 	} else {
1242*4882a593Smuzhiyun 		WARN_ON_ONCE(1);
1243*4882a593Smuzhiyun 		return NULL;
1244*4882a593Smuzhiyun 	}
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 	apb_seq |= TEGRA_APBDMA_APBSEQ_WRAP_WORD_1;
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun 	dma_desc = tegra_dma_desc_get(tdc);
1249*4882a593Smuzhiyun 	if (!dma_desc) {
1250*4882a593Smuzhiyun 		dev_err(tdc2dev(tdc), "not enough descriptors available\n");
1251*4882a593Smuzhiyun 		return NULL;
1252*4882a593Smuzhiyun 	}
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun 	INIT_LIST_HEAD(&dma_desc->tx_list);
1255*4882a593Smuzhiyun 	INIT_LIST_HEAD(&dma_desc->cb_node);
1256*4882a593Smuzhiyun 	dma_desc->cb_count = 0;
1257*4882a593Smuzhiyun 
1258*4882a593Smuzhiyun 	dma_desc->bytes_transferred = 0;
1259*4882a593Smuzhiyun 	dma_desc->bytes_requested = buf_len;
1260*4882a593Smuzhiyun 	remain_len = buf_len;
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 	/* Split transfer equal to period size */
1263*4882a593Smuzhiyun 	while (remain_len) {
1264*4882a593Smuzhiyun 		sg_req = tegra_dma_sg_req_get(tdc);
1265*4882a593Smuzhiyun 		if (!sg_req) {
1266*4882a593Smuzhiyun 			dev_err(tdc2dev(tdc), "DMA sg-req not available\n");
1267*4882a593Smuzhiyun 			tegra_dma_desc_put(tdc, dma_desc);
1268*4882a593Smuzhiyun 			return NULL;
1269*4882a593Smuzhiyun 		}
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun 		ahb_seq |= get_burst_size(tdc, burst_size, slave_bw, len);
1272*4882a593Smuzhiyun 		sg_req->ch_regs.apb_ptr = apb_ptr;
1273*4882a593Smuzhiyun 		sg_req->ch_regs.ahb_ptr = mem;
1274*4882a593Smuzhiyun 		sg_req->ch_regs.csr = csr;
1275*4882a593Smuzhiyun 		tegra_dma_prep_wcount(tdc, &sg_req->ch_regs, len);
1276*4882a593Smuzhiyun 		sg_req->ch_regs.apb_seq = apb_seq;
1277*4882a593Smuzhiyun 		sg_req->ch_regs.ahb_seq = ahb_seq;
1278*4882a593Smuzhiyun 		sg_req->configured = false;
1279*4882a593Smuzhiyun 		sg_req->last_sg = false;
1280*4882a593Smuzhiyun 		sg_req->dma_desc = dma_desc;
1281*4882a593Smuzhiyun 		sg_req->req_len = len;
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 		list_add_tail(&sg_req->node, &dma_desc->tx_list);
1284*4882a593Smuzhiyun 		remain_len -= len;
1285*4882a593Smuzhiyun 		mem += len;
1286*4882a593Smuzhiyun 	}
1287*4882a593Smuzhiyun 	sg_req->last_sg = true;
1288*4882a593Smuzhiyun 	if (flags & DMA_CTRL_ACK)
1289*4882a593Smuzhiyun 		dma_desc->txd.flags = DMA_CTRL_ACK;
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun 	/*
1292*4882a593Smuzhiyun 	 * Make sure that mode should not be conflicting with currently
1293*4882a593Smuzhiyun 	 * configured mode.
1294*4882a593Smuzhiyun 	 */
1295*4882a593Smuzhiyun 	if (!tdc->isr_handler) {
1296*4882a593Smuzhiyun 		tdc->isr_handler = handle_cont_sngl_cycle_dma_done;
1297*4882a593Smuzhiyun 		tdc->cyclic = true;
1298*4882a593Smuzhiyun 	} else {
1299*4882a593Smuzhiyun 		if (!tdc->cyclic) {
1300*4882a593Smuzhiyun 			dev_err(tdc2dev(tdc), "DMA configuration conflict\n");
1301*4882a593Smuzhiyun 			tegra_dma_desc_put(tdc, dma_desc);
1302*4882a593Smuzhiyun 			return NULL;
1303*4882a593Smuzhiyun 		}
1304*4882a593Smuzhiyun 	}
1305*4882a593Smuzhiyun 
1306*4882a593Smuzhiyun 	return &dma_desc->txd;
1307*4882a593Smuzhiyun }
1308*4882a593Smuzhiyun 
tegra_dma_alloc_chan_resources(struct dma_chan * dc)1309*4882a593Smuzhiyun static int tegra_dma_alloc_chan_resources(struct dma_chan *dc)
1310*4882a593Smuzhiyun {
1311*4882a593Smuzhiyun 	struct tegra_dma_channel *tdc = to_tegra_dma_chan(dc);
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun 	dma_cookie_init(&tdc->dma_chan);
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun 	return 0;
1316*4882a593Smuzhiyun }
1317*4882a593Smuzhiyun 
tegra_dma_free_chan_resources(struct dma_chan * dc)1318*4882a593Smuzhiyun static void tegra_dma_free_chan_resources(struct dma_chan *dc)
1319*4882a593Smuzhiyun {
1320*4882a593Smuzhiyun 	struct tegra_dma_channel *tdc = to_tegra_dma_chan(dc);
1321*4882a593Smuzhiyun 	struct tegra_dma_desc *dma_desc;
1322*4882a593Smuzhiyun 	struct tegra_dma_sg_req *sg_req;
1323*4882a593Smuzhiyun 	struct list_head dma_desc_list;
1324*4882a593Smuzhiyun 	struct list_head sg_req_list;
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 	INIT_LIST_HEAD(&dma_desc_list);
1327*4882a593Smuzhiyun 	INIT_LIST_HEAD(&sg_req_list);
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 	dev_dbg(tdc2dev(tdc), "Freeing channel %d\n", tdc->id);
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun 	tegra_dma_terminate_all(dc);
1332*4882a593Smuzhiyun 	tasklet_kill(&tdc->tasklet);
1333*4882a593Smuzhiyun 
1334*4882a593Smuzhiyun 	list_splice_init(&tdc->pending_sg_req, &sg_req_list);
1335*4882a593Smuzhiyun 	list_splice_init(&tdc->free_sg_req, &sg_req_list);
1336*4882a593Smuzhiyun 	list_splice_init(&tdc->free_dma_desc, &dma_desc_list);
1337*4882a593Smuzhiyun 	INIT_LIST_HEAD(&tdc->cb_desc);
1338*4882a593Smuzhiyun 	tdc->config_init = false;
1339*4882a593Smuzhiyun 	tdc->isr_handler = NULL;
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	while (!list_empty(&dma_desc_list)) {
1342*4882a593Smuzhiyun 		dma_desc = list_first_entry(&dma_desc_list, typeof(*dma_desc),
1343*4882a593Smuzhiyun 					    node);
1344*4882a593Smuzhiyun 		list_del(&dma_desc->node);
1345*4882a593Smuzhiyun 		kfree(dma_desc);
1346*4882a593Smuzhiyun 	}
1347*4882a593Smuzhiyun 
1348*4882a593Smuzhiyun 	while (!list_empty(&sg_req_list)) {
1349*4882a593Smuzhiyun 		sg_req = list_first_entry(&sg_req_list, typeof(*sg_req), node);
1350*4882a593Smuzhiyun 		list_del(&sg_req->node);
1351*4882a593Smuzhiyun 		kfree(sg_req);
1352*4882a593Smuzhiyun 	}
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun 	tdc->slave_id = TEGRA_APBDMA_SLAVE_ID_INVALID;
1355*4882a593Smuzhiyun }
1356*4882a593Smuzhiyun 
tegra_dma_of_xlate(struct of_phandle_args * dma_spec,struct of_dma * ofdma)1357*4882a593Smuzhiyun static struct dma_chan *tegra_dma_of_xlate(struct of_phandle_args *dma_spec,
1358*4882a593Smuzhiyun 					   struct of_dma *ofdma)
1359*4882a593Smuzhiyun {
1360*4882a593Smuzhiyun 	struct tegra_dma *tdma = ofdma->of_dma_data;
1361*4882a593Smuzhiyun 	struct tegra_dma_channel *tdc;
1362*4882a593Smuzhiyun 	struct dma_chan *chan;
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun 	if (dma_spec->args[0] > TEGRA_APBDMA_CSR_REQ_SEL_MASK) {
1365*4882a593Smuzhiyun 		dev_err(tdma->dev, "Invalid slave id: %d\n", dma_spec->args[0]);
1366*4882a593Smuzhiyun 		return NULL;
1367*4882a593Smuzhiyun 	}
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 	chan = dma_get_any_slave_channel(&tdma->dma_dev);
1370*4882a593Smuzhiyun 	if (!chan)
1371*4882a593Smuzhiyun 		return NULL;
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 	tdc = to_tegra_dma_chan(chan);
1374*4882a593Smuzhiyun 	tdc->slave_id = dma_spec->args[0];
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun 	return chan;
1377*4882a593Smuzhiyun }
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun /* Tegra20 specific DMA controller information */
1380*4882a593Smuzhiyun static const struct tegra_dma_chip_data tegra20_dma_chip_data = {
1381*4882a593Smuzhiyun 	.nr_channels		= 16,
1382*4882a593Smuzhiyun 	.channel_reg_size	= 0x20,
1383*4882a593Smuzhiyun 	.max_dma_count		= 1024UL * 64,
1384*4882a593Smuzhiyun 	.support_channel_pause	= false,
1385*4882a593Smuzhiyun 	.support_separate_wcount_reg = false,
1386*4882a593Smuzhiyun };
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun /* Tegra30 specific DMA controller information */
1389*4882a593Smuzhiyun static const struct tegra_dma_chip_data tegra30_dma_chip_data = {
1390*4882a593Smuzhiyun 	.nr_channels		= 32,
1391*4882a593Smuzhiyun 	.channel_reg_size	= 0x20,
1392*4882a593Smuzhiyun 	.max_dma_count		= 1024UL * 64,
1393*4882a593Smuzhiyun 	.support_channel_pause	= false,
1394*4882a593Smuzhiyun 	.support_separate_wcount_reg = false,
1395*4882a593Smuzhiyun };
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun /* Tegra114 specific DMA controller information */
1398*4882a593Smuzhiyun static const struct tegra_dma_chip_data tegra114_dma_chip_data = {
1399*4882a593Smuzhiyun 	.nr_channels		= 32,
1400*4882a593Smuzhiyun 	.channel_reg_size	= 0x20,
1401*4882a593Smuzhiyun 	.max_dma_count		= 1024UL * 64,
1402*4882a593Smuzhiyun 	.support_channel_pause	= true,
1403*4882a593Smuzhiyun 	.support_separate_wcount_reg = false,
1404*4882a593Smuzhiyun };
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun /* Tegra148 specific DMA controller information */
1407*4882a593Smuzhiyun static const struct tegra_dma_chip_data tegra148_dma_chip_data = {
1408*4882a593Smuzhiyun 	.nr_channels		= 32,
1409*4882a593Smuzhiyun 	.channel_reg_size	= 0x40,
1410*4882a593Smuzhiyun 	.max_dma_count		= 1024UL * 64,
1411*4882a593Smuzhiyun 	.support_channel_pause	= true,
1412*4882a593Smuzhiyun 	.support_separate_wcount_reg = true,
1413*4882a593Smuzhiyun };
1414*4882a593Smuzhiyun 
tegra_dma_init_hw(struct tegra_dma * tdma)1415*4882a593Smuzhiyun static int tegra_dma_init_hw(struct tegra_dma *tdma)
1416*4882a593Smuzhiyun {
1417*4882a593Smuzhiyun 	int err;
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	err = reset_control_assert(tdma->rst);
1420*4882a593Smuzhiyun 	if (err) {
1421*4882a593Smuzhiyun 		dev_err(tdma->dev, "failed to assert reset: %d\n", err);
1422*4882a593Smuzhiyun 		return err;
1423*4882a593Smuzhiyun 	}
1424*4882a593Smuzhiyun 
1425*4882a593Smuzhiyun 	err = clk_enable(tdma->dma_clk);
1426*4882a593Smuzhiyun 	if (err) {
1427*4882a593Smuzhiyun 		dev_err(tdma->dev, "failed to enable clk: %d\n", err);
1428*4882a593Smuzhiyun 		return err;
1429*4882a593Smuzhiyun 	}
1430*4882a593Smuzhiyun 
1431*4882a593Smuzhiyun 	/* reset DMA controller */
1432*4882a593Smuzhiyun 	udelay(2);
1433*4882a593Smuzhiyun 	reset_control_deassert(tdma->rst);
1434*4882a593Smuzhiyun 
1435*4882a593Smuzhiyun 	/* enable global DMA registers */
1436*4882a593Smuzhiyun 	tdma_write(tdma, TEGRA_APBDMA_GENERAL, TEGRA_APBDMA_GENERAL_ENABLE);
1437*4882a593Smuzhiyun 	tdma_write(tdma, TEGRA_APBDMA_CONTROL, 0);
1438*4882a593Smuzhiyun 	tdma_write(tdma, TEGRA_APBDMA_IRQ_MASK_SET, 0xFFFFFFFF);
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun 	clk_disable(tdma->dma_clk);
1441*4882a593Smuzhiyun 
1442*4882a593Smuzhiyun 	return 0;
1443*4882a593Smuzhiyun }
1444*4882a593Smuzhiyun 
tegra_dma_probe(struct platform_device * pdev)1445*4882a593Smuzhiyun static int tegra_dma_probe(struct platform_device *pdev)
1446*4882a593Smuzhiyun {
1447*4882a593Smuzhiyun 	const struct tegra_dma_chip_data *cdata;
1448*4882a593Smuzhiyun 	struct tegra_dma *tdma;
1449*4882a593Smuzhiyun 	unsigned int i;
1450*4882a593Smuzhiyun 	size_t size;
1451*4882a593Smuzhiyun 	int ret;
1452*4882a593Smuzhiyun 
1453*4882a593Smuzhiyun 	cdata = of_device_get_match_data(&pdev->dev);
1454*4882a593Smuzhiyun 	size = struct_size(tdma, channels, cdata->nr_channels);
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun 	tdma = devm_kzalloc(&pdev->dev, size, GFP_KERNEL);
1457*4882a593Smuzhiyun 	if (!tdma)
1458*4882a593Smuzhiyun 		return -ENOMEM;
1459*4882a593Smuzhiyun 
1460*4882a593Smuzhiyun 	tdma->dev = &pdev->dev;
1461*4882a593Smuzhiyun 	tdma->chip_data = cdata;
1462*4882a593Smuzhiyun 	platform_set_drvdata(pdev, tdma);
1463*4882a593Smuzhiyun 
1464*4882a593Smuzhiyun 	tdma->base_addr = devm_platform_ioremap_resource(pdev, 0);
1465*4882a593Smuzhiyun 	if (IS_ERR(tdma->base_addr))
1466*4882a593Smuzhiyun 		return PTR_ERR(tdma->base_addr);
1467*4882a593Smuzhiyun 
1468*4882a593Smuzhiyun 	tdma->dma_clk = devm_clk_get(&pdev->dev, NULL);
1469*4882a593Smuzhiyun 	if (IS_ERR(tdma->dma_clk)) {
1470*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Error: Missing controller clock\n");
1471*4882a593Smuzhiyun 		return PTR_ERR(tdma->dma_clk);
1472*4882a593Smuzhiyun 	}
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun 	tdma->rst = devm_reset_control_get(&pdev->dev, "dma");
1475*4882a593Smuzhiyun 	if (IS_ERR(tdma->rst)) {
1476*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Error: Missing reset\n");
1477*4882a593Smuzhiyun 		return PTR_ERR(tdma->rst);
1478*4882a593Smuzhiyun 	}
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 	spin_lock_init(&tdma->global_lock);
1481*4882a593Smuzhiyun 
1482*4882a593Smuzhiyun 	ret = clk_prepare(tdma->dma_clk);
1483*4882a593Smuzhiyun 	if (ret)
1484*4882a593Smuzhiyun 		return ret;
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun 	ret = tegra_dma_init_hw(tdma);
1487*4882a593Smuzhiyun 	if (ret)
1488*4882a593Smuzhiyun 		goto err_clk_unprepare;
1489*4882a593Smuzhiyun 
1490*4882a593Smuzhiyun 	pm_runtime_irq_safe(&pdev->dev);
1491*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun 	INIT_LIST_HEAD(&tdma->dma_dev.channels);
1494*4882a593Smuzhiyun 	for (i = 0; i < cdata->nr_channels; i++) {
1495*4882a593Smuzhiyun 		struct tegra_dma_channel *tdc = &tdma->channels[i];
1496*4882a593Smuzhiyun 		int irq;
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun 		tdc->chan_addr = tdma->base_addr +
1499*4882a593Smuzhiyun 				 TEGRA_APBDMA_CHANNEL_BASE_ADD_OFFSET +
1500*4882a593Smuzhiyun 				 (i * cdata->channel_reg_size);
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun 		irq = platform_get_irq(pdev, i);
1503*4882a593Smuzhiyun 		if (irq < 0) {
1504*4882a593Smuzhiyun 			ret = irq;
1505*4882a593Smuzhiyun 			goto err_pm_disable;
1506*4882a593Smuzhiyun 		}
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun 		snprintf(tdc->name, sizeof(tdc->name), "apbdma.%d", i);
1509*4882a593Smuzhiyun 		ret = devm_request_irq(&pdev->dev, irq, tegra_dma_isr, 0,
1510*4882a593Smuzhiyun 				       tdc->name, tdc);
1511*4882a593Smuzhiyun 		if (ret) {
1512*4882a593Smuzhiyun 			dev_err(&pdev->dev,
1513*4882a593Smuzhiyun 				"request_irq failed with err %d channel %d\n",
1514*4882a593Smuzhiyun 				ret, i);
1515*4882a593Smuzhiyun 			goto err_pm_disable;
1516*4882a593Smuzhiyun 		}
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun 		tdc->dma_chan.device = &tdma->dma_dev;
1519*4882a593Smuzhiyun 		dma_cookie_init(&tdc->dma_chan);
1520*4882a593Smuzhiyun 		list_add_tail(&tdc->dma_chan.device_node,
1521*4882a593Smuzhiyun 			      &tdma->dma_dev.channels);
1522*4882a593Smuzhiyun 		tdc->tdma = tdma;
1523*4882a593Smuzhiyun 		tdc->id = i;
1524*4882a593Smuzhiyun 		tdc->slave_id = TEGRA_APBDMA_SLAVE_ID_INVALID;
1525*4882a593Smuzhiyun 
1526*4882a593Smuzhiyun 		tasklet_setup(&tdc->tasklet, tegra_dma_tasklet);
1527*4882a593Smuzhiyun 		spin_lock_init(&tdc->lock);
1528*4882a593Smuzhiyun 		init_waitqueue_head(&tdc->wq);
1529*4882a593Smuzhiyun 
1530*4882a593Smuzhiyun 		INIT_LIST_HEAD(&tdc->pending_sg_req);
1531*4882a593Smuzhiyun 		INIT_LIST_HEAD(&tdc->free_sg_req);
1532*4882a593Smuzhiyun 		INIT_LIST_HEAD(&tdc->free_dma_desc);
1533*4882a593Smuzhiyun 		INIT_LIST_HEAD(&tdc->cb_desc);
1534*4882a593Smuzhiyun 	}
1535*4882a593Smuzhiyun 
1536*4882a593Smuzhiyun 	dma_cap_set(DMA_SLAVE, tdma->dma_dev.cap_mask);
1537*4882a593Smuzhiyun 	dma_cap_set(DMA_PRIVATE, tdma->dma_dev.cap_mask);
1538*4882a593Smuzhiyun 	dma_cap_set(DMA_CYCLIC, tdma->dma_dev.cap_mask);
1539*4882a593Smuzhiyun 
1540*4882a593Smuzhiyun 	tdma->global_pause_count = 0;
1541*4882a593Smuzhiyun 	tdma->dma_dev.dev = &pdev->dev;
1542*4882a593Smuzhiyun 	tdma->dma_dev.device_alloc_chan_resources =
1543*4882a593Smuzhiyun 					tegra_dma_alloc_chan_resources;
1544*4882a593Smuzhiyun 	tdma->dma_dev.device_free_chan_resources =
1545*4882a593Smuzhiyun 					tegra_dma_free_chan_resources;
1546*4882a593Smuzhiyun 	tdma->dma_dev.device_prep_slave_sg = tegra_dma_prep_slave_sg;
1547*4882a593Smuzhiyun 	tdma->dma_dev.device_prep_dma_cyclic = tegra_dma_prep_dma_cyclic;
1548*4882a593Smuzhiyun 	tdma->dma_dev.src_addr_widths = BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) |
1549*4882a593Smuzhiyun 		BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) |
1550*4882a593Smuzhiyun 		BIT(DMA_SLAVE_BUSWIDTH_4_BYTES) |
1551*4882a593Smuzhiyun 		BIT(DMA_SLAVE_BUSWIDTH_8_BYTES);
1552*4882a593Smuzhiyun 	tdma->dma_dev.dst_addr_widths = BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) |
1553*4882a593Smuzhiyun 		BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) |
1554*4882a593Smuzhiyun 		BIT(DMA_SLAVE_BUSWIDTH_4_BYTES) |
1555*4882a593Smuzhiyun 		BIT(DMA_SLAVE_BUSWIDTH_8_BYTES);
1556*4882a593Smuzhiyun 	tdma->dma_dev.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
1557*4882a593Smuzhiyun 	tdma->dma_dev.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
1558*4882a593Smuzhiyun 	tdma->dma_dev.device_config = tegra_dma_slave_config;
1559*4882a593Smuzhiyun 	tdma->dma_dev.device_terminate_all = tegra_dma_terminate_all;
1560*4882a593Smuzhiyun 	tdma->dma_dev.device_synchronize = tegra_dma_synchronize;
1561*4882a593Smuzhiyun 	tdma->dma_dev.device_tx_status = tegra_dma_tx_status;
1562*4882a593Smuzhiyun 	tdma->dma_dev.device_issue_pending = tegra_dma_issue_pending;
1563*4882a593Smuzhiyun 
1564*4882a593Smuzhiyun 	ret = dma_async_device_register(&tdma->dma_dev);
1565*4882a593Smuzhiyun 	if (ret < 0) {
1566*4882a593Smuzhiyun 		dev_err(&pdev->dev,
1567*4882a593Smuzhiyun 			"Tegra20 APB DMA driver registration failed %d\n", ret);
1568*4882a593Smuzhiyun 		goto err_pm_disable;
1569*4882a593Smuzhiyun 	}
1570*4882a593Smuzhiyun 
1571*4882a593Smuzhiyun 	ret = of_dma_controller_register(pdev->dev.of_node,
1572*4882a593Smuzhiyun 					 tegra_dma_of_xlate, tdma);
1573*4882a593Smuzhiyun 	if (ret < 0) {
1574*4882a593Smuzhiyun 		dev_err(&pdev->dev,
1575*4882a593Smuzhiyun 			"Tegra20 APB DMA OF registration failed %d\n", ret);
1576*4882a593Smuzhiyun 		goto err_unregister_dma_dev;
1577*4882a593Smuzhiyun 	}
1578*4882a593Smuzhiyun 
1579*4882a593Smuzhiyun 	dev_info(&pdev->dev, "Tegra20 APB DMA driver registered %u channels\n",
1580*4882a593Smuzhiyun 		 cdata->nr_channels);
1581*4882a593Smuzhiyun 
1582*4882a593Smuzhiyun 	return 0;
1583*4882a593Smuzhiyun 
1584*4882a593Smuzhiyun err_unregister_dma_dev:
1585*4882a593Smuzhiyun 	dma_async_device_unregister(&tdma->dma_dev);
1586*4882a593Smuzhiyun 
1587*4882a593Smuzhiyun err_pm_disable:
1588*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
1589*4882a593Smuzhiyun 
1590*4882a593Smuzhiyun err_clk_unprepare:
1591*4882a593Smuzhiyun 	clk_unprepare(tdma->dma_clk);
1592*4882a593Smuzhiyun 
1593*4882a593Smuzhiyun 	return ret;
1594*4882a593Smuzhiyun }
1595*4882a593Smuzhiyun 
tegra_dma_remove(struct platform_device * pdev)1596*4882a593Smuzhiyun static int tegra_dma_remove(struct platform_device *pdev)
1597*4882a593Smuzhiyun {
1598*4882a593Smuzhiyun 	struct tegra_dma *tdma = platform_get_drvdata(pdev);
1599*4882a593Smuzhiyun 
1600*4882a593Smuzhiyun 	of_dma_controller_free(pdev->dev.of_node);
1601*4882a593Smuzhiyun 	dma_async_device_unregister(&tdma->dma_dev);
1602*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
1603*4882a593Smuzhiyun 	clk_unprepare(tdma->dma_clk);
1604*4882a593Smuzhiyun 
1605*4882a593Smuzhiyun 	return 0;
1606*4882a593Smuzhiyun }
1607*4882a593Smuzhiyun 
tegra_dma_runtime_suspend(struct device * dev)1608*4882a593Smuzhiyun static int __maybe_unused tegra_dma_runtime_suspend(struct device *dev)
1609*4882a593Smuzhiyun {
1610*4882a593Smuzhiyun 	struct tegra_dma *tdma = dev_get_drvdata(dev);
1611*4882a593Smuzhiyun 
1612*4882a593Smuzhiyun 	clk_disable(tdma->dma_clk);
1613*4882a593Smuzhiyun 
1614*4882a593Smuzhiyun 	return 0;
1615*4882a593Smuzhiyun }
1616*4882a593Smuzhiyun 
tegra_dma_runtime_resume(struct device * dev)1617*4882a593Smuzhiyun static int __maybe_unused tegra_dma_runtime_resume(struct device *dev)
1618*4882a593Smuzhiyun {
1619*4882a593Smuzhiyun 	struct tegra_dma *tdma = dev_get_drvdata(dev);
1620*4882a593Smuzhiyun 
1621*4882a593Smuzhiyun 	return clk_enable(tdma->dma_clk);
1622*4882a593Smuzhiyun }
1623*4882a593Smuzhiyun 
tegra_dma_dev_suspend(struct device * dev)1624*4882a593Smuzhiyun static int __maybe_unused tegra_dma_dev_suspend(struct device *dev)
1625*4882a593Smuzhiyun {
1626*4882a593Smuzhiyun 	struct tegra_dma *tdma = dev_get_drvdata(dev);
1627*4882a593Smuzhiyun 	unsigned long flags;
1628*4882a593Smuzhiyun 	unsigned int i;
1629*4882a593Smuzhiyun 	bool busy;
1630*4882a593Smuzhiyun 
1631*4882a593Smuzhiyun 	for (i = 0; i < tdma->chip_data->nr_channels; i++) {
1632*4882a593Smuzhiyun 		struct tegra_dma_channel *tdc = &tdma->channels[i];
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun 		tasklet_kill(&tdc->tasklet);
1635*4882a593Smuzhiyun 
1636*4882a593Smuzhiyun 		spin_lock_irqsave(&tdc->lock, flags);
1637*4882a593Smuzhiyun 		busy = tdc->busy;
1638*4882a593Smuzhiyun 		spin_unlock_irqrestore(&tdc->lock, flags);
1639*4882a593Smuzhiyun 
1640*4882a593Smuzhiyun 		if (busy) {
1641*4882a593Smuzhiyun 			dev_err(tdma->dev, "channel %u busy\n", i);
1642*4882a593Smuzhiyun 			return -EBUSY;
1643*4882a593Smuzhiyun 		}
1644*4882a593Smuzhiyun 	}
1645*4882a593Smuzhiyun 
1646*4882a593Smuzhiyun 	return pm_runtime_force_suspend(dev);
1647*4882a593Smuzhiyun }
1648*4882a593Smuzhiyun 
tegra_dma_dev_resume(struct device * dev)1649*4882a593Smuzhiyun static int __maybe_unused tegra_dma_dev_resume(struct device *dev)
1650*4882a593Smuzhiyun {
1651*4882a593Smuzhiyun 	struct tegra_dma *tdma = dev_get_drvdata(dev);
1652*4882a593Smuzhiyun 	int err;
1653*4882a593Smuzhiyun 
1654*4882a593Smuzhiyun 	err = tegra_dma_init_hw(tdma);
1655*4882a593Smuzhiyun 	if (err)
1656*4882a593Smuzhiyun 		return err;
1657*4882a593Smuzhiyun 
1658*4882a593Smuzhiyun 	return pm_runtime_force_resume(dev);
1659*4882a593Smuzhiyun }
1660*4882a593Smuzhiyun 
1661*4882a593Smuzhiyun static const struct dev_pm_ops tegra_dma_dev_pm_ops = {
1662*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(tegra_dma_runtime_suspend, tegra_dma_runtime_resume,
1663*4882a593Smuzhiyun 			   NULL)
1664*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(tegra_dma_dev_suspend, tegra_dma_dev_resume)
1665*4882a593Smuzhiyun };
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun static const struct of_device_id tegra_dma_of_match[] = {
1668*4882a593Smuzhiyun 	{
1669*4882a593Smuzhiyun 		.compatible = "nvidia,tegra148-apbdma",
1670*4882a593Smuzhiyun 		.data = &tegra148_dma_chip_data,
1671*4882a593Smuzhiyun 	}, {
1672*4882a593Smuzhiyun 		.compatible = "nvidia,tegra114-apbdma",
1673*4882a593Smuzhiyun 		.data = &tegra114_dma_chip_data,
1674*4882a593Smuzhiyun 	}, {
1675*4882a593Smuzhiyun 		.compatible = "nvidia,tegra30-apbdma",
1676*4882a593Smuzhiyun 		.data = &tegra30_dma_chip_data,
1677*4882a593Smuzhiyun 	}, {
1678*4882a593Smuzhiyun 		.compatible = "nvidia,tegra20-apbdma",
1679*4882a593Smuzhiyun 		.data = &tegra20_dma_chip_data,
1680*4882a593Smuzhiyun 	}, {
1681*4882a593Smuzhiyun 	},
1682*4882a593Smuzhiyun };
1683*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, tegra_dma_of_match);
1684*4882a593Smuzhiyun 
1685*4882a593Smuzhiyun static struct platform_driver tegra_dmac_driver = {
1686*4882a593Smuzhiyun 	.driver = {
1687*4882a593Smuzhiyun 		.name	= "tegra-apbdma",
1688*4882a593Smuzhiyun 		.pm	= &tegra_dma_dev_pm_ops,
1689*4882a593Smuzhiyun 		.of_match_table = tegra_dma_of_match,
1690*4882a593Smuzhiyun 	},
1691*4882a593Smuzhiyun 	.probe		= tegra_dma_probe,
1692*4882a593Smuzhiyun 	.remove		= tegra_dma_remove,
1693*4882a593Smuzhiyun };
1694*4882a593Smuzhiyun 
1695*4882a593Smuzhiyun module_platform_driver(tegra_dmac_driver);
1696*4882a593Smuzhiyun 
1697*4882a593Smuzhiyun MODULE_DESCRIPTION("NVIDIA Tegra APB DMA Controller driver");
1698*4882a593Smuzhiyun MODULE_AUTHOR("Laxman Dewangan <ldewangan@nvidia.com>");
1699*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1700