xref: /OK3568_Linux_fs/kernel/drivers/dma/sun6i-dma.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2013-2014 Allwinner Tech Co., Ltd
4*4882a593Smuzhiyun  * Author: Sugar <shuge@allwinnertech.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (C) 2014 Maxime Ripard
7*4882a593Smuzhiyun  * Maxime Ripard <maxime.ripard@free-electrons.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/dmaengine.h>
13*4882a593Smuzhiyun #include <linux/dmapool.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/of_dma.h>
17*4882a593Smuzhiyun #include <linux/of_device.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/reset.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun #include <linux/types.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include "virt-dma.h"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /*
26*4882a593Smuzhiyun  * Common registers
27*4882a593Smuzhiyun  */
28*4882a593Smuzhiyun #define DMA_IRQ_EN(x)		((x) * 0x04)
29*4882a593Smuzhiyun #define DMA_IRQ_HALF			BIT(0)
30*4882a593Smuzhiyun #define DMA_IRQ_PKG			BIT(1)
31*4882a593Smuzhiyun #define DMA_IRQ_QUEUE			BIT(2)
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define DMA_IRQ_CHAN_NR			8
34*4882a593Smuzhiyun #define DMA_IRQ_CHAN_WIDTH		4
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define DMA_IRQ_STAT(x)		((x) * 0x04 + 0x10)
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define DMA_STAT		0x30
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /* Offset between DMA_IRQ_EN and DMA_IRQ_STAT limits number of channels */
42*4882a593Smuzhiyun #define DMA_MAX_CHANNELS	(DMA_IRQ_CHAN_NR * 0x10 / 4)
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /*
45*4882a593Smuzhiyun  * sun8i specific registers
46*4882a593Smuzhiyun  */
47*4882a593Smuzhiyun #define SUN8I_DMA_GATE		0x20
48*4882a593Smuzhiyun #define SUN8I_DMA_GATE_ENABLE	0x4
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define SUNXI_H3_SECURE_REG		0x20
51*4882a593Smuzhiyun #define SUNXI_H3_DMA_GATE		0x28
52*4882a593Smuzhiyun #define SUNXI_H3_DMA_GATE_ENABLE	0x4
53*4882a593Smuzhiyun /*
54*4882a593Smuzhiyun  * Channels specific registers
55*4882a593Smuzhiyun  */
56*4882a593Smuzhiyun #define DMA_CHAN_ENABLE		0x00
57*4882a593Smuzhiyun #define DMA_CHAN_ENABLE_START		BIT(0)
58*4882a593Smuzhiyun #define DMA_CHAN_ENABLE_STOP		0
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define DMA_CHAN_PAUSE		0x04
61*4882a593Smuzhiyun #define DMA_CHAN_PAUSE_PAUSE		BIT(1)
62*4882a593Smuzhiyun #define DMA_CHAN_PAUSE_RESUME		0
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define DMA_CHAN_LLI_ADDR	0x08
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #define DMA_CHAN_CUR_CFG	0x0c
67*4882a593Smuzhiyun #define DMA_CHAN_MAX_DRQ_A31		0x1f
68*4882a593Smuzhiyun #define DMA_CHAN_MAX_DRQ_H6		0x3f
69*4882a593Smuzhiyun #define DMA_CHAN_CFG_SRC_DRQ_A31(x)	((x) & DMA_CHAN_MAX_DRQ_A31)
70*4882a593Smuzhiyun #define DMA_CHAN_CFG_SRC_DRQ_H6(x)	((x) & DMA_CHAN_MAX_DRQ_H6)
71*4882a593Smuzhiyun #define DMA_CHAN_CFG_SRC_MODE_A31(x)	(((x) & 0x1) << 5)
72*4882a593Smuzhiyun #define DMA_CHAN_CFG_SRC_MODE_H6(x)	(((x) & 0x1) << 8)
73*4882a593Smuzhiyun #define DMA_CHAN_CFG_SRC_BURST_A31(x)	(((x) & 0x3) << 7)
74*4882a593Smuzhiyun #define DMA_CHAN_CFG_SRC_BURST_H3(x)	(((x) & 0x3) << 6)
75*4882a593Smuzhiyun #define DMA_CHAN_CFG_SRC_WIDTH(x)	(((x) & 0x3) << 9)
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #define DMA_CHAN_CFG_DST_DRQ_A31(x)	(DMA_CHAN_CFG_SRC_DRQ_A31(x) << 16)
78*4882a593Smuzhiyun #define DMA_CHAN_CFG_DST_DRQ_H6(x)	(DMA_CHAN_CFG_SRC_DRQ_H6(x) << 16)
79*4882a593Smuzhiyun #define DMA_CHAN_CFG_DST_MODE_A31(x)	(DMA_CHAN_CFG_SRC_MODE_A31(x) << 16)
80*4882a593Smuzhiyun #define DMA_CHAN_CFG_DST_MODE_H6(x)	(DMA_CHAN_CFG_SRC_MODE_H6(x) << 16)
81*4882a593Smuzhiyun #define DMA_CHAN_CFG_DST_BURST_A31(x)	(DMA_CHAN_CFG_SRC_BURST_A31(x) << 16)
82*4882a593Smuzhiyun #define DMA_CHAN_CFG_DST_BURST_H3(x)	(DMA_CHAN_CFG_SRC_BURST_H3(x) << 16)
83*4882a593Smuzhiyun #define DMA_CHAN_CFG_DST_WIDTH(x)	(DMA_CHAN_CFG_SRC_WIDTH(x) << 16)
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #define DMA_CHAN_CUR_SRC	0x10
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define DMA_CHAN_CUR_DST	0x14
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #define DMA_CHAN_CUR_CNT	0x18
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun #define DMA_CHAN_CUR_PARA	0x1c
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun /*
95*4882a593Smuzhiyun  * Various hardware related defines
96*4882a593Smuzhiyun  */
97*4882a593Smuzhiyun #define LLI_LAST_ITEM	0xfffff800
98*4882a593Smuzhiyun #define NORMAL_WAIT	8
99*4882a593Smuzhiyun #define DRQ_SDRAM	1
100*4882a593Smuzhiyun #define LINEAR_MODE     0
101*4882a593Smuzhiyun #define IO_MODE         1
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun /* forward declaration */
104*4882a593Smuzhiyun struct sun6i_dma_dev;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun /*
107*4882a593Smuzhiyun  * Hardware channels / ports representation
108*4882a593Smuzhiyun  *
109*4882a593Smuzhiyun  * The hardware is used in several SoCs, with differing numbers
110*4882a593Smuzhiyun  * of channels and endpoints. This structure ties those numbers
111*4882a593Smuzhiyun  * to a certain compatible string.
112*4882a593Smuzhiyun  */
113*4882a593Smuzhiyun struct sun6i_dma_config {
114*4882a593Smuzhiyun 	u32 nr_max_channels;
115*4882a593Smuzhiyun 	u32 nr_max_requests;
116*4882a593Smuzhiyun 	u32 nr_max_vchans;
117*4882a593Smuzhiyun 	/*
118*4882a593Smuzhiyun 	 * In the datasheets/user manuals of newer Allwinner SoCs, a special
119*4882a593Smuzhiyun 	 * bit (bit 2 at register 0x20) is present.
120*4882a593Smuzhiyun 	 * It's named "DMA MCLK interface circuit auto gating bit" in the
121*4882a593Smuzhiyun 	 * documents, and the footnote of this register says that this bit
122*4882a593Smuzhiyun 	 * should be set up when initializing the DMA controller.
123*4882a593Smuzhiyun 	 * Allwinner A23/A33 user manuals do not have this bit documented,
124*4882a593Smuzhiyun 	 * however these SoCs really have and need this bit, as seen in the
125*4882a593Smuzhiyun 	 * BSP kernel source code.
126*4882a593Smuzhiyun 	 */
127*4882a593Smuzhiyun 	void (*clock_autogate_enable)(struct sun6i_dma_dev *);
128*4882a593Smuzhiyun 	void (*set_burst_length)(u32 *p_cfg, s8 src_burst, s8 dst_burst);
129*4882a593Smuzhiyun 	void (*set_drq)(u32 *p_cfg, s8 src_drq, s8 dst_drq);
130*4882a593Smuzhiyun 	void (*set_mode)(u32 *p_cfg, s8 src_mode, s8 dst_mode);
131*4882a593Smuzhiyun 	u32 src_burst_lengths;
132*4882a593Smuzhiyun 	u32 dst_burst_lengths;
133*4882a593Smuzhiyun 	u32 src_addr_widths;
134*4882a593Smuzhiyun 	u32 dst_addr_widths;
135*4882a593Smuzhiyun 	bool has_mbus_clk;
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun /*
139*4882a593Smuzhiyun  * Hardware representation of the LLI
140*4882a593Smuzhiyun  *
141*4882a593Smuzhiyun  * The hardware will be fed the physical address of this structure,
142*4882a593Smuzhiyun  * and read its content in order to start the transfer.
143*4882a593Smuzhiyun  */
144*4882a593Smuzhiyun struct sun6i_dma_lli {
145*4882a593Smuzhiyun 	u32			cfg;
146*4882a593Smuzhiyun 	u32			src;
147*4882a593Smuzhiyun 	u32			dst;
148*4882a593Smuzhiyun 	u32			len;
149*4882a593Smuzhiyun 	u32			para;
150*4882a593Smuzhiyun 	u32			p_lli_next;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	/*
153*4882a593Smuzhiyun 	 * This field is not used by the DMA controller, but will be
154*4882a593Smuzhiyun 	 * used by the CPU to go through the list (mostly for dumping
155*4882a593Smuzhiyun 	 * or freeing it).
156*4882a593Smuzhiyun 	 */
157*4882a593Smuzhiyun 	struct sun6i_dma_lli	*v_lli_next;
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun struct sun6i_desc {
162*4882a593Smuzhiyun 	struct virt_dma_desc	vd;
163*4882a593Smuzhiyun 	dma_addr_t		p_lli;
164*4882a593Smuzhiyun 	struct sun6i_dma_lli	*v_lli;
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun struct sun6i_pchan {
168*4882a593Smuzhiyun 	u32			idx;
169*4882a593Smuzhiyun 	void __iomem		*base;
170*4882a593Smuzhiyun 	struct sun6i_vchan	*vchan;
171*4882a593Smuzhiyun 	struct sun6i_desc	*desc;
172*4882a593Smuzhiyun 	struct sun6i_desc	*done;
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun struct sun6i_vchan {
176*4882a593Smuzhiyun 	struct virt_dma_chan	vc;
177*4882a593Smuzhiyun 	struct list_head	node;
178*4882a593Smuzhiyun 	struct dma_slave_config	cfg;
179*4882a593Smuzhiyun 	struct sun6i_pchan	*phy;
180*4882a593Smuzhiyun 	u8			port;
181*4882a593Smuzhiyun 	u8			irq_type;
182*4882a593Smuzhiyun 	bool			cyclic;
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun struct sun6i_dma_dev {
186*4882a593Smuzhiyun 	struct dma_device	slave;
187*4882a593Smuzhiyun 	void __iomem		*base;
188*4882a593Smuzhiyun 	struct clk		*clk;
189*4882a593Smuzhiyun 	struct clk		*clk_mbus;
190*4882a593Smuzhiyun 	int			irq;
191*4882a593Smuzhiyun 	spinlock_t		lock;
192*4882a593Smuzhiyun 	struct reset_control	*rstc;
193*4882a593Smuzhiyun 	struct tasklet_struct	task;
194*4882a593Smuzhiyun 	atomic_t		tasklet_shutdown;
195*4882a593Smuzhiyun 	struct list_head	pending;
196*4882a593Smuzhiyun 	struct dma_pool		*pool;
197*4882a593Smuzhiyun 	struct sun6i_pchan	*pchans;
198*4882a593Smuzhiyun 	struct sun6i_vchan	*vchans;
199*4882a593Smuzhiyun 	const struct sun6i_dma_config *cfg;
200*4882a593Smuzhiyun 	u32			num_pchans;
201*4882a593Smuzhiyun 	u32			num_vchans;
202*4882a593Smuzhiyun 	u32			max_request;
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun 
chan2dev(struct dma_chan * chan)205*4882a593Smuzhiyun static struct device *chan2dev(struct dma_chan *chan)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun 	return &chan->dev->device;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun 
to_sun6i_dma_dev(struct dma_device * d)210*4882a593Smuzhiyun static inline struct sun6i_dma_dev *to_sun6i_dma_dev(struct dma_device *d)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	return container_of(d, struct sun6i_dma_dev, slave);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun 
to_sun6i_vchan(struct dma_chan * chan)215*4882a593Smuzhiyun static inline struct sun6i_vchan *to_sun6i_vchan(struct dma_chan *chan)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun 	return container_of(chan, struct sun6i_vchan, vc.chan);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun static inline struct sun6i_desc *
to_sun6i_desc(struct dma_async_tx_descriptor * tx)221*4882a593Smuzhiyun to_sun6i_desc(struct dma_async_tx_descriptor *tx)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun 	return container_of(tx, struct sun6i_desc, vd.tx);
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun 
sun6i_dma_dump_com_regs(struct sun6i_dma_dev * sdev)226*4882a593Smuzhiyun static inline void sun6i_dma_dump_com_regs(struct sun6i_dma_dev *sdev)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	dev_dbg(sdev->slave.dev, "Common register:\n"
229*4882a593Smuzhiyun 		"\tmask0(%04x): 0x%08x\n"
230*4882a593Smuzhiyun 		"\tmask1(%04x): 0x%08x\n"
231*4882a593Smuzhiyun 		"\tpend0(%04x): 0x%08x\n"
232*4882a593Smuzhiyun 		"\tpend1(%04x): 0x%08x\n"
233*4882a593Smuzhiyun 		"\tstats(%04x): 0x%08x\n",
234*4882a593Smuzhiyun 		DMA_IRQ_EN(0), readl(sdev->base + DMA_IRQ_EN(0)),
235*4882a593Smuzhiyun 		DMA_IRQ_EN(1), readl(sdev->base + DMA_IRQ_EN(1)),
236*4882a593Smuzhiyun 		DMA_IRQ_STAT(0), readl(sdev->base + DMA_IRQ_STAT(0)),
237*4882a593Smuzhiyun 		DMA_IRQ_STAT(1), readl(sdev->base + DMA_IRQ_STAT(1)),
238*4882a593Smuzhiyun 		DMA_STAT, readl(sdev->base + DMA_STAT));
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun 
sun6i_dma_dump_chan_regs(struct sun6i_dma_dev * sdev,struct sun6i_pchan * pchan)241*4882a593Smuzhiyun static inline void sun6i_dma_dump_chan_regs(struct sun6i_dma_dev *sdev,
242*4882a593Smuzhiyun 					    struct sun6i_pchan *pchan)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	phys_addr_t reg = virt_to_phys(pchan->base);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	dev_dbg(sdev->slave.dev, "Chan %d reg: %pa\n"
247*4882a593Smuzhiyun 		"\t___en(%04x): \t0x%08x\n"
248*4882a593Smuzhiyun 		"\tpause(%04x): \t0x%08x\n"
249*4882a593Smuzhiyun 		"\tstart(%04x): \t0x%08x\n"
250*4882a593Smuzhiyun 		"\t__cfg(%04x): \t0x%08x\n"
251*4882a593Smuzhiyun 		"\t__src(%04x): \t0x%08x\n"
252*4882a593Smuzhiyun 		"\t__dst(%04x): \t0x%08x\n"
253*4882a593Smuzhiyun 		"\tcount(%04x): \t0x%08x\n"
254*4882a593Smuzhiyun 		"\t_para(%04x): \t0x%08x\n\n",
255*4882a593Smuzhiyun 		pchan->idx, &reg,
256*4882a593Smuzhiyun 		DMA_CHAN_ENABLE,
257*4882a593Smuzhiyun 		readl(pchan->base + DMA_CHAN_ENABLE),
258*4882a593Smuzhiyun 		DMA_CHAN_PAUSE,
259*4882a593Smuzhiyun 		readl(pchan->base + DMA_CHAN_PAUSE),
260*4882a593Smuzhiyun 		DMA_CHAN_LLI_ADDR,
261*4882a593Smuzhiyun 		readl(pchan->base + DMA_CHAN_LLI_ADDR),
262*4882a593Smuzhiyun 		DMA_CHAN_CUR_CFG,
263*4882a593Smuzhiyun 		readl(pchan->base + DMA_CHAN_CUR_CFG),
264*4882a593Smuzhiyun 		DMA_CHAN_CUR_SRC,
265*4882a593Smuzhiyun 		readl(pchan->base + DMA_CHAN_CUR_SRC),
266*4882a593Smuzhiyun 		DMA_CHAN_CUR_DST,
267*4882a593Smuzhiyun 		readl(pchan->base + DMA_CHAN_CUR_DST),
268*4882a593Smuzhiyun 		DMA_CHAN_CUR_CNT,
269*4882a593Smuzhiyun 		readl(pchan->base + DMA_CHAN_CUR_CNT),
270*4882a593Smuzhiyun 		DMA_CHAN_CUR_PARA,
271*4882a593Smuzhiyun 		readl(pchan->base + DMA_CHAN_CUR_PARA));
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun 
convert_burst(u32 maxburst)274*4882a593Smuzhiyun static inline s8 convert_burst(u32 maxburst)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	switch (maxburst) {
277*4882a593Smuzhiyun 	case 1:
278*4882a593Smuzhiyun 		return 0;
279*4882a593Smuzhiyun 	case 4:
280*4882a593Smuzhiyun 		return 1;
281*4882a593Smuzhiyun 	case 8:
282*4882a593Smuzhiyun 		return 2;
283*4882a593Smuzhiyun 	case 16:
284*4882a593Smuzhiyun 		return 3;
285*4882a593Smuzhiyun 	default:
286*4882a593Smuzhiyun 		return -EINVAL;
287*4882a593Smuzhiyun 	}
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun 
convert_buswidth(enum dma_slave_buswidth addr_width)290*4882a593Smuzhiyun static inline s8 convert_buswidth(enum dma_slave_buswidth addr_width)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun 	return ilog2(addr_width);
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun 
sun6i_enable_clock_autogate_a23(struct sun6i_dma_dev * sdev)295*4882a593Smuzhiyun static void sun6i_enable_clock_autogate_a23(struct sun6i_dma_dev *sdev)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun 	writel(SUN8I_DMA_GATE_ENABLE, sdev->base + SUN8I_DMA_GATE);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun 
sun6i_enable_clock_autogate_h3(struct sun6i_dma_dev * sdev)300*4882a593Smuzhiyun static void sun6i_enable_clock_autogate_h3(struct sun6i_dma_dev *sdev)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun 	writel(SUNXI_H3_DMA_GATE_ENABLE, sdev->base + SUNXI_H3_DMA_GATE);
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun 
sun6i_set_burst_length_a31(u32 * p_cfg,s8 src_burst,s8 dst_burst)305*4882a593Smuzhiyun static void sun6i_set_burst_length_a31(u32 *p_cfg, s8 src_burst, s8 dst_burst)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun 	*p_cfg |= DMA_CHAN_CFG_SRC_BURST_A31(src_burst) |
308*4882a593Smuzhiyun 		  DMA_CHAN_CFG_DST_BURST_A31(dst_burst);
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun 
sun6i_set_burst_length_h3(u32 * p_cfg,s8 src_burst,s8 dst_burst)311*4882a593Smuzhiyun static void sun6i_set_burst_length_h3(u32 *p_cfg, s8 src_burst, s8 dst_burst)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun 	*p_cfg |= DMA_CHAN_CFG_SRC_BURST_H3(src_burst) |
314*4882a593Smuzhiyun 		  DMA_CHAN_CFG_DST_BURST_H3(dst_burst);
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun 
sun6i_set_drq_a31(u32 * p_cfg,s8 src_drq,s8 dst_drq)317*4882a593Smuzhiyun static void sun6i_set_drq_a31(u32 *p_cfg, s8 src_drq, s8 dst_drq)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun 	*p_cfg |= DMA_CHAN_CFG_SRC_DRQ_A31(src_drq) |
320*4882a593Smuzhiyun 		  DMA_CHAN_CFG_DST_DRQ_A31(dst_drq);
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun 
sun6i_set_drq_h6(u32 * p_cfg,s8 src_drq,s8 dst_drq)323*4882a593Smuzhiyun static void sun6i_set_drq_h6(u32 *p_cfg, s8 src_drq, s8 dst_drq)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun 	*p_cfg |= DMA_CHAN_CFG_SRC_DRQ_H6(src_drq) |
326*4882a593Smuzhiyun 		  DMA_CHAN_CFG_DST_DRQ_H6(dst_drq);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
sun6i_set_mode_a31(u32 * p_cfg,s8 src_mode,s8 dst_mode)329*4882a593Smuzhiyun static void sun6i_set_mode_a31(u32 *p_cfg, s8 src_mode, s8 dst_mode)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun 	*p_cfg |= DMA_CHAN_CFG_SRC_MODE_A31(src_mode) |
332*4882a593Smuzhiyun 		  DMA_CHAN_CFG_DST_MODE_A31(dst_mode);
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
sun6i_set_mode_h6(u32 * p_cfg,s8 src_mode,s8 dst_mode)335*4882a593Smuzhiyun static void sun6i_set_mode_h6(u32 *p_cfg, s8 src_mode, s8 dst_mode)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun 	*p_cfg |= DMA_CHAN_CFG_SRC_MODE_H6(src_mode) |
338*4882a593Smuzhiyun 		  DMA_CHAN_CFG_DST_MODE_H6(dst_mode);
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun 
sun6i_get_chan_size(struct sun6i_pchan * pchan)341*4882a593Smuzhiyun static size_t sun6i_get_chan_size(struct sun6i_pchan *pchan)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun 	struct sun6i_desc *txd = pchan->desc;
344*4882a593Smuzhiyun 	struct sun6i_dma_lli *lli;
345*4882a593Smuzhiyun 	size_t bytes;
346*4882a593Smuzhiyun 	dma_addr_t pos;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	pos = readl(pchan->base + DMA_CHAN_LLI_ADDR);
349*4882a593Smuzhiyun 	bytes = readl(pchan->base + DMA_CHAN_CUR_CNT);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	if (pos == LLI_LAST_ITEM)
352*4882a593Smuzhiyun 		return bytes;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	for (lli = txd->v_lli; lli; lli = lli->v_lli_next) {
355*4882a593Smuzhiyun 		if (lli->p_lli_next == pos) {
356*4882a593Smuzhiyun 			for (lli = lli->v_lli_next; lli; lli = lli->v_lli_next)
357*4882a593Smuzhiyun 				bytes += lli->len;
358*4882a593Smuzhiyun 			break;
359*4882a593Smuzhiyun 		}
360*4882a593Smuzhiyun 	}
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	return bytes;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun 
sun6i_dma_lli_add(struct sun6i_dma_lli * prev,struct sun6i_dma_lli * next,dma_addr_t next_phy,struct sun6i_desc * txd)365*4882a593Smuzhiyun static void *sun6i_dma_lli_add(struct sun6i_dma_lli *prev,
366*4882a593Smuzhiyun 			       struct sun6i_dma_lli *next,
367*4882a593Smuzhiyun 			       dma_addr_t next_phy,
368*4882a593Smuzhiyun 			       struct sun6i_desc *txd)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun 	if ((!prev && !txd) || !next)
371*4882a593Smuzhiyun 		return NULL;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	if (!prev) {
374*4882a593Smuzhiyun 		txd->p_lli = next_phy;
375*4882a593Smuzhiyun 		txd->v_lli = next;
376*4882a593Smuzhiyun 	} else {
377*4882a593Smuzhiyun 		prev->p_lli_next = next_phy;
378*4882a593Smuzhiyun 		prev->v_lli_next = next;
379*4882a593Smuzhiyun 	}
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	next->p_lli_next = LLI_LAST_ITEM;
382*4882a593Smuzhiyun 	next->v_lli_next = NULL;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	return next;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun 
sun6i_dma_dump_lli(struct sun6i_vchan * vchan,struct sun6i_dma_lli * lli)387*4882a593Smuzhiyun static inline void sun6i_dma_dump_lli(struct sun6i_vchan *vchan,
388*4882a593Smuzhiyun 				      struct sun6i_dma_lli *lli)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun 	phys_addr_t p_lli = virt_to_phys(lli);
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	dev_dbg(chan2dev(&vchan->vc.chan),
393*4882a593Smuzhiyun 		"\n\tdesc:   p - %pa v - 0x%p\n"
394*4882a593Smuzhiyun 		"\t\tc - 0x%08x s - 0x%08x d - 0x%08x\n"
395*4882a593Smuzhiyun 		"\t\tl - 0x%08x p - 0x%08x n - 0x%08x\n",
396*4882a593Smuzhiyun 		&p_lli, lli,
397*4882a593Smuzhiyun 		lli->cfg, lli->src, lli->dst,
398*4882a593Smuzhiyun 		lli->len, lli->para, lli->p_lli_next);
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun 
sun6i_dma_free_desc(struct virt_dma_desc * vd)401*4882a593Smuzhiyun static void sun6i_dma_free_desc(struct virt_dma_desc *vd)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun 	struct sun6i_desc *txd = to_sun6i_desc(&vd->tx);
404*4882a593Smuzhiyun 	struct sun6i_dma_dev *sdev = to_sun6i_dma_dev(vd->tx.chan->device);
405*4882a593Smuzhiyun 	struct sun6i_dma_lli *v_lli, *v_next;
406*4882a593Smuzhiyun 	dma_addr_t p_lli, p_next;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	if (unlikely(!txd))
409*4882a593Smuzhiyun 		return;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	p_lli = txd->p_lli;
412*4882a593Smuzhiyun 	v_lli = txd->v_lli;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	while (v_lli) {
415*4882a593Smuzhiyun 		v_next = v_lli->v_lli_next;
416*4882a593Smuzhiyun 		p_next = v_lli->p_lli_next;
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 		dma_pool_free(sdev->pool, v_lli, p_lli);
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 		v_lli = v_next;
421*4882a593Smuzhiyun 		p_lli = p_next;
422*4882a593Smuzhiyun 	}
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	kfree(txd);
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun 
sun6i_dma_start_desc(struct sun6i_vchan * vchan)427*4882a593Smuzhiyun static int sun6i_dma_start_desc(struct sun6i_vchan *vchan)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun 	struct sun6i_dma_dev *sdev = to_sun6i_dma_dev(vchan->vc.chan.device);
430*4882a593Smuzhiyun 	struct virt_dma_desc *desc = vchan_next_desc(&vchan->vc);
431*4882a593Smuzhiyun 	struct sun6i_pchan *pchan = vchan->phy;
432*4882a593Smuzhiyun 	u32 irq_val, irq_reg, irq_offset;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	if (!pchan)
435*4882a593Smuzhiyun 		return -EAGAIN;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	if (!desc) {
438*4882a593Smuzhiyun 		pchan->desc = NULL;
439*4882a593Smuzhiyun 		pchan->done = NULL;
440*4882a593Smuzhiyun 		return -EAGAIN;
441*4882a593Smuzhiyun 	}
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	list_del(&desc->node);
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	pchan->desc = to_sun6i_desc(&desc->tx);
446*4882a593Smuzhiyun 	pchan->done = NULL;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	sun6i_dma_dump_lli(vchan, pchan->desc->v_lli);
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	irq_reg = pchan->idx / DMA_IRQ_CHAN_NR;
451*4882a593Smuzhiyun 	irq_offset = pchan->idx % DMA_IRQ_CHAN_NR;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	vchan->irq_type = vchan->cyclic ? DMA_IRQ_PKG : DMA_IRQ_QUEUE;
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	irq_val = readl(sdev->base + DMA_IRQ_EN(irq_reg));
456*4882a593Smuzhiyun 	irq_val &= ~((DMA_IRQ_HALF | DMA_IRQ_PKG | DMA_IRQ_QUEUE) <<
457*4882a593Smuzhiyun 			(irq_offset * DMA_IRQ_CHAN_WIDTH));
458*4882a593Smuzhiyun 	irq_val |= vchan->irq_type << (irq_offset * DMA_IRQ_CHAN_WIDTH);
459*4882a593Smuzhiyun 	writel(irq_val, sdev->base + DMA_IRQ_EN(irq_reg));
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	writel(pchan->desc->p_lli, pchan->base + DMA_CHAN_LLI_ADDR);
462*4882a593Smuzhiyun 	writel(DMA_CHAN_ENABLE_START, pchan->base + DMA_CHAN_ENABLE);
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	sun6i_dma_dump_com_regs(sdev);
465*4882a593Smuzhiyun 	sun6i_dma_dump_chan_regs(sdev, pchan);
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	return 0;
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun 
sun6i_dma_tasklet(struct tasklet_struct * t)470*4882a593Smuzhiyun static void sun6i_dma_tasklet(struct tasklet_struct *t)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun 	struct sun6i_dma_dev *sdev = from_tasklet(sdev, t, task);
473*4882a593Smuzhiyun 	struct sun6i_vchan *vchan;
474*4882a593Smuzhiyun 	struct sun6i_pchan *pchan;
475*4882a593Smuzhiyun 	unsigned int pchan_alloc = 0;
476*4882a593Smuzhiyun 	unsigned int pchan_idx;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	list_for_each_entry(vchan, &sdev->slave.channels, vc.chan.device_node) {
479*4882a593Smuzhiyun 		spin_lock_irq(&vchan->vc.lock);
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 		pchan = vchan->phy;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 		if (pchan && pchan->done) {
484*4882a593Smuzhiyun 			if (sun6i_dma_start_desc(vchan)) {
485*4882a593Smuzhiyun 				/*
486*4882a593Smuzhiyun 				 * No current txd associated with this channel
487*4882a593Smuzhiyun 				 */
488*4882a593Smuzhiyun 				dev_dbg(sdev->slave.dev, "pchan %u: free\n",
489*4882a593Smuzhiyun 					pchan->idx);
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 				/* Mark this channel free */
492*4882a593Smuzhiyun 				vchan->phy = NULL;
493*4882a593Smuzhiyun 				pchan->vchan = NULL;
494*4882a593Smuzhiyun 			}
495*4882a593Smuzhiyun 		}
496*4882a593Smuzhiyun 		spin_unlock_irq(&vchan->vc.lock);
497*4882a593Smuzhiyun 	}
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	spin_lock_irq(&sdev->lock);
500*4882a593Smuzhiyun 	for (pchan_idx = 0; pchan_idx < sdev->num_pchans; pchan_idx++) {
501*4882a593Smuzhiyun 		pchan = &sdev->pchans[pchan_idx];
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 		if (pchan->vchan || list_empty(&sdev->pending))
504*4882a593Smuzhiyun 			continue;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 		vchan = list_first_entry(&sdev->pending,
507*4882a593Smuzhiyun 					 struct sun6i_vchan, node);
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 		/* Remove from pending channels */
510*4882a593Smuzhiyun 		list_del_init(&vchan->node);
511*4882a593Smuzhiyun 		pchan_alloc |= BIT(pchan_idx);
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 		/* Mark this channel allocated */
514*4882a593Smuzhiyun 		pchan->vchan = vchan;
515*4882a593Smuzhiyun 		vchan->phy = pchan;
516*4882a593Smuzhiyun 		dev_dbg(sdev->slave.dev, "pchan %u: alloc vchan %p\n",
517*4882a593Smuzhiyun 			pchan->idx, &vchan->vc);
518*4882a593Smuzhiyun 	}
519*4882a593Smuzhiyun 	spin_unlock_irq(&sdev->lock);
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	for (pchan_idx = 0; pchan_idx < sdev->num_pchans; pchan_idx++) {
522*4882a593Smuzhiyun 		if (!(pchan_alloc & BIT(pchan_idx)))
523*4882a593Smuzhiyun 			continue;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 		pchan = sdev->pchans + pchan_idx;
526*4882a593Smuzhiyun 		vchan = pchan->vchan;
527*4882a593Smuzhiyun 		if (vchan) {
528*4882a593Smuzhiyun 			spin_lock_irq(&vchan->vc.lock);
529*4882a593Smuzhiyun 			sun6i_dma_start_desc(vchan);
530*4882a593Smuzhiyun 			spin_unlock_irq(&vchan->vc.lock);
531*4882a593Smuzhiyun 		}
532*4882a593Smuzhiyun 	}
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun 
sun6i_dma_interrupt(int irq,void * dev_id)535*4882a593Smuzhiyun static irqreturn_t sun6i_dma_interrupt(int irq, void *dev_id)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun 	struct sun6i_dma_dev *sdev = dev_id;
538*4882a593Smuzhiyun 	struct sun6i_vchan *vchan;
539*4882a593Smuzhiyun 	struct sun6i_pchan *pchan;
540*4882a593Smuzhiyun 	int i, j, ret = IRQ_NONE;
541*4882a593Smuzhiyun 	u32 status;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	for (i = 0; i < sdev->num_pchans / DMA_IRQ_CHAN_NR; i++) {
544*4882a593Smuzhiyun 		status = readl(sdev->base + DMA_IRQ_STAT(i));
545*4882a593Smuzhiyun 		if (!status)
546*4882a593Smuzhiyun 			continue;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 		dev_dbg(sdev->slave.dev, "DMA irq status %s: 0x%x\n",
549*4882a593Smuzhiyun 			i ? "high" : "low", status);
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 		writel(status, sdev->base + DMA_IRQ_STAT(i));
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 		for (j = 0; (j < DMA_IRQ_CHAN_NR) && status; j++) {
554*4882a593Smuzhiyun 			pchan = sdev->pchans + j;
555*4882a593Smuzhiyun 			vchan = pchan->vchan;
556*4882a593Smuzhiyun 			if (vchan && (status & vchan->irq_type)) {
557*4882a593Smuzhiyun 				if (vchan->cyclic) {
558*4882a593Smuzhiyun 					vchan_cyclic_callback(&pchan->desc->vd);
559*4882a593Smuzhiyun 				} else {
560*4882a593Smuzhiyun 					spin_lock(&vchan->vc.lock);
561*4882a593Smuzhiyun 					vchan_cookie_complete(&pchan->desc->vd);
562*4882a593Smuzhiyun 					pchan->done = pchan->desc;
563*4882a593Smuzhiyun 					spin_unlock(&vchan->vc.lock);
564*4882a593Smuzhiyun 				}
565*4882a593Smuzhiyun 			}
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 			status = status >> DMA_IRQ_CHAN_WIDTH;
568*4882a593Smuzhiyun 		}
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 		if (!atomic_read(&sdev->tasklet_shutdown))
571*4882a593Smuzhiyun 			tasklet_schedule(&sdev->task);
572*4882a593Smuzhiyun 		ret = IRQ_HANDLED;
573*4882a593Smuzhiyun 	}
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	return ret;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun 
set_config(struct sun6i_dma_dev * sdev,struct dma_slave_config * sconfig,enum dma_transfer_direction direction,u32 * p_cfg)578*4882a593Smuzhiyun static int set_config(struct sun6i_dma_dev *sdev,
579*4882a593Smuzhiyun 			struct dma_slave_config *sconfig,
580*4882a593Smuzhiyun 			enum dma_transfer_direction direction,
581*4882a593Smuzhiyun 			u32 *p_cfg)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun 	enum dma_slave_buswidth src_addr_width, dst_addr_width;
584*4882a593Smuzhiyun 	u32 src_maxburst, dst_maxburst;
585*4882a593Smuzhiyun 	s8 src_width, dst_width, src_burst, dst_burst;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	src_addr_width = sconfig->src_addr_width;
588*4882a593Smuzhiyun 	dst_addr_width = sconfig->dst_addr_width;
589*4882a593Smuzhiyun 	src_maxburst = sconfig->src_maxburst;
590*4882a593Smuzhiyun 	dst_maxburst = sconfig->dst_maxburst;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	switch (direction) {
593*4882a593Smuzhiyun 	case DMA_MEM_TO_DEV:
594*4882a593Smuzhiyun 		if (src_addr_width == DMA_SLAVE_BUSWIDTH_UNDEFINED)
595*4882a593Smuzhiyun 			src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
596*4882a593Smuzhiyun 		src_maxburst = src_maxburst ? src_maxburst : 8;
597*4882a593Smuzhiyun 		break;
598*4882a593Smuzhiyun 	case DMA_DEV_TO_MEM:
599*4882a593Smuzhiyun 		if (dst_addr_width == DMA_SLAVE_BUSWIDTH_UNDEFINED)
600*4882a593Smuzhiyun 			dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
601*4882a593Smuzhiyun 		dst_maxburst = dst_maxburst ? dst_maxburst : 8;
602*4882a593Smuzhiyun 		break;
603*4882a593Smuzhiyun 	default:
604*4882a593Smuzhiyun 		return -EINVAL;
605*4882a593Smuzhiyun 	}
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	if (!(BIT(src_addr_width) & sdev->slave.src_addr_widths))
608*4882a593Smuzhiyun 		return -EINVAL;
609*4882a593Smuzhiyun 	if (!(BIT(dst_addr_width) & sdev->slave.dst_addr_widths))
610*4882a593Smuzhiyun 		return -EINVAL;
611*4882a593Smuzhiyun 	if (!(BIT(src_maxburst) & sdev->cfg->src_burst_lengths))
612*4882a593Smuzhiyun 		return -EINVAL;
613*4882a593Smuzhiyun 	if (!(BIT(dst_maxburst) & sdev->cfg->dst_burst_lengths))
614*4882a593Smuzhiyun 		return -EINVAL;
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	src_width = convert_buswidth(src_addr_width);
617*4882a593Smuzhiyun 	dst_width = convert_buswidth(dst_addr_width);
618*4882a593Smuzhiyun 	dst_burst = convert_burst(dst_maxburst);
619*4882a593Smuzhiyun 	src_burst = convert_burst(src_maxburst);
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	*p_cfg = DMA_CHAN_CFG_SRC_WIDTH(src_width) |
622*4882a593Smuzhiyun 		DMA_CHAN_CFG_DST_WIDTH(dst_width);
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	sdev->cfg->set_burst_length(p_cfg, src_burst, dst_burst);
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	return 0;
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun 
sun6i_dma_prep_dma_memcpy(struct dma_chan * chan,dma_addr_t dest,dma_addr_t src,size_t len,unsigned long flags)629*4882a593Smuzhiyun static struct dma_async_tx_descriptor *sun6i_dma_prep_dma_memcpy(
630*4882a593Smuzhiyun 		struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
631*4882a593Smuzhiyun 		size_t len, unsigned long flags)
632*4882a593Smuzhiyun {
633*4882a593Smuzhiyun 	struct sun6i_dma_dev *sdev = to_sun6i_dma_dev(chan->device);
634*4882a593Smuzhiyun 	struct sun6i_vchan *vchan = to_sun6i_vchan(chan);
635*4882a593Smuzhiyun 	struct sun6i_dma_lli *v_lli;
636*4882a593Smuzhiyun 	struct sun6i_desc *txd;
637*4882a593Smuzhiyun 	dma_addr_t p_lli;
638*4882a593Smuzhiyun 	s8 burst, width;
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	dev_dbg(chan2dev(chan),
641*4882a593Smuzhiyun 		"%s; chan: %d, dest: %pad, src: %pad, len: %zu. flags: 0x%08lx\n",
642*4882a593Smuzhiyun 		__func__, vchan->vc.chan.chan_id, &dest, &src, len, flags);
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	if (!len)
645*4882a593Smuzhiyun 		return NULL;
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	txd = kzalloc(sizeof(*txd), GFP_NOWAIT);
648*4882a593Smuzhiyun 	if (!txd)
649*4882a593Smuzhiyun 		return NULL;
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	v_lli = dma_pool_alloc(sdev->pool, GFP_NOWAIT, &p_lli);
652*4882a593Smuzhiyun 	if (!v_lli) {
653*4882a593Smuzhiyun 		dev_err(sdev->slave.dev, "Failed to alloc lli memory\n");
654*4882a593Smuzhiyun 		goto err_txd_free;
655*4882a593Smuzhiyun 	}
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	v_lli->src = src;
658*4882a593Smuzhiyun 	v_lli->dst = dest;
659*4882a593Smuzhiyun 	v_lli->len = len;
660*4882a593Smuzhiyun 	v_lli->para = NORMAL_WAIT;
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	burst = convert_burst(8);
663*4882a593Smuzhiyun 	width = convert_buswidth(DMA_SLAVE_BUSWIDTH_4_BYTES);
664*4882a593Smuzhiyun 	v_lli->cfg = DMA_CHAN_CFG_SRC_WIDTH(width) |
665*4882a593Smuzhiyun 		DMA_CHAN_CFG_DST_WIDTH(width);
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	sdev->cfg->set_burst_length(&v_lli->cfg, burst, burst);
668*4882a593Smuzhiyun 	sdev->cfg->set_drq(&v_lli->cfg, DRQ_SDRAM, DRQ_SDRAM);
669*4882a593Smuzhiyun 	sdev->cfg->set_mode(&v_lli->cfg, LINEAR_MODE, LINEAR_MODE);
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	sun6i_dma_lli_add(NULL, v_lli, p_lli, txd);
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	sun6i_dma_dump_lli(vchan, v_lli);
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	return vchan_tx_prep(&vchan->vc, &txd->vd, flags);
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun err_txd_free:
678*4882a593Smuzhiyun 	kfree(txd);
679*4882a593Smuzhiyun 	return NULL;
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun 
sun6i_dma_prep_slave_sg(struct dma_chan * chan,struct scatterlist * sgl,unsigned int sg_len,enum dma_transfer_direction dir,unsigned long flags,void * context)682*4882a593Smuzhiyun static struct dma_async_tx_descriptor *sun6i_dma_prep_slave_sg(
683*4882a593Smuzhiyun 		struct dma_chan *chan, struct scatterlist *sgl,
684*4882a593Smuzhiyun 		unsigned int sg_len, enum dma_transfer_direction dir,
685*4882a593Smuzhiyun 		unsigned long flags, void *context)
686*4882a593Smuzhiyun {
687*4882a593Smuzhiyun 	struct sun6i_dma_dev *sdev = to_sun6i_dma_dev(chan->device);
688*4882a593Smuzhiyun 	struct sun6i_vchan *vchan = to_sun6i_vchan(chan);
689*4882a593Smuzhiyun 	struct dma_slave_config *sconfig = &vchan->cfg;
690*4882a593Smuzhiyun 	struct sun6i_dma_lli *v_lli, *prev = NULL;
691*4882a593Smuzhiyun 	struct sun6i_desc *txd;
692*4882a593Smuzhiyun 	struct scatterlist *sg;
693*4882a593Smuzhiyun 	dma_addr_t p_lli;
694*4882a593Smuzhiyun 	u32 lli_cfg;
695*4882a593Smuzhiyun 	int i, ret;
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	if (!sgl)
698*4882a593Smuzhiyun 		return NULL;
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	ret = set_config(sdev, sconfig, dir, &lli_cfg);
701*4882a593Smuzhiyun 	if (ret) {
702*4882a593Smuzhiyun 		dev_err(chan2dev(chan), "Invalid DMA configuration\n");
703*4882a593Smuzhiyun 		return NULL;
704*4882a593Smuzhiyun 	}
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	txd = kzalloc(sizeof(*txd), GFP_NOWAIT);
707*4882a593Smuzhiyun 	if (!txd)
708*4882a593Smuzhiyun 		return NULL;
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	for_each_sg(sgl, sg, sg_len, i) {
711*4882a593Smuzhiyun 		v_lli = dma_pool_alloc(sdev->pool, GFP_NOWAIT, &p_lli);
712*4882a593Smuzhiyun 		if (!v_lli)
713*4882a593Smuzhiyun 			goto err_lli_free;
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 		v_lli->len = sg_dma_len(sg);
716*4882a593Smuzhiyun 		v_lli->para = NORMAL_WAIT;
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 		if (dir == DMA_MEM_TO_DEV) {
719*4882a593Smuzhiyun 			v_lli->src = sg_dma_address(sg);
720*4882a593Smuzhiyun 			v_lli->dst = sconfig->dst_addr;
721*4882a593Smuzhiyun 			v_lli->cfg = lli_cfg;
722*4882a593Smuzhiyun 			sdev->cfg->set_drq(&v_lli->cfg, DRQ_SDRAM, vchan->port);
723*4882a593Smuzhiyun 			sdev->cfg->set_mode(&v_lli->cfg, LINEAR_MODE, IO_MODE);
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 			dev_dbg(chan2dev(chan),
726*4882a593Smuzhiyun 				"%s; chan: %d, dest: %pad, src: %pad, len: %u. flags: 0x%08lx\n",
727*4882a593Smuzhiyun 				__func__, vchan->vc.chan.chan_id,
728*4882a593Smuzhiyun 				&sconfig->dst_addr, &sg_dma_address(sg),
729*4882a593Smuzhiyun 				sg_dma_len(sg), flags);
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 		} else {
732*4882a593Smuzhiyun 			v_lli->src = sconfig->src_addr;
733*4882a593Smuzhiyun 			v_lli->dst = sg_dma_address(sg);
734*4882a593Smuzhiyun 			v_lli->cfg = lli_cfg;
735*4882a593Smuzhiyun 			sdev->cfg->set_drq(&v_lli->cfg, vchan->port, DRQ_SDRAM);
736*4882a593Smuzhiyun 			sdev->cfg->set_mode(&v_lli->cfg, IO_MODE, LINEAR_MODE);
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 			dev_dbg(chan2dev(chan),
739*4882a593Smuzhiyun 				"%s; chan: %d, dest: %pad, src: %pad, len: %u. flags: 0x%08lx\n",
740*4882a593Smuzhiyun 				__func__, vchan->vc.chan.chan_id,
741*4882a593Smuzhiyun 				&sg_dma_address(sg), &sconfig->src_addr,
742*4882a593Smuzhiyun 				sg_dma_len(sg), flags);
743*4882a593Smuzhiyun 		}
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 		prev = sun6i_dma_lli_add(prev, v_lli, p_lli, txd);
746*4882a593Smuzhiyun 	}
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	dev_dbg(chan2dev(chan), "First: %pad\n", &txd->p_lli);
749*4882a593Smuzhiyun 	for (prev = txd->v_lli; prev; prev = prev->v_lli_next)
750*4882a593Smuzhiyun 		sun6i_dma_dump_lli(vchan, prev);
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	return vchan_tx_prep(&vchan->vc, &txd->vd, flags);
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun err_lli_free:
755*4882a593Smuzhiyun 	for (prev = txd->v_lli; prev; prev = prev->v_lli_next)
756*4882a593Smuzhiyun 		dma_pool_free(sdev->pool, prev, virt_to_phys(prev));
757*4882a593Smuzhiyun 	kfree(txd);
758*4882a593Smuzhiyun 	return NULL;
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun 
sun6i_dma_prep_dma_cyclic(struct dma_chan * chan,dma_addr_t buf_addr,size_t buf_len,size_t period_len,enum dma_transfer_direction dir,unsigned long flags)761*4882a593Smuzhiyun static struct dma_async_tx_descriptor *sun6i_dma_prep_dma_cyclic(
762*4882a593Smuzhiyun 					struct dma_chan *chan,
763*4882a593Smuzhiyun 					dma_addr_t buf_addr,
764*4882a593Smuzhiyun 					size_t buf_len,
765*4882a593Smuzhiyun 					size_t period_len,
766*4882a593Smuzhiyun 					enum dma_transfer_direction dir,
767*4882a593Smuzhiyun 					unsigned long flags)
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun 	struct sun6i_dma_dev *sdev = to_sun6i_dma_dev(chan->device);
770*4882a593Smuzhiyun 	struct sun6i_vchan *vchan = to_sun6i_vchan(chan);
771*4882a593Smuzhiyun 	struct dma_slave_config *sconfig = &vchan->cfg;
772*4882a593Smuzhiyun 	struct sun6i_dma_lli *v_lli, *prev = NULL;
773*4882a593Smuzhiyun 	struct sun6i_desc *txd;
774*4882a593Smuzhiyun 	dma_addr_t p_lli;
775*4882a593Smuzhiyun 	u32 lli_cfg;
776*4882a593Smuzhiyun 	unsigned int i, periods = buf_len / period_len;
777*4882a593Smuzhiyun 	int ret;
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	ret = set_config(sdev, sconfig, dir, &lli_cfg);
780*4882a593Smuzhiyun 	if (ret) {
781*4882a593Smuzhiyun 		dev_err(chan2dev(chan), "Invalid DMA configuration\n");
782*4882a593Smuzhiyun 		return NULL;
783*4882a593Smuzhiyun 	}
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	txd = kzalloc(sizeof(*txd), GFP_NOWAIT);
786*4882a593Smuzhiyun 	if (!txd)
787*4882a593Smuzhiyun 		return NULL;
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	for (i = 0; i < periods; i++) {
790*4882a593Smuzhiyun 		v_lli = dma_pool_alloc(sdev->pool, GFP_NOWAIT, &p_lli);
791*4882a593Smuzhiyun 		if (!v_lli) {
792*4882a593Smuzhiyun 			dev_err(sdev->slave.dev, "Failed to alloc lli memory\n");
793*4882a593Smuzhiyun 			goto err_lli_free;
794*4882a593Smuzhiyun 		}
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 		v_lli->len = period_len;
797*4882a593Smuzhiyun 		v_lli->para = NORMAL_WAIT;
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 		if (dir == DMA_MEM_TO_DEV) {
800*4882a593Smuzhiyun 			v_lli->src = buf_addr + period_len * i;
801*4882a593Smuzhiyun 			v_lli->dst = sconfig->dst_addr;
802*4882a593Smuzhiyun 			v_lli->cfg = lli_cfg;
803*4882a593Smuzhiyun 			sdev->cfg->set_drq(&v_lli->cfg, DRQ_SDRAM, vchan->port);
804*4882a593Smuzhiyun 			sdev->cfg->set_mode(&v_lli->cfg, LINEAR_MODE, IO_MODE);
805*4882a593Smuzhiyun 		} else {
806*4882a593Smuzhiyun 			v_lli->src = sconfig->src_addr;
807*4882a593Smuzhiyun 			v_lli->dst = buf_addr + period_len * i;
808*4882a593Smuzhiyun 			v_lli->cfg = lli_cfg;
809*4882a593Smuzhiyun 			sdev->cfg->set_drq(&v_lli->cfg, vchan->port, DRQ_SDRAM);
810*4882a593Smuzhiyun 			sdev->cfg->set_mode(&v_lli->cfg, IO_MODE, LINEAR_MODE);
811*4882a593Smuzhiyun 		}
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 		prev = sun6i_dma_lli_add(prev, v_lli, p_lli, txd);
814*4882a593Smuzhiyun 	}
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	prev->p_lli_next = txd->p_lli;		/* cyclic list */
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	vchan->cyclic = true;
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	return vchan_tx_prep(&vchan->vc, &txd->vd, flags);
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun err_lli_free:
823*4882a593Smuzhiyun 	for (prev = txd->v_lli; prev; prev = prev->v_lli_next)
824*4882a593Smuzhiyun 		dma_pool_free(sdev->pool, prev, virt_to_phys(prev));
825*4882a593Smuzhiyun 	kfree(txd);
826*4882a593Smuzhiyun 	return NULL;
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun 
sun6i_dma_config(struct dma_chan * chan,struct dma_slave_config * config)829*4882a593Smuzhiyun static int sun6i_dma_config(struct dma_chan *chan,
830*4882a593Smuzhiyun 			    struct dma_slave_config *config)
831*4882a593Smuzhiyun {
832*4882a593Smuzhiyun 	struct sun6i_vchan *vchan = to_sun6i_vchan(chan);
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	memcpy(&vchan->cfg, config, sizeof(*config));
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	return 0;
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun 
sun6i_dma_pause(struct dma_chan * chan)839*4882a593Smuzhiyun static int sun6i_dma_pause(struct dma_chan *chan)
840*4882a593Smuzhiyun {
841*4882a593Smuzhiyun 	struct sun6i_dma_dev *sdev = to_sun6i_dma_dev(chan->device);
842*4882a593Smuzhiyun 	struct sun6i_vchan *vchan = to_sun6i_vchan(chan);
843*4882a593Smuzhiyun 	struct sun6i_pchan *pchan = vchan->phy;
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 	dev_dbg(chan2dev(chan), "vchan %p: pause\n", &vchan->vc);
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	if (pchan) {
848*4882a593Smuzhiyun 		writel(DMA_CHAN_PAUSE_PAUSE,
849*4882a593Smuzhiyun 		       pchan->base + DMA_CHAN_PAUSE);
850*4882a593Smuzhiyun 	} else {
851*4882a593Smuzhiyun 		spin_lock(&sdev->lock);
852*4882a593Smuzhiyun 		list_del_init(&vchan->node);
853*4882a593Smuzhiyun 		spin_unlock(&sdev->lock);
854*4882a593Smuzhiyun 	}
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	return 0;
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun 
sun6i_dma_resume(struct dma_chan * chan)859*4882a593Smuzhiyun static int sun6i_dma_resume(struct dma_chan *chan)
860*4882a593Smuzhiyun {
861*4882a593Smuzhiyun 	struct sun6i_dma_dev *sdev = to_sun6i_dma_dev(chan->device);
862*4882a593Smuzhiyun 	struct sun6i_vchan *vchan = to_sun6i_vchan(chan);
863*4882a593Smuzhiyun 	struct sun6i_pchan *pchan = vchan->phy;
864*4882a593Smuzhiyun 	unsigned long flags;
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	dev_dbg(chan2dev(chan), "vchan %p: resume\n", &vchan->vc);
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	spin_lock_irqsave(&vchan->vc.lock, flags);
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	if (pchan) {
871*4882a593Smuzhiyun 		writel(DMA_CHAN_PAUSE_RESUME,
872*4882a593Smuzhiyun 		       pchan->base + DMA_CHAN_PAUSE);
873*4882a593Smuzhiyun 	} else if (!list_empty(&vchan->vc.desc_issued)) {
874*4882a593Smuzhiyun 		spin_lock(&sdev->lock);
875*4882a593Smuzhiyun 		list_add_tail(&vchan->node, &sdev->pending);
876*4882a593Smuzhiyun 		spin_unlock(&sdev->lock);
877*4882a593Smuzhiyun 	}
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	spin_unlock_irqrestore(&vchan->vc.lock, flags);
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	return 0;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun 
sun6i_dma_terminate_all(struct dma_chan * chan)884*4882a593Smuzhiyun static int sun6i_dma_terminate_all(struct dma_chan *chan)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun 	struct sun6i_dma_dev *sdev = to_sun6i_dma_dev(chan->device);
887*4882a593Smuzhiyun 	struct sun6i_vchan *vchan = to_sun6i_vchan(chan);
888*4882a593Smuzhiyun 	struct sun6i_pchan *pchan = vchan->phy;
889*4882a593Smuzhiyun 	unsigned long flags;
890*4882a593Smuzhiyun 	LIST_HEAD(head);
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	spin_lock(&sdev->lock);
893*4882a593Smuzhiyun 	list_del_init(&vchan->node);
894*4882a593Smuzhiyun 	spin_unlock(&sdev->lock);
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	spin_lock_irqsave(&vchan->vc.lock, flags);
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	if (vchan->cyclic) {
899*4882a593Smuzhiyun 		vchan->cyclic = false;
900*4882a593Smuzhiyun 		if (pchan && pchan->desc) {
901*4882a593Smuzhiyun 			struct virt_dma_desc *vd = &pchan->desc->vd;
902*4882a593Smuzhiyun 			struct virt_dma_chan *vc = &vchan->vc;
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 			list_add_tail(&vd->node, &vc->desc_completed);
905*4882a593Smuzhiyun 		}
906*4882a593Smuzhiyun 	}
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	vchan_get_all_descriptors(&vchan->vc, &head);
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	if (pchan) {
911*4882a593Smuzhiyun 		writel(DMA_CHAN_ENABLE_STOP, pchan->base + DMA_CHAN_ENABLE);
912*4882a593Smuzhiyun 		writel(DMA_CHAN_PAUSE_RESUME, pchan->base + DMA_CHAN_PAUSE);
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 		vchan->phy = NULL;
915*4882a593Smuzhiyun 		pchan->vchan = NULL;
916*4882a593Smuzhiyun 		pchan->desc = NULL;
917*4882a593Smuzhiyun 		pchan->done = NULL;
918*4882a593Smuzhiyun 	}
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	spin_unlock_irqrestore(&vchan->vc.lock, flags);
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	vchan_dma_desc_free_list(&vchan->vc, &head);
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	return 0;
925*4882a593Smuzhiyun }
926*4882a593Smuzhiyun 
sun6i_dma_tx_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * state)927*4882a593Smuzhiyun static enum dma_status sun6i_dma_tx_status(struct dma_chan *chan,
928*4882a593Smuzhiyun 					   dma_cookie_t cookie,
929*4882a593Smuzhiyun 					   struct dma_tx_state *state)
930*4882a593Smuzhiyun {
931*4882a593Smuzhiyun 	struct sun6i_vchan *vchan = to_sun6i_vchan(chan);
932*4882a593Smuzhiyun 	struct sun6i_pchan *pchan = vchan->phy;
933*4882a593Smuzhiyun 	struct sun6i_dma_lli *lli;
934*4882a593Smuzhiyun 	struct virt_dma_desc *vd;
935*4882a593Smuzhiyun 	struct sun6i_desc *txd;
936*4882a593Smuzhiyun 	enum dma_status ret;
937*4882a593Smuzhiyun 	unsigned long flags;
938*4882a593Smuzhiyun 	size_t bytes = 0;
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	ret = dma_cookie_status(chan, cookie, state);
941*4882a593Smuzhiyun 	if (ret == DMA_COMPLETE || !state)
942*4882a593Smuzhiyun 		return ret;
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	spin_lock_irqsave(&vchan->vc.lock, flags);
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	vd = vchan_find_desc(&vchan->vc, cookie);
947*4882a593Smuzhiyun 	txd = to_sun6i_desc(&vd->tx);
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	if (vd) {
950*4882a593Smuzhiyun 		for (lli = txd->v_lli; lli != NULL; lli = lli->v_lli_next)
951*4882a593Smuzhiyun 			bytes += lli->len;
952*4882a593Smuzhiyun 	} else if (!pchan || !pchan->desc) {
953*4882a593Smuzhiyun 		bytes = 0;
954*4882a593Smuzhiyun 	} else {
955*4882a593Smuzhiyun 		bytes = sun6i_get_chan_size(pchan);
956*4882a593Smuzhiyun 	}
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	spin_unlock_irqrestore(&vchan->vc.lock, flags);
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	dma_set_residue(state, bytes);
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 	return ret;
963*4882a593Smuzhiyun }
964*4882a593Smuzhiyun 
sun6i_dma_issue_pending(struct dma_chan * chan)965*4882a593Smuzhiyun static void sun6i_dma_issue_pending(struct dma_chan *chan)
966*4882a593Smuzhiyun {
967*4882a593Smuzhiyun 	struct sun6i_dma_dev *sdev = to_sun6i_dma_dev(chan->device);
968*4882a593Smuzhiyun 	struct sun6i_vchan *vchan = to_sun6i_vchan(chan);
969*4882a593Smuzhiyun 	unsigned long flags;
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	spin_lock_irqsave(&vchan->vc.lock, flags);
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 	if (vchan_issue_pending(&vchan->vc)) {
974*4882a593Smuzhiyun 		spin_lock(&sdev->lock);
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 		if (!vchan->phy && list_empty(&vchan->node)) {
977*4882a593Smuzhiyun 			list_add_tail(&vchan->node, &sdev->pending);
978*4882a593Smuzhiyun 			tasklet_schedule(&sdev->task);
979*4882a593Smuzhiyun 			dev_dbg(chan2dev(chan), "vchan %p: issued\n",
980*4882a593Smuzhiyun 				&vchan->vc);
981*4882a593Smuzhiyun 		}
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 		spin_unlock(&sdev->lock);
984*4882a593Smuzhiyun 	} else {
985*4882a593Smuzhiyun 		dev_dbg(chan2dev(chan), "vchan %p: nothing to issue\n",
986*4882a593Smuzhiyun 			&vchan->vc);
987*4882a593Smuzhiyun 	}
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	spin_unlock_irqrestore(&vchan->vc.lock, flags);
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun 
sun6i_dma_free_chan_resources(struct dma_chan * chan)992*4882a593Smuzhiyun static void sun6i_dma_free_chan_resources(struct dma_chan *chan)
993*4882a593Smuzhiyun {
994*4882a593Smuzhiyun 	struct sun6i_dma_dev *sdev = to_sun6i_dma_dev(chan->device);
995*4882a593Smuzhiyun 	struct sun6i_vchan *vchan = to_sun6i_vchan(chan);
996*4882a593Smuzhiyun 	unsigned long flags;
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 	spin_lock_irqsave(&sdev->lock, flags);
999*4882a593Smuzhiyun 	list_del_init(&vchan->node);
1000*4882a593Smuzhiyun 	spin_unlock_irqrestore(&sdev->lock, flags);
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 	vchan_free_chan_resources(&vchan->vc);
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun 
sun6i_dma_of_xlate(struct of_phandle_args * dma_spec,struct of_dma * ofdma)1005*4882a593Smuzhiyun static struct dma_chan *sun6i_dma_of_xlate(struct of_phandle_args *dma_spec,
1006*4882a593Smuzhiyun 					   struct of_dma *ofdma)
1007*4882a593Smuzhiyun {
1008*4882a593Smuzhiyun 	struct sun6i_dma_dev *sdev = ofdma->of_dma_data;
1009*4882a593Smuzhiyun 	struct sun6i_vchan *vchan;
1010*4882a593Smuzhiyun 	struct dma_chan *chan;
1011*4882a593Smuzhiyun 	u8 port = dma_spec->args[0];
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 	if (port > sdev->max_request)
1014*4882a593Smuzhiyun 		return NULL;
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 	chan = dma_get_any_slave_channel(&sdev->slave);
1017*4882a593Smuzhiyun 	if (!chan)
1018*4882a593Smuzhiyun 		return NULL;
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	vchan = to_sun6i_vchan(chan);
1021*4882a593Smuzhiyun 	vchan->port = port;
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 	return chan;
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun 
sun6i_kill_tasklet(struct sun6i_dma_dev * sdev)1026*4882a593Smuzhiyun static inline void sun6i_kill_tasklet(struct sun6i_dma_dev *sdev)
1027*4882a593Smuzhiyun {
1028*4882a593Smuzhiyun 	/* Disable all interrupts from DMA */
1029*4882a593Smuzhiyun 	writel(0, sdev->base + DMA_IRQ_EN(0));
1030*4882a593Smuzhiyun 	writel(0, sdev->base + DMA_IRQ_EN(1));
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 	/* Prevent spurious interrupts from scheduling the tasklet */
1033*4882a593Smuzhiyun 	atomic_inc(&sdev->tasklet_shutdown);
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 	/* Make sure we won't have any further interrupts */
1036*4882a593Smuzhiyun 	devm_free_irq(sdev->slave.dev, sdev->irq, sdev);
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	/* Actually prevent the tasklet from being scheduled */
1039*4882a593Smuzhiyun 	tasklet_kill(&sdev->task);
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun 
sun6i_dma_free(struct sun6i_dma_dev * sdev)1042*4882a593Smuzhiyun static inline void sun6i_dma_free(struct sun6i_dma_dev *sdev)
1043*4882a593Smuzhiyun {
1044*4882a593Smuzhiyun 	int i;
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 	for (i = 0; i < sdev->num_vchans; i++) {
1047*4882a593Smuzhiyun 		struct sun6i_vchan *vchan = &sdev->vchans[i];
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 		list_del(&vchan->vc.chan.device_node);
1050*4882a593Smuzhiyun 		tasklet_kill(&vchan->vc.task);
1051*4882a593Smuzhiyun 	}
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun /*
1055*4882a593Smuzhiyun  * For A31:
1056*4882a593Smuzhiyun  *
1057*4882a593Smuzhiyun  * There's 16 physical channels that can work in parallel.
1058*4882a593Smuzhiyun  *
1059*4882a593Smuzhiyun  * However we have 30 different endpoints for our requests.
1060*4882a593Smuzhiyun  *
1061*4882a593Smuzhiyun  * Since the channels are able to handle only an unidirectional
1062*4882a593Smuzhiyun  * transfer, we need to allocate more virtual channels so that
1063*4882a593Smuzhiyun  * everyone can grab one channel.
1064*4882a593Smuzhiyun  *
1065*4882a593Smuzhiyun  * Some devices can't work in both direction (mostly because it
1066*4882a593Smuzhiyun  * wouldn't make sense), so we have a bit fewer virtual channels than
1067*4882a593Smuzhiyun  * 2 channels per endpoints.
1068*4882a593Smuzhiyun  */
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun static struct sun6i_dma_config sun6i_a31_dma_cfg = {
1071*4882a593Smuzhiyun 	.nr_max_channels = 16,
1072*4882a593Smuzhiyun 	.nr_max_requests = 30,
1073*4882a593Smuzhiyun 	.nr_max_vchans   = 53,
1074*4882a593Smuzhiyun 	.set_burst_length = sun6i_set_burst_length_a31,
1075*4882a593Smuzhiyun 	.set_drq          = sun6i_set_drq_a31,
1076*4882a593Smuzhiyun 	.set_mode         = sun6i_set_mode_a31,
1077*4882a593Smuzhiyun 	.src_burst_lengths = BIT(1) | BIT(8),
1078*4882a593Smuzhiyun 	.dst_burst_lengths = BIT(1) | BIT(8),
1079*4882a593Smuzhiyun 	.src_addr_widths   = BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) |
1080*4882a593Smuzhiyun 			     BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) |
1081*4882a593Smuzhiyun 			     BIT(DMA_SLAVE_BUSWIDTH_4_BYTES),
1082*4882a593Smuzhiyun 	.dst_addr_widths   = BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) |
1083*4882a593Smuzhiyun 			     BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) |
1084*4882a593Smuzhiyun 			     BIT(DMA_SLAVE_BUSWIDTH_4_BYTES),
1085*4882a593Smuzhiyun };
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun /*
1088*4882a593Smuzhiyun  * The A23 only has 8 physical channels, a maximum DRQ port id of 24,
1089*4882a593Smuzhiyun  * and a total of 37 usable source and destination endpoints.
1090*4882a593Smuzhiyun  */
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun static struct sun6i_dma_config sun8i_a23_dma_cfg = {
1093*4882a593Smuzhiyun 	.nr_max_channels = 8,
1094*4882a593Smuzhiyun 	.nr_max_requests = 24,
1095*4882a593Smuzhiyun 	.nr_max_vchans   = 37,
1096*4882a593Smuzhiyun 	.clock_autogate_enable = sun6i_enable_clock_autogate_a23,
1097*4882a593Smuzhiyun 	.set_burst_length = sun6i_set_burst_length_a31,
1098*4882a593Smuzhiyun 	.set_drq          = sun6i_set_drq_a31,
1099*4882a593Smuzhiyun 	.set_mode         = sun6i_set_mode_a31,
1100*4882a593Smuzhiyun 	.src_burst_lengths = BIT(1) | BIT(8),
1101*4882a593Smuzhiyun 	.dst_burst_lengths = BIT(1) | BIT(8),
1102*4882a593Smuzhiyun 	.src_addr_widths   = BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) |
1103*4882a593Smuzhiyun 			     BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) |
1104*4882a593Smuzhiyun 			     BIT(DMA_SLAVE_BUSWIDTH_4_BYTES),
1105*4882a593Smuzhiyun 	.dst_addr_widths   = BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) |
1106*4882a593Smuzhiyun 			     BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) |
1107*4882a593Smuzhiyun 			     BIT(DMA_SLAVE_BUSWIDTH_4_BYTES),
1108*4882a593Smuzhiyun };
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun static struct sun6i_dma_config sun8i_a83t_dma_cfg = {
1111*4882a593Smuzhiyun 	.nr_max_channels = 8,
1112*4882a593Smuzhiyun 	.nr_max_requests = 28,
1113*4882a593Smuzhiyun 	.nr_max_vchans   = 39,
1114*4882a593Smuzhiyun 	.clock_autogate_enable = sun6i_enable_clock_autogate_a23,
1115*4882a593Smuzhiyun 	.set_burst_length = sun6i_set_burst_length_a31,
1116*4882a593Smuzhiyun 	.set_drq          = sun6i_set_drq_a31,
1117*4882a593Smuzhiyun 	.set_mode         = sun6i_set_mode_a31,
1118*4882a593Smuzhiyun 	.src_burst_lengths = BIT(1) | BIT(8),
1119*4882a593Smuzhiyun 	.dst_burst_lengths = BIT(1) | BIT(8),
1120*4882a593Smuzhiyun 	.src_addr_widths   = BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) |
1121*4882a593Smuzhiyun 			     BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) |
1122*4882a593Smuzhiyun 			     BIT(DMA_SLAVE_BUSWIDTH_4_BYTES),
1123*4882a593Smuzhiyun 	.dst_addr_widths   = BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) |
1124*4882a593Smuzhiyun 			     BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) |
1125*4882a593Smuzhiyun 			     BIT(DMA_SLAVE_BUSWIDTH_4_BYTES),
1126*4882a593Smuzhiyun };
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun /*
1129*4882a593Smuzhiyun  * The H3 has 12 physical channels, a maximum DRQ port id of 27,
1130*4882a593Smuzhiyun  * and a total of 34 usable source and destination endpoints.
1131*4882a593Smuzhiyun  * It also supports additional burst lengths and bus widths,
1132*4882a593Smuzhiyun  * and the burst length fields have different offsets.
1133*4882a593Smuzhiyun  */
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun static struct sun6i_dma_config sun8i_h3_dma_cfg = {
1136*4882a593Smuzhiyun 	.nr_max_channels = 12,
1137*4882a593Smuzhiyun 	.nr_max_requests = 27,
1138*4882a593Smuzhiyun 	.nr_max_vchans   = 34,
1139*4882a593Smuzhiyun 	.clock_autogate_enable = sun6i_enable_clock_autogate_h3,
1140*4882a593Smuzhiyun 	.set_burst_length = sun6i_set_burst_length_h3,
1141*4882a593Smuzhiyun 	.set_drq          = sun6i_set_drq_a31,
1142*4882a593Smuzhiyun 	.set_mode         = sun6i_set_mode_a31,
1143*4882a593Smuzhiyun 	.src_burst_lengths = BIT(1) | BIT(4) | BIT(8) | BIT(16),
1144*4882a593Smuzhiyun 	.dst_burst_lengths = BIT(1) | BIT(4) | BIT(8) | BIT(16),
1145*4882a593Smuzhiyun 	.src_addr_widths   = BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) |
1146*4882a593Smuzhiyun 			     BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) |
1147*4882a593Smuzhiyun 			     BIT(DMA_SLAVE_BUSWIDTH_4_BYTES) |
1148*4882a593Smuzhiyun 			     BIT(DMA_SLAVE_BUSWIDTH_8_BYTES),
1149*4882a593Smuzhiyun 	.dst_addr_widths   = BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) |
1150*4882a593Smuzhiyun 			     BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) |
1151*4882a593Smuzhiyun 			     BIT(DMA_SLAVE_BUSWIDTH_4_BYTES) |
1152*4882a593Smuzhiyun 			     BIT(DMA_SLAVE_BUSWIDTH_8_BYTES),
1153*4882a593Smuzhiyun };
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun /*
1156*4882a593Smuzhiyun  * The A64 binding uses the number of dma channels from the
1157*4882a593Smuzhiyun  * device tree node.
1158*4882a593Smuzhiyun  */
1159*4882a593Smuzhiyun static struct sun6i_dma_config sun50i_a64_dma_cfg = {
1160*4882a593Smuzhiyun 	.clock_autogate_enable = sun6i_enable_clock_autogate_h3,
1161*4882a593Smuzhiyun 	.set_burst_length = sun6i_set_burst_length_h3,
1162*4882a593Smuzhiyun 	.set_drq          = sun6i_set_drq_a31,
1163*4882a593Smuzhiyun 	.set_mode         = sun6i_set_mode_a31,
1164*4882a593Smuzhiyun 	.src_burst_lengths = BIT(1) | BIT(4) | BIT(8) | BIT(16),
1165*4882a593Smuzhiyun 	.dst_burst_lengths = BIT(1) | BIT(4) | BIT(8) | BIT(16),
1166*4882a593Smuzhiyun 	.src_addr_widths   = BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) |
1167*4882a593Smuzhiyun 			     BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) |
1168*4882a593Smuzhiyun 			     BIT(DMA_SLAVE_BUSWIDTH_4_BYTES) |
1169*4882a593Smuzhiyun 			     BIT(DMA_SLAVE_BUSWIDTH_8_BYTES),
1170*4882a593Smuzhiyun 	.dst_addr_widths   = BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) |
1171*4882a593Smuzhiyun 			     BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) |
1172*4882a593Smuzhiyun 			     BIT(DMA_SLAVE_BUSWIDTH_4_BYTES) |
1173*4882a593Smuzhiyun 			     BIT(DMA_SLAVE_BUSWIDTH_8_BYTES),
1174*4882a593Smuzhiyun };
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun /*
1177*4882a593Smuzhiyun  * The H6 binding uses the number of dma channels from the
1178*4882a593Smuzhiyun  * device tree node.
1179*4882a593Smuzhiyun  */
1180*4882a593Smuzhiyun static struct sun6i_dma_config sun50i_h6_dma_cfg = {
1181*4882a593Smuzhiyun 	.clock_autogate_enable = sun6i_enable_clock_autogate_h3,
1182*4882a593Smuzhiyun 	.set_burst_length = sun6i_set_burst_length_h3,
1183*4882a593Smuzhiyun 	.set_drq          = sun6i_set_drq_h6,
1184*4882a593Smuzhiyun 	.set_mode         = sun6i_set_mode_h6,
1185*4882a593Smuzhiyun 	.src_burst_lengths = BIT(1) | BIT(4) | BIT(8) | BIT(16),
1186*4882a593Smuzhiyun 	.dst_burst_lengths = BIT(1) | BIT(4) | BIT(8) | BIT(16),
1187*4882a593Smuzhiyun 	.src_addr_widths   = BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) |
1188*4882a593Smuzhiyun 			     BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) |
1189*4882a593Smuzhiyun 			     BIT(DMA_SLAVE_BUSWIDTH_4_BYTES) |
1190*4882a593Smuzhiyun 			     BIT(DMA_SLAVE_BUSWIDTH_8_BYTES),
1191*4882a593Smuzhiyun 	.dst_addr_widths   = BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) |
1192*4882a593Smuzhiyun 			     BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) |
1193*4882a593Smuzhiyun 			     BIT(DMA_SLAVE_BUSWIDTH_4_BYTES) |
1194*4882a593Smuzhiyun 			     BIT(DMA_SLAVE_BUSWIDTH_8_BYTES),
1195*4882a593Smuzhiyun 	.has_mbus_clk = true,
1196*4882a593Smuzhiyun };
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun /*
1199*4882a593Smuzhiyun  * The V3s have only 8 physical channels, a maximum DRQ port id of 23,
1200*4882a593Smuzhiyun  * and a total of 24 usable source and destination endpoints.
1201*4882a593Smuzhiyun  */
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun static struct sun6i_dma_config sun8i_v3s_dma_cfg = {
1204*4882a593Smuzhiyun 	.nr_max_channels = 8,
1205*4882a593Smuzhiyun 	.nr_max_requests = 23,
1206*4882a593Smuzhiyun 	.nr_max_vchans   = 24,
1207*4882a593Smuzhiyun 	.clock_autogate_enable = sun6i_enable_clock_autogate_a23,
1208*4882a593Smuzhiyun 	.set_burst_length = sun6i_set_burst_length_a31,
1209*4882a593Smuzhiyun 	.set_drq          = sun6i_set_drq_a31,
1210*4882a593Smuzhiyun 	.set_mode         = sun6i_set_mode_a31,
1211*4882a593Smuzhiyun 	.src_burst_lengths = BIT(1) | BIT(8),
1212*4882a593Smuzhiyun 	.dst_burst_lengths = BIT(1) | BIT(8),
1213*4882a593Smuzhiyun 	.src_addr_widths   = BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) |
1214*4882a593Smuzhiyun 			     BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) |
1215*4882a593Smuzhiyun 			     BIT(DMA_SLAVE_BUSWIDTH_4_BYTES),
1216*4882a593Smuzhiyun 	.dst_addr_widths   = BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) |
1217*4882a593Smuzhiyun 			     BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) |
1218*4882a593Smuzhiyun 			     BIT(DMA_SLAVE_BUSWIDTH_4_BYTES),
1219*4882a593Smuzhiyun };
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun static const struct of_device_id sun6i_dma_match[] = {
1222*4882a593Smuzhiyun 	{ .compatible = "allwinner,sun6i-a31-dma", .data = &sun6i_a31_dma_cfg },
1223*4882a593Smuzhiyun 	{ .compatible = "allwinner,sun8i-a23-dma", .data = &sun8i_a23_dma_cfg },
1224*4882a593Smuzhiyun 	{ .compatible = "allwinner,sun8i-a83t-dma", .data = &sun8i_a83t_dma_cfg },
1225*4882a593Smuzhiyun 	{ .compatible = "allwinner,sun8i-h3-dma", .data = &sun8i_h3_dma_cfg },
1226*4882a593Smuzhiyun 	{ .compatible = "allwinner,sun8i-v3s-dma", .data = &sun8i_v3s_dma_cfg },
1227*4882a593Smuzhiyun 	{ .compatible = "allwinner,sun50i-a64-dma", .data = &sun50i_a64_dma_cfg },
1228*4882a593Smuzhiyun 	{ .compatible = "allwinner,sun50i-h6-dma", .data = &sun50i_h6_dma_cfg },
1229*4882a593Smuzhiyun 	{ /* sentinel */ }
1230*4882a593Smuzhiyun };
1231*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sun6i_dma_match);
1232*4882a593Smuzhiyun 
sun6i_dma_probe(struct platform_device * pdev)1233*4882a593Smuzhiyun static int sun6i_dma_probe(struct platform_device *pdev)
1234*4882a593Smuzhiyun {
1235*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
1236*4882a593Smuzhiyun 	struct sun6i_dma_dev *sdc;
1237*4882a593Smuzhiyun 	struct resource *res;
1238*4882a593Smuzhiyun 	int ret, i;
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 	sdc = devm_kzalloc(&pdev->dev, sizeof(*sdc), GFP_KERNEL);
1241*4882a593Smuzhiyun 	if (!sdc)
1242*4882a593Smuzhiyun 		return -ENOMEM;
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun 	sdc->cfg = of_device_get_match_data(&pdev->dev);
1245*4882a593Smuzhiyun 	if (!sdc->cfg)
1246*4882a593Smuzhiyun 		return -ENODEV;
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1249*4882a593Smuzhiyun 	sdc->base = devm_ioremap_resource(&pdev->dev, res);
1250*4882a593Smuzhiyun 	if (IS_ERR(sdc->base))
1251*4882a593Smuzhiyun 		return PTR_ERR(sdc->base);
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 	sdc->irq = platform_get_irq(pdev, 0);
1254*4882a593Smuzhiyun 	if (sdc->irq < 0)
1255*4882a593Smuzhiyun 		return sdc->irq;
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun 	sdc->clk = devm_clk_get(&pdev->dev, NULL);
1258*4882a593Smuzhiyun 	if (IS_ERR(sdc->clk)) {
1259*4882a593Smuzhiyun 		dev_err(&pdev->dev, "No clock specified\n");
1260*4882a593Smuzhiyun 		return PTR_ERR(sdc->clk);
1261*4882a593Smuzhiyun 	}
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun 	if (sdc->cfg->has_mbus_clk) {
1264*4882a593Smuzhiyun 		sdc->clk_mbus = devm_clk_get(&pdev->dev, "mbus");
1265*4882a593Smuzhiyun 		if (IS_ERR(sdc->clk_mbus)) {
1266*4882a593Smuzhiyun 			dev_err(&pdev->dev, "No mbus clock specified\n");
1267*4882a593Smuzhiyun 			return PTR_ERR(sdc->clk_mbus);
1268*4882a593Smuzhiyun 		}
1269*4882a593Smuzhiyun 	}
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun 	sdc->rstc = devm_reset_control_get(&pdev->dev, NULL);
1272*4882a593Smuzhiyun 	if (IS_ERR(sdc->rstc)) {
1273*4882a593Smuzhiyun 		dev_err(&pdev->dev, "No reset controller specified\n");
1274*4882a593Smuzhiyun 		return PTR_ERR(sdc->rstc);
1275*4882a593Smuzhiyun 	}
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	sdc->pool = dmam_pool_create(dev_name(&pdev->dev), &pdev->dev,
1278*4882a593Smuzhiyun 				     sizeof(struct sun6i_dma_lli), 4, 0);
1279*4882a593Smuzhiyun 	if (!sdc->pool) {
1280*4882a593Smuzhiyun 		dev_err(&pdev->dev, "No memory for descriptors dma pool\n");
1281*4882a593Smuzhiyun 		return -ENOMEM;
1282*4882a593Smuzhiyun 	}
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun 	platform_set_drvdata(pdev, sdc);
1285*4882a593Smuzhiyun 	INIT_LIST_HEAD(&sdc->pending);
1286*4882a593Smuzhiyun 	spin_lock_init(&sdc->lock);
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun 	dma_cap_set(DMA_PRIVATE, sdc->slave.cap_mask);
1289*4882a593Smuzhiyun 	dma_cap_set(DMA_MEMCPY, sdc->slave.cap_mask);
1290*4882a593Smuzhiyun 	dma_cap_set(DMA_SLAVE, sdc->slave.cap_mask);
1291*4882a593Smuzhiyun 	dma_cap_set(DMA_CYCLIC, sdc->slave.cap_mask);
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 	INIT_LIST_HEAD(&sdc->slave.channels);
1294*4882a593Smuzhiyun 	sdc->slave.device_free_chan_resources	= sun6i_dma_free_chan_resources;
1295*4882a593Smuzhiyun 	sdc->slave.device_tx_status		= sun6i_dma_tx_status;
1296*4882a593Smuzhiyun 	sdc->slave.device_issue_pending		= sun6i_dma_issue_pending;
1297*4882a593Smuzhiyun 	sdc->slave.device_prep_slave_sg		= sun6i_dma_prep_slave_sg;
1298*4882a593Smuzhiyun 	sdc->slave.device_prep_dma_memcpy	= sun6i_dma_prep_dma_memcpy;
1299*4882a593Smuzhiyun 	sdc->slave.device_prep_dma_cyclic	= sun6i_dma_prep_dma_cyclic;
1300*4882a593Smuzhiyun 	sdc->slave.copy_align			= DMAENGINE_ALIGN_4_BYTES;
1301*4882a593Smuzhiyun 	sdc->slave.device_config		= sun6i_dma_config;
1302*4882a593Smuzhiyun 	sdc->slave.device_pause			= sun6i_dma_pause;
1303*4882a593Smuzhiyun 	sdc->slave.device_resume		= sun6i_dma_resume;
1304*4882a593Smuzhiyun 	sdc->slave.device_terminate_all		= sun6i_dma_terminate_all;
1305*4882a593Smuzhiyun 	sdc->slave.src_addr_widths		= sdc->cfg->src_addr_widths;
1306*4882a593Smuzhiyun 	sdc->slave.dst_addr_widths		= sdc->cfg->dst_addr_widths;
1307*4882a593Smuzhiyun 	sdc->slave.directions			= BIT(DMA_DEV_TO_MEM) |
1308*4882a593Smuzhiyun 						  BIT(DMA_MEM_TO_DEV);
1309*4882a593Smuzhiyun 	sdc->slave.residue_granularity		= DMA_RESIDUE_GRANULARITY_BURST;
1310*4882a593Smuzhiyun 	sdc->slave.dev = &pdev->dev;
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	sdc->num_pchans = sdc->cfg->nr_max_channels;
1313*4882a593Smuzhiyun 	sdc->num_vchans = sdc->cfg->nr_max_vchans;
1314*4882a593Smuzhiyun 	sdc->max_request = sdc->cfg->nr_max_requests;
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun 	ret = of_property_read_u32(np, "dma-channels", &sdc->num_pchans);
1317*4882a593Smuzhiyun 	if (ret && !sdc->num_pchans) {
1318*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Can't get dma-channels.\n");
1319*4882a593Smuzhiyun 		return ret;
1320*4882a593Smuzhiyun 	}
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun 	ret = of_property_read_u32(np, "dma-requests", &sdc->max_request);
1323*4882a593Smuzhiyun 	if (ret && !sdc->max_request) {
1324*4882a593Smuzhiyun 		dev_info(&pdev->dev, "Missing dma-requests, using %u.\n",
1325*4882a593Smuzhiyun 			 DMA_CHAN_MAX_DRQ_A31);
1326*4882a593Smuzhiyun 		sdc->max_request = DMA_CHAN_MAX_DRQ_A31;
1327*4882a593Smuzhiyun 	}
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 	/*
1330*4882a593Smuzhiyun 	 * If the number of vchans is not specified, derive it from the
1331*4882a593Smuzhiyun 	 * highest port number, at most one channel per port and direction.
1332*4882a593Smuzhiyun 	 */
1333*4882a593Smuzhiyun 	if (!sdc->num_vchans)
1334*4882a593Smuzhiyun 		sdc->num_vchans = 2 * (sdc->max_request + 1);
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun 	sdc->pchans = devm_kcalloc(&pdev->dev, sdc->num_pchans,
1337*4882a593Smuzhiyun 				   sizeof(struct sun6i_pchan), GFP_KERNEL);
1338*4882a593Smuzhiyun 	if (!sdc->pchans)
1339*4882a593Smuzhiyun 		return -ENOMEM;
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	sdc->vchans = devm_kcalloc(&pdev->dev, sdc->num_vchans,
1342*4882a593Smuzhiyun 				   sizeof(struct sun6i_vchan), GFP_KERNEL);
1343*4882a593Smuzhiyun 	if (!sdc->vchans)
1344*4882a593Smuzhiyun 		return -ENOMEM;
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun 	tasklet_setup(&sdc->task, sun6i_dma_tasklet);
1347*4882a593Smuzhiyun 
1348*4882a593Smuzhiyun 	for (i = 0; i < sdc->num_pchans; i++) {
1349*4882a593Smuzhiyun 		struct sun6i_pchan *pchan = &sdc->pchans[i];
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun 		pchan->idx = i;
1352*4882a593Smuzhiyun 		pchan->base = sdc->base + 0x100 + i * 0x40;
1353*4882a593Smuzhiyun 	}
1354*4882a593Smuzhiyun 
1355*4882a593Smuzhiyun 	for (i = 0; i < sdc->num_vchans; i++) {
1356*4882a593Smuzhiyun 		struct sun6i_vchan *vchan = &sdc->vchans[i];
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 		INIT_LIST_HEAD(&vchan->node);
1359*4882a593Smuzhiyun 		vchan->vc.desc_free = sun6i_dma_free_desc;
1360*4882a593Smuzhiyun 		vchan_init(&vchan->vc, &sdc->slave);
1361*4882a593Smuzhiyun 	}
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun 	ret = reset_control_deassert(sdc->rstc);
1364*4882a593Smuzhiyun 	if (ret) {
1365*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Couldn't deassert the device from reset\n");
1366*4882a593Smuzhiyun 		goto err_chan_free;
1367*4882a593Smuzhiyun 	}
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 	ret = clk_prepare_enable(sdc->clk);
1370*4882a593Smuzhiyun 	if (ret) {
1371*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Couldn't enable the clock\n");
1372*4882a593Smuzhiyun 		goto err_reset_assert;
1373*4882a593Smuzhiyun 	}
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun 	if (sdc->cfg->has_mbus_clk) {
1376*4882a593Smuzhiyun 		ret = clk_prepare_enable(sdc->clk_mbus);
1377*4882a593Smuzhiyun 		if (ret) {
1378*4882a593Smuzhiyun 			dev_err(&pdev->dev, "Couldn't enable mbus clock\n");
1379*4882a593Smuzhiyun 			goto err_clk_disable;
1380*4882a593Smuzhiyun 		}
1381*4882a593Smuzhiyun 	}
1382*4882a593Smuzhiyun 
1383*4882a593Smuzhiyun 	ret = devm_request_irq(&pdev->dev, sdc->irq, sun6i_dma_interrupt, 0,
1384*4882a593Smuzhiyun 			       dev_name(&pdev->dev), sdc);
1385*4882a593Smuzhiyun 	if (ret) {
1386*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot request IRQ\n");
1387*4882a593Smuzhiyun 		goto err_mbus_clk_disable;
1388*4882a593Smuzhiyun 	}
1389*4882a593Smuzhiyun 
1390*4882a593Smuzhiyun 	ret = dma_async_device_register(&sdc->slave);
1391*4882a593Smuzhiyun 	if (ret) {
1392*4882a593Smuzhiyun 		dev_warn(&pdev->dev, "Failed to register DMA engine device\n");
1393*4882a593Smuzhiyun 		goto err_irq_disable;
1394*4882a593Smuzhiyun 	}
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun 	ret = of_dma_controller_register(pdev->dev.of_node, sun6i_dma_of_xlate,
1397*4882a593Smuzhiyun 					 sdc);
1398*4882a593Smuzhiyun 	if (ret) {
1399*4882a593Smuzhiyun 		dev_err(&pdev->dev, "of_dma_controller_register failed\n");
1400*4882a593Smuzhiyun 		goto err_dma_unregister;
1401*4882a593Smuzhiyun 	}
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 	if (sdc->cfg->clock_autogate_enable)
1404*4882a593Smuzhiyun 		sdc->cfg->clock_autogate_enable(sdc);
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun 	return 0;
1407*4882a593Smuzhiyun 
1408*4882a593Smuzhiyun err_dma_unregister:
1409*4882a593Smuzhiyun 	dma_async_device_unregister(&sdc->slave);
1410*4882a593Smuzhiyun err_irq_disable:
1411*4882a593Smuzhiyun 	sun6i_kill_tasklet(sdc);
1412*4882a593Smuzhiyun err_mbus_clk_disable:
1413*4882a593Smuzhiyun 	clk_disable_unprepare(sdc->clk_mbus);
1414*4882a593Smuzhiyun err_clk_disable:
1415*4882a593Smuzhiyun 	clk_disable_unprepare(sdc->clk);
1416*4882a593Smuzhiyun err_reset_assert:
1417*4882a593Smuzhiyun 	reset_control_assert(sdc->rstc);
1418*4882a593Smuzhiyun err_chan_free:
1419*4882a593Smuzhiyun 	sun6i_dma_free(sdc);
1420*4882a593Smuzhiyun 	return ret;
1421*4882a593Smuzhiyun }
1422*4882a593Smuzhiyun 
sun6i_dma_remove(struct platform_device * pdev)1423*4882a593Smuzhiyun static int sun6i_dma_remove(struct platform_device *pdev)
1424*4882a593Smuzhiyun {
1425*4882a593Smuzhiyun 	struct sun6i_dma_dev *sdc = platform_get_drvdata(pdev);
1426*4882a593Smuzhiyun 
1427*4882a593Smuzhiyun 	of_dma_controller_free(pdev->dev.of_node);
1428*4882a593Smuzhiyun 	dma_async_device_unregister(&sdc->slave);
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun 	sun6i_kill_tasklet(sdc);
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun 	clk_disable_unprepare(sdc->clk_mbus);
1433*4882a593Smuzhiyun 	clk_disable_unprepare(sdc->clk);
1434*4882a593Smuzhiyun 	reset_control_assert(sdc->rstc);
1435*4882a593Smuzhiyun 
1436*4882a593Smuzhiyun 	sun6i_dma_free(sdc);
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun 	return 0;
1439*4882a593Smuzhiyun }
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun static struct platform_driver sun6i_dma_driver = {
1442*4882a593Smuzhiyun 	.probe		= sun6i_dma_probe,
1443*4882a593Smuzhiyun 	.remove		= sun6i_dma_remove,
1444*4882a593Smuzhiyun 	.driver = {
1445*4882a593Smuzhiyun 		.name		= "sun6i-dma",
1446*4882a593Smuzhiyun 		.of_match_table	= sun6i_dma_match,
1447*4882a593Smuzhiyun 	},
1448*4882a593Smuzhiyun };
1449*4882a593Smuzhiyun module_platform_driver(sun6i_dma_driver);
1450*4882a593Smuzhiyun 
1451*4882a593Smuzhiyun MODULE_DESCRIPTION("Allwinner A31 DMA Controller Driver");
1452*4882a593Smuzhiyun MODULE_AUTHOR("Sugar <shuge@allwinnertech.com>");
1453*4882a593Smuzhiyun MODULE_AUTHOR("Maxime Ripard <maxime.ripard@free-electrons.com>");
1454*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1455