xref: /OK3568_Linux_fs/kernel/drivers/dma/sun4i-dma.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2014 Emilio López
4*4882a593Smuzhiyun  * Emilio López <emilio@elopez.com.ar>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/bitmap.h>
8*4882a593Smuzhiyun #include <linux/bitops.h>
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/dmaengine.h>
11*4882a593Smuzhiyun #include <linux/dmapool.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of_dma.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun #include <linux/spinlock.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include "virt-dma.h"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /** Common macros to normal and dedicated DMA registers **/
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define SUN4I_DMA_CFG_LOADING			BIT(31)
24*4882a593Smuzhiyun #define SUN4I_DMA_CFG_DST_DATA_WIDTH(width)	((width) << 25)
25*4882a593Smuzhiyun #define SUN4I_DMA_CFG_DST_BURST_LENGTH(len)	((len) << 23)
26*4882a593Smuzhiyun #define SUN4I_DMA_CFG_DST_ADDR_MODE(mode)	((mode) << 21)
27*4882a593Smuzhiyun #define SUN4I_DMA_CFG_DST_DRQ_TYPE(type)	((type) << 16)
28*4882a593Smuzhiyun #define SUN4I_DMA_CFG_SRC_DATA_WIDTH(width)	((width) << 9)
29*4882a593Smuzhiyun #define SUN4I_DMA_CFG_SRC_BURST_LENGTH(len)	((len) << 7)
30*4882a593Smuzhiyun #define SUN4I_DMA_CFG_SRC_ADDR_MODE(mode)	((mode) << 5)
31*4882a593Smuzhiyun #define SUN4I_DMA_CFG_SRC_DRQ_TYPE(type)	(type)
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /** Normal DMA register values **/
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /* Normal DMA source/destination data request type values */
36*4882a593Smuzhiyun #define SUN4I_NDMA_DRQ_TYPE_SDRAM		0x16
37*4882a593Smuzhiyun #define SUN4I_NDMA_DRQ_TYPE_LIMIT		(0x1F + 1)
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /** Normal DMA register layout **/
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /* Dedicated DMA source/destination address mode values */
42*4882a593Smuzhiyun #define SUN4I_NDMA_ADDR_MODE_LINEAR		0
43*4882a593Smuzhiyun #define SUN4I_NDMA_ADDR_MODE_IO			1
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /* Normal DMA configuration register layout */
46*4882a593Smuzhiyun #define SUN4I_NDMA_CFG_CONT_MODE		BIT(30)
47*4882a593Smuzhiyun #define SUN4I_NDMA_CFG_WAIT_STATE(n)		((n) << 27)
48*4882a593Smuzhiyun #define SUN4I_NDMA_CFG_DST_NON_SECURE		BIT(22)
49*4882a593Smuzhiyun #define SUN4I_NDMA_CFG_BYTE_COUNT_MODE_REMAIN	BIT(15)
50*4882a593Smuzhiyun #define SUN4I_NDMA_CFG_SRC_NON_SECURE		BIT(6)
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /** Dedicated DMA register values **/
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /* Dedicated DMA source/destination address mode values */
55*4882a593Smuzhiyun #define SUN4I_DDMA_ADDR_MODE_LINEAR		0
56*4882a593Smuzhiyun #define SUN4I_DDMA_ADDR_MODE_IO			1
57*4882a593Smuzhiyun #define SUN4I_DDMA_ADDR_MODE_HORIZONTAL_PAGE	2
58*4882a593Smuzhiyun #define SUN4I_DDMA_ADDR_MODE_VERTICAL_PAGE	3
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /* Dedicated DMA source/destination data request type values */
61*4882a593Smuzhiyun #define SUN4I_DDMA_DRQ_TYPE_SDRAM		0x1
62*4882a593Smuzhiyun #define SUN4I_DDMA_DRQ_TYPE_LIMIT		(0x1F + 1)
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /** Dedicated DMA register layout **/
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /* Dedicated DMA configuration register layout */
67*4882a593Smuzhiyun #define SUN4I_DDMA_CFG_BUSY			BIT(30)
68*4882a593Smuzhiyun #define SUN4I_DDMA_CFG_CONT_MODE		BIT(29)
69*4882a593Smuzhiyun #define SUN4I_DDMA_CFG_DST_NON_SECURE		BIT(28)
70*4882a593Smuzhiyun #define SUN4I_DDMA_CFG_BYTE_COUNT_MODE_REMAIN	BIT(15)
71*4882a593Smuzhiyun #define SUN4I_DDMA_CFG_SRC_NON_SECURE		BIT(12)
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun /* Dedicated DMA parameter register layout */
74*4882a593Smuzhiyun #define SUN4I_DDMA_PARA_DST_DATA_BLK_SIZE(n)	(((n) - 1) << 24)
75*4882a593Smuzhiyun #define SUN4I_DDMA_PARA_DST_WAIT_CYCLES(n)	(((n) - 1) << 16)
76*4882a593Smuzhiyun #define SUN4I_DDMA_PARA_SRC_DATA_BLK_SIZE(n)	(((n) - 1) << 8)
77*4882a593Smuzhiyun #define SUN4I_DDMA_PARA_SRC_WAIT_CYCLES(n)	(((n) - 1) << 0)
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /** DMA register offsets **/
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun /* General register offsets */
82*4882a593Smuzhiyun #define SUN4I_DMA_IRQ_ENABLE_REG		0x0
83*4882a593Smuzhiyun #define SUN4I_DMA_IRQ_PENDING_STATUS_REG	0x4
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun /* Normal DMA register offsets */
86*4882a593Smuzhiyun #define SUN4I_NDMA_CHANNEL_REG_BASE(n)		(0x100 + (n) * 0x20)
87*4882a593Smuzhiyun #define SUN4I_NDMA_CFG_REG			0x0
88*4882a593Smuzhiyun #define SUN4I_NDMA_SRC_ADDR_REG			0x4
89*4882a593Smuzhiyun #define SUN4I_NDMA_DST_ADDR_REG		0x8
90*4882a593Smuzhiyun #define SUN4I_NDMA_BYTE_COUNT_REG		0xC
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /* Dedicated DMA register offsets */
93*4882a593Smuzhiyun #define SUN4I_DDMA_CHANNEL_REG_BASE(n)		(0x300 + (n) * 0x20)
94*4882a593Smuzhiyun #define SUN4I_DDMA_CFG_REG			0x0
95*4882a593Smuzhiyun #define SUN4I_DDMA_SRC_ADDR_REG			0x4
96*4882a593Smuzhiyun #define SUN4I_DDMA_DST_ADDR_REG		0x8
97*4882a593Smuzhiyun #define SUN4I_DDMA_BYTE_COUNT_REG		0xC
98*4882a593Smuzhiyun #define SUN4I_DDMA_PARA_REG			0x18
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun /** DMA Driver **/
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun /*
103*4882a593Smuzhiyun  * Normal DMA has 8 channels, and Dedicated DMA has another 8, so
104*4882a593Smuzhiyun  * that's 16 channels. As for endpoints, there's 29 and 21
105*4882a593Smuzhiyun  * respectively. Given that the Normal DMA endpoints (other than
106*4882a593Smuzhiyun  * SDRAM) can be used as tx/rx, we need 78 vchans in total
107*4882a593Smuzhiyun  */
108*4882a593Smuzhiyun #define SUN4I_NDMA_NR_MAX_CHANNELS	8
109*4882a593Smuzhiyun #define SUN4I_DDMA_NR_MAX_CHANNELS	8
110*4882a593Smuzhiyun #define SUN4I_DMA_NR_MAX_CHANNELS					\
111*4882a593Smuzhiyun 	(SUN4I_NDMA_NR_MAX_CHANNELS + SUN4I_DDMA_NR_MAX_CHANNELS)
112*4882a593Smuzhiyun #define SUN4I_NDMA_NR_MAX_VCHANS	(29 * 2 - 1)
113*4882a593Smuzhiyun #define SUN4I_DDMA_NR_MAX_VCHANS	21
114*4882a593Smuzhiyun #define SUN4I_DMA_NR_MAX_VCHANS						\
115*4882a593Smuzhiyun 	(SUN4I_NDMA_NR_MAX_VCHANS + SUN4I_DDMA_NR_MAX_VCHANS)
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun /* This set of SUN4I_DDMA timing parameters were found experimentally while
118*4882a593Smuzhiyun  * working with the SPI driver and seem to make it behave correctly */
119*4882a593Smuzhiyun #define SUN4I_DDMA_MAGIC_SPI_PARAMETERS \
120*4882a593Smuzhiyun 	(SUN4I_DDMA_PARA_DST_DATA_BLK_SIZE(1) |			\
121*4882a593Smuzhiyun 	 SUN4I_DDMA_PARA_SRC_DATA_BLK_SIZE(1) |				\
122*4882a593Smuzhiyun 	 SUN4I_DDMA_PARA_DST_WAIT_CYCLES(2) |				\
123*4882a593Smuzhiyun 	 SUN4I_DDMA_PARA_SRC_WAIT_CYCLES(2))
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun struct sun4i_dma_pchan {
126*4882a593Smuzhiyun 	/* Register base of channel */
127*4882a593Smuzhiyun 	void __iomem			*base;
128*4882a593Smuzhiyun 	/* vchan currently being serviced */
129*4882a593Smuzhiyun 	struct sun4i_dma_vchan		*vchan;
130*4882a593Smuzhiyun 	/* Is this a dedicated pchan? */
131*4882a593Smuzhiyun 	int				is_dedicated;
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun struct sun4i_dma_vchan {
135*4882a593Smuzhiyun 	struct virt_dma_chan		vc;
136*4882a593Smuzhiyun 	struct dma_slave_config		cfg;
137*4882a593Smuzhiyun 	struct sun4i_dma_pchan		*pchan;
138*4882a593Smuzhiyun 	struct sun4i_dma_promise	*processing;
139*4882a593Smuzhiyun 	struct sun4i_dma_contract	*contract;
140*4882a593Smuzhiyun 	u8				endpoint;
141*4882a593Smuzhiyun 	int				is_dedicated;
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun struct sun4i_dma_promise {
145*4882a593Smuzhiyun 	u32				cfg;
146*4882a593Smuzhiyun 	u32				para;
147*4882a593Smuzhiyun 	dma_addr_t			src;
148*4882a593Smuzhiyun 	dma_addr_t			dst;
149*4882a593Smuzhiyun 	size_t				len;
150*4882a593Smuzhiyun 	struct list_head		list;
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun /* A contract is a set of promises */
154*4882a593Smuzhiyun struct sun4i_dma_contract {
155*4882a593Smuzhiyun 	struct virt_dma_desc		vd;
156*4882a593Smuzhiyun 	struct list_head		demands;
157*4882a593Smuzhiyun 	struct list_head		completed_demands;
158*4882a593Smuzhiyun 	int				is_cyclic;
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun struct sun4i_dma_dev {
162*4882a593Smuzhiyun 	DECLARE_BITMAP(pchans_used, SUN4I_DMA_NR_MAX_CHANNELS);
163*4882a593Smuzhiyun 	struct dma_device		slave;
164*4882a593Smuzhiyun 	struct sun4i_dma_pchan		*pchans;
165*4882a593Smuzhiyun 	struct sun4i_dma_vchan		*vchans;
166*4882a593Smuzhiyun 	void __iomem			*base;
167*4882a593Smuzhiyun 	struct clk			*clk;
168*4882a593Smuzhiyun 	int				irq;
169*4882a593Smuzhiyun 	spinlock_t			lock;
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun 
to_sun4i_dma_dev(struct dma_device * dev)172*4882a593Smuzhiyun static struct sun4i_dma_dev *to_sun4i_dma_dev(struct dma_device *dev)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	return container_of(dev, struct sun4i_dma_dev, slave);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun 
to_sun4i_dma_vchan(struct dma_chan * chan)177*4882a593Smuzhiyun static struct sun4i_dma_vchan *to_sun4i_dma_vchan(struct dma_chan *chan)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	return container_of(chan, struct sun4i_dma_vchan, vc.chan);
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun 
to_sun4i_dma_contract(struct virt_dma_desc * vd)182*4882a593Smuzhiyun static struct sun4i_dma_contract *to_sun4i_dma_contract(struct virt_dma_desc *vd)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun 	return container_of(vd, struct sun4i_dma_contract, vd);
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun 
chan2dev(struct dma_chan * chan)187*4882a593Smuzhiyun static struct device *chan2dev(struct dma_chan *chan)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun 	return &chan->dev->device;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
convert_burst(u32 maxburst)192*4882a593Smuzhiyun static int convert_burst(u32 maxburst)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	if (maxburst > 8)
195*4882a593Smuzhiyun 		return -EINVAL;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	/* 1 -> 0, 4 -> 1, 8 -> 2 */
198*4882a593Smuzhiyun 	return (maxburst >> 2);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun 
convert_buswidth(enum dma_slave_buswidth addr_width)201*4882a593Smuzhiyun static int convert_buswidth(enum dma_slave_buswidth addr_width)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun 	if (addr_width > DMA_SLAVE_BUSWIDTH_4_BYTES)
204*4882a593Smuzhiyun 		return -EINVAL;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	/* 8 (1 byte) -> 0, 16 (2 bytes) -> 1, 32 (4 bytes) -> 2 */
207*4882a593Smuzhiyun 	return (addr_width >> 1);
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun 
sun4i_dma_free_chan_resources(struct dma_chan * chan)210*4882a593Smuzhiyun static void sun4i_dma_free_chan_resources(struct dma_chan *chan)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	struct sun4i_dma_vchan *vchan = to_sun4i_dma_vchan(chan);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	vchan_free_chan_resources(&vchan->vc);
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun 
find_and_use_pchan(struct sun4i_dma_dev * priv,struct sun4i_dma_vchan * vchan)217*4882a593Smuzhiyun static struct sun4i_dma_pchan *find_and_use_pchan(struct sun4i_dma_dev *priv,
218*4882a593Smuzhiyun 						  struct sun4i_dma_vchan *vchan)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun 	struct sun4i_dma_pchan *pchan = NULL, *pchans = priv->pchans;
221*4882a593Smuzhiyun 	unsigned long flags;
222*4882a593Smuzhiyun 	int i, max;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	/*
225*4882a593Smuzhiyun 	 * pchans 0-SUN4I_NDMA_NR_MAX_CHANNELS are normal, and
226*4882a593Smuzhiyun 	 * SUN4I_NDMA_NR_MAX_CHANNELS+ are dedicated ones
227*4882a593Smuzhiyun 	 */
228*4882a593Smuzhiyun 	if (vchan->is_dedicated) {
229*4882a593Smuzhiyun 		i = SUN4I_NDMA_NR_MAX_CHANNELS;
230*4882a593Smuzhiyun 		max = SUN4I_DMA_NR_MAX_CHANNELS;
231*4882a593Smuzhiyun 	} else {
232*4882a593Smuzhiyun 		i = 0;
233*4882a593Smuzhiyun 		max = SUN4I_NDMA_NR_MAX_CHANNELS;
234*4882a593Smuzhiyun 	}
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->lock, flags);
237*4882a593Smuzhiyun 	for_each_clear_bit_from(i, priv->pchans_used, max) {
238*4882a593Smuzhiyun 		pchan = &pchans[i];
239*4882a593Smuzhiyun 		pchan->vchan = vchan;
240*4882a593Smuzhiyun 		set_bit(i, priv->pchans_used);
241*4882a593Smuzhiyun 		break;
242*4882a593Smuzhiyun 	}
243*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->lock, flags);
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	return pchan;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun 
release_pchan(struct sun4i_dma_dev * priv,struct sun4i_dma_pchan * pchan)248*4882a593Smuzhiyun static void release_pchan(struct sun4i_dma_dev *priv,
249*4882a593Smuzhiyun 			  struct sun4i_dma_pchan *pchan)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun 	unsigned long flags;
252*4882a593Smuzhiyun 	int nr = pchan - priv->pchans;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->lock, flags);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	pchan->vchan = NULL;
257*4882a593Smuzhiyun 	clear_bit(nr, priv->pchans_used);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->lock, flags);
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun 
configure_pchan(struct sun4i_dma_pchan * pchan,struct sun4i_dma_promise * d)262*4882a593Smuzhiyun static void configure_pchan(struct sun4i_dma_pchan *pchan,
263*4882a593Smuzhiyun 			    struct sun4i_dma_promise *d)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun 	/*
266*4882a593Smuzhiyun 	 * Configure addresses and misc parameters depending on type
267*4882a593Smuzhiyun 	 * SUN4I_DDMA has an extra field with timing parameters
268*4882a593Smuzhiyun 	 */
269*4882a593Smuzhiyun 	if (pchan->is_dedicated) {
270*4882a593Smuzhiyun 		writel_relaxed(d->src, pchan->base + SUN4I_DDMA_SRC_ADDR_REG);
271*4882a593Smuzhiyun 		writel_relaxed(d->dst, pchan->base + SUN4I_DDMA_DST_ADDR_REG);
272*4882a593Smuzhiyun 		writel_relaxed(d->len, pchan->base + SUN4I_DDMA_BYTE_COUNT_REG);
273*4882a593Smuzhiyun 		writel_relaxed(d->para, pchan->base + SUN4I_DDMA_PARA_REG);
274*4882a593Smuzhiyun 		writel_relaxed(d->cfg, pchan->base + SUN4I_DDMA_CFG_REG);
275*4882a593Smuzhiyun 	} else {
276*4882a593Smuzhiyun 		writel_relaxed(d->src, pchan->base + SUN4I_NDMA_SRC_ADDR_REG);
277*4882a593Smuzhiyun 		writel_relaxed(d->dst, pchan->base + SUN4I_NDMA_DST_ADDR_REG);
278*4882a593Smuzhiyun 		writel_relaxed(d->len, pchan->base + SUN4I_NDMA_BYTE_COUNT_REG);
279*4882a593Smuzhiyun 		writel_relaxed(d->cfg, pchan->base + SUN4I_NDMA_CFG_REG);
280*4882a593Smuzhiyun 	}
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
set_pchan_interrupt(struct sun4i_dma_dev * priv,struct sun4i_dma_pchan * pchan,int half,int end)283*4882a593Smuzhiyun static void set_pchan_interrupt(struct sun4i_dma_dev *priv,
284*4882a593Smuzhiyun 				struct sun4i_dma_pchan *pchan,
285*4882a593Smuzhiyun 				int half, int end)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun 	u32 reg;
288*4882a593Smuzhiyun 	int pchan_number = pchan - priv->pchans;
289*4882a593Smuzhiyun 	unsigned long flags;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->lock, flags);
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	reg = readl_relaxed(priv->base + SUN4I_DMA_IRQ_ENABLE_REG);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	if (half)
296*4882a593Smuzhiyun 		reg |= BIT(pchan_number * 2);
297*4882a593Smuzhiyun 	else
298*4882a593Smuzhiyun 		reg &= ~BIT(pchan_number * 2);
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	if (end)
301*4882a593Smuzhiyun 		reg |= BIT(pchan_number * 2 + 1);
302*4882a593Smuzhiyun 	else
303*4882a593Smuzhiyun 		reg &= ~BIT(pchan_number * 2 + 1);
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	writel_relaxed(reg, priv->base + SUN4I_DMA_IRQ_ENABLE_REG);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->lock, flags);
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun /*
311*4882a593Smuzhiyun  * Execute pending operations on a vchan
312*4882a593Smuzhiyun  *
313*4882a593Smuzhiyun  * When given a vchan, this function will try to acquire a suitable
314*4882a593Smuzhiyun  * pchan and, if successful, will configure it to fulfill a promise
315*4882a593Smuzhiyun  * from the next pending contract.
316*4882a593Smuzhiyun  *
317*4882a593Smuzhiyun  * This function must be called with &vchan->vc.lock held.
318*4882a593Smuzhiyun  */
__execute_vchan_pending(struct sun4i_dma_dev * priv,struct sun4i_dma_vchan * vchan)319*4882a593Smuzhiyun static int __execute_vchan_pending(struct sun4i_dma_dev *priv,
320*4882a593Smuzhiyun 				   struct sun4i_dma_vchan *vchan)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun 	struct sun4i_dma_promise *promise = NULL;
323*4882a593Smuzhiyun 	struct sun4i_dma_contract *contract = NULL;
324*4882a593Smuzhiyun 	struct sun4i_dma_pchan *pchan;
325*4882a593Smuzhiyun 	struct virt_dma_desc *vd;
326*4882a593Smuzhiyun 	int ret;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	lockdep_assert_held(&vchan->vc.lock);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	/* We need a pchan to do anything, so secure one if available */
331*4882a593Smuzhiyun 	pchan = find_and_use_pchan(priv, vchan);
332*4882a593Smuzhiyun 	if (!pchan)
333*4882a593Smuzhiyun 		return -EBUSY;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	/*
336*4882a593Smuzhiyun 	 * Channel endpoints must not be repeated, so if this vchan
337*4882a593Smuzhiyun 	 * has already submitted some work, we can't do anything else
338*4882a593Smuzhiyun 	 */
339*4882a593Smuzhiyun 	if (vchan->processing) {
340*4882a593Smuzhiyun 		dev_dbg(chan2dev(&vchan->vc.chan),
341*4882a593Smuzhiyun 			"processing something to this endpoint already\n");
342*4882a593Smuzhiyun 		ret = -EBUSY;
343*4882a593Smuzhiyun 		goto release_pchan;
344*4882a593Smuzhiyun 	}
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	do {
347*4882a593Smuzhiyun 		/* Figure out which contract we're working with today */
348*4882a593Smuzhiyun 		vd = vchan_next_desc(&vchan->vc);
349*4882a593Smuzhiyun 		if (!vd) {
350*4882a593Smuzhiyun 			dev_dbg(chan2dev(&vchan->vc.chan),
351*4882a593Smuzhiyun 				"No pending contract found");
352*4882a593Smuzhiyun 			ret = 0;
353*4882a593Smuzhiyun 			goto release_pchan;
354*4882a593Smuzhiyun 		}
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 		contract = to_sun4i_dma_contract(vd);
357*4882a593Smuzhiyun 		if (list_empty(&contract->demands)) {
358*4882a593Smuzhiyun 			/* The contract has been completed so mark it as such */
359*4882a593Smuzhiyun 			list_del(&contract->vd.node);
360*4882a593Smuzhiyun 			vchan_cookie_complete(&contract->vd);
361*4882a593Smuzhiyun 			dev_dbg(chan2dev(&vchan->vc.chan),
362*4882a593Smuzhiyun 				"Empty contract found and marked complete");
363*4882a593Smuzhiyun 		}
364*4882a593Smuzhiyun 	} while (list_empty(&contract->demands));
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	/* Now find out what we need to do */
367*4882a593Smuzhiyun 	promise = list_first_entry(&contract->demands,
368*4882a593Smuzhiyun 				   struct sun4i_dma_promise, list);
369*4882a593Smuzhiyun 	vchan->processing = promise;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	/* ... and make it reality */
372*4882a593Smuzhiyun 	if (promise) {
373*4882a593Smuzhiyun 		vchan->contract = contract;
374*4882a593Smuzhiyun 		vchan->pchan = pchan;
375*4882a593Smuzhiyun 		set_pchan_interrupt(priv, pchan, contract->is_cyclic, 1);
376*4882a593Smuzhiyun 		configure_pchan(pchan, promise);
377*4882a593Smuzhiyun 	}
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	return 0;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun release_pchan:
382*4882a593Smuzhiyun 	release_pchan(priv, pchan);
383*4882a593Smuzhiyun 	return ret;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun 
sanitize_config(struct dma_slave_config * sconfig,enum dma_transfer_direction direction)386*4882a593Smuzhiyun static int sanitize_config(struct dma_slave_config *sconfig,
387*4882a593Smuzhiyun 			   enum dma_transfer_direction direction)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun 	switch (direction) {
390*4882a593Smuzhiyun 	case DMA_MEM_TO_DEV:
391*4882a593Smuzhiyun 		if ((sconfig->dst_addr_width == DMA_SLAVE_BUSWIDTH_UNDEFINED) ||
392*4882a593Smuzhiyun 		    !sconfig->dst_maxburst)
393*4882a593Smuzhiyun 			return -EINVAL;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 		if (sconfig->src_addr_width == DMA_SLAVE_BUSWIDTH_UNDEFINED)
396*4882a593Smuzhiyun 			sconfig->src_addr_width = sconfig->dst_addr_width;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 		if (!sconfig->src_maxburst)
399*4882a593Smuzhiyun 			sconfig->src_maxburst = sconfig->dst_maxburst;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 		break;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	case DMA_DEV_TO_MEM:
404*4882a593Smuzhiyun 		if ((sconfig->src_addr_width == DMA_SLAVE_BUSWIDTH_UNDEFINED) ||
405*4882a593Smuzhiyun 		    !sconfig->src_maxburst)
406*4882a593Smuzhiyun 			return -EINVAL;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 		if (sconfig->dst_addr_width == DMA_SLAVE_BUSWIDTH_UNDEFINED)
409*4882a593Smuzhiyun 			sconfig->dst_addr_width = sconfig->src_addr_width;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 		if (!sconfig->dst_maxburst)
412*4882a593Smuzhiyun 			sconfig->dst_maxburst = sconfig->src_maxburst;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 		break;
415*4882a593Smuzhiyun 	default:
416*4882a593Smuzhiyun 		return 0;
417*4882a593Smuzhiyun 	}
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	return 0;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun /*
423*4882a593Smuzhiyun  * Generate a promise, to be used in a normal DMA contract.
424*4882a593Smuzhiyun  *
425*4882a593Smuzhiyun  * A NDMA promise contains all the information required to program the
426*4882a593Smuzhiyun  * normal part of the DMA Engine and get data copied. A non-executed
427*4882a593Smuzhiyun  * promise will live in the demands list on a contract. Once it has been
428*4882a593Smuzhiyun  * completed, it will be moved to the completed demands list for later freeing.
429*4882a593Smuzhiyun  * All linked promises will be freed when the corresponding contract is freed
430*4882a593Smuzhiyun  */
431*4882a593Smuzhiyun static struct sun4i_dma_promise *
generate_ndma_promise(struct dma_chan * chan,dma_addr_t src,dma_addr_t dest,size_t len,struct dma_slave_config * sconfig,enum dma_transfer_direction direction)432*4882a593Smuzhiyun generate_ndma_promise(struct dma_chan *chan, dma_addr_t src, dma_addr_t dest,
433*4882a593Smuzhiyun 		      size_t len, struct dma_slave_config *sconfig,
434*4882a593Smuzhiyun 		      enum dma_transfer_direction direction)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun 	struct sun4i_dma_promise *promise;
437*4882a593Smuzhiyun 	int ret;
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	ret = sanitize_config(sconfig, direction);
440*4882a593Smuzhiyun 	if (ret)
441*4882a593Smuzhiyun 		return NULL;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	promise = kzalloc(sizeof(*promise), GFP_NOWAIT);
444*4882a593Smuzhiyun 	if (!promise)
445*4882a593Smuzhiyun 		return NULL;
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	promise->src = src;
448*4882a593Smuzhiyun 	promise->dst = dest;
449*4882a593Smuzhiyun 	promise->len = len;
450*4882a593Smuzhiyun 	promise->cfg = SUN4I_DMA_CFG_LOADING |
451*4882a593Smuzhiyun 		SUN4I_NDMA_CFG_BYTE_COUNT_MODE_REMAIN;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	dev_dbg(chan2dev(chan),
454*4882a593Smuzhiyun 		"src burst %d, dst burst %d, src buswidth %d, dst buswidth %d",
455*4882a593Smuzhiyun 		sconfig->src_maxburst, sconfig->dst_maxburst,
456*4882a593Smuzhiyun 		sconfig->src_addr_width, sconfig->dst_addr_width);
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	/* Source burst */
459*4882a593Smuzhiyun 	ret = convert_burst(sconfig->src_maxburst);
460*4882a593Smuzhiyun 	if (ret < 0)
461*4882a593Smuzhiyun 		goto fail;
462*4882a593Smuzhiyun 	promise->cfg |= SUN4I_DMA_CFG_SRC_BURST_LENGTH(ret);
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	/* Destination burst */
465*4882a593Smuzhiyun 	ret = convert_burst(sconfig->dst_maxburst);
466*4882a593Smuzhiyun 	if (ret < 0)
467*4882a593Smuzhiyun 		goto fail;
468*4882a593Smuzhiyun 	promise->cfg |= SUN4I_DMA_CFG_DST_BURST_LENGTH(ret);
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	/* Source bus width */
471*4882a593Smuzhiyun 	ret = convert_buswidth(sconfig->src_addr_width);
472*4882a593Smuzhiyun 	if (ret < 0)
473*4882a593Smuzhiyun 		goto fail;
474*4882a593Smuzhiyun 	promise->cfg |= SUN4I_DMA_CFG_SRC_DATA_WIDTH(ret);
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	/* Destination bus width */
477*4882a593Smuzhiyun 	ret = convert_buswidth(sconfig->dst_addr_width);
478*4882a593Smuzhiyun 	if (ret < 0)
479*4882a593Smuzhiyun 		goto fail;
480*4882a593Smuzhiyun 	promise->cfg |= SUN4I_DMA_CFG_DST_DATA_WIDTH(ret);
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	return promise;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun fail:
485*4882a593Smuzhiyun 	kfree(promise);
486*4882a593Smuzhiyun 	return NULL;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun /*
490*4882a593Smuzhiyun  * Generate a promise, to be used in a dedicated DMA contract.
491*4882a593Smuzhiyun  *
492*4882a593Smuzhiyun  * A DDMA promise contains all the information required to program the
493*4882a593Smuzhiyun  * Dedicated part of the DMA Engine and get data copied. A non-executed
494*4882a593Smuzhiyun  * promise will live in the demands list on a contract. Once it has been
495*4882a593Smuzhiyun  * completed, it will be moved to the completed demands list for later freeing.
496*4882a593Smuzhiyun  * All linked promises will be freed when the corresponding contract is freed
497*4882a593Smuzhiyun  */
498*4882a593Smuzhiyun static struct sun4i_dma_promise *
generate_ddma_promise(struct dma_chan * chan,dma_addr_t src,dma_addr_t dest,size_t len,struct dma_slave_config * sconfig)499*4882a593Smuzhiyun generate_ddma_promise(struct dma_chan *chan, dma_addr_t src, dma_addr_t dest,
500*4882a593Smuzhiyun 		      size_t len, struct dma_slave_config *sconfig)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun 	struct sun4i_dma_promise *promise;
503*4882a593Smuzhiyun 	int ret;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	promise = kzalloc(sizeof(*promise), GFP_NOWAIT);
506*4882a593Smuzhiyun 	if (!promise)
507*4882a593Smuzhiyun 		return NULL;
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	promise->src = src;
510*4882a593Smuzhiyun 	promise->dst = dest;
511*4882a593Smuzhiyun 	promise->len = len;
512*4882a593Smuzhiyun 	promise->cfg = SUN4I_DMA_CFG_LOADING |
513*4882a593Smuzhiyun 		SUN4I_DDMA_CFG_BYTE_COUNT_MODE_REMAIN;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	/* Source burst */
516*4882a593Smuzhiyun 	ret = convert_burst(sconfig->src_maxburst);
517*4882a593Smuzhiyun 	if (ret < 0)
518*4882a593Smuzhiyun 		goto fail;
519*4882a593Smuzhiyun 	promise->cfg |= SUN4I_DMA_CFG_SRC_BURST_LENGTH(ret);
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	/* Destination burst */
522*4882a593Smuzhiyun 	ret = convert_burst(sconfig->dst_maxburst);
523*4882a593Smuzhiyun 	if (ret < 0)
524*4882a593Smuzhiyun 		goto fail;
525*4882a593Smuzhiyun 	promise->cfg |= SUN4I_DMA_CFG_DST_BURST_LENGTH(ret);
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	/* Source bus width */
528*4882a593Smuzhiyun 	ret = convert_buswidth(sconfig->src_addr_width);
529*4882a593Smuzhiyun 	if (ret < 0)
530*4882a593Smuzhiyun 		goto fail;
531*4882a593Smuzhiyun 	promise->cfg |= SUN4I_DMA_CFG_SRC_DATA_WIDTH(ret);
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	/* Destination bus width */
534*4882a593Smuzhiyun 	ret = convert_buswidth(sconfig->dst_addr_width);
535*4882a593Smuzhiyun 	if (ret < 0)
536*4882a593Smuzhiyun 		goto fail;
537*4882a593Smuzhiyun 	promise->cfg |= SUN4I_DMA_CFG_DST_DATA_WIDTH(ret);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	return promise;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun fail:
542*4882a593Smuzhiyun 	kfree(promise);
543*4882a593Smuzhiyun 	return NULL;
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun /*
547*4882a593Smuzhiyun  * Generate a contract
548*4882a593Smuzhiyun  *
549*4882a593Smuzhiyun  * Contracts function as DMA descriptors. As our hardware does not support
550*4882a593Smuzhiyun  * linked lists, we need to implement SG via software. We use a contract
551*4882a593Smuzhiyun  * to hold all the pieces of the request and process them serially one
552*4882a593Smuzhiyun  * after another. Each piece is represented as a promise.
553*4882a593Smuzhiyun  */
generate_dma_contract(void)554*4882a593Smuzhiyun static struct sun4i_dma_contract *generate_dma_contract(void)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun 	struct sun4i_dma_contract *contract;
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	contract = kzalloc(sizeof(*contract), GFP_NOWAIT);
559*4882a593Smuzhiyun 	if (!contract)
560*4882a593Smuzhiyun 		return NULL;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	INIT_LIST_HEAD(&contract->demands);
563*4882a593Smuzhiyun 	INIT_LIST_HEAD(&contract->completed_demands);
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	return contract;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun /*
569*4882a593Smuzhiyun  * Get next promise on a cyclic transfer
570*4882a593Smuzhiyun  *
571*4882a593Smuzhiyun  * Cyclic contracts contain a series of promises which are executed on a
572*4882a593Smuzhiyun  * loop. This function returns the next promise from a cyclic contract,
573*4882a593Smuzhiyun  * so it can be programmed into the hardware.
574*4882a593Smuzhiyun  */
575*4882a593Smuzhiyun static struct sun4i_dma_promise *
get_next_cyclic_promise(struct sun4i_dma_contract * contract)576*4882a593Smuzhiyun get_next_cyclic_promise(struct sun4i_dma_contract *contract)
577*4882a593Smuzhiyun {
578*4882a593Smuzhiyun 	struct sun4i_dma_promise *promise;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	promise = list_first_entry_or_null(&contract->demands,
581*4882a593Smuzhiyun 					   struct sun4i_dma_promise, list);
582*4882a593Smuzhiyun 	if (!promise) {
583*4882a593Smuzhiyun 		list_splice_init(&contract->completed_demands,
584*4882a593Smuzhiyun 				 &contract->demands);
585*4882a593Smuzhiyun 		promise = list_first_entry(&contract->demands,
586*4882a593Smuzhiyun 					   struct sun4i_dma_promise, list);
587*4882a593Smuzhiyun 	}
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	return promise;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun /*
593*4882a593Smuzhiyun  * Free a contract and all its associated promises
594*4882a593Smuzhiyun  */
sun4i_dma_free_contract(struct virt_dma_desc * vd)595*4882a593Smuzhiyun static void sun4i_dma_free_contract(struct virt_dma_desc *vd)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun 	struct sun4i_dma_contract *contract = to_sun4i_dma_contract(vd);
598*4882a593Smuzhiyun 	struct sun4i_dma_promise *promise, *tmp;
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	/* Free all the demands and completed demands */
601*4882a593Smuzhiyun 	list_for_each_entry_safe(promise, tmp, &contract->demands, list)
602*4882a593Smuzhiyun 		kfree(promise);
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	list_for_each_entry_safe(promise, tmp, &contract->completed_demands, list)
605*4882a593Smuzhiyun 		kfree(promise);
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	kfree(contract);
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
sun4i_dma_prep_dma_memcpy(struct dma_chan * chan,dma_addr_t dest,dma_addr_t src,size_t len,unsigned long flags)611*4882a593Smuzhiyun sun4i_dma_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest,
612*4882a593Smuzhiyun 			  dma_addr_t src, size_t len, unsigned long flags)
613*4882a593Smuzhiyun {
614*4882a593Smuzhiyun 	struct sun4i_dma_vchan *vchan = to_sun4i_dma_vchan(chan);
615*4882a593Smuzhiyun 	struct dma_slave_config *sconfig = &vchan->cfg;
616*4882a593Smuzhiyun 	struct sun4i_dma_promise *promise;
617*4882a593Smuzhiyun 	struct sun4i_dma_contract *contract;
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	contract = generate_dma_contract();
620*4882a593Smuzhiyun 	if (!contract)
621*4882a593Smuzhiyun 		return NULL;
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	/*
624*4882a593Smuzhiyun 	 * We can only do the copy to bus aligned addresses, so
625*4882a593Smuzhiyun 	 * choose the best one so we get decent performance. We also
626*4882a593Smuzhiyun 	 * maximize the burst size for this same reason.
627*4882a593Smuzhiyun 	 */
628*4882a593Smuzhiyun 	sconfig->src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
629*4882a593Smuzhiyun 	sconfig->dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
630*4882a593Smuzhiyun 	sconfig->src_maxburst = 8;
631*4882a593Smuzhiyun 	sconfig->dst_maxburst = 8;
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	if (vchan->is_dedicated)
634*4882a593Smuzhiyun 		promise = generate_ddma_promise(chan, src, dest, len, sconfig);
635*4882a593Smuzhiyun 	else
636*4882a593Smuzhiyun 		promise = generate_ndma_promise(chan, src, dest, len, sconfig,
637*4882a593Smuzhiyun 						DMA_MEM_TO_MEM);
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	if (!promise) {
640*4882a593Smuzhiyun 		kfree(contract);
641*4882a593Smuzhiyun 		return NULL;
642*4882a593Smuzhiyun 	}
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	/* Configure memcpy mode */
645*4882a593Smuzhiyun 	if (vchan->is_dedicated) {
646*4882a593Smuzhiyun 		promise->cfg |= SUN4I_DMA_CFG_SRC_DRQ_TYPE(SUN4I_DDMA_DRQ_TYPE_SDRAM) |
647*4882a593Smuzhiyun 				SUN4I_DMA_CFG_DST_DRQ_TYPE(SUN4I_DDMA_DRQ_TYPE_SDRAM);
648*4882a593Smuzhiyun 	} else {
649*4882a593Smuzhiyun 		promise->cfg |= SUN4I_DMA_CFG_SRC_DRQ_TYPE(SUN4I_NDMA_DRQ_TYPE_SDRAM) |
650*4882a593Smuzhiyun 				SUN4I_DMA_CFG_DST_DRQ_TYPE(SUN4I_NDMA_DRQ_TYPE_SDRAM);
651*4882a593Smuzhiyun 	}
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	/* Fill the contract with our only promise */
654*4882a593Smuzhiyun 	list_add_tail(&promise->list, &contract->demands);
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	/* And add it to the vchan */
657*4882a593Smuzhiyun 	return vchan_tx_prep(&vchan->vc, &contract->vd, flags);
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
sun4i_dma_prep_dma_cyclic(struct dma_chan * chan,dma_addr_t buf,size_t len,size_t period_len,enum dma_transfer_direction dir,unsigned long flags)661*4882a593Smuzhiyun sun4i_dma_prep_dma_cyclic(struct dma_chan *chan, dma_addr_t buf, size_t len,
662*4882a593Smuzhiyun 			  size_t period_len, enum dma_transfer_direction dir,
663*4882a593Smuzhiyun 			  unsigned long flags)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun 	struct sun4i_dma_vchan *vchan = to_sun4i_dma_vchan(chan);
666*4882a593Smuzhiyun 	struct dma_slave_config *sconfig = &vchan->cfg;
667*4882a593Smuzhiyun 	struct sun4i_dma_promise *promise;
668*4882a593Smuzhiyun 	struct sun4i_dma_contract *contract;
669*4882a593Smuzhiyun 	dma_addr_t src, dest;
670*4882a593Smuzhiyun 	u32 endpoints;
671*4882a593Smuzhiyun 	int nr_periods, offset, plength, i;
672*4882a593Smuzhiyun 	u8 ram_type, io_mode, linear_mode;
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	if (!is_slave_direction(dir)) {
675*4882a593Smuzhiyun 		dev_err(chan2dev(chan), "Invalid DMA direction\n");
676*4882a593Smuzhiyun 		return NULL;
677*4882a593Smuzhiyun 	}
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	contract = generate_dma_contract();
680*4882a593Smuzhiyun 	if (!contract)
681*4882a593Smuzhiyun 		return NULL;
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	contract->is_cyclic = 1;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	if (vchan->is_dedicated) {
686*4882a593Smuzhiyun 		io_mode = SUN4I_DDMA_ADDR_MODE_IO;
687*4882a593Smuzhiyun 		linear_mode = SUN4I_DDMA_ADDR_MODE_LINEAR;
688*4882a593Smuzhiyun 		ram_type = SUN4I_DDMA_DRQ_TYPE_SDRAM;
689*4882a593Smuzhiyun 	} else {
690*4882a593Smuzhiyun 		io_mode = SUN4I_NDMA_ADDR_MODE_IO;
691*4882a593Smuzhiyun 		linear_mode = SUN4I_NDMA_ADDR_MODE_LINEAR;
692*4882a593Smuzhiyun 		ram_type = SUN4I_NDMA_DRQ_TYPE_SDRAM;
693*4882a593Smuzhiyun 	}
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	if (dir == DMA_MEM_TO_DEV) {
696*4882a593Smuzhiyun 		src = buf;
697*4882a593Smuzhiyun 		dest = sconfig->dst_addr;
698*4882a593Smuzhiyun 		endpoints = SUN4I_DMA_CFG_DST_DRQ_TYPE(vchan->endpoint) |
699*4882a593Smuzhiyun 			    SUN4I_DMA_CFG_DST_ADDR_MODE(io_mode) |
700*4882a593Smuzhiyun 			    SUN4I_DMA_CFG_SRC_DRQ_TYPE(ram_type) |
701*4882a593Smuzhiyun 			    SUN4I_DMA_CFG_SRC_ADDR_MODE(linear_mode);
702*4882a593Smuzhiyun 	} else {
703*4882a593Smuzhiyun 		src = sconfig->src_addr;
704*4882a593Smuzhiyun 		dest = buf;
705*4882a593Smuzhiyun 		endpoints = SUN4I_DMA_CFG_DST_DRQ_TYPE(ram_type) |
706*4882a593Smuzhiyun 			    SUN4I_DMA_CFG_DST_ADDR_MODE(linear_mode) |
707*4882a593Smuzhiyun 			    SUN4I_DMA_CFG_SRC_DRQ_TYPE(vchan->endpoint) |
708*4882a593Smuzhiyun 			    SUN4I_DMA_CFG_SRC_ADDR_MODE(io_mode);
709*4882a593Smuzhiyun 	}
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	/*
712*4882a593Smuzhiyun 	 * We will be using half done interrupts to make two periods
713*4882a593Smuzhiyun 	 * out of a promise, so we need to program the DMA engine less
714*4882a593Smuzhiyun 	 * often
715*4882a593Smuzhiyun 	 */
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	/*
718*4882a593Smuzhiyun 	 * The engine can interrupt on half-transfer, so we can use
719*4882a593Smuzhiyun 	 * this feature to program the engine half as often as if we
720*4882a593Smuzhiyun 	 * didn't use it (keep in mind the hardware doesn't support
721*4882a593Smuzhiyun 	 * linked lists).
722*4882a593Smuzhiyun 	 *
723*4882a593Smuzhiyun 	 * Say you have a set of periods (| marks the start/end, I for
724*4882a593Smuzhiyun 	 * interrupt, P for programming the engine to do a new
725*4882a593Smuzhiyun 	 * transfer), the easy but slow way would be to do
726*4882a593Smuzhiyun 	 *
727*4882a593Smuzhiyun 	 *  |---|---|---|---| (periods / promises)
728*4882a593Smuzhiyun 	 *  P  I,P I,P I,P  I
729*4882a593Smuzhiyun 	 *
730*4882a593Smuzhiyun 	 * Using half transfer interrupts you can do
731*4882a593Smuzhiyun 	 *
732*4882a593Smuzhiyun 	 *  |-------|-------| (promises as configured on hw)
733*4882a593Smuzhiyun 	 *  |---|---|---|---| (periods)
734*4882a593Smuzhiyun 	 *  P   I  I,P  I   I
735*4882a593Smuzhiyun 	 *
736*4882a593Smuzhiyun 	 * Which requires half the engine programming for the same
737*4882a593Smuzhiyun 	 * functionality.
738*4882a593Smuzhiyun 	 */
739*4882a593Smuzhiyun 	nr_periods = DIV_ROUND_UP(len / period_len, 2);
740*4882a593Smuzhiyun 	for (i = 0; i < nr_periods; i++) {
741*4882a593Smuzhiyun 		/* Calculate the offset in the buffer and the length needed */
742*4882a593Smuzhiyun 		offset = i * period_len * 2;
743*4882a593Smuzhiyun 		plength = min((len - offset), (period_len * 2));
744*4882a593Smuzhiyun 		if (dir == DMA_MEM_TO_DEV)
745*4882a593Smuzhiyun 			src = buf + offset;
746*4882a593Smuzhiyun 		else
747*4882a593Smuzhiyun 			dest = buf + offset;
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 		/* Make the promise */
750*4882a593Smuzhiyun 		if (vchan->is_dedicated)
751*4882a593Smuzhiyun 			promise = generate_ddma_promise(chan, src, dest,
752*4882a593Smuzhiyun 							plength, sconfig);
753*4882a593Smuzhiyun 		else
754*4882a593Smuzhiyun 			promise = generate_ndma_promise(chan, src, dest,
755*4882a593Smuzhiyun 							plength, sconfig, dir);
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 		if (!promise) {
758*4882a593Smuzhiyun 			/* TODO: should we free everything? */
759*4882a593Smuzhiyun 			return NULL;
760*4882a593Smuzhiyun 		}
761*4882a593Smuzhiyun 		promise->cfg |= endpoints;
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 		/* Then add it to the contract */
764*4882a593Smuzhiyun 		list_add_tail(&promise->list, &contract->demands);
765*4882a593Smuzhiyun 	}
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	/* And add it to the vchan */
768*4882a593Smuzhiyun 	return vchan_tx_prep(&vchan->vc, &contract->vd, flags);
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
sun4i_dma_prep_slave_sg(struct dma_chan * chan,struct scatterlist * sgl,unsigned int sg_len,enum dma_transfer_direction dir,unsigned long flags,void * context)772*4882a593Smuzhiyun sun4i_dma_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
773*4882a593Smuzhiyun 			unsigned int sg_len, enum dma_transfer_direction dir,
774*4882a593Smuzhiyun 			unsigned long flags, void *context)
775*4882a593Smuzhiyun {
776*4882a593Smuzhiyun 	struct sun4i_dma_vchan *vchan = to_sun4i_dma_vchan(chan);
777*4882a593Smuzhiyun 	struct dma_slave_config *sconfig = &vchan->cfg;
778*4882a593Smuzhiyun 	struct sun4i_dma_promise *promise;
779*4882a593Smuzhiyun 	struct sun4i_dma_contract *contract;
780*4882a593Smuzhiyun 	u8 ram_type, io_mode, linear_mode;
781*4882a593Smuzhiyun 	struct scatterlist *sg;
782*4882a593Smuzhiyun 	dma_addr_t srcaddr, dstaddr;
783*4882a593Smuzhiyun 	u32 endpoints, para;
784*4882a593Smuzhiyun 	int i;
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	if (!sgl)
787*4882a593Smuzhiyun 		return NULL;
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	if (!is_slave_direction(dir)) {
790*4882a593Smuzhiyun 		dev_err(chan2dev(chan), "Invalid DMA direction\n");
791*4882a593Smuzhiyun 		return NULL;
792*4882a593Smuzhiyun 	}
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	contract = generate_dma_contract();
795*4882a593Smuzhiyun 	if (!contract)
796*4882a593Smuzhiyun 		return NULL;
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	if (vchan->is_dedicated) {
799*4882a593Smuzhiyun 		io_mode = SUN4I_DDMA_ADDR_MODE_IO;
800*4882a593Smuzhiyun 		linear_mode = SUN4I_DDMA_ADDR_MODE_LINEAR;
801*4882a593Smuzhiyun 		ram_type = SUN4I_DDMA_DRQ_TYPE_SDRAM;
802*4882a593Smuzhiyun 	} else {
803*4882a593Smuzhiyun 		io_mode = SUN4I_NDMA_ADDR_MODE_IO;
804*4882a593Smuzhiyun 		linear_mode = SUN4I_NDMA_ADDR_MODE_LINEAR;
805*4882a593Smuzhiyun 		ram_type = SUN4I_NDMA_DRQ_TYPE_SDRAM;
806*4882a593Smuzhiyun 	}
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 	if (dir == DMA_MEM_TO_DEV)
809*4882a593Smuzhiyun 		endpoints = SUN4I_DMA_CFG_DST_DRQ_TYPE(vchan->endpoint) |
810*4882a593Smuzhiyun 			    SUN4I_DMA_CFG_DST_ADDR_MODE(io_mode) |
811*4882a593Smuzhiyun 			    SUN4I_DMA_CFG_SRC_DRQ_TYPE(ram_type) |
812*4882a593Smuzhiyun 			    SUN4I_DMA_CFG_SRC_ADDR_MODE(linear_mode);
813*4882a593Smuzhiyun 	else
814*4882a593Smuzhiyun 		endpoints = SUN4I_DMA_CFG_DST_DRQ_TYPE(ram_type) |
815*4882a593Smuzhiyun 			    SUN4I_DMA_CFG_DST_ADDR_MODE(linear_mode) |
816*4882a593Smuzhiyun 			    SUN4I_DMA_CFG_SRC_DRQ_TYPE(vchan->endpoint) |
817*4882a593Smuzhiyun 			    SUN4I_DMA_CFG_SRC_ADDR_MODE(io_mode);
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	for_each_sg(sgl, sg, sg_len, i) {
820*4882a593Smuzhiyun 		/* Figure out addresses */
821*4882a593Smuzhiyun 		if (dir == DMA_MEM_TO_DEV) {
822*4882a593Smuzhiyun 			srcaddr = sg_dma_address(sg);
823*4882a593Smuzhiyun 			dstaddr = sconfig->dst_addr;
824*4882a593Smuzhiyun 		} else {
825*4882a593Smuzhiyun 			srcaddr = sconfig->src_addr;
826*4882a593Smuzhiyun 			dstaddr = sg_dma_address(sg);
827*4882a593Smuzhiyun 		}
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 		/*
830*4882a593Smuzhiyun 		 * These are the magic DMA engine timings that keep SPI going.
831*4882a593Smuzhiyun 		 * I haven't seen any interface on DMAEngine to configure
832*4882a593Smuzhiyun 		 * timings, and so far they seem to work for everything we
833*4882a593Smuzhiyun 		 * support, so I've kept them here. I don't know if other
834*4882a593Smuzhiyun 		 * devices need different timings because, as usual, we only
835*4882a593Smuzhiyun 		 * have the "para" bitfield meanings, but no comment on what
836*4882a593Smuzhiyun 		 * the values should be when doing a certain operation :|
837*4882a593Smuzhiyun 		 */
838*4882a593Smuzhiyun 		para = SUN4I_DDMA_MAGIC_SPI_PARAMETERS;
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 		/* And make a suitable promise */
841*4882a593Smuzhiyun 		if (vchan->is_dedicated)
842*4882a593Smuzhiyun 			promise = generate_ddma_promise(chan, srcaddr, dstaddr,
843*4882a593Smuzhiyun 							sg_dma_len(sg),
844*4882a593Smuzhiyun 							sconfig);
845*4882a593Smuzhiyun 		else
846*4882a593Smuzhiyun 			promise = generate_ndma_promise(chan, srcaddr, dstaddr,
847*4882a593Smuzhiyun 							sg_dma_len(sg),
848*4882a593Smuzhiyun 							sconfig, dir);
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 		if (!promise)
851*4882a593Smuzhiyun 			return NULL; /* TODO: should we free everything? */
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 		promise->cfg |= endpoints;
854*4882a593Smuzhiyun 		promise->para = para;
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 		/* Then add it to the contract */
857*4882a593Smuzhiyun 		list_add_tail(&promise->list, &contract->demands);
858*4882a593Smuzhiyun 	}
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	/*
861*4882a593Smuzhiyun 	 * Once we've got all the promises ready, add the contract
862*4882a593Smuzhiyun 	 * to the pending list on the vchan
863*4882a593Smuzhiyun 	 */
864*4882a593Smuzhiyun 	return vchan_tx_prep(&vchan->vc, &contract->vd, flags);
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun 
sun4i_dma_terminate_all(struct dma_chan * chan)867*4882a593Smuzhiyun static int sun4i_dma_terminate_all(struct dma_chan *chan)
868*4882a593Smuzhiyun {
869*4882a593Smuzhiyun 	struct sun4i_dma_dev *priv = to_sun4i_dma_dev(chan->device);
870*4882a593Smuzhiyun 	struct sun4i_dma_vchan *vchan = to_sun4i_dma_vchan(chan);
871*4882a593Smuzhiyun 	struct sun4i_dma_pchan *pchan = vchan->pchan;
872*4882a593Smuzhiyun 	LIST_HEAD(head);
873*4882a593Smuzhiyun 	unsigned long flags;
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	spin_lock_irqsave(&vchan->vc.lock, flags);
876*4882a593Smuzhiyun 	vchan_get_all_descriptors(&vchan->vc, &head);
877*4882a593Smuzhiyun 	spin_unlock_irqrestore(&vchan->vc.lock, flags);
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	/*
880*4882a593Smuzhiyun 	 * Clearing the configuration register will halt the pchan. Interrupts
881*4882a593Smuzhiyun 	 * may still trigger, so don't forget to disable them.
882*4882a593Smuzhiyun 	 */
883*4882a593Smuzhiyun 	if (pchan) {
884*4882a593Smuzhiyun 		if (pchan->is_dedicated)
885*4882a593Smuzhiyun 			writel(0, pchan->base + SUN4I_DDMA_CFG_REG);
886*4882a593Smuzhiyun 		else
887*4882a593Smuzhiyun 			writel(0, pchan->base + SUN4I_NDMA_CFG_REG);
888*4882a593Smuzhiyun 		set_pchan_interrupt(priv, pchan, 0, 0);
889*4882a593Smuzhiyun 		release_pchan(priv, pchan);
890*4882a593Smuzhiyun 	}
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	spin_lock_irqsave(&vchan->vc.lock, flags);
893*4882a593Smuzhiyun 	/* Clear these so the vchan is usable again */
894*4882a593Smuzhiyun 	vchan->processing = NULL;
895*4882a593Smuzhiyun 	vchan->pchan = NULL;
896*4882a593Smuzhiyun 	spin_unlock_irqrestore(&vchan->vc.lock, flags);
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	vchan_dma_desc_free_list(&vchan->vc, &head);
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	return 0;
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun 
sun4i_dma_config(struct dma_chan * chan,struct dma_slave_config * config)903*4882a593Smuzhiyun static int sun4i_dma_config(struct dma_chan *chan,
904*4882a593Smuzhiyun 			    struct dma_slave_config *config)
905*4882a593Smuzhiyun {
906*4882a593Smuzhiyun 	struct sun4i_dma_vchan *vchan = to_sun4i_dma_vchan(chan);
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	memcpy(&vchan->cfg, config, sizeof(*config));
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	return 0;
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun 
sun4i_dma_of_xlate(struct of_phandle_args * dma_spec,struct of_dma * ofdma)913*4882a593Smuzhiyun static struct dma_chan *sun4i_dma_of_xlate(struct of_phandle_args *dma_spec,
914*4882a593Smuzhiyun 					   struct of_dma *ofdma)
915*4882a593Smuzhiyun {
916*4882a593Smuzhiyun 	struct sun4i_dma_dev *priv = ofdma->of_dma_data;
917*4882a593Smuzhiyun 	struct sun4i_dma_vchan *vchan;
918*4882a593Smuzhiyun 	struct dma_chan *chan;
919*4882a593Smuzhiyun 	u8 is_dedicated = dma_spec->args[0];
920*4882a593Smuzhiyun 	u8 endpoint = dma_spec->args[1];
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	/* Check if type is Normal or Dedicated */
923*4882a593Smuzhiyun 	if (is_dedicated != 0 && is_dedicated != 1)
924*4882a593Smuzhiyun 		return NULL;
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	/* Make sure the endpoint looks sane */
927*4882a593Smuzhiyun 	if ((is_dedicated && endpoint >= SUN4I_DDMA_DRQ_TYPE_LIMIT) ||
928*4882a593Smuzhiyun 	    (!is_dedicated && endpoint >= SUN4I_NDMA_DRQ_TYPE_LIMIT))
929*4882a593Smuzhiyun 		return NULL;
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	chan = dma_get_any_slave_channel(&priv->slave);
932*4882a593Smuzhiyun 	if (!chan)
933*4882a593Smuzhiyun 		return NULL;
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 	/* Assign the endpoint to the vchan */
936*4882a593Smuzhiyun 	vchan = to_sun4i_dma_vchan(chan);
937*4882a593Smuzhiyun 	vchan->is_dedicated = is_dedicated;
938*4882a593Smuzhiyun 	vchan->endpoint = endpoint;
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	return chan;
941*4882a593Smuzhiyun }
942*4882a593Smuzhiyun 
sun4i_dma_tx_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * state)943*4882a593Smuzhiyun static enum dma_status sun4i_dma_tx_status(struct dma_chan *chan,
944*4882a593Smuzhiyun 					   dma_cookie_t cookie,
945*4882a593Smuzhiyun 					   struct dma_tx_state *state)
946*4882a593Smuzhiyun {
947*4882a593Smuzhiyun 	struct sun4i_dma_vchan *vchan = to_sun4i_dma_vchan(chan);
948*4882a593Smuzhiyun 	struct sun4i_dma_pchan *pchan = vchan->pchan;
949*4882a593Smuzhiyun 	struct sun4i_dma_contract *contract;
950*4882a593Smuzhiyun 	struct sun4i_dma_promise *promise;
951*4882a593Smuzhiyun 	struct virt_dma_desc *vd;
952*4882a593Smuzhiyun 	unsigned long flags;
953*4882a593Smuzhiyun 	enum dma_status ret;
954*4882a593Smuzhiyun 	size_t bytes = 0;
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	ret = dma_cookie_status(chan, cookie, state);
957*4882a593Smuzhiyun 	if (!state || (ret == DMA_COMPLETE))
958*4882a593Smuzhiyun 		return ret;
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	spin_lock_irqsave(&vchan->vc.lock, flags);
961*4882a593Smuzhiyun 	vd = vchan_find_desc(&vchan->vc, cookie);
962*4882a593Smuzhiyun 	if (!vd)
963*4882a593Smuzhiyun 		goto exit;
964*4882a593Smuzhiyun 	contract = to_sun4i_dma_contract(vd);
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	list_for_each_entry(promise, &contract->demands, list)
967*4882a593Smuzhiyun 		bytes += promise->len;
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	/*
970*4882a593Smuzhiyun 	 * The hardware is configured to return the remaining byte
971*4882a593Smuzhiyun 	 * quantity. If possible, replace the first listed element's
972*4882a593Smuzhiyun 	 * full size with the actual remaining amount
973*4882a593Smuzhiyun 	 */
974*4882a593Smuzhiyun 	promise = list_first_entry_or_null(&contract->demands,
975*4882a593Smuzhiyun 					   struct sun4i_dma_promise, list);
976*4882a593Smuzhiyun 	if (promise && pchan) {
977*4882a593Smuzhiyun 		bytes -= promise->len;
978*4882a593Smuzhiyun 		if (pchan->is_dedicated)
979*4882a593Smuzhiyun 			bytes += readl(pchan->base + SUN4I_DDMA_BYTE_COUNT_REG);
980*4882a593Smuzhiyun 		else
981*4882a593Smuzhiyun 			bytes += readl(pchan->base + SUN4I_NDMA_BYTE_COUNT_REG);
982*4882a593Smuzhiyun 	}
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun exit:
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 	dma_set_residue(state, bytes);
987*4882a593Smuzhiyun 	spin_unlock_irqrestore(&vchan->vc.lock, flags);
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	return ret;
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun 
sun4i_dma_issue_pending(struct dma_chan * chan)992*4882a593Smuzhiyun static void sun4i_dma_issue_pending(struct dma_chan *chan)
993*4882a593Smuzhiyun {
994*4882a593Smuzhiyun 	struct sun4i_dma_dev *priv = to_sun4i_dma_dev(chan->device);
995*4882a593Smuzhiyun 	struct sun4i_dma_vchan *vchan = to_sun4i_dma_vchan(chan);
996*4882a593Smuzhiyun 	unsigned long flags;
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 	spin_lock_irqsave(&vchan->vc.lock, flags);
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	/*
1001*4882a593Smuzhiyun 	 * If there are pending transactions for this vchan, push one of
1002*4882a593Smuzhiyun 	 * them into the engine to get the ball rolling.
1003*4882a593Smuzhiyun 	 */
1004*4882a593Smuzhiyun 	if (vchan_issue_pending(&vchan->vc))
1005*4882a593Smuzhiyun 		__execute_vchan_pending(priv, vchan);
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	spin_unlock_irqrestore(&vchan->vc.lock, flags);
1008*4882a593Smuzhiyun }
1009*4882a593Smuzhiyun 
sun4i_dma_interrupt(int irq,void * dev_id)1010*4882a593Smuzhiyun static irqreturn_t sun4i_dma_interrupt(int irq, void *dev_id)
1011*4882a593Smuzhiyun {
1012*4882a593Smuzhiyun 	struct sun4i_dma_dev *priv = dev_id;
1013*4882a593Smuzhiyun 	struct sun4i_dma_pchan *pchans = priv->pchans, *pchan;
1014*4882a593Smuzhiyun 	struct sun4i_dma_vchan *vchan;
1015*4882a593Smuzhiyun 	struct sun4i_dma_contract *contract;
1016*4882a593Smuzhiyun 	struct sun4i_dma_promise *promise;
1017*4882a593Smuzhiyun 	unsigned long pendirq, irqs, disableirqs;
1018*4882a593Smuzhiyun 	int bit, i, free_room, allow_mitigation = 1;
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	pendirq = readl_relaxed(priv->base + SUN4I_DMA_IRQ_PENDING_STATUS_REG);
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun handle_pending:
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	disableirqs = 0;
1025*4882a593Smuzhiyun 	free_room = 0;
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	for_each_set_bit(bit, &pendirq, 32) {
1028*4882a593Smuzhiyun 		pchan = &pchans[bit >> 1];
1029*4882a593Smuzhiyun 		vchan = pchan->vchan;
1030*4882a593Smuzhiyun 		if (!vchan) /* a terminated channel may still interrupt */
1031*4882a593Smuzhiyun 			continue;
1032*4882a593Smuzhiyun 		contract = vchan->contract;
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun 		/*
1035*4882a593Smuzhiyun 		 * Disable the IRQ and free the pchan if it's an end
1036*4882a593Smuzhiyun 		 * interrupt (odd bit)
1037*4882a593Smuzhiyun 		 */
1038*4882a593Smuzhiyun 		if (bit & 1) {
1039*4882a593Smuzhiyun 			spin_lock(&vchan->vc.lock);
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun 			/*
1042*4882a593Smuzhiyun 			 * Move the promise into the completed list now that
1043*4882a593Smuzhiyun 			 * we're done with it
1044*4882a593Smuzhiyun 			 */
1045*4882a593Smuzhiyun 			list_del(&vchan->processing->list);
1046*4882a593Smuzhiyun 			list_add_tail(&vchan->processing->list,
1047*4882a593Smuzhiyun 				      &contract->completed_demands);
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 			/*
1050*4882a593Smuzhiyun 			 * Cyclic DMA transfers are special:
1051*4882a593Smuzhiyun 			 * - There's always something we can dispatch
1052*4882a593Smuzhiyun 			 * - We need to run the callback
1053*4882a593Smuzhiyun 			 * - Latency is very important, as this is used by audio
1054*4882a593Smuzhiyun 			 * We therefore just cycle through the list and dispatch
1055*4882a593Smuzhiyun 			 * whatever we have here, reusing the pchan. There's
1056*4882a593Smuzhiyun 			 * no need to run the thread after this.
1057*4882a593Smuzhiyun 			 *
1058*4882a593Smuzhiyun 			 * For non-cyclic transfers we need to look around,
1059*4882a593Smuzhiyun 			 * so we can program some more work, or notify the
1060*4882a593Smuzhiyun 			 * client that their transfers have been completed.
1061*4882a593Smuzhiyun 			 */
1062*4882a593Smuzhiyun 			if (contract->is_cyclic) {
1063*4882a593Smuzhiyun 				promise = get_next_cyclic_promise(contract);
1064*4882a593Smuzhiyun 				vchan->processing = promise;
1065*4882a593Smuzhiyun 				configure_pchan(pchan, promise);
1066*4882a593Smuzhiyun 				vchan_cyclic_callback(&contract->vd);
1067*4882a593Smuzhiyun 			} else {
1068*4882a593Smuzhiyun 				vchan->processing = NULL;
1069*4882a593Smuzhiyun 				vchan->pchan = NULL;
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun 				free_room = 1;
1072*4882a593Smuzhiyun 				disableirqs |= BIT(bit);
1073*4882a593Smuzhiyun 				release_pchan(priv, pchan);
1074*4882a593Smuzhiyun 			}
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 			spin_unlock(&vchan->vc.lock);
1077*4882a593Smuzhiyun 		} else {
1078*4882a593Smuzhiyun 			/* Half done interrupt */
1079*4882a593Smuzhiyun 			if (contract->is_cyclic)
1080*4882a593Smuzhiyun 				vchan_cyclic_callback(&contract->vd);
1081*4882a593Smuzhiyun 			else
1082*4882a593Smuzhiyun 				disableirqs |= BIT(bit);
1083*4882a593Smuzhiyun 		}
1084*4882a593Smuzhiyun 	}
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 	/* Disable the IRQs for events we handled */
1087*4882a593Smuzhiyun 	spin_lock(&priv->lock);
1088*4882a593Smuzhiyun 	irqs = readl_relaxed(priv->base + SUN4I_DMA_IRQ_ENABLE_REG);
1089*4882a593Smuzhiyun 	writel_relaxed(irqs & ~disableirqs,
1090*4882a593Smuzhiyun 		       priv->base + SUN4I_DMA_IRQ_ENABLE_REG);
1091*4882a593Smuzhiyun 	spin_unlock(&priv->lock);
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun 	/* Writing 1 to the pending field will clear the pending interrupt */
1094*4882a593Smuzhiyun 	writel_relaxed(pendirq, priv->base + SUN4I_DMA_IRQ_PENDING_STATUS_REG);
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 	/*
1097*4882a593Smuzhiyun 	 * If a pchan was freed, we may be able to schedule something else,
1098*4882a593Smuzhiyun 	 * so have a look around
1099*4882a593Smuzhiyun 	 */
1100*4882a593Smuzhiyun 	if (free_room) {
1101*4882a593Smuzhiyun 		for (i = 0; i < SUN4I_DMA_NR_MAX_VCHANS; i++) {
1102*4882a593Smuzhiyun 			vchan = &priv->vchans[i];
1103*4882a593Smuzhiyun 			spin_lock(&vchan->vc.lock);
1104*4882a593Smuzhiyun 			__execute_vchan_pending(priv, vchan);
1105*4882a593Smuzhiyun 			spin_unlock(&vchan->vc.lock);
1106*4882a593Smuzhiyun 		}
1107*4882a593Smuzhiyun 	}
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 	/*
1110*4882a593Smuzhiyun 	 * Handle newer interrupts if some showed up, but only do it once
1111*4882a593Smuzhiyun 	 * to avoid a too long a loop
1112*4882a593Smuzhiyun 	 */
1113*4882a593Smuzhiyun 	if (allow_mitigation) {
1114*4882a593Smuzhiyun 		pendirq = readl_relaxed(priv->base +
1115*4882a593Smuzhiyun 					SUN4I_DMA_IRQ_PENDING_STATUS_REG);
1116*4882a593Smuzhiyun 		if (pendirq) {
1117*4882a593Smuzhiyun 			allow_mitigation = 0;
1118*4882a593Smuzhiyun 			goto handle_pending;
1119*4882a593Smuzhiyun 		}
1120*4882a593Smuzhiyun 	}
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 	return IRQ_HANDLED;
1123*4882a593Smuzhiyun }
1124*4882a593Smuzhiyun 
sun4i_dma_probe(struct platform_device * pdev)1125*4882a593Smuzhiyun static int sun4i_dma_probe(struct platform_device *pdev)
1126*4882a593Smuzhiyun {
1127*4882a593Smuzhiyun 	struct sun4i_dma_dev *priv;
1128*4882a593Smuzhiyun 	struct resource *res;
1129*4882a593Smuzhiyun 	int i, j, ret;
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun 	priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
1132*4882a593Smuzhiyun 	if (!priv)
1133*4882a593Smuzhiyun 		return -ENOMEM;
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1136*4882a593Smuzhiyun 	priv->base = devm_ioremap_resource(&pdev->dev, res);
1137*4882a593Smuzhiyun 	if (IS_ERR(priv->base))
1138*4882a593Smuzhiyun 		return PTR_ERR(priv->base);
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun 	priv->irq = platform_get_irq(pdev, 0);
1141*4882a593Smuzhiyun 	if (priv->irq < 0)
1142*4882a593Smuzhiyun 		return priv->irq;
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 	priv->clk = devm_clk_get(&pdev->dev, NULL);
1145*4882a593Smuzhiyun 	if (IS_ERR(priv->clk)) {
1146*4882a593Smuzhiyun 		dev_err(&pdev->dev, "No clock specified\n");
1147*4882a593Smuzhiyun 		return PTR_ERR(priv->clk);
1148*4882a593Smuzhiyun 	}
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun 	platform_set_drvdata(pdev, priv);
1151*4882a593Smuzhiyun 	spin_lock_init(&priv->lock);
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 	dma_cap_zero(priv->slave.cap_mask);
1154*4882a593Smuzhiyun 	dma_cap_set(DMA_PRIVATE, priv->slave.cap_mask);
1155*4882a593Smuzhiyun 	dma_cap_set(DMA_MEMCPY, priv->slave.cap_mask);
1156*4882a593Smuzhiyun 	dma_cap_set(DMA_CYCLIC, priv->slave.cap_mask);
1157*4882a593Smuzhiyun 	dma_cap_set(DMA_SLAVE, priv->slave.cap_mask);
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	INIT_LIST_HEAD(&priv->slave.channels);
1160*4882a593Smuzhiyun 	priv->slave.device_free_chan_resources	= sun4i_dma_free_chan_resources;
1161*4882a593Smuzhiyun 	priv->slave.device_tx_status		= sun4i_dma_tx_status;
1162*4882a593Smuzhiyun 	priv->slave.device_issue_pending	= sun4i_dma_issue_pending;
1163*4882a593Smuzhiyun 	priv->slave.device_prep_slave_sg	= sun4i_dma_prep_slave_sg;
1164*4882a593Smuzhiyun 	priv->slave.device_prep_dma_memcpy	= sun4i_dma_prep_dma_memcpy;
1165*4882a593Smuzhiyun 	priv->slave.device_prep_dma_cyclic	= sun4i_dma_prep_dma_cyclic;
1166*4882a593Smuzhiyun 	priv->slave.device_config		= sun4i_dma_config;
1167*4882a593Smuzhiyun 	priv->slave.device_terminate_all	= sun4i_dma_terminate_all;
1168*4882a593Smuzhiyun 	priv->slave.copy_align			= 2;
1169*4882a593Smuzhiyun 	priv->slave.src_addr_widths		= BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) |
1170*4882a593Smuzhiyun 						  BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) |
1171*4882a593Smuzhiyun 						  BIT(DMA_SLAVE_BUSWIDTH_4_BYTES);
1172*4882a593Smuzhiyun 	priv->slave.dst_addr_widths		= BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) |
1173*4882a593Smuzhiyun 						  BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) |
1174*4882a593Smuzhiyun 						  BIT(DMA_SLAVE_BUSWIDTH_4_BYTES);
1175*4882a593Smuzhiyun 	priv->slave.directions			= BIT(DMA_DEV_TO_MEM) |
1176*4882a593Smuzhiyun 						  BIT(DMA_MEM_TO_DEV);
1177*4882a593Smuzhiyun 	priv->slave.residue_granularity		= DMA_RESIDUE_GRANULARITY_BURST;
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun 	priv->slave.dev = &pdev->dev;
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 	priv->pchans = devm_kcalloc(&pdev->dev, SUN4I_DMA_NR_MAX_CHANNELS,
1182*4882a593Smuzhiyun 				    sizeof(struct sun4i_dma_pchan), GFP_KERNEL);
1183*4882a593Smuzhiyun 	priv->vchans = devm_kcalloc(&pdev->dev, SUN4I_DMA_NR_MAX_VCHANS,
1184*4882a593Smuzhiyun 				    sizeof(struct sun4i_dma_vchan), GFP_KERNEL);
1185*4882a593Smuzhiyun 	if (!priv->vchans || !priv->pchans)
1186*4882a593Smuzhiyun 		return -ENOMEM;
1187*4882a593Smuzhiyun 
1188*4882a593Smuzhiyun 	/*
1189*4882a593Smuzhiyun 	 * [0..SUN4I_NDMA_NR_MAX_CHANNELS) are normal pchans, and
1190*4882a593Smuzhiyun 	 * [SUN4I_NDMA_NR_MAX_CHANNELS..SUN4I_DMA_NR_MAX_CHANNELS) are
1191*4882a593Smuzhiyun 	 * dedicated ones
1192*4882a593Smuzhiyun 	 */
1193*4882a593Smuzhiyun 	for (i = 0; i < SUN4I_NDMA_NR_MAX_CHANNELS; i++)
1194*4882a593Smuzhiyun 		priv->pchans[i].base = priv->base +
1195*4882a593Smuzhiyun 			SUN4I_NDMA_CHANNEL_REG_BASE(i);
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 	for (j = 0; i < SUN4I_DMA_NR_MAX_CHANNELS; i++, j++) {
1198*4882a593Smuzhiyun 		priv->pchans[i].base = priv->base +
1199*4882a593Smuzhiyun 			SUN4I_DDMA_CHANNEL_REG_BASE(j);
1200*4882a593Smuzhiyun 		priv->pchans[i].is_dedicated = 1;
1201*4882a593Smuzhiyun 	}
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 	for (i = 0; i < SUN4I_DMA_NR_MAX_VCHANS; i++) {
1204*4882a593Smuzhiyun 		struct sun4i_dma_vchan *vchan = &priv->vchans[i];
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 		spin_lock_init(&vchan->vc.lock);
1207*4882a593Smuzhiyun 		vchan->vc.desc_free = sun4i_dma_free_contract;
1208*4882a593Smuzhiyun 		vchan_init(&vchan->vc, &priv->slave);
1209*4882a593Smuzhiyun 	}
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	ret = clk_prepare_enable(priv->clk);
1212*4882a593Smuzhiyun 	if (ret) {
1213*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Couldn't enable the clock\n");
1214*4882a593Smuzhiyun 		return ret;
1215*4882a593Smuzhiyun 	}
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun 	/*
1218*4882a593Smuzhiyun 	 * Make sure the IRQs are all disabled and accounted for. The bootloader
1219*4882a593Smuzhiyun 	 * likes to leave these dirty
1220*4882a593Smuzhiyun 	 */
1221*4882a593Smuzhiyun 	writel(0, priv->base + SUN4I_DMA_IRQ_ENABLE_REG);
1222*4882a593Smuzhiyun 	writel(0xFFFFFFFF, priv->base + SUN4I_DMA_IRQ_PENDING_STATUS_REG);
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	ret = devm_request_irq(&pdev->dev, priv->irq, sun4i_dma_interrupt,
1225*4882a593Smuzhiyun 			       0, dev_name(&pdev->dev), priv);
1226*4882a593Smuzhiyun 	if (ret) {
1227*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot request IRQ\n");
1228*4882a593Smuzhiyun 		goto err_clk_disable;
1229*4882a593Smuzhiyun 	}
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 	ret = dma_async_device_register(&priv->slave);
1232*4882a593Smuzhiyun 	if (ret) {
1233*4882a593Smuzhiyun 		dev_warn(&pdev->dev, "Failed to register DMA engine device\n");
1234*4882a593Smuzhiyun 		goto err_clk_disable;
1235*4882a593Smuzhiyun 	}
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun 	ret = of_dma_controller_register(pdev->dev.of_node, sun4i_dma_of_xlate,
1238*4882a593Smuzhiyun 					 priv);
1239*4882a593Smuzhiyun 	if (ret) {
1240*4882a593Smuzhiyun 		dev_err(&pdev->dev, "of_dma_controller_register failed\n");
1241*4882a593Smuzhiyun 		goto err_dma_unregister;
1242*4882a593Smuzhiyun 	}
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "Successfully probed SUN4I_DMA\n");
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 	return 0;
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun err_dma_unregister:
1249*4882a593Smuzhiyun 	dma_async_device_unregister(&priv->slave);
1250*4882a593Smuzhiyun err_clk_disable:
1251*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk);
1252*4882a593Smuzhiyun 	return ret;
1253*4882a593Smuzhiyun }
1254*4882a593Smuzhiyun 
sun4i_dma_remove(struct platform_device * pdev)1255*4882a593Smuzhiyun static int sun4i_dma_remove(struct platform_device *pdev)
1256*4882a593Smuzhiyun {
1257*4882a593Smuzhiyun 	struct sun4i_dma_dev *priv = platform_get_drvdata(pdev);
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	/* Disable IRQ so no more work is scheduled */
1260*4882a593Smuzhiyun 	disable_irq(priv->irq);
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 	of_dma_controller_free(pdev->dev.of_node);
1263*4882a593Smuzhiyun 	dma_async_device_unregister(&priv->slave);
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk);
1266*4882a593Smuzhiyun 
1267*4882a593Smuzhiyun 	return 0;
1268*4882a593Smuzhiyun }
1269*4882a593Smuzhiyun 
1270*4882a593Smuzhiyun static const struct of_device_id sun4i_dma_match[] = {
1271*4882a593Smuzhiyun 	{ .compatible = "allwinner,sun4i-a10-dma" },
1272*4882a593Smuzhiyun 	{ /* sentinel */ },
1273*4882a593Smuzhiyun };
1274*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sun4i_dma_match);
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun static struct platform_driver sun4i_dma_driver = {
1277*4882a593Smuzhiyun 	.probe	= sun4i_dma_probe,
1278*4882a593Smuzhiyun 	.remove	= sun4i_dma_remove,
1279*4882a593Smuzhiyun 	.driver	= {
1280*4882a593Smuzhiyun 		.name		= "sun4i-dma",
1281*4882a593Smuzhiyun 		.of_match_table	= sun4i_dma_match,
1282*4882a593Smuzhiyun 	},
1283*4882a593Smuzhiyun };
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun module_platform_driver(sun4i_dma_driver);
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun MODULE_DESCRIPTION("Allwinner A10 Dedicated DMA Controller Driver");
1288*4882a593Smuzhiyun MODULE_AUTHOR("Emilio López <emilio@elopez.com.ar>");
1289*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1290