1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for STM32 DMA controller
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Inspired by dma-jz4740.c and tegra20-apb-dma.c
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (C) M'boumba Cedric Madianga 2015
8*4882a593Smuzhiyun * Author: M'boumba Cedric Madianga <cedric.madianga@gmail.com>
9*4882a593Smuzhiyun * Pierre-Yves Mordret <pierre-yves.mordret@st.com>
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/dmaengine.h>
15*4882a593Smuzhiyun #include <linux/dma-mapping.h>
16*4882a593Smuzhiyun #include <linux/err.h>
17*4882a593Smuzhiyun #include <linux/init.h>
18*4882a593Smuzhiyun #include <linux/iopoll.h>
19*4882a593Smuzhiyun #include <linux/jiffies.h>
20*4882a593Smuzhiyun #include <linux/list.h>
21*4882a593Smuzhiyun #include <linux/module.h>
22*4882a593Smuzhiyun #include <linux/of.h>
23*4882a593Smuzhiyun #include <linux/of_device.h>
24*4882a593Smuzhiyun #include <linux/of_dma.h>
25*4882a593Smuzhiyun #include <linux/platform_device.h>
26*4882a593Smuzhiyun #include <linux/pm_runtime.h>
27*4882a593Smuzhiyun #include <linux/reset.h>
28*4882a593Smuzhiyun #include <linux/sched.h>
29*4882a593Smuzhiyun #include <linux/slab.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include "virt-dma.h"
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define STM32_DMA_LISR 0x0000 /* DMA Low Int Status Reg */
34*4882a593Smuzhiyun #define STM32_DMA_HISR 0x0004 /* DMA High Int Status Reg */
35*4882a593Smuzhiyun #define STM32_DMA_LIFCR 0x0008 /* DMA Low Int Flag Clear Reg */
36*4882a593Smuzhiyun #define STM32_DMA_HIFCR 0x000c /* DMA High Int Flag Clear Reg */
37*4882a593Smuzhiyun #define STM32_DMA_TCI BIT(5) /* Transfer Complete Interrupt */
38*4882a593Smuzhiyun #define STM32_DMA_HTI BIT(4) /* Half Transfer Interrupt */
39*4882a593Smuzhiyun #define STM32_DMA_TEI BIT(3) /* Transfer Error Interrupt */
40*4882a593Smuzhiyun #define STM32_DMA_DMEI BIT(2) /* Direct Mode Error Interrupt */
41*4882a593Smuzhiyun #define STM32_DMA_FEI BIT(0) /* FIFO Error Interrupt */
42*4882a593Smuzhiyun #define STM32_DMA_MASKI (STM32_DMA_TCI \
43*4882a593Smuzhiyun | STM32_DMA_TEI \
44*4882a593Smuzhiyun | STM32_DMA_DMEI \
45*4882a593Smuzhiyun | STM32_DMA_FEI)
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* DMA Stream x Configuration Register */
48*4882a593Smuzhiyun #define STM32_DMA_SCR(x) (0x0010 + 0x18 * (x)) /* x = 0..7 */
49*4882a593Smuzhiyun #define STM32_DMA_SCR_REQ(n) ((n & 0x7) << 25)
50*4882a593Smuzhiyun #define STM32_DMA_SCR_MBURST_MASK GENMASK(24, 23)
51*4882a593Smuzhiyun #define STM32_DMA_SCR_MBURST(n) ((n & 0x3) << 23)
52*4882a593Smuzhiyun #define STM32_DMA_SCR_PBURST_MASK GENMASK(22, 21)
53*4882a593Smuzhiyun #define STM32_DMA_SCR_PBURST(n) ((n & 0x3) << 21)
54*4882a593Smuzhiyun #define STM32_DMA_SCR_PL_MASK GENMASK(17, 16)
55*4882a593Smuzhiyun #define STM32_DMA_SCR_PL(n) ((n & 0x3) << 16)
56*4882a593Smuzhiyun #define STM32_DMA_SCR_MSIZE_MASK GENMASK(14, 13)
57*4882a593Smuzhiyun #define STM32_DMA_SCR_MSIZE(n) ((n & 0x3) << 13)
58*4882a593Smuzhiyun #define STM32_DMA_SCR_PSIZE_MASK GENMASK(12, 11)
59*4882a593Smuzhiyun #define STM32_DMA_SCR_PSIZE(n) ((n & 0x3) << 11)
60*4882a593Smuzhiyun #define STM32_DMA_SCR_PSIZE_GET(n) ((n & STM32_DMA_SCR_PSIZE_MASK) >> 11)
61*4882a593Smuzhiyun #define STM32_DMA_SCR_DIR_MASK GENMASK(7, 6)
62*4882a593Smuzhiyun #define STM32_DMA_SCR_DIR(n) ((n & 0x3) << 6)
63*4882a593Smuzhiyun #define STM32_DMA_SCR_CT BIT(19) /* Target in double buffer */
64*4882a593Smuzhiyun #define STM32_DMA_SCR_DBM BIT(18) /* Double Buffer Mode */
65*4882a593Smuzhiyun #define STM32_DMA_SCR_PINCOS BIT(15) /* Peripheral inc offset size */
66*4882a593Smuzhiyun #define STM32_DMA_SCR_MINC BIT(10) /* Memory increment mode */
67*4882a593Smuzhiyun #define STM32_DMA_SCR_PINC BIT(9) /* Peripheral increment mode */
68*4882a593Smuzhiyun #define STM32_DMA_SCR_CIRC BIT(8) /* Circular mode */
69*4882a593Smuzhiyun #define STM32_DMA_SCR_PFCTRL BIT(5) /* Peripheral Flow Controller */
70*4882a593Smuzhiyun #define STM32_DMA_SCR_TCIE BIT(4) /* Transfer Complete Int Enable
71*4882a593Smuzhiyun */
72*4882a593Smuzhiyun #define STM32_DMA_SCR_TEIE BIT(2) /* Transfer Error Int Enable */
73*4882a593Smuzhiyun #define STM32_DMA_SCR_DMEIE BIT(1) /* Direct Mode Err Int Enable */
74*4882a593Smuzhiyun #define STM32_DMA_SCR_EN BIT(0) /* Stream Enable */
75*4882a593Smuzhiyun #define STM32_DMA_SCR_CFG_MASK (STM32_DMA_SCR_PINC \
76*4882a593Smuzhiyun | STM32_DMA_SCR_MINC \
77*4882a593Smuzhiyun | STM32_DMA_SCR_PINCOS \
78*4882a593Smuzhiyun | STM32_DMA_SCR_PL_MASK)
79*4882a593Smuzhiyun #define STM32_DMA_SCR_IRQ_MASK (STM32_DMA_SCR_TCIE \
80*4882a593Smuzhiyun | STM32_DMA_SCR_TEIE \
81*4882a593Smuzhiyun | STM32_DMA_SCR_DMEIE)
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* DMA Stream x number of data register */
84*4882a593Smuzhiyun #define STM32_DMA_SNDTR(x) (0x0014 + 0x18 * (x))
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* DMA stream peripheral address register */
87*4882a593Smuzhiyun #define STM32_DMA_SPAR(x) (0x0018 + 0x18 * (x))
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* DMA stream x memory 0 address register */
90*4882a593Smuzhiyun #define STM32_DMA_SM0AR(x) (0x001c + 0x18 * (x))
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* DMA stream x memory 1 address register */
93*4882a593Smuzhiyun #define STM32_DMA_SM1AR(x) (0x0020 + 0x18 * (x))
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* DMA stream x FIFO control register */
96*4882a593Smuzhiyun #define STM32_DMA_SFCR(x) (0x0024 + 0x18 * (x))
97*4882a593Smuzhiyun #define STM32_DMA_SFCR_FTH_MASK GENMASK(1, 0)
98*4882a593Smuzhiyun #define STM32_DMA_SFCR_FTH(n) (n & STM32_DMA_SFCR_FTH_MASK)
99*4882a593Smuzhiyun #define STM32_DMA_SFCR_FEIE BIT(7) /* FIFO error interrupt enable */
100*4882a593Smuzhiyun #define STM32_DMA_SFCR_DMDIS BIT(2) /* Direct mode disable */
101*4882a593Smuzhiyun #define STM32_DMA_SFCR_MASK (STM32_DMA_SFCR_FEIE \
102*4882a593Smuzhiyun | STM32_DMA_SFCR_DMDIS)
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* DMA direction */
105*4882a593Smuzhiyun #define STM32_DMA_DEV_TO_MEM 0x00
106*4882a593Smuzhiyun #define STM32_DMA_MEM_TO_DEV 0x01
107*4882a593Smuzhiyun #define STM32_DMA_MEM_TO_MEM 0x02
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* DMA priority level */
110*4882a593Smuzhiyun #define STM32_DMA_PRIORITY_LOW 0x00
111*4882a593Smuzhiyun #define STM32_DMA_PRIORITY_MEDIUM 0x01
112*4882a593Smuzhiyun #define STM32_DMA_PRIORITY_HIGH 0x02
113*4882a593Smuzhiyun #define STM32_DMA_PRIORITY_VERY_HIGH 0x03
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun /* DMA FIFO threshold selection */
116*4882a593Smuzhiyun #define STM32_DMA_FIFO_THRESHOLD_1QUARTERFULL 0x00
117*4882a593Smuzhiyun #define STM32_DMA_FIFO_THRESHOLD_HALFFULL 0x01
118*4882a593Smuzhiyun #define STM32_DMA_FIFO_THRESHOLD_3QUARTERSFULL 0x02
119*4882a593Smuzhiyun #define STM32_DMA_FIFO_THRESHOLD_FULL 0x03
120*4882a593Smuzhiyun #define STM32_DMA_FIFO_THRESHOLD_NONE 0x04
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun #define STM32_DMA_MAX_DATA_ITEMS 0xffff
123*4882a593Smuzhiyun /*
124*4882a593Smuzhiyun * Valid transfer starts from @0 to @0xFFFE leading to unaligned scatter
125*4882a593Smuzhiyun * gather at boundary. Thus it's safer to round down this value on FIFO
126*4882a593Smuzhiyun * size (16 Bytes)
127*4882a593Smuzhiyun */
128*4882a593Smuzhiyun #define STM32_DMA_ALIGNED_MAX_DATA_ITEMS \
129*4882a593Smuzhiyun ALIGN_DOWN(STM32_DMA_MAX_DATA_ITEMS, 16)
130*4882a593Smuzhiyun #define STM32_DMA_MAX_CHANNELS 0x08
131*4882a593Smuzhiyun #define STM32_DMA_MAX_REQUEST_ID 0x08
132*4882a593Smuzhiyun #define STM32_DMA_MAX_DATA_PARAM 0x03
133*4882a593Smuzhiyun #define STM32_DMA_FIFO_SIZE 16 /* FIFO is 16 bytes */
134*4882a593Smuzhiyun #define STM32_DMA_MIN_BURST 4
135*4882a593Smuzhiyun #define STM32_DMA_MAX_BURST 16
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* DMA Features */
138*4882a593Smuzhiyun #define STM32_DMA_THRESHOLD_FTR_MASK GENMASK(1, 0)
139*4882a593Smuzhiyun #define STM32_DMA_THRESHOLD_FTR_GET(n) ((n) & STM32_DMA_THRESHOLD_FTR_MASK)
140*4882a593Smuzhiyun #define STM32_DMA_DIRECT_MODE_MASK BIT(2)
141*4882a593Smuzhiyun #define STM32_DMA_DIRECT_MODE_GET(n) (((n) & STM32_DMA_DIRECT_MODE_MASK) \
142*4882a593Smuzhiyun >> 2)
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun enum stm32_dma_width {
145*4882a593Smuzhiyun STM32_DMA_BYTE,
146*4882a593Smuzhiyun STM32_DMA_HALF_WORD,
147*4882a593Smuzhiyun STM32_DMA_WORD,
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun enum stm32_dma_burst_size {
151*4882a593Smuzhiyun STM32_DMA_BURST_SINGLE,
152*4882a593Smuzhiyun STM32_DMA_BURST_INCR4,
153*4882a593Smuzhiyun STM32_DMA_BURST_INCR8,
154*4882a593Smuzhiyun STM32_DMA_BURST_INCR16,
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /**
158*4882a593Smuzhiyun * struct stm32_dma_cfg - STM32 DMA custom configuration
159*4882a593Smuzhiyun * @channel_id: channel ID
160*4882a593Smuzhiyun * @request_line: DMA request
161*4882a593Smuzhiyun * @stream_config: 32bit mask specifying the DMA channel configuration
162*4882a593Smuzhiyun * @features: 32bit mask specifying the DMA Feature list
163*4882a593Smuzhiyun */
164*4882a593Smuzhiyun struct stm32_dma_cfg {
165*4882a593Smuzhiyun u32 channel_id;
166*4882a593Smuzhiyun u32 request_line;
167*4882a593Smuzhiyun u32 stream_config;
168*4882a593Smuzhiyun u32 features;
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun struct stm32_dma_chan_reg {
172*4882a593Smuzhiyun u32 dma_lisr;
173*4882a593Smuzhiyun u32 dma_hisr;
174*4882a593Smuzhiyun u32 dma_lifcr;
175*4882a593Smuzhiyun u32 dma_hifcr;
176*4882a593Smuzhiyun u32 dma_scr;
177*4882a593Smuzhiyun u32 dma_sndtr;
178*4882a593Smuzhiyun u32 dma_spar;
179*4882a593Smuzhiyun u32 dma_sm0ar;
180*4882a593Smuzhiyun u32 dma_sm1ar;
181*4882a593Smuzhiyun u32 dma_sfcr;
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun struct stm32_dma_sg_req {
185*4882a593Smuzhiyun u32 len;
186*4882a593Smuzhiyun struct stm32_dma_chan_reg chan_reg;
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun struct stm32_dma_desc {
190*4882a593Smuzhiyun struct virt_dma_desc vdesc;
191*4882a593Smuzhiyun bool cyclic;
192*4882a593Smuzhiyun u32 num_sgs;
193*4882a593Smuzhiyun struct stm32_dma_sg_req sg_req[];
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun struct stm32_dma_chan {
197*4882a593Smuzhiyun struct virt_dma_chan vchan;
198*4882a593Smuzhiyun bool config_init;
199*4882a593Smuzhiyun bool busy;
200*4882a593Smuzhiyun u32 id;
201*4882a593Smuzhiyun u32 irq;
202*4882a593Smuzhiyun struct stm32_dma_desc *desc;
203*4882a593Smuzhiyun u32 next_sg;
204*4882a593Smuzhiyun struct dma_slave_config dma_sconfig;
205*4882a593Smuzhiyun struct stm32_dma_chan_reg chan_reg;
206*4882a593Smuzhiyun u32 threshold;
207*4882a593Smuzhiyun u32 mem_burst;
208*4882a593Smuzhiyun u32 mem_width;
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun struct stm32_dma_device {
212*4882a593Smuzhiyun struct dma_device ddev;
213*4882a593Smuzhiyun void __iomem *base;
214*4882a593Smuzhiyun struct clk *clk;
215*4882a593Smuzhiyun bool mem2mem;
216*4882a593Smuzhiyun struct stm32_dma_chan chan[STM32_DMA_MAX_CHANNELS];
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun
stm32_dma_get_dev(struct stm32_dma_chan * chan)219*4882a593Smuzhiyun static struct stm32_dma_device *stm32_dma_get_dev(struct stm32_dma_chan *chan)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun return container_of(chan->vchan.chan.device, struct stm32_dma_device,
222*4882a593Smuzhiyun ddev);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
to_stm32_dma_chan(struct dma_chan * c)225*4882a593Smuzhiyun static struct stm32_dma_chan *to_stm32_dma_chan(struct dma_chan *c)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun return container_of(c, struct stm32_dma_chan, vchan.chan);
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
to_stm32_dma_desc(struct virt_dma_desc * vdesc)230*4882a593Smuzhiyun static struct stm32_dma_desc *to_stm32_dma_desc(struct virt_dma_desc *vdesc)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun return container_of(vdesc, struct stm32_dma_desc, vdesc);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
chan2dev(struct stm32_dma_chan * chan)235*4882a593Smuzhiyun static struct device *chan2dev(struct stm32_dma_chan *chan)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun return &chan->vchan.chan.dev->device;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
stm32_dma_read(struct stm32_dma_device * dmadev,u32 reg)240*4882a593Smuzhiyun static u32 stm32_dma_read(struct stm32_dma_device *dmadev, u32 reg)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun return readl_relaxed(dmadev->base + reg);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
stm32_dma_write(struct stm32_dma_device * dmadev,u32 reg,u32 val)245*4882a593Smuzhiyun static void stm32_dma_write(struct stm32_dma_device *dmadev, u32 reg, u32 val)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun writel_relaxed(val, dmadev->base + reg);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
stm32_dma_get_width(struct stm32_dma_chan * chan,enum dma_slave_buswidth width)250*4882a593Smuzhiyun static int stm32_dma_get_width(struct stm32_dma_chan *chan,
251*4882a593Smuzhiyun enum dma_slave_buswidth width)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun switch (width) {
254*4882a593Smuzhiyun case DMA_SLAVE_BUSWIDTH_1_BYTE:
255*4882a593Smuzhiyun return STM32_DMA_BYTE;
256*4882a593Smuzhiyun case DMA_SLAVE_BUSWIDTH_2_BYTES:
257*4882a593Smuzhiyun return STM32_DMA_HALF_WORD;
258*4882a593Smuzhiyun case DMA_SLAVE_BUSWIDTH_4_BYTES:
259*4882a593Smuzhiyun return STM32_DMA_WORD;
260*4882a593Smuzhiyun default:
261*4882a593Smuzhiyun dev_err(chan2dev(chan), "Dma bus width not supported\n");
262*4882a593Smuzhiyun return -EINVAL;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
stm32_dma_get_max_width(u32 buf_len,u32 threshold)266*4882a593Smuzhiyun static enum dma_slave_buswidth stm32_dma_get_max_width(u32 buf_len,
267*4882a593Smuzhiyun u32 threshold)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun enum dma_slave_buswidth max_width;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun if (threshold == STM32_DMA_FIFO_THRESHOLD_FULL)
272*4882a593Smuzhiyun max_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
273*4882a593Smuzhiyun else
274*4882a593Smuzhiyun max_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun while ((buf_len < max_width || buf_len % max_width) &&
277*4882a593Smuzhiyun max_width > DMA_SLAVE_BUSWIDTH_1_BYTE)
278*4882a593Smuzhiyun max_width = max_width >> 1;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun return max_width;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
stm32_dma_fifo_threshold_is_allowed(u32 burst,u32 threshold,enum dma_slave_buswidth width)283*4882a593Smuzhiyun static bool stm32_dma_fifo_threshold_is_allowed(u32 burst, u32 threshold,
284*4882a593Smuzhiyun enum dma_slave_buswidth width)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun u32 remaining;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun if (threshold == STM32_DMA_FIFO_THRESHOLD_NONE)
289*4882a593Smuzhiyun return false;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun if (width != DMA_SLAVE_BUSWIDTH_UNDEFINED) {
292*4882a593Smuzhiyun if (burst != 0) {
293*4882a593Smuzhiyun /*
294*4882a593Smuzhiyun * If number of beats fit in several whole bursts
295*4882a593Smuzhiyun * this configuration is allowed.
296*4882a593Smuzhiyun */
297*4882a593Smuzhiyun remaining = ((STM32_DMA_FIFO_SIZE / width) *
298*4882a593Smuzhiyun (threshold + 1) / 4) % burst;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun if (remaining == 0)
301*4882a593Smuzhiyun return true;
302*4882a593Smuzhiyun } else {
303*4882a593Smuzhiyun return true;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun return false;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
stm32_dma_is_burst_possible(u32 buf_len,u32 threshold)310*4882a593Smuzhiyun static bool stm32_dma_is_burst_possible(u32 buf_len, u32 threshold)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun /* If FIFO direct mode, burst is not possible */
313*4882a593Smuzhiyun if (threshold == STM32_DMA_FIFO_THRESHOLD_NONE)
314*4882a593Smuzhiyun return false;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun /*
317*4882a593Smuzhiyun * Buffer or period length has to be aligned on FIFO depth.
318*4882a593Smuzhiyun * Otherwise bytes may be stuck within FIFO at buffer or period
319*4882a593Smuzhiyun * length.
320*4882a593Smuzhiyun */
321*4882a593Smuzhiyun return ((buf_len % ((threshold + 1) * 4)) == 0);
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
stm32_dma_get_best_burst(u32 buf_len,u32 max_burst,u32 threshold,enum dma_slave_buswidth width)324*4882a593Smuzhiyun static u32 stm32_dma_get_best_burst(u32 buf_len, u32 max_burst, u32 threshold,
325*4882a593Smuzhiyun enum dma_slave_buswidth width)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun u32 best_burst = max_burst;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun if (best_burst == 1 || !stm32_dma_is_burst_possible(buf_len, threshold))
330*4882a593Smuzhiyun return 0;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun while ((buf_len < best_burst * width && best_burst > 1) ||
333*4882a593Smuzhiyun !stm32_dma_fifo_threshold_is_allowed(best_burst, threshold,
334*4882a593Smuzhiyun width)) {
335*4882a593Smuzhiyun if (best_burst > STM32_DMA_MIN_BURST)
336*4882a593Smuzhiyun best_burst = best_burst >> 1;
337*4882a593Smuzhiyun else
338*4882a593Smuzhiyun best_burst = 0;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun return best_burst;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
stm32_dma_get_burst(struct stm32_dma_chan * chan,u32 maxburst)344*4882a593Smuzhiyun static int stm32_dma_get_burst(struct stm32_dma_chan *chan, u32 maxburst)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun switch (maxburst) {
347*4882a593Smuzhiyun case 0:
348*4882a593Smuzhiyun case 1:
349*4882a593Smuzhiyun return STM32_DMA_BURST_SINGLE;
350*4882a593Smuzhiyun case 4:
351*4882a593Smuzhiyun return STM32_DMA_BURST_INCR4;
352*4882a593Smuzhiyun case 8:
353*4882a593Smuzhiyun return STM32_DMA_BURST_INCR8;
354*4882a593Smuzhiyun case 16:
355*4882a593Smuzhiyun return STM32_DMA_BURST_INCR16;
356*4882a593Smuzhiyun default:
357*4882a593Smuzhiyun dev_err(chan2dev(chan), "Dma burst size not supported\n");
358*4882a593Smuzhiyun return -EINVAL;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
stm32_dma_set_fifo_config(struct stm32_dma_chan * chan,u32 src_burst,u32 dst_burst)362*4882a593Smuzhiyun static void stm32_dma_set_fifo_config(struct stm32_dma_chan *chan,
363*4882a593Smuzhiyun u32 src_burst, u32 dst_burst)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun chan->chan_reg.dma_sfcr &= ~STM32_DMA_SFCR_MASK;
366*4882a593Smuzhiyun chan->chan_reg.dma_scr &= ~STM32_DMA_SCR_DMEIE;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun if (!src_burst && !dst_burst) {
369*4882a593Smuzhiyun /* Using direct mode */
370*4882a593Smuzhiyun chan->chan_reg.dma_scr |= STM32_DMA_SCR_DMEIE;
371*4882a593Smuzhiyun } else {
372*4882a593Smuzhiyun /* Using FIFO mode */
373*4882a593Smuzhiyun chan->chan_reg.dma_sfcr |= STM32_DMA_SFCR_MASK;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
stm32_dma_slave_config(struct dma_chan * c,struct dma_slave_config * config)377*4882a593Smuzhiyun static int stm32_dma_slave_config(struct dma_chan *c,
378*4882a593Smuzhiyun struct dma_slave_config *config)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun struct stm32_dma_chan *chan = to_stm32_dma_chan(c);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun memcpy(&chan->dma_sconfig, config, sizeof(*config));
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun chan->config_init = true;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun return 0;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
stm32_dma_irq_status(struct stm32_dma_chan * chan)389*4882a593Smuzhiyun static u32 stm32_dma_irq_status(struct stm32_dma_chan *chan)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun struct stm32_dma_device *dmadev = stm32_dma_get_dev(chan);
392*4882a593Smuzhiyun u32 flags, dma_isr;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun /*
395*4882a593Smuzhiyun * Read "flags" from DMA_xISR register corresponding to the selected
396*4882a593Smuzhiyun * DMA channel at the correct bit offset inside that register.
397*4882a593Smuzhiyun *
398*4882a593Smuzhiyun * If (ch % 4) is 2 or 3, left shift the mask by 16 bits.
399*4882a593Smuzhiyun * If (ch % 4) is 1 or 3, additionally left shift the mask by 6 bits.
400*4882a593Smuzhiyun */
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun if (chan->id & 4)
403*4882a593Smuzhiyun dma_isr = stm32_dma_read(dmadev, STM32_DMA_HISR);
404*4882a593Smuzhiyun else
405*4882a593Smuzhiyun dma_isr = stm32_dma_read(dmadev, STM32_DMA_LISR);
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun flags = dma_isr >> (((chan->id & 2) << 3) | ((chan->id & 1) * 6));
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun return flags & STM32_DMA_MASKI;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
stm32_dma_irq_clear(struct stm32_dma_chan * chan,u32 flags)412*4882a593Smuzhiyun static void stm32_dma_irq_clear(struct stm32_dma_chan *chan, u32 flags)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun struct stm32_dma_device *dmadev = stm32_dma_get_dev(chan);
415*4882a593Smuzhiyun u32 dma_ifcr;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun /*
418*4882a593Smuzhiyun * Write "flags" to the DMA_xIFCR register corresponding to the selected
419*4882a593Smuzhiyun * DMA channel at the correct bit offset inside that register.
420*4882a593Smuzhiyun *
421*4882a593Smuzhiyun * If (ch % 4) is 2 or 3, left shift the mask by 16 bits.
422*4882a593Smuzhiyun * If (ch % 4) is 1 or 3, additionally left shift the mask by 6 bits.
423*4882a593Smuzhiyun */
424*4882a593Smuzhiyun flags &= STM32_DMA_MASKI;
425*4882a593Smuzhiyun dma_ifcr = flags << (((chan->id & 2) << 3) | ((chan->id & 1) * 6));
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun if (chan->id & 4)
428*4882a593Smuzhiyun stm32_dma_write(dmadev, STM32_DMA_HIFCR, dma_ifcr);
429*4882a593Smuzhiyun else
430*4882a593Smuzhiyun stm32_dma_write(dmadev, STM32_DMA_LIFCR, dma_ifcr);
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
stm32_dma_disable_chan(struct stm32_dma_chan * chan)433*4882a593Smuzhiyun static int stm32_dma_disable_chan(struct stm32_dma_chan *chan)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun struct stm32_dma_device *dmadev = stm32_dma_get_dev(chan);
436*4882a593Smuzhiyun u32 dma_scr, id, reg;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun id = chan->id;
439*4882a593Smuzhiyun reg = STM32_DMA_SCR(id);
440*4882a593Smuzhiyun dma_scr = stm32_dma_read(dmadev, reg);
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun if (dma_scr & STM32_DMA_SCR_EN) {
443*4882a593Smuzhiyun dma_scr &= ~STM32_DMA_SCR_EN;
444*4882a593Smuzhiyun stm32_dma_write(dmadev, reg, dma_scr);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun return readl_relaxed_poll_timeout_atomic(dmadev->base + reg,
447*4882a593Smuzhiyun dma_scr, !(dma_scr & STM32_DMA_SCR_EN),
448*4882a593Smuzhiyun 10, 1000000);
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun return 0;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
stm32_dma_stop(struct stm32_dma_chan * chan)454*4882a593Smuzhiyun static void stm32_dma_stop(struct stm32_dma_chan *chan)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun struct stm32_dma_device *dmadev = stm32_dma_get_dev(chan);
457*4882a593Smuzhiyun u32 dma_scr, dma_sfcr, status;
458*4882a593Smuzhiyun int ret;
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun /* Disable interrupts */
461*4882a593Smuzhiyun dma_scr = stm32_dma_read(dmadev, STM32_DMA_SCR(chan->id));
462*4882a593Smuzhiyun dma_scr &= ~STM32_DMA_SCR_IRQ_MASK;
463*4882a593Smuzhiyun stm32_dma_write(dmadev, STM32_DMA_SCR(chan->id), dma_scr);
464*4882a593Smuzhiyun dma_sfcr = stm32_dma_read(dmadev, STM32_DMA_SFCR(chan->id));
465*4882a593Smuzhiyun dma_sfcr &= ~STM32_DMA_SFCR_FEIE;
466*4882a593Smuzhiyun stm32_dma_write(dmadev, STM32_DMA_SFCR(chan->id), dma_sfcr);
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun /* Disable DMA */
469*4882a593Smuzhiyun ret = stm32_dma_disable_chan(chan);
470*4882a593Smuzhiyun if (ret < 0)
471*4882a593Smuzhiyun return;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun /* Clear interrupt status if it is there */
474*4882a593Smuzhiyun status = stm32_dma_irq_status(chan);
475*4882a593Smuzhiyun if (status) {
476*4882a593Smuzhiyun dev_dbg(chan2dev(chan), "%s(): clearing interrupt: 0x%08x\n",
477*4882a593Smuzhiyun __func__, status);
478*4882a593Smuzhiyun stm32_dma_irq_clear(chan, status);
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun chan->busy = false;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
stm32_dma_terminate_all(struct dma_chan * c)484*4882a593Smuzhiyun static int stm32_dma_terminate_all(struct dma_chan *c)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun struct stm32_dma_chan *chan = to_stm32_dma_chan(c);
487*4882a593Smuzhiyun unsigned long flags;
488*4882a593Smuzhiyun LIST_HEAD(head);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun spin_lock_irqsave(&chan->vchan.lock, flags);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun if (chan->desc) {
493*4882a593Smuzhiyun vchan_terminate_vdesc(&chan->desc->vdesc);
494*4882a593Smuzhiyun if (chan->busy)
495*4882a593Smuzhiyun stm32_dma_stop(chan);
496*4882a593Smuzhiyun chan->desc = NULL;
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun vchan_get_all_descriptors(&chan->vchan, &head);
500*4882a593Smuzhiyun spin_unlock_irqrestore(&chan->vchan.lock, flags);
501*4882a593Smuzhiyun vchan_dma_desc_free_list(&chan->vchan, &head);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun return 0;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun
stm32_dma_synchronize(struct dma_chan * c)506*4882a593Smuzhiyun static void stm32_dma_synchronize(struct dma_chan *c)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun struct stm32_dma_chan *chan = to_stm32_dma_chan(c);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun vchan_synchronize(&chan->vchan);
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
stm32_dma_dump_reg(struct stm32_dma_chan * chan)513*4882a593Smuzhiyun static void stm32_dma_dump_reg(struct stm32_dma_chan *chan)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun struct stm32_dma_device *dmadev = stm32_dma_get_dev(chan);
516*4882a593Smuzhiyun u32 scr = stm32_dma_read(dmadev, STM32_DMA_SCR(chan->id));
517*4882a593Smuzhiyun u32 ndtr = stm32_dma_read(dmadev, STM32_DMA_SNDTR(chan->id));
518*4882a593Smuzhiyun u32 spar = stm32_dma_read(dmadev, STM32_DMA_SPAR(chan->id));
519*4882a593Smuzhiyun u32 sm0ar = stm32_dma_read(dmadev, STM32_DMA_SM0AR(chan->id));
520*4882a593Smuzhiyun u32 sm1ar = stm32_dma_read(dmadev, STM32_DMA_SM1AR(chan->id));
521*4882a593Smuzhiyun u32 sfcr = stm32_dma_read(dmadev, STM32_DMA_SFCR(chan->id));
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun dev_dbg(chan2dev(chan), "SCR: 0x%08x\n", scr);
524*4882a593Smuzhiyun dev_dbg(chan2dev(chan), "NDTR: 0x%08x\n", ndtr);
525*4882a593Smuzhiyun dev_dbg(chan2dev(chan), "SPAR: 0x%08x\n", spar);
526*4882a593Smuzhiyun dev_dbg(chan2dev(chan), "SM0AR: 0x%08x\n", sm0ar);
527*4882a593Smuzhiyun dev_dbg(chan2dev(chan), "SM1AR: 0x%08x\n", sm1ar);
528*4882a593Smuzhiyun dev_dbg(chan2dev(chan), "SFCR: 0x%08x\n", sfcr);
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun static void stm32_dma_configure_next_sg(struct stm32_dma_chan *chan);
532*4882a593Smuzhiyun
stm32_dma_start_transfer(struct stm32_dma_chan * chan)533*4882a593Smuzhiyun static void stm32_dma_start_transfer(struct stm32_dma_chan *chan)
534*4882a593Smuzhiyun {
535*4882a593Smuzhiyun struct stm32_dma_device *dmadev = stm32_dma_get_dev(chan);
536*4882a593Smuzhiyun struct virt_dma_desc *vdesc;
537*4882a593Smuzhiyun struct stm32_dma_sg_req *sg_req;
538*4882a593Smuzhiyun struct stm32_dma_chan_reg *reg;
539*4882a593Smuzhiyun u32 status;
540*4882a593Smuzhiyun int ret;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun ret = stm32_dma_disable_chan(chan);
543*4882a593Smuzhiyun if (ret < 0)
544*4882a593Smuzhiyun return;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun if (!chan->desc) {
547*4882a593Smuzhiyun vdesc = vchan_next_desc(&chan->vchan);
548*4882a593Smuzhiyun if (!vdesc)
549*4882a593Smuzhiyun return;
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun list_del(&vdesc->node);
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun chan->desc = to_stm32_dma_desc(vdesc);
554*4882a593Smuzhiyun chan->next_sg = 0;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun if (chan->next_sg == chan->desc->num_sgs)
558*4882a593Smuzhiyun chan->next_sg = 0;
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun sg_req = &chan->desc->sg_req[chan->next_sg];
561*4882a593Smuzhiyun reg = &sg_req->chan_reg;
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun reg->dma_scr &= ~STM32_DMA_SCR_EN;
564*4882a593Smuzhiyun stm32_dma_write(dmadev, STM32_DMA_SCR(chan->id), reg->dma_scr);
565*4882a593Smuzhiyun stm32_dma_write(dmadev, STM32_DMA_SPAR(chan->id), reg->dma_spar);
566*4882a593Smuzhiyun stm32_dma_write(dmadev, STM32_DMA_SM0AR(chan->id), reg->dma_sm0ar);
567*4882a593Smuzhiyun stm32_dma_write(dmadev, STM32_DMA_SFCR(chan->id), reg->dma_sfcr);
568*4882a593Smuzhiyun stm32_dma_write(dmadev, STM32_DMA_SM1AR(chan->id), reg->dma_sm1ar);
569*4882a593Smuzhiyun stm32_dma_write(dmadev, STM32_DMA_SNDTR(chan->id), reg->dma_sndtr);
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun chan->next_sg++;
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun /* Clear interrupt status if it is there */
574*4882a593Smuzhiyun status = stm32_dma_irq_status(chan);
575*4882a593Smuzhiyun if (status)
576*4882a593Smuzhiyun stm32_dma_irq_clear(chan, status);
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun if (chan->desc->cyclic)
579*4882a593Smuzhiyun stm32_dma_configure_next_sg(chan);
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun stm32_dma_dump_reg(chan);
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun /* Start DMA */
584*4882a593Smuzhiyun reg->dma_scr |= STM32_DMA_SCR_EN;
585*4882a593Smuzhiyun stm32_dma_write(dmadev, STM32_DMA_SCR(chan->id), reg->dma_scr);
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun chan->busy = true;
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun dev_dbg(chan2dev(chan), "vchan %pK: started\n", &chan->vchan);
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
stm32_dma_configure_next_sg(struct stm32_dma_chan * chan)592*4882a593Smuzhiyun static void stm32_dma_configure_next_sg(struct stm32_dma_chan *chan)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun struct stm32_dma_device *dmadev = stm32_dma_get_dev(chan);
595*4882a593Smuzhiyun struct stm32_dma_sg_req *sg_req;
596*4882a593Smuzhiyun u32 dma_scr, dma_sm0ar, dma_sm1ar, id;
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun id = chan->id;
599*4882a593Smuzhiyun dma_scr = stm32_dma_read(dmadev, STM32_DMA_SCR(id));
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun if (dma_scr & STM32_DMA_SCR_DBM) {
602*4882a593Smuzhiyun if (chan->next_sg == chan->desc->num_sgs)
603*4882a593Smuzhiyun chan->next_sg = 0;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun sg_req = &chan->desc->sg_req[chan->next_sg];
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun if (dma_scr & STM32_DMA_SCR_CT) {
608*4882a593Smuzhiyun dma_sm0ar = sg_req->chan_reg.dma_sm0ar;
609*4882a593Smuzhiyun stm32_dma_write(dmadev, STM32_DMA_SM0AR(id), dma_sm0ar);
610*4882a593Smuzhiyun dev_dbg(chan2dev(chan), "CT=1 <=> SM0AR: 0x%08x\n",
611*4882a593Smuzhiyun stm32_dma_read(dmadev, STM32_DMA_SM0AR(id)));
612*4882a593Smuzhiyun } else {
613*4882a593Smuzhiyun dma_sm1ar = sg_req->chan_reg.dma_sm1ar;
614*4882a593Smuzhiyun stm32_dma_write(dmadev, STM32_DMA_SM1AR(id), dma_sm1ar);
615*4882a593Smuzhiyun dev_dbg(chan2dev(chan), "CT=0 <=> SM1AR: 0x%08x\n",
616*4882a593Smuzhiyun stm32_dma_read(dmadev, STM32_DMA_SM1AR(id)));
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun
stm32_dma_handle_chan_done(struct stm32_dma_chan * chan)621*4882a593Smuzhiyun static void stm32_dma_handle_chan_done(struct stm32_dma_chan *chan)
622*4882a593Smuzhiyun {
623*4882a593Smuzhiyun if (chan->desc) {
624*4882a593Smuzhiyun if (chan->desc->cyclic) {
625*4882a593Smuzhiyun vchan_cyclic_callback(&chan->desc->vdesc);
626*4882a593Smuzhiyun chan->next_sg++;
627*4882a593Smuzhiyun stm32_dma_configure_next_sg(chan);
628*4882a593Smuzhiyun } else {
629*4882a593Smuzhiyun chan->busy = false;
630*4882a593Smuzhiyun if (chan->next_sg == chan->desc->num_sgs) {
631*4882a593Smuzhiyun vchan_cookie_complete(&chan->desc->vdesc);
632*4882a593Smuzhiyun chan->desc = NULL;
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun stm32_dma_start_transfer(chan);
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun
stm32_dma_chan_irq(int irq,void * devid)639*4882a593Smuzhiyun static irqreturn_t stm32_dma_chan_irq(int irq, void *devid)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun struct stm32_dma_chan *chan = devid;
642*4882a593Smuzhiyun struct stm32_dma_device *dmadev = stm32_dma_get_dev(chan);
643*4882a593Smuzhiyun u32 status, scr, sfcr;
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun spin_lock(&chan->vchan.lock);
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun status = stm32_dma_irq_status(chan);
648*4882a593Smuzhiyun scr = stm32_dma_read(dmadev, STM32_DMA_SCR(chan->id));
649*4882a593Smuzhiyun sfcr = stm32_dma_read(dmadev, STM32_DMA_SFCR(chan->id));
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun if (status & STM32_DMA_TCI) {
652*4882a593Smuzhiyun stm32_dma_irq_clear(chan, STM32_DMA_TCI);
653*4882a593Smuzhiyun if (scr & STM32_DMA_SCR_TCIE)
654*4882a593Smuzhiyun stm32_dma_handle_chan_done(chan);
655*4882a593Smuzhiyun status &= ~STM32_DMA_TCI;
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun if (status & STM32_DMA_HTI) {
658*4882a593Smuzhiyun stm32_dma_irq_clear(chan, STM32_DMA_HTI);
659*4882a593Smuzhiyun status &= ~STM32_DMA_HTI;
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun if (status & STM32_DMA_FEI) {
662*4882a593Smuzhiyun stm32_dma_irq_clear(chan, STM32_DMA_FEI);
663*4882a593Smuzhiyun status &= ~STM32_DMA_FEI;
664*4882a593Smuzhiyun if (sfcr & STM32_DMA_SFCR_FEIE) {
665*4882a593Smuzhiyun if (!(scr & STM32_DMA_SCR_EN))
666*4882a593Smuzhiyun dev_err(chan2dev(chan), "FIFO Error\n");
667*4882a593Smuzhiyun else
668*4882a593Smuzhiyun dev_dbg(chan2dev(chan), "FIFO over/underrun\n");
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun if (status & STM32_DMA_DMEI) {
672*4882a593Smuzhiyun stm32_dma_irq_clear(chan, STM32_DMA_DMEI);
673*4882a593Smuzhiyun status &= ~STM32_DMA_DMEI;
674*4882a593Smuzhiyun if (sfcr & STM32_DMA_SCR_DMEIE)
675*4882a593Smuzhiyun dev_dbg(chan2dev(chan), "Direct mode overrun\n");
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun if (status) {
678*4882a593Smuzhiyun stm32_dma_irq_clear(chan, status);
679*4882a593Smuzhiyun dev_err(chan2dev(chan), "DMA error: status=0x%08x\n", status);
680*4882a593Smuzhiyun if (!(scr & STM32_DMA_SCR_EN))
681*4882a593Smuzhiyun dev_err(chan2dev(chan), "chan disabled by HW\n");
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun spin_unlock(&chan->vchan.lock);
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun return IRQ_HANDLED;
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun
stm32_dma_issue_pending(struct dma_chan * c)689*4882a593Smuzhiyun static void stm32_dma_issue_pending(struct dma_chan *c)
690*4882a593Smuzhiyun {
691*4882a593Smuzhiyun struct stm32_dma_chan *chan = to_stm32_dma_chan(c);
692*4882a593Smuzhiyun unsigned long flags;
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun spin_lock_irqsave(&chan->vchan.lock, flags);
695*4882a593Smuzhiyun if (vchan_issue_pending(&chan->vchan) && !chan->desc && !chan->busy) {
696*4882a593Smuzhiyun dev_dbg(chan2dev(chan), "vchan %pK: issued\n", &chan->vchan);
697*4882a593Smuzhiyun stm32_dma_start_transfer(chan);
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun spin_unlock_irqrestore(&chan->vchan.lock, flags);
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun
stm32_dma_set_xfer_param(struct stm32_dma_chan * chan,enum dma_transfer_direction direction,enum dma_slave_buswidth * buswidth,u32 buf_len)703*4882a593Smuzhiyun static int stm32_dma_set_xfer_param(struct stm32_dma_chan *chan,
704*4882a593Smuzhiyun enum dma_transfer_direction direction,
705*4882a593Smuzhiyun enum dma_slave_buswidth *buswidth,
706*4882a593Smuzhiyun u32 buf_len)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun enum dma_slave_buswidth src_addr_width, dst_addr_width;
709*4882a593Smuzhiyun int src_bus_width, dst_bus_width;
710*4882a593Smuzhiyun int src_burst_size, dst_burst_size;
711*4882a593Smuzhiyun u32 src_maxburst, dst_maxburst, src_best_burst, dst_best_burst;
712*4882a593Smuzhiyun u32 dma_scr, fifoth;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun src_addr_width = chan->dma_sconfig.src_addr_width;
715*4882a593Smuzhiyun dst_addr_width = chan->dma_sconfig.dst_addr_width;
716*4882a593Smuzhiyun src_maxburst = chan->dma_sconfig.src_maxburst;
717*4882a593Smuzhiyun dst_maxburst = chan->dma_sconfig.dst_maxburst;
718*4882a593Smuzhiyun fifoth = chan->threshold;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun switch (direction) {
721*4882a593Smuzhiyun case DMA_MEM_TO_DEV:
722*4882a593Smuzhiyun /* Set device data size */
723*4882a593Smuzhiyun dst_bus_width = stm32_dma_get_width(chan, dst_addr_width);
724*4882a593Smuzhiyun if (dst_bus_width < 0)
725*4882a593Smuzhiyun return dst_bus_width;
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun /* Set device burst size */
728*4882a593Smuzhiyun dst_best_burst = stm32_dma_get_best_burst(buf_len,
729*4882a593Smuzhiyun dst_maxburst,
730*4882a593Smuzhiyun fifoth,
731*4882a593Smuzhiyun dst_addr_width);
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun dst_burst_size = stm32_dma_get_burst(chan, dst_best_burst);
734*4882a593Smuzhiyun if (dst_burst_size < 0)
735*4882a593Smuzhiyun return dst_burst_size;
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun /* Set memory data size */
738*4882a593Smuzhiyun src_addr_width = stm32_dma_get_max_width(buf_len, fifoth);
739*4882a593Smuzhiyun chan->mem_width = src_addr_width;
740*4882a593Smuzhiyun src_bus_width = stm32_dma_get_width(chan, src_addr_width);
741*4882a593Smuzhiyun if (src_bus_width < 0)
742*4882a593Smuzhiyun return src_bus_width;
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun /* Set memory burst size */
745*4882a593Smuzhiyun src_maxburst = STM32_DMA_MAX_BURST;
746*4882a593Smuzhiyun src_best_burst = stm32_dma_get_best_burst(buf_len,
747*4882a593Smuzhiyun src_maxburst,
748*4882a593Smuzhiyun fifoth,
749*4882a593Smuzhiyun src_addr_width);
750*4882a593Smuzhiyun src_burst_size = stm32_dma_get_burst(chan, src_best_burst);
751*4882a593Smuzhiyun if (src_burst_size < 0)
752*4882a593Smuzhiyun return src_burst_size;
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun dma_scr = STM32_DMA_SCR_DIR(STM32_DMA_MEM_TO_DEV) |
755*4882a593Smuzhiyun STM32_DMA_SCR_PSIZE(dst_bus_width) |
756*4882a593Smuzhiyun STM32_DMA_SCR_MSIZE(src_bus_width) |
757*4882a593Smuzhiyun STM32_DMA_SCR_PBURST(dst_burst_size) |
758*4882a593Smuzhiyun STM32_DMA_SCR_MBURST(src_burst_size);
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun /* Set FIFO threshold */
761*4882a593Smuzhiyun chan->chan_reg.dma_sfcr &= ~STM32_DMA_SFCR_FTH_MASK;
762*4882a593Smuzhiyun if (fifoth != STM32_DMA_FIFO_THRESHOLD_NONE)
763*4882a593Smuzhiyun chan->chan_reg.dma_sfcr |= STM32_DMA_SFCR_FTH(fifoth);
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun /* Set peripheral address */
766*4882a593Smuzhiyun chan->chan_reg.dma_spar = chan->dma_sconfig.dst_addr;
767*4882a593Smuzhiyun *buswidth = dst_addr_width;
768*4882a593Smuzhiyun break;
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun case DMA_DEV_TO_MEM:
771*4882a593Smuzhiyun /* Set device data size */
772*4882a593Smuzhiyun src_bus_width = stm32_dma_get_width(chan, src_addr_width);
773*4882a593Smuzhiyun if (src_bus_width < 0)
774*4882a593Smuzhiyun return src_bus_width;
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun /* Set device burst size */
777*4882a593Smuzhiyun src_best_burst = stm32_dma_get_best_burst(buf_len,
778*4882a593Smuzhiyun src_maxburst,
779*4882a593Smuzhiyun fifoth,
780*4882a593Smuzhiyun src_addr_width);
781*4882a593Smuzhiyun chan->mem_burst = src_best_burst;
782*4882a593Smuzhiyun src_burst_size = stm32_dma_get_burst(chan, src_best_burst);
783*4882a593Smuzhiyun if (src_burst_size < 0)
784*4882a593Smuzhiyun return src_burst_size;
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun /* Set memory data size */
787*4882a593Smuzhiyun dst_addr_width = stm32_dma_get_max_width(buf_len, fifoth);
788*4882a593Smuzhiyun chan->mem_width = dst_addr_width;
789*4882a593Smuzhiyun dst_bus_width = stm32_dma_get_width(chan, dst_addr_width);
790*4882a593Smuzhiyun if (dst_bus_width < 0)
791*4882a593Smuzhiyun return dst_bus_width;
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun /* Set memory burst size */
794*4882a593Smuzhiyun dst_maxburst = STM32_DMA_MAX_BURST;
795*4882a593Smuzhiyun dst_best_burst = stm32_dma_get_best_burst(buf_len,
796*4882a593Smuzhiyun dst_maxburst,
797*4882a593Smuzhiyun fifoth,
798*4882a593Smuzhiyun dst_addr_width);
799*4882a593Smuzhiyun chan->mem_burst = dst_best_burst;
800*4882a593Smuzhiyun dst_burst_size = stm32_dma_get_burst(chan, dst_best_burst);
801*4882a593Smuzhiyun if (dst_burst_size < 0)
802*4882a593Smuzhiyun return dst_burst_size;
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun dma_scr = STM32_DMA_SCR_DIR(STM32_DMA_DEV_TO_MEM) |
805*4882a593Smuzhiyun STM32_DMA_SCR_PSIZE(src_bus_width) |
806*4882a593Smuzhiyun STM32_DMA_SCR_MSIZE(dst_bus_width) |
807*4882a593Smuzhiyun STM32_DMA_SCR_PBURST(src_burst_size) |
808*4882a593Smuzhiyun STM32_DMA_SCR_MBURST(dst_burst_size);
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun /* Set FIFO threshold */
811*4882a593Smuzhiyun chan->chan_reg.dma_sfcr &= ~STM32_DMA_SFCR_FTH_MASK;
812*4882a593Smuzhiyun if (fifoth != STM32_DMA_FIFO_THRESHOLD_NONE)
813*4882a593Smuzhiyun chan->chan_reg.dma_sfcr |= STM32_DMA_SFCR_FTH(fifoth);
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun /* Set peripheral address */
816*4882a593Smuzhiyun chan->chan_reg.dma_spar = chan->dma_sconfig.src_addr;
817*4882a593Smuzhiyun *buswidth = chan->dma_sconfig.src_addr_width;
818*4882a593Smuzhiyun break;
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun default:
821*4882a593Smuzhiyun dev_err(chan2dev(chan), "Dma direction is not supported\n");
822*4882a593Smuzhiyun return -EINVAL;
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun stm32_dma_set_fifo_config(chan, src_best_burst, dst_best_burst);
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun /* Set DMA control register */
828*4882a593Smuzhiyun chan->chan_reg.dma_scr &= ~(STM32_DMA_SCR_DIR_MASK |
829*4882a593Smuzhiyun STM32_DMA_SCR_PSIZE_MASK | STM32_DMA_SCR_MSIZE_MASK |
830*4882a593Smuzhiyun STM32_DMA_SCR_PBURST_MASK | STM32_DMA_SCR_MBURST_MASK);
831*4882a593Smuzhiyun chan->chan_reg.dma_scr |= dma_scr;
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun return 0;
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun
stm32_dma_clear_reg(struct stm32_dma_chan_reg * regs)836*4882a593Smuzhiyun static void stm32_dma_clear_reg(struct stm32_dma_chan_reg *regs)
837*4882a593Smuzhiyun {
838*4882a593Smuzhiyun memset(regs, 0, sizeof(struct stm32_dma_chan_reg));
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun
stm32_dma_prep_slave_sg(struct dma_chan * c,struct scatterlist * sgl,u32 sg_len,enum dma_transfer_direction direction,unsigned long flags,void * context)841*4882a593Smuzhiyun static struct dma_async_tx_descriptor *stm32_dma_prep_slave_sg(
842*4882a593Smuzhiyun struct dma_chan *c, struct scatterlist *sgl,
843*4882a593Smuzhiyun u32 sg_len, enum dma_transfer_direction direction,
844*4882a593Smuzhiyun unsigned long flags, void *context)
845*4882a593Smuzhiyun {
846*4882a593Smuzhiyun struct stm32_dma_chan *chan = to_stm32_dma_chan(c);
847*4882a593Smuzhiyun struct stm32_dma_desc *desc;
848*4882a593Smuzhiyun struct scatterlist *sg;
849*4882a593Smuzhiyun enum dma_slave_buswidth buswidth;
850*4882a593Smuzhiyun u32 nb_data_items;
851*4882a593Smuzhiyun int i, ret;
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun if (!chan->config_init) {
854*4882a593Smuzhiyun dev_err(chan2dev(chan), "dma channel is not configured\n");
855*4882a593Smuzhiyun return NULL;
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun if (sg_len < 1) {
859*4882a593Smuzhiyun dev_err(chan2dev(chan), "Invalid segment length %d\n", sg_len);
860*4882a593Smuzhiyun return NULL;
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun desc = kzalloc(struct_size(desc, sg_req, sg_len), GFP_NOWAIT);
864*4882a593Smuzhiyun if (!desc)
865*4882a593Smuzhiyun return NULL;
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun /* Set peripheral flow controller */
868*4882a593Smuzhiyun if (chan->dma_sconfig.device_fc)
869*4882a593Smuzhiyun chan->chan_reg.dma_scr |= STM32_DMA_SCR_PFCTRL;
870*4882a593Smuzhiyun else
871*4882a593Smuzhiyun chan->chan_reg.dma_scr &= ~STM32_DMA_SCR_PFCTRL;
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun for_each_sg(sgl, sg, sg_len, i) {
874*4882a593Smuzhiyun ret = stm32_dma_set_xfer_param(chan, direction, &buswidth,
875*4882a593Smuzhiyun sg_dma_len(sg));
876*4882a593Smuzhiyun if (ret < 0)
877*4882a593Smuzhiyun goto err;
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun desc->sg_req[i].len = sg_dma_len(sg);
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun nb_data_items = desc->sg_req[i].len / buswidth;
882*4882a593Smuzhiyun if (nb_data_items > STM32_DMA_ALIGNED_MAX_DATA_ITEMS) {
883*4882a593Smuzhiyun dev_err(chan2dev(chan), "nb items not supported\n");
884*4882a593Smuzhiyun goto err;
885*4882a593Smuzhiyun }
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun stm32_dma_clear_reg(&desc->sg_req[i].chan_reg);
888*4882a593Smuzhiyun desc->sg_req[i].chan_reg.dma_scr = chan->chan_reg.dma_scr;
889*4882a593Smuzhiyun desc->sg_req[i].chan_reg.dma_sfcr = chan->chan_reg.dma_sfcr;
890*4882a593Smuzhiyun desc->sg_req[i].chan_reg.dma_spar = chan->chan_reg.dma_spar;
891*4882a593Smuzhiyun desc->sg_req[i].chan_reg.dma_sm0ar = sg_dma_address(sg);
892*4882a593Smuzhiyun desc->sg_req[i].chan_reg.dma_sm1ar = sg_dma_address(sg);
893*4882a593Smuzhiyun desc->sg_req[i].chan_reg.dma_sndtr = nb_data_items;
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun desc->num_sgs = sg_len;
897*4882a593Smuzhiyun desc->cyclic = false;
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun return vchan_tx_prep(&chan->vchan, &desc->vdesc, flags);
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun err:
902*4882a593Smuzhiyun kfree(desc);
903*4882a593Smuzhiyun return NULL;
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun
stm32_dma_prep_dma_cyclic(struct dma_chan * c,dma_addr_t buf_addr,size_t buf_len,size_t period_len,enum dma_transfer_direction direction,unsigned long flags)906*4882a593Smuzhiyun static struct dma_async_tx_descriptor *stm32_dma_prep_dma_cyclic(
907*4882a593Smuzhiyun struct dma_chan *c, dma_addr_t buf_addr, size_t buf_len,
908*4882a593Smuzhiyun size_t period_len, enum dma_transfer_direction direction,
909*4882a593Smuzhiyun unsigned long flags)
910*4882a593Smuzhiyun {
911*4882a593Smuzhiyun struct stm32_dma_chan *chan = to_stm32_dma_chan(c);
912*4882a593Smuzhiyun struct stm32_dma_desc *desc;
913*4882a593Smuzhiyun enum dma_slave_buswidth buswidth;
914*4882a593Smuzhiyun u32 num_periods, nb_data_items;
915*4882a593Smuzhiyun int i, ret;
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun if (!buf_len || !period_len) {
918*4882a593Smuzhiyun dev_err(chan2dev(chan), "Invalid buffer/period len\n");
919*4882a593Smuzhiyun return NULL;
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun if (!chan->config_init) {
923*4882a593Smuzhiyun dev_err(chan2dev(chan), "dma channel is not configured\n");
924*4882a593Smuzhiyun return NULL;
925*4882a593Smuzhiyun }
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun if (buf_len % period_len) {
928*4882a593Smuzhiyun dev_err(chan2dev(chan), "buf_len not multiple of period_len\n");
929*4882a593Smuzhiyun return NULL;
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun /*
933*4882a593Smuzhiyun * We allow to take more number of requests till DMA is
934*4882a593Smuzhiyun * not started. The driver will loop over all requests.
935*4882a593Smuzhiyun * Once DMA is started then new requests can be queued only after
936*4882a593Smuzhiyun * terminating the DMA.
937*4882a593Smuzhiyun */
938*4882a593Smuzhiyun if (chan->busy) {
939*4882a593Smuzhiyun dev_err(chan2dev(chan), "Request not allowed when dma busy\n");
940*4882a593Smuzhiyun return NULL;
941*4882a593Smuzhiyun }
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun ret = stm32_dma_set_xfer_param(chan, direction, &buswidth, period_len);
944*4882a593Smuzhiyun if (ret < 0)
945*4882a593Smuzhiyun return NULL;
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun nb_data_items = period_len / buswidth;
948*4882a593Smuzhiyun if (nb_data_items > STM32_DMA_ALIGNED_MAX_DATA_ITEMS) {
949*4882a593Smuzhiyun dev_err(chan2dev(chan), "number of items not supported\n");
950*4882a593Smuzhiyun return NULL;
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun /* Enable Circular mode or double buffer mode */
954*4882a593Smuzhiyun if (buf_len == period_len)
955*4882a593Smuzhiyun chan->chan_reg.dma_scr |= STM32_DMA_SCR_CIRC;
956*4882a593Smuzhiyun else
957*4882a593Smuzhiyun chan->chan_reg.dma_scr |= STM32_DMA_SCR_DBM;
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun /* Clear periph ctrl if client set it */
960*4882a593Smuzhiyun chan->chan_reg.dma_scr &= ~STM32_DMA_SCR_PFCTRL;
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun num_periods = buf_len / period_len;
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun desc = kzalloc(struct_size(desc, sg_req, num_periods), GFP_NOWAIT);
965*4882a593Smuzhiyun if (!desc)
966*4882a593Smuzhiyun return NULL;
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun for (i = 0; i < num_periods; i++) {
969*4882a593Smuzhiyun desc->sg_req[i].len = period_len;
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun stm32_dma_clear_reg(&desc->sg_req[i].chan_reg);
972*4882a593Smuzhiyun desc->sg_req[i].chan_reg.dma_scr = chan->chan_reg.dma_scr;
973*4882a593Smuzhiyun desc->sg_req[i].chan_reg.dma_sfcr = chan->chan_reg.dma_sfcr;
974*4882a593Smuzhiyun desc->sg_req[i].chan_reg.dma_spar = chan->chan_reg.dma_spar;
975*4882a593Smuzhiyun desc->sg_req[i].chan_reg.dma_sm0ar = buf_addr;
976*4882a593Smuzhiyun desc->sg_req[i].chan_reg.dma_sm1ar = buf_addr;
977*4882a593Smuzhiyun desc->sg_req[i].chan_reg.dma_sndtr = nb_data_items;
978*4882a593Smuzhiyun buf_addr += period_len;
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun desc->num_sgs = num_periods;
982*4882a593Smuzhiyun desc->cyclic = true;
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun return vchan_tx_prep(&chan->vchan, &desc->vdesc, flags);
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun
stm32_dma_prep_dma_memcpy(struct dma_chan * c,dma_addr_t dest,dma_addr_t src,size_t len,unsigned long flags)987*4882a593Smuzhiyun static struct dma_async_tx_descriptor *stm32_dma_prep_dma_memcpy(
988*4882a593Smuzhiyun struct dma_chan *c, dma_addr_t dest,
989*4882a593Smuzhiyun dma_addr_t src, size_t len, unsigned long flags)
990*4882a593Smuzhiyun {
991*4882a593Smuzhiyun struct stm32_dma_chan *chan = to_stm32_dma_chan(c);
992*4882a593Smuzhiyun enum dma_slave_buswidth max_width;
993*4882a593Smuzhiyun struct stm32_dma_desc *desc;
994*4882a593Smuzhiyun size_t xfer_count, offset;
995*4882a593Smuzhiyun u32 num_sgs, best_burst, dma_burst, threshold;
996*4882a593Smuzhiyun int i;
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun num_sgs = DIV_ROUND_UP(len, STM32_DMA_ALIGNED_MAX_DATA_ITEMS);
999*4882a593Smuzhiyun desc = kzalloc(struct_size(desc, sg_req, num_sgs), GFP_NOWAIT);
1000*4882a593Smuzhiyun if (!desc)
1001*4882a593Smuzhiyun return NULL;
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun threshold = chan->threshold;
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun for (offset = 0, i = 0; offset < len; offset += xfer_count, i++) {
1006*4882a593Smuzhiyun xfer_count = min_t(size_t, len - offset,
1007*4882a593Smuzhiyun STM32_DMA_ALIGNED_MAX_DATA_ITEMS);
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun /* Compute best burst size */
1010*4882a593Smuzhiyun max_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1011*4882a593Smuzhiyun best_burst = stm32_dma_get_best_burst(len, STM32_DMA_MAX_BURST,
1012*4882a593Smuzhiyun threshold, max_width);
1013*4882a593Smuzhiyun dma_burst = stm32_dma_get_burst(chan, best_burst);
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun stm32_dma_clear_reg(&desc->sg_req[i].chan_reg);
1016*4882a593Smuzhiyun desc->sg_req[i].chan_reg.dma_scr =
1017*4882a593Smuzhiyun STM32_DMA_SCR_DIR(STM32_DMA_MEM_TO_MEM) |
1018*4882a593Smuzhiyun STM32_DMA_SCR_PBURST(dma_burst) |
1019*4882a593Smuzhiyun STM32_DMA_SCR_MBURST(dma_burst) |
1020*4882a593Smuzhiyun STM32_DMA_SCR_MINC |
1021*4882a593Smuzhiyun STM32_DMA_SCR_PINC |
1022*4882a593Smuzhiyun STM32_DMA_SCR_TCIE |
1023*4882a593Smuzhiyun STM32_DMA_SCR_TEIE;
1024*4882a593Smuzhiyun desc->sg_req[i].chan_reg.dma_sfcr |= STM32_DMA_SFCR_MASK;
1025*4882a593Smuzhiyun desc->sg_req[i].chan_reg.dma_sfcr |=
1026*4882a593Smuzhiyun STM32_DMA_SFCR_FTH(threshold);
1027*4882a593Smuzhiyun desc->sg_req[i].chan_reg.dma_spar = src + offset;
1028*4882a593Smuzhiyun desc->sg_req[i].chan_reg.dma_sm0ar = dest + offset;
1029*4882a593Smuzhiyun desc->sg_req[i].chan_reg.dma_sndtr = xfer_count;
1030*4882a593Smuzhiyun desc->sg_req[i].len = xfer_count;
1031*4882a593Smuzhiyun }
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun desc->num_sgs = num_sgs;
1034*4882a593Smuzhiyun desc->cyclic = false;
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun return vchan_tx_prep(&chan->vchan, &desc->vdesc, flags);
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun
stm32_dma_get_remaining_bytes(struct stm32_dma_chan * chan)1039*4882a593Smuzhiyun static u32 stm32_dma_get_remaining_bytes(struct stm32_dma_chan *chan)
1040*4882a593Smuzhiyun {
1041*4882a593Smuzhiyun u32 dma_scr, width, ndtr;
1042*4882a593Smuzhiyun struct stm32_dma_device *dmadev = stm32_dma_get_dev(chan);
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun dma_scr = stm32_dma_read(dmadev, STM32_DMA_SCR(chan->id));
1045*4882a593Smuzhiyun width = STM32_DMA_SCR_PSIZE_GET(dma_scr);
1046*4882a593Smuzhiyun ndtr = stm32_dma_read(dmadev, STM32_DMA_SNDTR(chan->id));
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun return ndtr << width;
1049*4882a593Smuzhiyun }
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun /**
1052*4882a593Smuzhiyun * stm32_dma_is_current_sg - check that expected sg_req is currently transferred
1053*4882a593Smuzhiyun * @chan: dma channel
1054*4882a593Smuzhiyun *
1055*4882a593Smuzhiyun * This function called when IRQ are disable, checks that the hardware has not
1056*4882a593Smuzhiyun * switched on the next transfer in double buffer mode. The test is done by
1057*4882a593Smuzhiyun * comparing the next_sg memory address with the hardware related register
1058*4882a593Smuzhiyun * (based on CT bit value).
1059*4882a593Smuzhiyun *
1060*4882a593Smuzhiyun * Returns true if expected current transfer is still running or double
1061*4882a593Smuzhiyun * buffer mode is not activated.
1062*4882a593Smuzhiyun */
stm32_dma_is_current_sg(struct stm32_dma_chan * chan)1063*4882a593Smuzhiyun static bool stm32_dma_is_current_sg(struct stm32_dma_chan *chan)
1064*4882a593Smuzhiyun {
1065*4882a593Smuzhiyun struct stm32_dma_device *dmadev = stm32_dma_get_dev(chan);
1066*4882a593Smuzhiyun struct stm32_dma_sg_req *sg_req;
1067*4882a593Smuzhiyun u32 dma_scr, dma_smar, id;
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun id = chan->id;
1070*4882a593Smuzhiyun dma_scr = stm32_dma_read(dmadev, STM32_DMA_SCR(id));
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun if (!(dma_scr & STM32_DMA_SCR_DBM))
1073*4882a593Smuzhiyun return true;
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun sg_req = &chan->desc->sg_req[chan->next_sg];
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun if (dma_scr & STM32_DMA_SCR_CT) {
1078*4882a593Smuzhiyun dma_smar = stm32_dma_read(dmadev, STM32_DMA_SM0AR(id));
1079*4882a593Smuzhiyun return (dma_smar == sg_req->chan_reg.dma_sm0ar);
1080*4882a593Smuzhiyun }
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun dma_smar = stm32_dma_read(dmadev, STM32_DMA_SM1AR(id));
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun return (dma_smar == sg_req->chan_reg.dma_sm1ar);
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun
stm32_dma_desc_residue(struct stm32_dma_chan * chan,struct stm32_dma_desc * desc,u32 next_sg)1087*4882a593Smuzhiyun static size_t stm32_dma_desc_residue(struct stm32_dma_chan *chan,
1088*4882a593Smuzhiyun struct stm32_dma_desc *desc,
1089*4882a593Smuzhiyun u32 next_sg)
1090*4882a593Smuzhiyun {
1091*4882a593Smuzhiyun u32 modulo, burst_size;
1092*4882a593Smuzhiyun u32 residue;
1093*4882a593Smuzhiyun u32 n_sg = next_sg;
1094*4882a593Smuzhiyun struct stm32_dma_sg_req *sg_req = &chan->desc->sg_req[chan->next_sg];
1095*4882a593Smuzhiyun int i;
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun /*
1098*4882a593Smuzhiyun * Calculate the residue means compute the descriptors
1099*4882a593Smuzhiyun * information:
1100*4882a593Smuzhiyun * - the sg_req currently transferred
1101*4882a593Smuzhiyun * - the Hardware remaining position in this sg (NDTR bits field).
1102*4882a593Smuzhiyun *
1103*4882a593Smuzhiyun * A race condition may occur if DMA is running in cyclic or double
1104*4882a593Smuzhiyun * buffer mode, since the DMA register are automatically reloaded at end
1105*4882a593Smuzhiyun * of period transfer. The hardware may have switched to the next
1106*4882a593Smuzhiyun * transfer (CT bit updated) just before the position (SxNDTR reg) is
1107*4882a593Smuzhiyun * read.
1108*4882a593Smuzhiyun * In this case the SxNDTR reg could (or not) correspond to the new
1109*4882a593Smuzhiyun * transfer position, and not the expected one.
1110*4882a593Smuzhiyun * The strategy implemented in the stm32 driver is to:
1111*4882a593Smuzhiyun * - read the SxNDTR register
1112*4882a593Smuzhiyun * - crosscheck that hardware is still in current transfer.
1113*4882a593Smuzhiyun * In case of switch, we can assume that the DMA is at the beginning of
1114*4882a593Smuzhiyun * the next transfer. So we approximate the residue in consequence, by
1115*4882a593Smuzhiyun * pointing on the beginning of next transfer.
1116*4882a593Smuzhiyun *
1117*4882a593Smuzhiyun * This race condition doesn't apply for none cyclic mode, as double
1118*4882a593Smuzhiyun * buffer is not used. In such situation registers are updated by the
1119*4882a593Smuzhiyun * software.
1120*4882a593Smuzhiyun */
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun residue = stm32_dma_get_remaining_bytes(chan);
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun if (!stm32_dma_is_current_sg(chan)) {
1125*4882a593Smuzhiyun n_sg++;
1126*4882a593Smuzhiyun if (n_sg == chan->desc->num_sgs)
1127*4882a593Smuzhiyun n_sg = 0;
1128*4882a593Smuzhiyun residue = sg_req->len;
1129*4882a593Smuzhiyun }
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun /*
1132*4882a593Smuzhiyun * In cyclic mode, for the last period, residue = remaining bytes
1133*4882a593Smuzhiyun * from NDTR,
1134*4882a593Smuzhiyun * else for all other periods in cyclic mode, and in sg mode,
1135*4882a593Smuzhiyun * residue = remaining bytes from NDTR + remaining
1136*4882a593Smuzhiyun * periods/sg to be transferred
1137*4882a593Smuzhiyun */
1138*4882a593Smuzhiyun if (!chan->desc->cyclic || n_sg != 0)
1139*4882a593Smuzhiyun for (i = n_sg; i < desc->num_sgs; i++)
1140*4882a593Smuzhiyun residue += desc->sg_req[i].len;
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun if (!chan->mem_burst)
1143*4882a593Smuzhiyun return residue;
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun burst_size = chan->mem_burst * chan->mem_width;
1146*4882a593Smuzhiyun modulo = residue % burst_size;
1147*4882a593Smuzhiyun if (modulo)
1148*4882a593Smuzhiyun residue = residue - modulo + burst_size;
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun return residue;
1151*4882a593Smuzhiyun }
1152*4882a593Smuzhiyun
stm32_dma_tx_status(struct dma_chan * c,dma_cookie_t cookie,struct dma_tx_state * state)1153*4882a593Smuzhiyun static enum dma_status stm32_dma_tx_status(struct dma_chan *c,
1154*4882a593Smuzhiyun dma_cookie_t cookie,
1155*4882a593Smuzhiyun struct dma_tx_state *state)
1156*4882a593Smuzhiyun {
1157*4882a593Smuzhiyun struct stm32_dma_chan *chan = to_stm32_dma_chan(c);
1158*4882a593Smuzhiyun struct virt_dma_desc *vdesc;
1159*4882a593Smuzhiyun enum dma_status status;
1160*4882a593Smuzhiyun unsigned long flags;
1161*4882a593Smuzhiyun u32 residue = 0;
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun status = dma_cookie_status(c, cookie, state);
1164*4882a593Smuzhiyun if (status == DMA_COMPLETE || !state)
1165*4882a593Smuzhiyun return status;
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun spin_lock_irqsave(&chan->vchan.lock, flags);
1168*4882a593Smuzhiyun vdesc = vchan_find_desc(&chan->vchan, cookie);
1169*4882a593Smuzhiyun if (chan->desc && cookie == chan->desc->vdesc.tx.cookie)
1170*4882a593Smuzhiyun residue = stm32_dma_desc_residue(chan, chan->desc,
1171*4882a593Smuzhiyun chan->next_sg);
1172*4882a593Smuzhiyun else if (vdesc)
1173*4882a593Smuzhiyun residue = stm32_dma_desc_residue(chan,
1174*4882a593Smuzhiyun to_stm32_dma_desc(vdesc), 0);
1175*4882a593Smuzhiyun dma_set_residue(state, residue);
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun spin_unlock_irqrestore(&chan->vchan.lock, flags);
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun return status;
1180*4882a593Smuzhiyun }
1181*4882a593Smuzhiyun
stm32_dma_alloc_chan_resources(struct dma_chan * c)1182*4882a593Smuzhiyun static int stm32_dma_alloc_chan_resources(struct dma_chan *c)
1183*4882a593Smuzhiyun {
1184*4882a593Smuzhiyun struct stm32_dma_chan *chan = to_stm32_dma_chan(c);
1185*4882a593Smuzhiyun struct stm32_dma_device *dmadev = stm32_dma_get_dev(chan);
1186*4882a593Smuzhiyun int ret;
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun chan->config_init = false;
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun ret = pm_runtime_resume_and_get(dmadev->ddev.dev);
1191*4882a593Smuzhiyun if (ret < 0)
1192*4882a593Smuzhiyun return ret;
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun ret = stm32_dma_disable_chan(chan);
1195*4882a593Smuzhiyun if (ret < 0)
1196*4882a593Smuzhiyun pm_runtime_put(dmadev->ddev.dev);
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun return ret;
1199*4882a593Smuzhiyun }
1200*4882a593Smuzhiyun
stm32_dma_free_chan_resources(struct dma_chan * c)1201*4882a593Smuzhiyun static void stm32_dma_free_chan_resources(struct dma_chan *c)
1202*4882a593Smuzhiyun {
1203*4882a593Smuzhiyun struct stm32_dma_chan *chan = to_stm32_dma_chan(c);
1204*4882a593Smuzhiyun struct stm32_dma_device *dmadev = stm32_dma_get_dev(chan);
1205*4882a593Smuzhiyun unsigned long flags;
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun dev_dbg(chan2dev(chan), "Freeing channel %d\n", chan->id);
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun if (chan->busy) {
1210*4882a593Smuzhiyun spin_lock_irqsave(&chan->vchan.lock, flags);
1211*4882a593Smuzhiyun stm32_dma_stop(chan);
1212*4882a593Smuzhiyun chan->desc = NULL;
1213*4882a593Smuzhiyun spin_unlock_irqrestore(&chan->vchan.lock, flags);
1214*4882a593Smuzhiyun }
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun pm_runtime_put(dmadev->ddev.dev);
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun vchan_free_chan_resources(to_virt_chan(c));
1219*4882a593Smuzhiyun }
1220*4882a593Smuzhiyun
stm32_dma_desc_free(struct virt_dma_desc * vdesc)1221*4882a593Smuzhiyun static void stm32_dma_desc_free(struct virt_dma_desc *vdesc)
1222*4882a593Smuzhiyun {
1223*4882a593Smuzhiyun kfree(container_of(vdesc, struct stm32_dma_desc, vdesc));
1224*4882a593Smuzhiyun }
1225*4882a593Smuzhiyun
stm32_dma_set_config(struct stm32_dma_chan * chan,struct stm32_dma_cfg * cfg)1226*4882a593Smuzhiyun static void stm32_dma_set_config(struct stm32_dma_chan *chan,
1227*4882a593Smuzhiyun struct stm32_dma_cfg *cfg)
1228*4882a593Smuzhiyun {
1229*4882a593Smuzhiyun stm32_dma_clear_reg(&chan->chan_reg);
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun chan->chan_reg.dma_scr = cfg->stream_config & STM32_DMA_SCR_CFG_MASK;
1232*4882a593Smuzhiyun chan->chan_reg.dma_scr |= STM32_DMA_SCR_REQ(cfg->request_line);
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun /* Enable Interrupts */
1235*4882a593Smuzhiyun chan->chan_reg.dma_scr |= STM32_DMA_SCR_TEIE | STM32_DMA_SCR_TCIE;
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun chan->threshold = STM32_DMA_THRESHOLD_FTR_GET(cfg->features);
1238*4882a593Smuzhiyun if (STM32_DMA_DIRECT_MODE_GET(cfg->features))
1239*4882a593Smuzhiyun chan->threshold = STM32_DMA_FIFO_THRESHOLD_NONE;
1240*4882a593Smuzhiyun }
1241*4882a593Smuzhiyun
stm32_dma_of_xlate(struct of_phandle_args * dma_spec,struct of_dma * ofdma)1242*4882a593Smuzhiyun static struct dma_chan *stm32_dma_of_xlate(struct of_phandle_args *dma_spec,
1243*4882a593Smuzhiyun struct of_dma *ofdma)
1244*4882a593Smuzhiyun {
1245*4882a593Smuzhiyun struct stm32_dma_device *dmadev = ofdma->of_dma_data;
1246*4882a593Smuzhiyun struct device *dev = dmadev->ddev.dev;
1247*4882a593Smuzhiyun struct stm32_dma_cfg cfg;
1248*4882a593Smuzhiyun struct stm32_dma_chan *chan;
1249*4882a593Smuzhiyun struct dma_chan *c;
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun if (dma_spec->args_count < 4) {
1252*4882a593Smuzhiyun dev_err(dev, "Bad number of cells\n");
1253*4882a593Smuzhiyun return NULL;
1254*4882a593Smuzhiyun }
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun cfg.channel_id = dma_spec->args[0];
1257*4882a593Smuzhiyun cfg.request_line = dma_spec->args[1];
1258*4882a593Smuzhiyun cfg.stream_config = dma_spec->args[2];
1259*4882a593Smuzhiyun cfg.features = dma_spec->args[3];
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun if (cfg.channel_id >= STM32_DMA_MAX_CHANNELS ||
1262*4882a593Smuzhiyun cfg.request_line >= STM32_DMA_MAX_REQUEST_ID) {
1263*4882a593Smuzhiyun dev_err(dev, "Bad channel and/or request id\n");
1264*4882a593Smuzhiyun return NULL;
1265*4882a593Smuzhiyun }
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun chan = &dmadev->chan[cfg.channel_id];
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun c = dma_get_slave_channel(&chan->vchan.chan);
1270*4882a593Smuzhiyun if (!c) {
1271*4882a593Smuzhiyun dev_err(dev, "No more channels available\n");
1272*4882a593Smuzhiyun return NULL;
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun stm32_dma_set_config(chan, &cfg);
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun return c;
1278*4882a593Smuzhiyun }
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun static const struct of_device_id stm32_dma_of_match[] = {
1281*4882a593Smuzhiyun { .compatible = "st,stm32-dma", },
1282*4882a593Smuzhiyun { /* sentinel */ },
1283*4882a593Smuzhiyun };
1284*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, stm32_dma_of_match);
1285*4882a593Smuzhiyun
stm32_dma_probe(struct platform_device * pdev)1286*4882a593Smuzhiyun static int stm32_dma_probe(struct platform_device *pdev)
1287*4882a593Smuzhiyun {
1288*4882a593Smuzhiyun struct stm32_dma_chan *chan;
1289*4882a593Smuzhiyun struct stm32_dma_device *dmadev;
1290*4882a593Smuzhiyun struct dma_device *dd;
1291*4882a593Smuzhiyun const struct of_device_id *match;
1292*4882a593Smuzhiyun struct resource *res;
1293*4882a593Smuzhiyun struct reset_control *rst;
1294*4882a593Smuzhiyun int i, ret;
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun match = of_match_device(stm32_dma_of_match, &pdev->dev);
1297*4882a593Smuzhiyun if (!match) {
1298*4882a593Smuzhiyun dev_err(&pdev->dev, "Error: No device match found\n");
1299*4882a593Smuzhiyun return -ENODEV;
1300*4882a593Smuzhiyun }
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun dmadev = devm_kzalloc(&pdev->dev, sizeof(*dmadev), GFP_KERNEL);
1303*4882a593Smuzhiyun if (!dmadev)
1304*4882a593Smuzhiyun return -ENOMEM;
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun dd = &dmadev->ddev;
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1309*4882a593Smuzhiyun dmadev->base = devm_ioremap_resource(&pdev->dev, res);
1310*4882a593Smuzhiyun if (IS_ERR(dmadev->base))
1311*4882a593Smuzhiyun return PTR_ERR(dmadev->base);
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun dmadev->clk = devm_clk_get(&pdev->dev, NULL);
1314*4882a593Smuzhiyun if (IS_ERR(dmadev->clk))
1315*4882a593Smuzhiyun return dev_err_probe(&pdev->dev, PTR_ERR(dmadev->clk), "Can't get clock\n");
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun ret = clk_prepare_enable(dmadev->clk);
1318*4882a593Smuzhiyun if (ret < 0) {
1319*4882a593Smuzhiyun dev_err(&pdev->dev, "clk_prep_enable error: %d\n", ret);
1320*4882a593Smuzhiyun return ret;
1321*4882a593Smuzhiyun }
1322*4882a593Smuzhiyun
1323*4882a593Smuzhiyun dmadev->mem2mem = of_property_read_bool(pdev->dev.of_node,
1324*4882a593Smuzhiyun "st,mem2mem");
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun rst = devm_reset_control_get(&pdev->dev, NULL);
1327*4882a593Smuzhiyun if (IS_ERR(rst)) {
1328*4882a593Smuzhiyun ret = PTR_ERR(rst);
1329*4882a593Smuzhiyun if (ret == -EPROBE_DEFER)
1330*4882a593Smuzhiyun goto clk_free;
1331*4882a593Smuzhiyun } else {
1332*4882a593Smuzhiyun reset_control_assert(rst);
1333*4882a593Smuzhiyun udelay(2);
1334*4882a593Smuzhiyun reset_control_deassert(rst);
1335*4882a593Smuzhiyun }
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun dma_set_max_seg_size(&pdev->dev, STM32_DMA_ALIGNED_MAX_DATA_ITEMS);
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun dma_cap_set(DMA_SLAVE, dd->cap_mask);
1340*4882a593Smuzhiyun dma_cap_set(DMA_PRIVATE, dd->cap_mask);
1341*4882a593Smuzhiyun dma_cap_set(DMA_CYCLIC, dd->cap_mask);
1342*4882a593Smuzhiyun dd->device_alloc_chan_resources = stm32_dma_alloc_chan_resources;
1343*4882a593Smuzhiyun dd->device_free_chan_resources = stm32_dma_free_chan_resources;
1344*4882a593Smuzhiyun dd->device_tx_status = stm32_dma_tx_status;
1345*4882a593Smuzhiyun dd->device_issue_pending = stm32_dma_issue_pending;
1346*4882a593Smuzhiyun dd->device_prep_slave_sg = stm32_dma_prep_slave_sg;
1347*4882a593Smuzhiyun dd->device_prep_dma_cyclic = stm32_dma_prep_dma_cyclic;
1348*4882a593Smuzhiyun dd->device_config = stm32_dma_slave_config;
1349*4882a593Smuzhiyun dd->device_terminate_all = stm32_dma_terminate_all;
1350*4882a593Smuzhiyun dd->device_synchronize = stm32_dma_synchronize;
1351*4882a593Smuzhiyun dd->src_addr_widths = BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) |
1352*4882a593Smuzhiyun BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) |
1353*4882a593Smuzhiyun BIT(DMA_SLAVE_BUSWIDTH_4_BYTES);
1354*4882a593Smuzhiyun dd->dst_addr_widths = BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) |
1355*4882a593Smuzhiyun BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) |
1356*4882a593Smuzhiyun BIT(DMA_SLAVE_BUSWIDTH_4_BYTES);
1357*4882a593Smuzhiyun dd->directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
1358*4882a593Smuzhiyun dd->residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
1359*4882a593Smuzhiyun dd->copy_align = DMAENGINE_ALIGN_32_BYTES;
1360*4882a593Smuzhiyun dd->max_burst = STM32_DMA_MAX_BURST;
1361*4882a593Smuzhiyun dd->descriptor_reuse = true;
1362*4882a593Smuzhiyun dd->dev = &pdev->dev;
1363*4882a593Smuzhiyun INIT_LIST_HEAD(&dd->channels);
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun if (dmadev->mem2mem) {
1366*4882a593Smuzhiyun dma_cap_set(DMA_MEMCPY, dd->cap_mask);
1367*4882a593Smuzhiyun dd->device_prep_dma_memcpy = stm32_dma_prep_dma_memcpy;
1368*4882a593Smuzhiyun dd->directions |= BIT(DMA_MEM_TO_MEM);
1369*4882a593Smuzhiyun }
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun for (i = 0; i < STM32_DMA_MAX_CHANNELS; i++) {
1372*4882a593Smuzhiyun chan = &dmadev->chan[i];
1373*4882a593Smuzhiyun chan->id = i;
1374*4882a593Smuzhiyun chan->vchan.desc_free = stm32_dma_desc_free;
1375*4882a593Smuzhiyun vchan_init(&chan->vchan, dd);
1376*4882a593Smuzhiyun }
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun ret = dma_async_device_register(dd);
1379*4882a593Smuzhiyun if (ret)
1380*4882a593Smuzhiyun goto clk_free;
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun for (i = 0; i < STM32_DMA_MAX_CHANNELS; i++) {
1383*4882a593Smuzhiyun chan = &dmadev->chan[i];
1384*4882a593Smuzhiyun ret = platform_get_irq(pdev, i);
1385*4882a593Smuzhiyun if (ret < 0)
1386*4882a593Smuzhiyun goto err_unregister;
1387*4882a593Smuzhiyun chan->irq = ret;
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, chan->irq,
1390*4882a593Smuzhiyun stm32_dma_chan_irq, 0,
1391*4882a593Smuzhiyun dev_name(chan2dev(chan)), chan);
1392*4882a593Smuzhiyun if (ret) {
1393*4882a593Smuzhiyun dev_err(&pdev->dev,
1394*4882a593Smuzhiyun "request_irq failed with err %d channel %d\n",
1395*4882a593Smuzhiyun ret, i);
1396*4882a593Smuzhiyun goto err_unregister;
1397*4882a593Smuzhiyun }
1398*4882a593Smuzhiyun }
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun ret = of_dma_controller_register(pdev->dev.of_node,
1401*4882a593Smuzhiyun stm32_dma_of_xlate, dmadev);
1402*4882a593Smuzhiyun if (ret < 0) {
1403*4882a593Smuzhiyun dev_err(&pdev->dev,
1404*4882a593Smuzhiyun "STM32 DMA DMA OF registration failed %d\n", ret);
1405*4882a593Smuzhiyun goto err_unregister;
1406*4882a593Smuzhiyun }
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun platform_set_drvdata(pdev, dmadev);
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun pm_runtime_set_active(&pdev->dev);
1411*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
1412*4882a593Smuzhiyun pm_runtime_get_noresume(&pdev->dev);
1413*4882a593Smuzhiyun pm_runtime_put(&pdev->dev);
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun dev_info(&pdev->dev, "STM32 DMA driver registered\n");
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun return 0;
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun err_unregister:
1420*4882a593Smuzhiyun dma_async_device_unregister(dd);
1421*4882a593Smuzhiyun clk_free:
1422*4882a593Smuzhiyun clk_disable_unprepare(dmadev->clk);
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun return ret;
1425*4882a593Smuzhiyun }
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun #ifdef CONFIG_PM
stm32_dma_runtime_suspend(struct device * dev)1428*4882a593Smuzhiyun static int stm32_dma_runtime_suspend(struct device *dev)
1429*4882a593Smuzhiyun {
1430*4882a593Smuzhiyun struct stm32_dma_device *dmadev = dev_get_drvdata(dev);
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun clk_disable_unprepare(dmadev->clk);
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun return 0;
1435*4882a593Smuzhiyun }
1436*4882a593Smuzhiyun
stm32_dma_runtime_resume(struct device * dev)1437*4882a593Smuzhiyun static int stm32_dma_runtime_resume(struct device *dev)
1438*4882a593Smuzhiyun {
1439*4882a593Smuzhiyun struct stm32_dma_device *dmadev = dev_get_drvdata(dev);
1440*4882a593Smuzhiyun int ret;
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun ret = clk_prepare_enable(dmadev->clk);
1443*4882a593Smuzhiyun if (ret) {
1444*4882a593Smuzhiyun dev_err(dev, "failed to prepare_enable clock\n");
1445*4882a593Smuzhiyun return ret;
1446*4882a593Smuzhiyun }
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun return 0;
1449*4882a593Smuzhiyun }
1450*4882a593Smuzhiyun #endif
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
stm32_dma_suspend(struct device * dev)1453*4882a593Smuzhiyun static int stm32_dma_suspend(struct device *dev)
1454*4882a593Smuzhiyun {
1455*4882a593Smuzhiyun struct stm32_dma_device *dmadev = dev_get_drvdata(dev);
1456*4882a593Smuzhiyun int id, ret, scr;
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun ret = pm_runtime_resume_and_get(dev);
1459*4882a593Smuzhiyun if (ret < 0)
1460*4882a593Smuzhiyun return ret;
1461*4882a593Smuzhiyun
1462*4882a593Smuzhiyun for (id = 0; id < STM32_DMA_MAX_CHANNELS; id++) {
1463*4882a593Smuzhiyun scr = stm32_dma_read(dmadev, STM32_DMA_SCR(id));
1464*4882a593Smuzhiyun if (scr & STM32_DMA_SCR_EN) {
1465*4882a593Smuzhiyun dev_warn(dev, "Suspend is prevented by Chan %i\n", id);
1466*4882a593Smuzhiyun return -EBUSY;
1467*4882a593Smuzhiyun }
1468*4882a593Smuzhiyun }
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun pm_runtime_put_sync(dev);
1471*4882a593Smuzhiyun
1472*4882a593Smuzhiyun pm_runtime_force_suspend(dev);
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun return 0;
1475*4882a593Smuzhiyun }
1476*4882a593Smuzhiyun
stm32_dma_resume(struct device * dev)1477*4882a593Smuzhiyun static int stm32_dma_resume(struct device *dev)
1478*4882a593Smuzhiyun {
1479*4882a593Smuzhiyun return pm_runtime_force_resume(dev);
1480*4882a593Smuzhiyun }
1481*4882a593Smuzhiyun #endif
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun static const struct dev_pm_ops stm32_dma_pm_ops = {
1484*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(stm32_dma_suspend, stm32_dma_resume)
1485*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(stm32_dma_runtime_suspend,
1486*4882a593Smuzhiyun stm32_dma_runtime_resume, NULL)
1487*4882a593Smuzhiyun };
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun static struct platform_driver stm32_dma_driver = {
1490*4882a593Smuzhiyun .driver = {
1491*4882a593Smuzhiyun .name = "stm32-dma",
1492*4882a593Smuzhiyun .of_match_table = stm32_dma_of_match,
1493*4882a593Smuzhiyun .pm = &stm32_dma_pm_ops,
1494*4882a593Smuzhiyun },
1495*4882a593Smuzhiyun .probe = stm32_dma_probe,
1496*4882a593Smuzhiyun };
1497*4882a593Smuzhiyun
stm32_dma_init(void)1498*4882a593Smuzhiyun static int __init stm32_dma_init(void)
1499*4882a593Smuzhiyun {
1500*4882a593Smuzhiyun return platform_driver_register(&stm32_dma_driver);
1501*4882a593Smuzhiyun }
1502*4882a593Smuzhiyun subsys_initcall(stm32_dma_init);
1503