1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Copyright (C) ST-Ericsson SA 2007-2010 4*4882a593Smuzhiyun * Author: Per Friden <per.friden@stericsson.com> for ST-Ericsson SA 5*4882a593Smuzhiyun * Author: Jonas Aaberg <jonas.aberg@stericsson.com> for ST-Ericsson SA 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun #ifndef STE_DMA40_LL_H 8*4882a593Smuzhiyun #define STE_DMA40_LL_H 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #define D40_DREG_PCBASE 0x400 11*4882a593Smuzhiyun #define D40_DREG_PCDELTA (8 * 4) 12*4882a593Smuzhiyun #define D40_LLI_ALIGN 16 /* LLI alignment must be 16 bytes. */ 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #define D40_LCPA_CHAN_SIZE 32 15*4882a593Smuzhiyun #define D40_LCPA_CHAN_DST_DELTA 16 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun #define D40_TYPE_TO_GROUP(type) (type / 16) 18*4882a593Smuzhiyun #define D40_TYPE_TO_EVENT(type) (type % 16) 19*4882a593Smuzhiyun #define D40_GROUP_SIZE 8 20*4882a593Smuzhiyun #define D40_PHYS_TO_GROUP(phys) ((phys & (D40_GROUP_SIZE - 1)) / 2) 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun /* Most bits of the CFG register are the same in log as in phy mode */ 23*4882a593Smuzhiyun #define D40_SREG_CFG_MST_POS 15 24*4882a593Smuzhiyun #define D40_SREG_CFG_TIM_POS 14 25*4882a593Smuzhiyun #define D40_SREG_CFG_EIM_POS 13 26*4882a593Smuzhiyun #define D40_SREG_CFG_LOG_INCR_POS 12 27*4882a593Smuzhiyun #define D40_SREG_CFG_PHY_PEN_POS 12 28*4882a593Smuzhiyun #define D40_SREG_CFG_PSIZE_POS 10 29*4882a593Smuzhiyun #define D40_SREG_CFG_ESIZE_POS 8 30*4882a593Smuzhiyun #define D40_SREG_CFG_PRI_POS 7 31*4882a593Smuzhiyun #define D40_SREG_CFG_LBE_POS 6 32*4882a593Smuzhiyun #define D40_SREG_CFG_LOG_GIM_POS 5 33*4882a593Smuzhiyun #define D40_SREG_CFG_LOG_MFU_POS 4 34*4882a593Smuzhiyun #define D40_SREG_CFG_PHY_TM_POS 4 35*4882a593Smuzhiyun #define D40_SREG_CFG_PHY_EVTL_POS 0 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun /* Standard channel parameters - basic mode (element register) */ 39*4882a593Smuzhiyun #define D40_SREG_ELEM_PHY_ECNT_POS 16 40*4882a593Smuzhiyun #define D40_SREG_ELEM_PHY_EIDX_POS 0 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun #define D40_SREG_ELEM_PHY_ECNT_MASK (0xFFFF << D40_SREG_ELEM_PHY_ECNT_POS) 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun /* Standard channel parameters - basic mode (Link register) */ 45*4882a593Smuzhiyun #define D40_SREG_LNK_PHY_TCP_POS 0 46*4882a593Smuzhiyun #define D40_SREG_LNK_PHY_LMP_POS 1 47*4882a593Smuzhiyun #define D40_SREG_LNK_PHY_PRE_POS 2 48*4882a593Smuzhiyun /* 49*4882a593Smuzhiyun * Source destination link address. Contains the 50*4882a593Smuzhiyun * 29-bit byte word aligned address of the reload area. 51*4882a593Smuzhiyun */ 52*4882a593Smuzhiyun #define D40_SREG_LNK_PHYS_LNK_MASK 0xFFFFFFF8UL 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun /* Standard basic channel logical mode */ 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun /* Element register */ 57*4882a593Smuzhiyun #define D40_SREG_ELEM_LOG_ECNT_POS 16 58*4882a593Smuzhiyun #define D40_SREG_ELEM_LOG_LIDX_POS 8 59*4882a593Smuzhiyun #define D40_SREG_ELEM_LOG_LOS_POS 1 60*4882a593Smuzhiyun #define D40_SREG_ELEM_LOG_TCP_POS 0 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun #define D40_SREG_ELEM_LOG_LIDX_MASK (0xFF << D40_SREG_ELEM_LOG_LIDX_POS) 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun /* Link register */ 65*4882a593Smuzhiyun #define D40_EVENTLINE_POS(i) (2 * i) 66*4882a593Smuzhiyun #define D40_EVENTLINE_MASK(i) (0x3 << D40_EVENTLINE_POS(i)) 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun /* Standard basic channel logical params in memory */ 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun /* LCSP0 */ 71*4882a593Smuzhiyun #define D40_MEM_LCSP0_ECNT_POS 16 72*4882a593Smuzhiyun #define D40_MEM_LCSP0_SPTR_POS 0 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun #define D40_MEM_LCSP0_ECNT_MASK (0xFFFF << D40_MEM_LCSP0_ECNT_POS) 75*4882a593Smuzhiyun #define D40_MEM_LCSP0_SPTR_MASK (0xFFFF << D40_MEM_LCSP0_SPTR_POS) 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun /* LCSP1 */ 78*4882a593Smuzhiyun #define D40_MEM_LCSP1_SPTR_POS 16 79*4882a593Smuzhiyun #define D40_MEM_LCSP1_SCFG_MST_POS 15 80*4882a593Smuzhiyun #define D40_MEM_LCSP1_SCFG_TIM_POS 14 81*4882a593Smuzhiyun #define D40_MEM_LCSP1_SCFG_EIM_POS 13 82*4882a593Smuzhiyun #define D40_MEM_LCSP1_SCFG_INCR_POS 12 83*4882a593Smuzhiyun #define D40_MEM_LCSP1_SCFG_PSIZE_POS 10 84*4882a593Smuzhiyun #define D40_MEM_LCSP1_SCFG_ESIZE_POS 8 85*4882a593Smuzhiyun #define D40_MEM_LCSP1_SLOS_POS 1 86*4882a593Smuzhiyun #define D40_MEM_LCSP1_STCP_POS 0 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun #define D40_MEM_LCSP1_SPTR_MASK (0xFFFF << D40_MEM_LCSP1_SPTR_POS) 89*4882a593Smuzhiyun #define D40_MEM_LCSP1_SCFG_TIM_MASK (0x1 << D40_MEM_LCSP1_SCFG_TIM_POS) 90*4882a593Smuzhiyun #define D40_MEM_LCSP1_SCFG_INCR_MASK (0x1 << D40_MEM_LCSP1_SCFG_INCR_POS) 91*4882a593Smuzhiyun #define D40_MEM_LCSP1_SCFG_PSIZE_MASK (0x3 << D40_MEM_LCSP1_SCFG_PSIZE_POS) 92*4882a593Smuzhiyun #define D40_MEM_LCSP1_SLOS_MASK (0x7F << D40_MEM_LCSP1_SLOS_POS) 93*4882a593Smuzhiyun #define D40_MEM_LCSP1_STCP_MASK (0x1 << D40_MEM_LCSP1_STCP_POS) 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun /* LCSP2 */ 96*4882a593Smuzhiyun #define D40_MEM_LCSP2_ECNT_POS 16 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun #define D40_MEM_LCSP2_ECNT_MASK (0xFFFF << D40_MEM_LCSP2_ECNT_POS) 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun /* LCSP3 */ 101*4882a593Smuzhiyun #define D40_MEM_LCSP3_DCFG_MST_POS 15 102*4882a593Smuzhiyun #define D40_MEM_LCSP3_DCFG_TIM_POS 14 103*4882a593Smuzhiyun #define D40_MEM_LCSP3_DCFG_EIM_POS 13 104*4882a593Smuzhiyun #define D40_MEM_LCSP3_DCFG_INCR_POS 12 105*4882a593Smuzhiyun #define D40_MEM_LCSP3_DCFG_PSIZE_POS 10 106*4882a593Smuzhiyun #define D40_MEM_LCSP3_DCFG_ESIZE_POS 8 107*4882a593Smuzhiyun #define D40_MEM_LCSP3_DLOS_POS 1 108*4882a593Smuzhiyun #define D40_MEM_LCSP3_DTCP_POS 0 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun #define D40_MEM_LCSP3_DLOS_MASK (0x7F << D40_MEM_LCSP3_DLOS_POS) 111*4882a593Smuzhiyun #define D40_MEM_LCSP3_DTCP_MASK (0x1 << D40_MEM_LCSP3_DTCP_POS) 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun /* Standard channel parameter register offsets */ 115*4882a593Smuzhiyun #define D40_CHAN_REG_SSCFG 0x00 116*4882a593Smuzhiyun #define D40_CHAN_REG_SSELT 0x04 117*4882a593Smuzhiyun #define D40_CHAN_REG_SSPTR 0x08 118*4882a593Smuzhiyun #define D40_CHAN_REG_SSLNK 0x0C 119*4882a593Smuzhiyun #define D40_CHAN_REG_SDCFG 0x10 120*4882a593Smuzhiyun #define D40_CHAN_REG_SDELT 0x14 121*4882a593Smuzhiyun #define D40_CHAN_REG_SDPTR 0x18 122*4882a593Smuzhiyun #define D40_CHAN_REG_SDLNK 0x1C 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun /* DMA Register Offsets */ 125*4882a593Smuzhiyun #define D40_DREG_GCC 0x000 126*4882a593Smuzhiyun #define D40_DREG_GCC_ENA 0x1 127*4882a593Smuzhiyun /* This assumes that there are only 4 event groups */ 128*4882a593Smuzhiyun #define D40_DREG_GCC_ENABLE_ALL 0x3ff01 129*4882a593Smuzhiyun #define D40_DREG_GCC_EVTGRP_POS 8 130*4882a593Smuzhiyun #define D40_DREG_GCC_SRC 0 131*4882a593Smuzhiyun #define D40_DREG_GCC_DST 1 132*4882a593Smuzhiyun #define D40_DREG_GCC_EVTGRP_ENA(x, y) \ 133*4882a593Smuzhiyun (1 << (D40_DREG_GCC_EVTGRP_POS + 2 * x + y)) 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun #define D40_DREG_PRTYP 0x004 136*4882a593Smuzhiyun #define D40_DREG_PRSME 0x008 137*4882a593Smuzhiyun #define D40_DREG_PRSMO 0x00C 138*4882a593Smuzhiyun #define D40_DREG_PRMSE 0x010 139*4882a593Smuzhiyun #define D40_DREG_PRMSO 0x014 140*4882a593Smuzhiyun #define D40_DREG_PRMOE 0x018 141*4882a593Smuzhiyun #define D40_DREG_PRMOO 0x01C 142*4882a593Smuzhiyun #define D40_DREG_PRMO_PCHAN_BASIC 0x1 143*4882a593Smuzhiyun #define D40_DREG_PRMO_PCHAN_MODULO 0x2 144*4882a593Smuzhiyun #define D40_DREG_PRMO_PCHAN_DOUBLE_DST 0x3 145*4882a593Smuzhiyun #define D40_DREG_PRMO_LCHAN_SRC_PHY_DST_LOG 0x1 146*4882a593Smuzhiyun #define D40_DREG_PRMO_LCHAN_SRC_LOG_DST_PHY 0x2 147*4882a593Smuzhiyun #define D40_DREG_PRMO_LCHAN_SRC_LOG_DST_LOG 0x3 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun #define D40_DREG_LCPA 0x020 150*4882a593Smuzhiyun #define D40_DREG_LCLA 0x024 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun #define D40_DREG_SSEG1 0x030 153*4882a593Smuzhiyun #define D40_DREG_SSEG2 0x034 154*4882a593Smuzhiyun #define D40_DREG_SSEG3 0x038 155*4882a593Smuzhiyun #define D40_DREG_SSEG4 0x03C 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun #define D40_DREG_SCEG1 0x040 158*4882a593Smuzhiyun #define D40_DREG_SCEG2 0x044 159*4882a593Smuzhiyun #define D40_DREG_SCEG3 0x048 160*4882a593Smuzhiyun #define D40_DREG_SCEG4 0x04C 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun #define D40_DREG_ACTIVE 0x050 163*4882a593Smuzhiyun #define D40_DREG_ACTIVO 0x054 164*4882a593Smuzhiyun #define D40_DREG_CIDMOD 0x058 165*4882a593Smuzhiyun #define D40_DREG_TCIDV 0x05C 166*4882a593Smuzhiyun #define D40_DREG_PCMIS 0x060 167*4882a593Smuzhiyun #define D40_DREG_PCICR 0x064 168*4882a593Smuzhiyun #define D40_DREG_PCTIS 0x068 169*4882a593Smuzhiyun #define D40_DREG_PCEIS 0x06C 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun #define D40_DREG_SPCMIS 0x070 172*4882a593Smuzhiyun #define D40_DREG_SPCICR 0x074 173*4882a593Smuzhiyun #define D40_DREG_SPCTIS 0x078 174*4882a593Smuzhiyun #define D40_DREG_SPCEIS 0x07C 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun #define D40_DREG_LCMIS0 0x080 177*4882a593Smuzhiyun #define D40_DREG_LCMIS1 0x084 178*4882a593Smuzhiyun #define D40_DREG_LCMIS2 0x088 179*4882a593Smuzhiyun #define D40_DREG_LCMIS3 0x08C 180*4882a593Smuzhiyun #define D40_DREG_LCICR0 0x090 181*4882a593Smuzhiyun #define D40_DREG_LCICR1 0x094 182*4882a593Smuzhiyun #define D40_DREG_LCICR2 0x098 183*4882a593Smuzhiyun #define D40_DREG_LCICR3 0x09C 184*4882a593Smuzhiyun #define D40_DREG_LCTIS0 0x0A0 185*4882a593Smuzhiyun #define D40_DREG_LCTIS1 0x0A4 186*4882a593Smuzhiyun #define D40_DREG_LCTIS2 0x0A8 187*4882a593Smuzhiyun #define D40_DREG_LCTIS3 0x0AC 188*4882a593Smuzhiyun #define D40_DREG_LCEIS0 0x0B0 189*4882a593Smuzhiyun #define D40_DREG_LCEIS1 0x0B4 190*4882a593Smuzhiyun #define D40_DREG_LCEIS2 0x0B8 191*4882a593Smuzhiyun #define D40_DREG_LCEIS3 0x0BC 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun #define D40_DREG_SLCMIS1 0x0C0 194*4882a593Smuzhiyun #define D40_DREG_SLCMIS2 0x0C4 195*4882a593Smuzhiyun #define D40_DREG_SLCMIS3 0x0C8 196*4882a593Smuzhiyun #define D40_DREG_SLCMIS4 0x0CC 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun #define D40_DREG_SLCICR1 0x0D0 199*4882a593Smuzhiyun #define D40_DREG_SLCICR2 0x0D4 200*4882a593Smuzhiyun #define D40_DREG_SLCICR3 0x0D8 201*4882a593Smuzhiyun #define D40_DREG_SLCICR4 0x0DC 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun #define D40_DREG_SLCTIS1 0x0E0 204*4882a593Smuzhiyun #define D40_DREG_SLCTIS2 0x0E4 205*4882a593Smuzhiyun #define D40_DREG_SLCTIS3 0x0E8 206*4882a593Smuzhiyun #define D40_DREG_SLCTIS4 0x0EC 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun #define D40_DREG_SLCEIS1 0x0F0 209*4882a593Smuzhiyun #define D40_DREG_SLCEIS2 0x0F4 210*4882a593Smuzhiyun #define D40_DREG_SLCEIS3 0x0F8 211*4882a593Smuzhiyun #define D40_DREG_SLCEIS4 0x0FC 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun #define D40_DREG_FSESS1 0x100 214*4882a593Smuzhiyun #define D40_DREG_FSESS2 0x104 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun #define D40_DREG_FSEBS1 0x108 217*4882a593Smuzhiyun #define D40_DREG_FSEBS2 0x10C 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun #define D40_DREG_PSEG1 0x110 220*4882a593Smuzhiyun #define D40_DREG_PSEG2 0x114 221*4882a593Smuzhiyun #define D40_DREG_PSEG3 0x118 222*4882a593Smuzhiyun #define D40_DREG_PSEG4 0x11C 223*4882a593Smuzhiyun #define D40_DREG_PCEG1 0x120 224*4882a593Smuzhiyun #define D40_DREG_PCEG2 0x124 225*4882a593Smuzhiyun #define D40_DREG_PCEG3 0x128 226*4882a593Smuzhiyun #define D40_DREG_PCEG4 0x12C 227*4882a593Smuzhiyun #define D40_DREG_RSEG1 0x130 228*4882a593Smuzhiyun #define D40_DREG_RSEG2 0x134 229*4882a593Smuzhiyun #define D40_DREG_RSEG3 0x138 230*4882a593Smuzhiyun #define D40_DREG_RSEG4 0x13C 231*4882a593Smuzhiyun #define D40_DREG_RCEG1 0x140 232*4882a593Smuzhiyun #define D40_DREG_RCEG2 0x144 233*4882a593Smuzhiyun #define D40_DREG_RCEG3 0x148 234*4882a593Smuzhiyun #define D40_DREG_RCEG4 0x14C 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun #define D40_DREG_PREFOT 0x15C 237*4882a593Smuzhiyun #define D40_DREG_EXTCFG 0x160 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun #define D40_DREG_CPSEG1 0x200 240*4882a593Smuzhiyun #define D40_DREG_CPSEG2 0x204 241*4882a593Smuzhiyun #define D40_DREG_CPSEG3 0x208 242*4882a593Smuzhiyun #define D40_DREG_CPSEG4 0x20C 243*4882a593Smuzhiyun #define D40_DREG_CPSEG5 0x210 244*4882a593Smuzhiyun 245*4882a593Smuzhiyun #define D40_DREG_CPCEG1 0x220 246*4882a593Smuzhiyun #define D40_DREG_CPCEG2 0x224 247*4882a593Smuzhiyun #define D40_DREG_CPCEG3 0x228 248*4882a593Smuzhiyun #define D40_DREG_CPCEG4 0x22C 249*4882a593Smuzhiyun #define D40_DREG_CPCEG5 0x230 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun #define D40_DREG_CRSEG1 0x240 252*4882a593Smuzhiyun #define D40_DREG_CRSEG2 0x244 253*4882a593Smuzhiyun #define D40_DREG_CRSEG3 0x248 254*4882a593Smuzhiyun #define D40_DREG_CRSEG4 0x24C 255*4882a593Smuzhiyun #define D40_DREG_CRSEG5 0x250 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun #define D40_DREG_CRCEG1 0x260 258*4882a593Smuzhiyun #define D40_DREG_CRCEG2 0x264 259*4882a593Smuzhiyun #define D40_DREG_CRCEG3 0x268 260*4882a593Smuzhiyun #define D40_DREG_CRCEG4 0x26C 261*4882a593Smuzhiyun #define D40_DREG_CRCEG5 0x270 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun #define D40_DREG_CFSESS1 0x280 264*4882a593Smuzhiyun #define D40_DREG_CFSESS2 0x284 265*4882a593Smuzhiyun #define D40_DREG_CFSESS3 0x288 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun #define D40_DREG_CFSEBS1 0x290 268*4882a593Smuzhiyun #define D40_DREG_CFSEBS2 0x294 269*4882a593Smuzhiyun #define D40_DREG_CFSEBS3 0x298 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun #define D40_DREG_CLCMIS1 0x300 272*4882a593Smuzhiyun #define D40_DREG_CLCMIS2 0x304 273*4882a593Smuzhiyun #define D40_DREG_CLCMIS3 0x308 274*4882a593Smuzhiyun #define D40_DREG_CLCMIS4 0x30C 275*4882a593Smuzhiyun #define D40_DREG_CLCMIS5 0x310 276*4882a593Smuzhiyun 277*4882a593Smuzhiyun #define D40_DREG_CLCICR1 0x320 278*4882a593Smuzhiyun #define D40_DREG_CLCICR2 0x324 279*4882a593Smuzhiyun #define D40_DREG_CLCICR3 0x328 280*4882a593Smuzhiyun #define D40_DREG_CLCICR4 0x32C 281*4882a593Smuzhiyun #define D40_DREG_CLCICR5 0x330 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun #define D40_DREG_CLCTIS1 0x340 284*4882a593Smuzhiyun #define D40_DREG_CLCTIS2 0x344 285*4882a593Smuzhiyun #define D40_DREG_CLCTIS3 0x348 286*4882a593Smuzhiyun #define D40_DREG_CLCTIS4 0x34C 287*4882a593Smuzhiyun #define D40_DREG_CLCTIS5 0x350 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun #define D40_DREG_CLCEIS1 0x360 290*4882a593Smuzhiyun #define D40_DREG_CLCEIS2 0x364 291*4882a593Smuzhiyun #define D40_DREG_CLCEIS3 0x368 292*4882a593Smuzhiyun #define D40_DREG_CLCEIS4 0x36C 293*4882a593Smuzhiyun #define D40_DREG_CLCEIS5 0x370 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun #define D40_DREG_CPCMIS 0x380 296*4882a593Smuzhiyun #define D40_DREG_CPCICR 0x384 297*4882a593Smuzhiyun #define D40_DREG_CPCTIS 0x388 298*4882a593Smuzhiyun #define D40_DREG_CPCEIS 0x38C 299*4882a593Smuzhiyun 300*4882a593Smuzhiyun #define D40_DREG_SCCIDA1 0xE80 301*4882a593Smuzhiyun #define D40_DREG_SCCIDA2 0xE90 302*4882a593Smuzhiyun #define D40_DREG_SCCIDA3 0xEA0 303*4882a593Smuzhiyun #define D40_DREG_SCCIDA4 0xEB0 304*4882a593Smuzhiyun #define D40_DREG_SCCIDA5 0xEC0 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun #define D40_DREG_SCCIDB1 0xE84 307*4882a593Smuzhiyun #define D40_DREG_SCCIDB2 0xE94 308*4882a593Smuzhiyun #define D40_DREG_SCCIDB3 0xEA4 309*4882a593Smuzhiyun #define D40_DREG_SCCIDB4 0xEB4 310*4882a593Smuzhiyun #define D40_DREG_SCCIDB5 0xEC4 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun #define D40_DREG_PRSCCIDA 0xF80 313*4882a593Smuzhiyun #define D40_DREG_PRSCCIDB 0xF84 314*4882a593Smuzhiyun 315*4882a593Smuzhiyun #define D40_DREG_STFU 0xFC8 316*4882a593Smuzhiyun #define D40_DREG_ICFG 0xFCC 317*4882a593Smuzhiyun #define D40_DREG_PERIPHID0 0xFE0 318*4882a593Smuzhiyun #define D40_DREG_PERIPHID1 0xFE4 319*4882a593Smuzhiyun #define D40_DREG_PERIPHID2 0xFE8 320*4882a593Smuzhiyun #define D40_DREG_PERIPHID3 0xFEC 321*4882a593Smuzhiyun #define D40_DREG_CELLID0 0xFF0 322*4882a593Smuzhiyun #define D40_DREG_CELLID1 0xFF4 323*4882a593Smuzhiyun #define D40_DREG_CELLID2 0xFF8 324*4882a593Smuzhiyun #define D40_DREG_CELLID3 0xFFC 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun /* LLI related structures */ 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun /** 329*4882a593Smuzhiyun * struct d40_phy_lli - The basic configuration register for each physical 330*4882a593Smuzhiyun * channel. 331*4882a593Smuzhiyun * 332*4882a593Smuzhiyun * @reg_cfg: The configuration register. 333*4882a593Smuzhiyun * @reg_elt: The element register. 334*4882a593Smuzhiyun * @reg_ptr: The pointer register. 335*4882a593Smuzhiyun * @reg_lnk: The link register. 336*4882a593Smuzhiyun * 337*4882a593Smuzhiyun * These registers are set up for both physical and logical transfers 338*4882a593Smuzhiyun * Note that the bit in each register means differently in logical and 339*4882a593Smuzhiyun * physical(standard) mode. 340*4882a593Smuzhiyun * 341*4882a593Smuzhiyun * This struct must be 16 bytes aligned, and only contain physical registers 342*4882a593Smuzhiyun * since it will be directly accessed by the DMA. 343*4882a593Smuzhiyun */ 344*4882a593Smuzhiyun struct d40_phy_lli { 345*4882a593Smuzhiyun u32 reg_cfg; 346*4882a593Smuzhiyun u32 reg_elt; 347*4882a593Smuzhiyun u32 reg_ptr; 348*4882a593Smuzhiyun u32 reg_lnk; 349*4882a593Smuzhiyun }; 350*4882a593Smuzhiyun 351*4882a593Smuzhiyun /** 352*4882a593Smuzhiyun * struct d40_phy_lli_bidir - struct for a transfer. 353*4882a593Smuzhiyun * 354*4882a593Smuzhiyun * @src: Register settings for src channel. 355*4882a593Smuzhiyun * @dst: Register settings for dst channel. 356*4882a593Smuzhiyun * 357*4882a593Smuzhiyun * All DMA transfers have a source and a destination. 358*4882a593Smuzhiyun */ 359*4882a593Smuzhiyun 360*4882a593Smuzhiyun struct d40_phy_lli_bidir { 361*4882a593Smuzhiyun struct d40_phy_lli *src; 362*4882a593Smuzhiyun struct d40_phy_lli *dst; 363*4882a593Smuzhiyun }; 364*4882a593Smuzhiyun 365*4882a593Smuzhiyun 366*4882a593Smuzhiyun /** 367*4882a593Smuzhiyun * struct d40_log_lli - logical lli configuration 368*4882a593Smuzhiyun * 369*4882a593Smuzhiyun * @lcsp02: Either maps to register lcsp0 if src or lcsp2 if dst. 370*4882a593Smuzhiyun * @lcsp13: Either maps to register lcsp1 if src or lcsp3 if dst. 371*4882a593Smuzhiyun * 372*4882a593Smuzhiyun * This struct must be 8 bytes aligned since it will be accessed directy by 373*4882a593Smuzhiyun * the DMA. Never add any none hw mapped registers to this struct. 374*4882a593Smuzhiyun */ 375*4882a593Smuzhiyun 376*4882a593Smuzhiyun struct d40_log_lli { 377*4882a593Smuzhiyun u32 lcsp02; 378*4882a593Smuzhiyun u32 lcsp13; 379*4882a593Smuzhiyun }; 380*4882a593Smuzhiyun 381*4882a593Smuzhiyun /** 382*4882a593Smuzhiyun * struct d40_log_lli_bidir - For both src and dst 383*4882a593Smuzhiyun * 384*4882a593Smuzhiyun * @src: pointer to src lli configuration. 385*4882a593Smuzhiyun * @dst: pointer to dst lli configuration. 386*4882a593Smuzhiyun * 387*4882a593Smuzhiyun * You always have a src and a dst when doing DMA transfers. 388*4882a593Smuzhiyun */ 389*4882a593Smuzhiyun 390*4882a593Smuzhiyun struct d40_log_lli_bidir { 391*4882a593Smuzhiyun struct d40_log_lli *src; 392*4882a593Smuzhiyun struct d40_log_lli *dst; 393*4882a593Smuzhiyun }; 394*4882a593Smuzhiyun 395*4882a593Smuzhiyun /** 396*4882a593Smuzhiyun * struct d40_log_lli_full - LCPA layout 397*4882a593Smuzhiyun * 398*4882a593Smuzhiyun * @lcsp0: Logical Channel Standard Param 0 - Src. 399*4882a593Smuzhiyun * @lcsp1: Logical Channel Standard Param 1 - Src. 400*4882a593Smuzhiyun * @lcsp2: Logical Channel Standard Param 2 - Dst. 401*4882a593Smuzhiyun * @lcsp3: Logical Channel Standard Param 3 - Dst. 402*4882a593Smuzhiyun * 403*4882a593Smuzhiyun * This struct maps to LCPA physical memory layout. Must map to 404*4882a593Smuzhiyun * the hw. 405*4882a593Smuzhiyun */ 406*4882a593Smuzhiyun struct d40_log_lli_full { 407*4882a593Smuzhiyun u32 lcsp0; 408*4882a593Smuzhiyun u32 lcsp1; 409*4882a593Smuzhiyun u32 lcsp2; 410*4882a593Smuzhiyun u32 lcsp3; 411*4882a593Smuzhiyun }; 412*4882a593Smuzhiyun 413*4882a593Smuzhiyun /** 414*4882a593Smuzhiyun * struct d40_def_lcsp - Default LCSP1 and LCSP3 settings 415*4882a593Smuzhiyun * 416*4882a593Smuzhiyun * @lcsp3: The default configuration for dst. 417*4882a593Smuzhiyun * @lcsp1: The default configuration for src. 418*4882a593Smuzhiyun */ 419*4882a593Smuzhiyun struct d40_def_lcsp { 420*4882a593Smuzhiyun u32 lcsp3; 421*4882a593Smuzhiyun u32 lcsp1; 422*4882a593Smuzhiyun }; 423*4882a593Smuzhiyun 424*4882a593Smuzhiyun /* Physical channels */ 425*4882a593Smuzhiyun 426*4882a593Smuzhiyun enum d40_lli_flags { 427*4882a593Smuzhiyun LLI_ADDR_INC = 1 << 0, 428*4882a593Smuzhiyun LLI_TERM_INT = 1 << 1, 429*4882a593Smuzhiyun LLI_CYCLIC = 1 << 2, 430*4882a593Smuzhiyun LLI_LAST_LINK = 1 << 3, 431*4882a593Smuzhiyun }; 432*4882a593Smuzhiyun 433*4882a593Smuzhiyun void d40_phy_cfg(struct stedma40_chan_cfg *cfg, 434*4882a593Smuzhiyun u32 *src_cfg, 435*4882a593Smuzhiyun u32 *dst_cfg); 436*4882a593Smuzhiyun 437*4882a593Smuzhiyun void d40_log_cfg(struct stedma40_chan_cfg *cfg, 438*4882a593Smuzhiyun u32 *lcsp1, 439*4882a593Smuzhiyun u32 *lcsp2); 440*4882a593Smuzhiyun 441*4882a593Smuzhiyun int d40_phy_sg_to_lli(struct scatterlist *sg, 442*4882a593Smuzhiyun int sg_len, 443*4882a593Smuzhiyun dma_addr_t target, 444*4882a593Smuzhiyun struct d40_phy_lli *lli, 445*4882a593Smuzhiyun dma_addr_t lli_phys, 446*4882a593Smuzhiyun u32 reg_cfg, 447*4882a593Smuzhiyun struct stedma40_half_channel_info *info, 448*4882a593Smuzhiyun struct stedma40_half_channel_info *otherinfo, 449*4882a593Smuzhiyun unsigned long flags); 450*4882a593Smuzhiyun 451*4882a593Smuzhiyun /* Logical channels */ 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun int d40_log_sg_to_lli(struct scatterlist *sg, 454*4882a593Smuzhiyun int sg_len, 455*4882a593Smuzhiyun dma_addr_t dev_addr, 456*4882a593Smuzhiyun struct d40_log_lli *lli_sg, 457*4882a593Smuzhiyun u32 lcsp13, /* src or dst*/ 458*4882a593Smuzhiyun u32 data_width1, u32 data_width2); 459*4882a593Smuzhiyun 460*4882a593Smuzhiyun void d40_log_lli_lcpa_write(struct d40_log_lli_full *lcpa, 461*4882a593Smuzhiyun struct d40_log_lli *lli_dst, 462*4882a593Smuzhiyun struct d40_log_lli *lli_src, 463*4882a593Smuzhiyun int next, unsigned int flags); 464*4882a593Smuzhiyun 465*4882a593Smuzhiyun void d40_log_lli_lcla_write(struct d40_log_lli *lcla, 466*4882a593Smuzhiyun struct d40_log_lli *lli_dst, 467*4882a593Smuzhiyun struct d40_log_lli *lli_src, 468*4882a593Smuzhiyun int next, unsigned int flags); 469*4882a593Smuzhiyun 470*4882a593Smuzhiyun #endif /* STE_DMA40_LLI_H */ 471