1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) Ericsson AB 2007-2008
4*4882a593Smuzhiyun * Copyright (C) ST-Ericsson SA 2008-2010
5*4882a593Smuzhiyun * Author: Per Forlin <per.forlin@stericsson.com> for ST-Ericsson
6*4882a593Smuzhiyun * Author: Jonas Aaberg <jonas.aberg@stericsson.com> for ST-Ericsson
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/dma-mapping.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/slab.h>
12*4882a593Smuzhiyun #include <linux/export.h>
13*4882a593Smuzhiyun #include <linux/dmaengine.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/clk.h>
16*4882a593Smuzhiyun #include <linux/delay.h>
17*4882a593Smuzhiyun #include <linux/log2.h>
18*4882a593Smuzhiyun #include <linux/pm.h>
19*4882a593Smuzhiyun #include <linux/pm_runtime.h>
20*4882a593Smuzhiyun #include <linux/err.h>
21*4882a593Smuzhiyun #include <linux/of.h>
22*4882a593Smuzhiyun #include <linux/of_dma.h>
23*4882a593Smuzhiyun #include <linux/amba/bus.h>
24*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
25*4882a593Smuzhiyun #include <linux/platform_data/dma-ste-dma40.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #include "dmaengine.h"
28*4882a593Smuzhiyun #include "ste_dma40_ll.h"
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define D40_NAME "dma40"
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define D40_PHY_CHAN -1
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* For masking out/in 2 bit channel positions */
35*4882a593Smuzhiyun #define D40_CHAN_POS(chan) (2 * (chan / 2))
36*4882a593Smuzhiyun #define D40_CHAN_POS_MASK(chan) (0x3 << D40_CHAN_POS(chan))
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /* Maximum iterations taken before giving up suspending a channel */
39*4882a593Smuzhiyun #define D40_SUSPEND_MAX_IT 500
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /* Milliseconds */
42*4882a593Smuzhiyun #define DMA40_AUTOSUSPEND_DELAY 100
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* Hardware requirement on LCLA alignment */
45*4882a593Smuzhiyun #define LCLA_ALIGNMENT 0x40000
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* Max number of links per event group */
48*4882a593Smuzhiyun #define D40_LCLA_LINK_PER_EVENT_GRP 128
49*4882a593Smuzhiyun #define D40_LCLA_END D40_LCLA_LINK_PER_EVENT_GRP
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /* Max number of logical channels per physical channel */
52*4882a593Smuzhiyun #define D40_MAX_LOG_CHAN_PER_PHY 32
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* Attempts before giving up to trying to get pages that are aligned */
55*4882a593Smuzhiyun #define MAX_LCLA_ALLOC_ATTEMPTS 256
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* Bit markings for allocation map */
58*4882a593Smuzhiyun #define D40_ALLOC_FREE BIT(31)
59*4882a593Smuzhiyun #define D40_ALLOC_PHY BIT(30)
60*4882a593Smuzhiyun #define D40_ALLOC_LOG_FREE 0
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define D40_MEMCPY_MAX_CHANS 8
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /* Reserved event lines for memcpy only. */
65*4882a593Smuzhiyun #define DB8500_DMA_MEMCPY_EV_0 51
66*4882a593Smuzhiyun #define DB8500_DMA_MEMCPY_EV_1 56
67*4882a593Smuzhiyun #define DB8500_DMA_MEMCPY_EV_2 57
68*4882a593Smuzhiyun #define DB8500_DMA_MEMCPY_EV_3 58
69*4882a593Smuzhiyun #define DB8500_DMA_MEMCPY_EV_4 59
70*4882a593Smuzhiyun #define DB8500_DMA_MEMCPY_EV_5 60
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun static int dma40_memcpy_channels[] = {
73*4882a593Smuzhiyun DB8500_DMA_MEMCPY_EV_0,
74*4882a593Smuzhiyun DB8500_DMA_MEMCPY_EV_1,
75*4882a593Smuzhiyun DB8500_DMA_MEMCPY_EV_2,
76*4882a593Smuzhiyun DB8500_DMA_MEMCPY_EV_3,
77*4882a593Smuzhiyun DB8500_DMA_MEMCPY_EV_4,
78*4882a593Smuzhiyun DB8500_DMA_MEMCPY_EV_5,
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /* Default configuration for physcial memcpy */
82*4882a593Smuzhiyun static const struct stedma40_chan_cfg dma40_memcpy_conf_phy = {
83*4882a593Smuzhiyun .mode = STEDMA40_MODE_PHYSICAL,
84*4882a593Smuzhiyun .dir = DMA_MEM_TO_MEM,
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun .src_info.data_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
87*4882a593Smuzhiyun .src_info.psize = STEDMA40_PSIZE_PHY_1,
88*4882a593Smuzhiyun .src_info.flow_ctrl = STEDMA40_NO_FLOW_CTRL,
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun .dst_info.data_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
91*4882a593Smuzhiyun .dst_info.psize = STEDMA40_PSIZE_PHY_1,
92*4882a593Smuzhiyun .dst_info.flow_ctrl = STEDMA40_NO_FLOW_CTRL,
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* Default configuration for logical memcpy */
96*4882a593Smuzhiyun static const struct stedma40_chan_cfg dma40_memcpy_conf_log = {
97*4882a593Smuzhiyun .mode = STEDMA40_MODE_LOGICAL,
98*4882a593Smuzhiyun .dir = DMA_MEM_TO_MEM,
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun .src_info.data_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
101*4882a593Smuzhiyun .src_info.psize = STEDMA40_PSIZE_LOG_1,
102*4882a593Smuzhiyun .src_info.flow_ctrl = STEDMA40_NO_FLOW_CTRL,
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun .dst_info.data_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
105*4882a593Smuzhiyun .dst_info.psize = STEDMA40_PSIZE_LOG_1,
106*4882a593Smuzhiyun .dst_info.flow_ctrl = STEDMA40_NO_FLOW_CTRL,
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /**
110*4882a593Smuzhiyun * enum 40_command - The different commands and/or statuses.
111*4882a593Smuzhiyun *
112*4882a593Smuzhiyun * @D40_DMA_STOP: DMA channel command STOP or status STOPPED,
113*4882a593Smuzhiyun * @D40_DMA_RUN: The DMA channel is RUNNING of the command RUN.
114*4882a593Smuzhiyun * @D40_DMA_SUSPEND_REQ: Request the DMA to SUSPEND as soon as possible.
115*4882a593Smuzhiyun * @D40_DMA_SUSPENDED: The DMA channel is SUSPENDED.
116*4882a593Smuzhiyun */
117*4882a593Smuzhiyun enum d40_command {
118*4882a593Smuzhiyun D40_DMA_STOP = 0,
119*4882a593Smuzhiyun D40_DMA_RUN = 1,
120*4882a593Smuzhiyun D40_DMA_SUSPEND_REQ = 2,
121*4882a593Smuzhiyun D40_DMA_SUSPENDED = 3
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /*
125*4882a593Smuzhiyun * enum d40_events - The different Event Enables for the event lines.
126*4882a593Smuzhiyun *
127*4882a593Smuzhiyun * @D40_DEACTIVATE_EVENTLINE: De-activate Event line, stopping the logical chan.
128*4882a593Smuzhiyun * @D40_ACTIVATE_EVENTLINE: Activate the Event line, to start a logical chan.
129*4882a593Smuzhiyun * @D40_SUSPEND_REQ_EVENTLINE: Requesting for suspending a event line.
130*4882a593Smuzhiyun * @D40_ROUND_EVENTLINE: Status check for event line.
131*4882a593Smuzhiyun */
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun enum d40_events {
134*4882a593Smuzhiyun D40_DEACTIVATE_EVENTLINE = 0,
135*4882a593Smuzhiyun D40_ACTIVATE_EVENTLINE = 1,
136*4882a593Smuzhiyun D40_SUSPEND_REQ_EVENTLINE = 2,
137*4882a593Smuzhiyun D40_ROUND_EVENTLINE = 3
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /*
141*4882a593Smuzhiyun * These are the registers that has to be saved and later restored
142*4882a593Smuzhiyun * when the DMA hw is powered off.
143*4882a593Smuzhiyun * TODO: Add save/restore of D40_DREG_GCC on dma40 v3 or later, if that works.
144*4882a593Smuzhiyun */
145*4882a593Smuzhiyun static __maybe_unused u32 d40_backup_regs[] = {
146*4882a593Smuzhiyun D40_DREG_LCPA,
147*4882a593Smuzhiyun D40_DREG_LCLA,
148*4882a593Smuzhiyun D40_DREG_PRMSE,
149*4882a593Smuzhiyun D40_DREG_PRMSO,
150*4882a593Smuzhiyun D40_DREG_PRMOE,
151*4882a593Smuzhiyun D40_DREG_PRMOO,
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun #define BACKUP_REGS_SZ ARRAY_SIZE(d40_backup_regs)
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /*
157*4882a593Smuzhiyun * since 9540 and 8540 has the same HW revision
158*4882a593Smuzhiyun * use v4a for 9540 or ealier
159*4882a593Smuzhiyun * use v4b for 8540 or later
160*4882a593Smuzhiyun * HW revision:
161*4882a593Smuzhiyun * DB8500ed has revision 0
162*4882a593Smuzhiyun * DB8500v1 has revision 2
163*4882a593Smuzhiyun * DB8500v2 has revision 3
164*4882a593Smuzhiyun * AP9540v1 has revision 4
165*4882a593Smuzhiyun * DB8540v1 has revision 4
166*4882a593Smuzhiyun * TODO: Check if all these registers have to be saved/restored on dma40 v4a
167*4882a593Smuzhiyun */
168*4882a593Smuzhiyun static u32 d40_backup_regs_v4a[] = {
169*4882a593Smuzhiyun D40_DREG_PSEG1,
170*4882a593Smuzhiyun D40_DREG_PSEG2,
171*4882a593Smuzhiyun D40_DREG_PSEG3,
172*4882a593Smuzhiyun D40_DREG_PSEG4,
173*4882a593Smuzhiyun D40_DREG_PCEG1,
174*4882a593Smuzhiyun D40_DREG_PCEG2,
175*4882a593Smuzhiyun D40_DREG_PCEG3,
176*4882a593Smuzhiyun D40_DREG_PCEG4,
177*4882a593Smuzhiyun D40_DREG_RSEG1,
178*4882a593Smuzhiyun D40_DREG_RSEG2,
179*4882a593Smuzhiyun D40_DREG_RSEG3,
180*4882a593Smuzhiyun D40_DREG_RSEG4,
181*4882a593Smuzhiyun D40_DREG_RCEG1,
182*4882a593Smuzhiyun D40_DREG_RCEG2,
183*4882a593Smuzhiyun D40_DREG_RCEG3,
184*4882a593Smuzhiyun D40_DREG_RCEG4,
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun #define BACKUP_REGS_SZ_V4A ARRAY_SIZE(d40_backup_regs_v4a)
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun static u32 d40_backup_regs_v4b[] = {
190*4882a593Smuzhiyun D40_DREG_CPSEG1,
191*4882a593Smuzhiyun D40_DREG_CPSEG2,
192*4882a593Smuzhiyun D40_DREG_CPSEG3,
193*4882a593Smuzhiyun D40_DREG_CPSEG4,
194*4882a593Smuzhiyun D40_DREG_CPSEG5,
195*4882a593Smuzhiyun D40_DREG_CPCEG1,
196*4882a593Smuzhiyun D40_DREG_CPCEG2,
197*4882a593Smuzhiyun D40_DREG_CPCEG3,
198*4882a593Smuzhiyun D40_DREG_CPCEG4,
199*4882a593Smuzhiyun D40_DREG_CPCEG5,
200*4882a593Smuzhiyun D40_DREG_CRSEG1,
201*4882a593Smuzhiyun D40_DREG_CRSEG2,
202*4882a593Smuzhiyun D40_DREG_CRSEG3,
203*4882a593Smuzhiyun D40_DREG_CRSEG4,
204*4882a593Smuzhiyun D40_DREG_CRSEG5,
205*4882a593Smuzhiyun D40_DREG_CRCEG1,
206*4882a593Smuzhiyun D40_DREG_CRCEG2,
207*4882a593Smuzhiyun D40_DREG_CRCEG3,
208*4882a593Smuzhiyun D40_DREG_CRCEG4,
209*4882a593Smuzhiyun D40_DREG_CRCEG5,
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun #define BACKUP_REGS_SZ_V4B ARRAY_SIZE(d40_backup_regs_v4b)
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun static __maybe_unused u32 d40_backup_regs_chan[] = {
215*4882a593Smuzhiyun D40_CHAN_REG_SSCFG,
216*4882a593Smuzhiyun D40_CHAN_REG_SSELT,
217*4882a593Smuzhiyun D40_CHAN_REG_SSPTR,
218*4882a593Smuzhiyun D40_CHAN_REG_SSLNK,
219*4882a593Smuzhiyun D40_CHAN_REG_SDCFG,
220*4882a593Smuzhiyun D40_CHAN_REG_SDELT,
221*4882a593Smuzhiyun D40_CHAN_REG_SDPTR,
222*4882a593Smuzhiyun D40_CHAN_REG_SDLNK,
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun #define BACKUP_REGS_SZ_MAX ((BACKUP_REGS_SZ_V4A > BACKUP_REGS_SZ_V4B) ? \
226*4882a593Smuzhiyun BACKUP_REGS_SZ_V4A : BACKUP_REGS_SZ_V4B)
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /**
229*4882a593Smuzhiyun * struct d40_interrupt_lookup - lookup table for interrupt handler
230*4882a593Smuzhiyun *
231*4882a593Smuzhiyun * @src: Interrupt mask register.
232*4882a593Smuzhiyun * @clr: Interrupt clear register.
233*4882a593Smuzhiyun * @is_error: true if this is an error interrupt.
234*4882a593Smuzhiyun * @offset: start delta in the lookup_log_chans in d40_base. If equals to
235*4882a593Smuzhiyun * D40_PHY_CHAN, the lookup_phy_chans shall be used instead.
236*4882a593Smuzhiyun */
237*4882a593Smuzhiyun struct d40_interrupt_lookup {
238*4882a593Smuzhiyun u32 src;
239*4882a593Smuzhiyun u32 clr;
240*4882a593Smuzhiyun bool is_error;
241*4882a593Smuzhiyun int offset;
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun static struct d40_interrupt_lookup il_v4a[] = {
246*4882a593Smuzhiyun {D40_DREG_LCTIS0, D40_DREG_LCICR0, false, 0},
247*4882a593Smuzhiyun {D40_DREG_LCTIS1, D40_DREG_LCICR1, false, 32},
248*4882a593Smuzhiyun {D40_DREG_LCTIS2, D40_DREG_LCICR2, false, 64},
249*4882a593Smuzhiyun {D40_DREG_LCTIS3, D40_DREG_LCICR3, false, 96},
250*4882a593Smuzhiyun {D40_DREG_LCEIS0, D40_DREG_LCICR0, true, 0},
251*4882a593Smuzhiyun {D40_DREG_LCEIS1, D40_DREG_LCICR1, true, 32},
252*4882a593Smuzhiyun {D40_DREG_LCEIS2, D40_DREG_LCICR2, true, 64},
253*4882a593Smuzhiyun {D40_DREG_LCEIS3, D40_DREG_LCICR3, true, 96},
254*4882a593Smuzhiyun {D40_DREG_PCTIS, D40_DREG_PCICR, false, D40_PHY_CHAN},
255*4882a593Smuzhiyun {D40_DREG_PCEIS, D40_DREG_PCICR, true, D40_PHY_CHAN},
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun static struct d40_interrupt_lookup il_v4b[] = {
259*4882a593Smuzhiyun {D40_DREG_CLCTIS1, D40_DREG_CLCICR1, false, 0},
260*4882a593Smuzhiyun {D40_DREG_CLCTIS2, D40_DREG_CLCICR2, false, 32},
261*4882a593Smuzhiyun {D40_DREG_CLCTIS3, D40_DREG_CLCICR3, false, 64},
262*4882a593Smuzhiyun {D40_DREG_CLCTIS4, D40_DREG_CLCICR4, false, 96},
263*4882a593Smuzhiyun {D40_DREG_CLCTIS5, D40_DREG_CLCICR5, false, 128},
264*4882a593Smuzhiyun {D40_DREG_CLCEIS1, D40_DREG_CLCICR1, true, 0},
265*4882a593Smuzhiyun {D40_DREG_CLCEIS2, D40_DREG_CLCICR2, true, 32},
266*4882a593Smuzhiyun {D40_DREG_CLCEIS3, D40_DREG_CLCICR3, true, 64},
267*4882a593Smuzhiyun {D40_DREG_CLCEIS4, D40_DREG_CLCICR4, true, 96},
268*4882a593Smuzhiyun {D40_DREG_CLCEIS5, D40_DREG_CLCICR5, true, 128},
269*4882a593Smuzhiyun {D40_DREG_CPCTIS, D40_DREG_CPCICR, false, D40_PHY_CHAN},
270*4882a593Smuzhiyun {D40_DREG_CPCEIS, D40_DREG_CPCICR, true, D40_PHY_CHAN},
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /**
274*4882a593Smuzhiyun * struct d40_reg_val - simple lookup struct
275*4882a593Smuzhiyun *
276*4882a593Smuzhiyun * @reg: The register.
277*4882a593Smuzhiyun * @val: The value that belongs to the register in reg.
278*4882a593Smuzhiyun */
279*4882a593Smuzhiyun struct d40_reg_val {
280*4882a593Smuzhiyun unsigned int reg;
281*4882a593Smuzhiyun unsigned int val;
282*4882a593Smuzhiyun };
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun static __initdata struct d40_reg_val dma_init_reg_v4a[] = {
285*4882a593Smuzhiyun /* Clock every part of the DMA block from start */
286*4882a593Smuzhiyun { .reg = D40_DREG_GCC, .val = D40_DREG_GCC_ENABLE_ALL},
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /* Interrupts on all logical channels */
289*4882a593Smuzhiyun { .reg = D40_DREG_LCMIS0, .val = 0xFFFFFFFF},
290*4882a593Smuzhiyun { .reg = D40_DREG_LCMIS1, .val = 0xFFFFFFFF},
291*4882a593Smuzhiyun { .reg = D40_DREG_LCMIS2, .val = 0xFFFFFFFF},
292*4882a593Smuzhiyun { .reg = D40_DREG_LCMIS3, .val = 0xFFFFFFFF},
293*4882a593Smuzhiyun { .reg = D40_DREG_LCICR0, .val = 0xFFFFFFFF},
294*4882a593Smuzhiyun { .reg = D40_DREG_LCICR1, .val = 0xFFFFFFFF},
295*4882a593Smuzhiyun { .reg = D40_DREG_LCICR2, .val = 0xFFFFFFFF},
296*4882a593Smuzhiyun { .reg = D40_DREG_LCICR3, .val = 0xFFFFFFFF},
297*4882a593Smuzhiyun { .reg = D40_DREG_LCTIS0, .val = 0xFFFFFFFF},
298*4882a593Smuzhiyun { .reg = D40_DREG_LCTIS1, .val = 0xFFFFFFFF},
299*4882a593Smuzhiyun { .reg = D40_DREG_LCTIS2, .val = 0xFFFFFFFF},
300*4882a593Smuzhiyun { .reg = D40_DREG_LCTIS3, .val = 0xFFFFFFFF}
301*4882a593Smuzhiyun };
302*4882a593Smuzhiyun static __initdata struct d40_reg_val dma_init_reg_v4b[] = {
303*4882a593Smuzhiyun /* Clock every part of the DMA block from start */
304*4882a593Smuzhiyun { .reg = D40_DREG_GCC, .val = D40_DREG_GCC_ENABLE_ALL},
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun /* Interrupts on all logical channels */
307*4882a593Smuzhiyun { .reg = D40_DREG_CLCMIS1, .val = 0xFFFFFFFF},
308*4882a593Smuzhiyun { .reg = D40_DREG_CLCMIS2, .val = 0xFFFFFFFF},
309*4882a593Smuzhiyun { .reg = D40_DREG_CLCMIS3, .val = 0xFFFFFFFF},
310*4882a593Smuzhiyun { .reg = D40_DREG_CLCMIS4, .val = 0xFFFFFFFF},
311*4882a593Smuzhiyun { .reg = D40_DREG_CLCMIS5, .val = 0xFFFFFFFF},
312*4882a593Smuzhiyun { .reg = D40_DREG_CLCICR1, .val = 0xFFFFFFFF},
313*4882a593Smuzhiyun { .reg = D40_DREG_CLCICR2, .val = 0xFFFFFFFF},
314*4882a593Smuzhiyun { .reg = D40_DREG_CLCICR3, .val = 0xFFFFFFFF},
315*4882a593Smuzhiyun { .reg = D40_DREG_CLCICR4, .val = 0xFFFFFFFF},
316*4882a593Smuzhiyun { .reg = D40_DREG_CLCICR5, .val = 0xFFFFFFFF},
317*4882a593Smuzhiyun { .reg = D40_DREG_CLCTIS1, .val = 0xFFFFFFFF},
318*4882a593Smuzhiyun { .reg = D40_DREG_CLCTIS2, .val = 0xFFFFFFFF},
319*4882a593Smuzhiyun { .reg = D40_DREG_CLCTIS3, .val = 0xFFFFFFFF},
320*4882a593Smuzhiyun { .reg = D40_DREG_CLCTIS4, .val = 0xFFFFFFFF},
321*4882a593Smuzhiyun { .reg = D40_DREG_CLCTIS5, .val = 0xFFFFFFFF}
322*4882a593Smuzhiyun };
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /**
325*4882a593Smuzhiyun * struct d40_lli_pool - Structure for keeping LLIs in memory
326*4882a593Smuzhiyun *
327*4882a593Smuzhiyun * @base: Pointer to memory area when the pre_alloc_lli's are not large
328*4882a593Smuzhiyun * enough, IE bigger than the most common case, 1 dst and 1 src. NULL if
329*4882a593Smuzhiyun * pre_alloc_lli is used.
330*4882a593Smuzhiyun * @dma_addr: DMA address, if mapped
331*4882a593Smuzhiyun * @size: The size in bytes of the memory at base or the size of pre_alloc_lli.
332*4882a593Smuzhiyun * @pre_alloc_lli: Pre allocated area for the most common case of transfers,
333*4882a593Smuzhiyun * one buffer to one buffer.
334*4882a593Smuzhiyun */
335*4882a593Smuzhiyun struct d40_lli_pool {
336*4882a593Smuzhiyun void *base;
337*4882a593Smuzhiyun int size;
338*4882a593Smuzhiyun dma_addr_t dma_addr;
339*4882a593Smuzhiyun /* Space for dst and src, plus an extra for padding */
340*4882a593Smuzhiyun u8 pre_alloc_lli[3 * sizeof(struct d40_phy_lli)];
341*4882a593Smuzhiyun };
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun /**
344*4882a593Smuzhiyun * struct d40_desc - A descriptor is one DMA job.
345*4882a593Smuzhiyun *
346*4882a593Smuzhiyun * @lli_phy: LLI settings for physical channel. Both src and dst=
347*4882a593Smuzhiyun * points into the lli_pool, to base if lli_len > 1 or to pre_alloc_lli if
348*4882a593Smuzhiyun * lli_len equals one.
349*4882a593Smuzhiyun * @lli_log: Same as above but for logical channels.
350*4882a593Smuzhiyun * @lli_pool: The pool with two entries pre-allocated.
351*4882a593Smuzhiyun * @lli_len: Number of llis of current descriptor.
352*4882a593Smuzhiyun * @lli_current: Number of transferred llis.
353*4882a593Smuzhiyun * @lcla_alloc: Number of LCLA entries allocated.
354*4882a593Smuzhiyun * @txd: DMA engine struct. Used for among other things for communication
355*4882a593Smuzhiyun * during a transfer.
356*4882a593Smuzhiyun * @node: List entry.
357*4882a593Smuzhiyun * @is_in_client_list: true if the client owns this descriptor.
358*4882a593Smuzhiyun * @cyclic: true if this is a cyclic job
359*4882a593Smuzhiyun *
360*4882a593Smuzhiyun * This descriptor is used for both logical and physical transfers.
361*4882a593Smuzhiyun */
362*4882a593Smuzhiyun struct d40_desc {
363*4882a593Smuzhiyun /* LLI physical */
364*4882a593Smuzhiyun struct d40_phy_lli_bidir lli_phy;
365*4882a593Smuzhiyun /* LLI logical */
366*4882a593Smuzhiyun struct d40_log_lli_bidir lli_log;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun struct d40_lli_pool lli_pool;
369*4882a593Smuzhiyun int lli_len;
370*4882a593Smuzhiyun int lli_current;
371*4882a593Smuzhiyun int lcla_alloc;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun struct dma_async_tx_descriptor txd;
374*4882a593Smuzhiyun struct list_head node;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun bool is_in_client_list;
377*4882a593Smuzhiyun bool cyclic;
378*4882a593Smuzhiyun };
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun /**
381*4882a593Smuzhiyun * struct d40_lcla_pool - LCLA pool settings and data.
382*4882a593Smuzhiyun *
383*4882a593Smuzhiyun * @base: The virtual address of LCLA. 18 bit aligned.
384*4882a593Smuzhiyun * @dma_addr: DMA address, if mapped
385*4882a593Smuzhiyun * @base_unaligned: The orignal kmalloc pointer, if kmalloc is used.
386*4882a593Smuzhiyun * This pointer is only there for clean-up on error.
387*4882a593Smuzhiyun * @pages: The number of pages needed for all physical channels.
388*4882a593Smuzhiyun * Only used later for clean-up on error
389*4882a593Smuzhiyun * @lock: Lock to protect the content in this struct.
390*4882a593Smuzhiyun * @alloc_map: big map over which LCLA entry is own by which job.
391*4882a593Smuzhiyun */
392*4882a593Smuzhiyun struct d40_lcla_pool {
393*4882a593Smuzhiyun void *base;
394*4882a593Smuzhiyun dma_addr_t dma_addr;
395*4882a593Smuzhiyun void *base_unaligned;
396*4882a593Smuzhiyun int pages;
397*4882a593Smuzhiyun spinlock_t lock;
398*4882a593Smuzhiyun struct d40_desc **alloc_map;
399*4882a593Smuzhiyun };
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun /**
402*4882a593Smuzhiyun * struct d40_phy_res - struct for handling eventlines mapped to physical
403*4882a593Smuzhiyun * channels.
404*4882a593Smuzhiyun *
405*4882a593Smuzhiyun * @lock: A lock protection this entity.
406*4882a593Smuzhiyun * @reserved: True if used by secure world or otherwise.
407*4882a593Smuzhiyun * @num: The physical channel number of this entity.
408*4882a593Smuzhiyun * @allocated_src: Bit mapped to show which src event line's are mapped to
409*4882a593Smuzhiyun * this physical channel. Can also be free or physically allocated.
410*4882a593Smuzhiyun * @allocated_dst: Same as for src but is dst.
411*4882a593Smuzhiyun * allocated_dst and allocated_src uses the D40_ALLOC* defines as well as
412*4882a593Smuzhiyun * event line number.
413*4882a593Smuzhiyun * @use_soft_lli: To mark if the linked lists of channel are managed by SW.
414*4882a593Smuzhiyun */
415*4882a593Smuzhiyun struct d40_phy_res {
416*4882a593Smuzhiyun spinlock_t lock;
417*4882a593Smuzhiyun bool reserved;
418*4882a593Smuzhiyun int num;
419*4882a593Smuzhiyun u32 allocated_src;
420*4882a593Smuzhiyun u32 allocated_dst;
421*4882a593Smuzhiyun bool use_soft_lli;
422*4882a593Smuzhiyun };
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun struct d40_base;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun /**
427*4882a593Smuzhiyun * struct d40_chan - Struct that describes a channel.
428*4882a593Smuzhiyun *
429*4882a593Smuzhiyun * @lock: A spinlock to protect this struct.
430*4882a593Smuzhiyun * @log_num: The logical number, if any of this channel.
431*4882a593Smuzhiyun * @pending_tx: The number of pending transfers. Used between interrupt handler
432*4882a593Smuzhiyun * and tasklet.
433*4882a593Smuzhiyun * @busy: Set to true when transfer is ongoing on this channel.
434*4882a593Smuzhiyun * @phy_chan: Pointer to physical channel which this instance runs on. If this
435*4882a593Smuzhiyun * point is NULL, then the channel is not allocated.
436*4882a593Smuzhiyun * @chan: DMA engine handle.
437*4882a593Smuzhiyun * @tasklet: Tasklet that gets scheduled from interrupt context to complete a
438*4882a593Smuzhiyun * transfer and call client callback.
439*4882a593Smuzhiyun * @client: Cliented owned descriptor list.
440*4882a593Smuzhiyun * @pending_queue: Submitted jobs, to be issued by issue_pending()
441*4882a593Smuzhiyun * @active: Active descriptor.
442*4882a593Smuzhiyun * @done: Completed jobs
443*4882a593Smuzhiyun * @queue: Queued jobs.
444*4882a593Smuzhiyun * @prepare_queue: Prepared jobs.
445*4882a593Smuzhiyun * @dma_cfg: The client configuration of this dma channel.
446*4882a593Smuzhiyun * @slave_config: DMA slave configuration.
447*4882a593Smuzhiyun * @configured: whether the dma_cfg configuration is valid
448*4882a593Smuzhiyun * @base: Pointer to the device instance struct.
449*4882a593Smuzhiyun * @src_def_cfg: Default cfg register setting for src.
450*4882a593Smuzhiyun * @dst_def_cfg: Default cfg register setting for dst.
451*4882a593Smuzhiyun * @log_def: Default logical channel settings.
452*4882a593Smuzhiyun * @lcpa: Pointer to dst and src lcpa settings.
453*4882a593Smuzhiyun * @runtime_addr: runtime configured address.
454*4882a593Smuzhiyun * @runtime_direction: runtime configured direction.
455*4882a593Smuzhiyun *
456*4882a593Smuzhiyun * This struct can either "be" a logical or a physical channel.
457*4882a593Smuzhiyun */
458*4882a593Smuzhiyun struct d40_chan {
459*4882a593Smuzhiyun spinlock_t lock;
460*4882a593Smuzhiyun int log_num;
461*4882a593Smuzhiyun int pending_tx;
462*4882a593Smuzhiyun bool busy;
463*4882a593Smuzhiyun struct d40_phy_res *phy_chan;
464*4882a593Smuzhiyun struct dma_chan chan;
465*4882a593Smuzhiyun struct tasklet_struct tasklet;
466*4882a593Smuzhiyun struct list_head client;
467*4882a593Smuzhiyun struct list_head pending_queue;
468*4882a593Smuzhiyun struct list_head active;
469*4882a593Smuzhiyun struct list_head done;
470*4882a593Smuzhiyun struct list_head queue;
471*4882a593Smuzhiyun struct list_head prepare_queue;
472*4882a593Smuzhiyun struct stedma40_chan_cfg dma_cfg;
473*4882a593Smuzhiyun struct dma_slave_config slave_config;
474*4882a593Smuzhiyun bool configured;
475*4882a593Smuzhiyun struct d40_base *base;
476*4882a593Smuzhiyun /* Default register configurations */
477*4882a593Smuzhiyun u32 src_def_cfg;
478*4882a593Smuzhiyun u32 dst_def_cfg;
479*4882a593Smuzhiyun struct d40_def_lcsp log_def;
480*4882a593Smuzhiyun struct d40_log_lli_full *lcpa;
481*4882a593Smuzhiyun /* Runtime reconfiguration */
482*4882a593Smuzhiyun dma_addr_t runtime_addr;
483*4882a593Smuzhiyun enum dma_transfer_direction runtime_direction;
484*4882a593Smuzhiyun };
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun /**
487*4882a593Smuzhiyun * struct d40_gen_dmac - generic values to represent u8500/u8540 DMA
488*4882a593Smuzhiyun * controller
489*4882a593Smuzhiyun *
490*4882a593Smuzhiyun * @backup: the pointer to the registers address array for backup
491*4882a593Smuzhiyun * @backup_size: the size of the registers address array for backup
492*4882a593Smuzhiyun * @realtime_en: the realtime enable register
493*4882a593Smuzhiyun * @realtime_clear: the realtime clear register
494*4882a593Smuzhiyun * @high_prio_en: the high priority enable register
495*4882a593Smuzhiyun * @high_prio_clear: the high priority clear register
496*4882a593Smuzhiyun * @interrupt_en: the interrupt enable register
497*4882a593Smuzhiyun * @interrupt_clear: the interrupt clear register
498*4882a593Smuzhiyun * @il: the pointer to struct d40_interrupt_lookup
499*4882a593Smuzhiyun * @il_size: the size of d40_interrupt_lookup array
500*4882a593Smuzhiyun * @init_reg: the pointer to the struct d40_reg_val
501*4882a593Smuzhiyun * @init_reg_size: the size of d40_reg_val array
502*4882a593Smuzhiyun */
503*4882a593Smuzhiyun struct d40_gen_dmac {
504*4882a593Smuzhiyun u32 *backup;
505*4882a593Smuzhiyun u32 backup_size;
506*4882a593Smuzhiyun u32 realtime_en;
507*4882a593Smuzhiyun u32 realtime_clear;
508*4882a593Smuzhiyun u32 high_prio_en;
509*4882a593Smuzhiyun u32 high_prio_clear;
510*4882a593Smuzhiyun u32 interrupt_en;
511*4882a593Smuzhiyun u32 interrupt_clear;
512*4882a593Smuzhiyun struct d40_interrupt_lookup *il;
513*4882a593Smuzhiyun u32 il_size;
514*4882a593Smuzhiyun struct d40_reg_val *init_reg;
515*4882a593Smuzhiyun u32 init_reg_size;
516*4882a593Smuzhiyun };
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun /**
519*4882a593Smuzhiyun * struct d40_base - The big global struct, one for each probe'd instance.
520*4882a593Smuzhiyun *
521*4882a593Smuzhiyun * @interrupt_lock: Lock used to make sure one interrupt is handle a time.
522*4882a593Smuzhiyun * @execmd_lock: Lock for execute command usage since several channels share
523*4882a593Smuzhiyun * the same physical register.
524*4882a593Smuzhiyun * @dev: The device structure.
525*4882a593Smuzhiyun * @virtbase: The virtual base address of the DMA's register.
526*4882a593Smuzhiyun * @rev: silicon revision detected.
527*4882a593Smuzhiyun * @clk: Pointer to the DMA clock structure.
528*4882a593Smuzhiyun * @phy_start: Physical memory start of the DMA registers.
529*4882a593Smuzhiyun * @phy_size: Size of the DMA register map.
530*4882a593Smuzhiyun * @irq: The IRQ number.
531*4882a593Smuzhiyun * @num_memcpy_chans: The number of channels used for memcpy (mem-to-mem
532*4882a593Smuzhiyun * transfers).
533*4882a593Smuzhiyun * @num_phy_chans: The number of physical channels. Read from HW. This
534*4882a593Smuzhiyun * is the number of available channels for this driver, not counting "Secure
535*4882a593Smuzhiyun * mode" allocated physical channels.
536*4882a593Smuzhiyun * @num_log_chans: The number of logical channels. Calculated from
537*4882a593Smuzhiyun * num_phy_chans.
538*4882a593Smuzhiyun * @dma_both: dma_device channels that can do both memcpy and slave transfers.
539*4882a593Smuzhiyun * @dma_slave: dma_device channels that can do only do slave transfers.
540*4882a593Smuzhiyun * @dma_memcpy: dma_device channels that can do only do memcpy transfers.
541*4882a593Smuzhiyun * @phy_chans: Room for all possible physical channels in system.
542*4882a593Smuzhiyun * @log_chans: Room for all possible logical channels in system.
543*4882a593Smuzhiyun * @lookup_log_chans: Used to map interrupt number to logical channel. Points
544*4882a593Smuzhiyun * to log_chans entries.
545*4882a593Smuzhiyun * @lookup_phy_chans: Used to map interrupt number to physical channel. Points
546*4882a593Smuzhiyun * to phy_chans entries.
547*4882a593Smuzhiyun * @plat_data: Pointer to provided platform_data which is the driver
548*4882a593Smuzhiyun * configuration.
549*4882a593Smuzhiyun * @lcpa_regulator: Pointer to hold the regulator for the esram bank for lcla.
550*4882a593Smuzhiyun * @phy_res: Vector containing all physical channels.
551*4882a593Smuzhiyun * @lcla_pool: lcla pool settings and data.
552*4882a593Smuzhiyun * @lcpa_base: The virtual mapped address of LCPA.
553*4882a593Smuzhiyun * @phy_lcpa: The physical address of the LCPA.
554*4882a593Smuzhiyun * @lcpa_size: The size of the LCPA area.
555*4882a593Smuzhiyun * @desc_slab: cache for descriptors.
556*4882a593Smuzhiyun * @reg_val_backup: Here the values of some hardware registers are stored
557*4882a593Smuzhiyun * before the DMA is powered off. They are restored when the power is back on.
558*4882a593Smuzhiyun * @reg_val_backup_v4: Backup of registers that only exits on dma40 v3 and
559*4882a593Smuzhiyun * later
560*4882a593Smuzhiyun * @reg_val_backup_chan: Backup data for standard channel parameter registers.
561*4882a593Smuzhiyun * @regs_interrupt: Scratch space for registers during interrupt.
562*4882a593Smuzhiyun * @gcc_pwr_off_mask: Mask to maintain the channels that can be turned off.
563*4882a593Smuzhiyun * @gen_dmac: the struct for generic registers values to represent u8500/8540
564*4882a593Smuzhiyun * DMA controller
565*4882a593Smuzhiyun */
566*4882a593Smuzhiyun struct d40_base {
567*4882a593Smuzhiyun spinlock_t interrupt_lock;
568*4882a593Smuzhiyun spinlock_t execmd_lock;
569*4882a593Smuzhiyun struct device *dev;
570*4882a593Smuzhiyun void __iomem *virtbase;
571*4882a593Smuzhiyun u8 rev:4;
572*4882a593Smuzhiyun struct clk *clk;
573*4882a593Smuzhiyun phys_addr_t phy_start;
574*4882a593Smuzhiyun resource_size_t phy_size;
575*4882a593Smuzhiyun int irq;
576*4882a593Smuzhiyun int num_memcpy_chans;
577*4882a593Smuzhiyun int num_phy_chans;
578*4882a593Smuzhiyun int num_log_chans;
579*4882a593Smuzhiyun struct dma_device dma_both;
580*4882a593Smuzhiyun struct dma_device dma_slave;
581*4882a593Smuzhiyun struct dma_device dma_memcpy;
582*4882a593Smuzhiyun struct d40_chan *phy_chans;
583*4882a593Smuzhiyun struct d40_chan *log_chans;
584*4882a593Smuzhiyun struct d40_chan **lookup_log_chans;
585*4882a593Smuzhiyun struct d40_chan **lookup_phy_chans;
586*4882a593Smuzhiyun struct stedma40_platform_data *plat_data;
587*4882a593Smuzhiyun struct regulator *lcpa_regulator;
588*4882a593Smuzhiyun /* Physical half channels */
589*4882a593Smuzhiyun struct d40_phy_res *phy_res;
590*4882a593Smuzhiyun struct d40_lcla_pool lcla_pool;
591*4882a593Smuzhiyun void *lcpa_base;
592*4882a593Smuzhiyun dma_addr_t phy_lcpa;
593*4882a593Smuzhiyun resource_size_t lcpa_size;
594*4882a593Smuzhiyun struct kmem_cache *desc_slab;
595*4882a593Smuzhiyun u32 reg_val_backup[BACKUP_REGS_SZ];
596*4882a593Smuzhiyun u32 reg_val_backup_v4[BACKUP_REGS_SZ_MAX];
597*4882a593Smuzhiyun u32 *reg_val_backup_chan;
598*4882a593Smuzhiyun u32 *regs_interrupt;
599*4882a593Smuzhiyun u16 gcc_pwr_off_mask;
600*4882a593Smuzhiyun struct d40_gen_dmac gen_dmac;
601*4882a593Smuzhiyun };
602*4882a593Smuzhiyun
chan2dev(struct d40_chan * d40c)603*4882a593Smuzhiyun static struct device *chan2dev(struct d40_chan *d40c)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun return &d40c->chan.dev->device;
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun
chan_is_physical(struct d40_chan * chan)608*4882a593Smuzhiyun static bool chan_is_physical(struct d40_chan *chan)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun return chan->log_num == D40_PHY_CHAN;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun
chan_is_logical(struct d40_chan * chan)613*4882a593Smuzhiyun static bool chan_is_logical(struct d40_chan *chan)
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun return !chan_is_physical(chan);
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun
chan_base(struct d40_chan * chan)618*4882a593Smuzhiyun static void __iomem *chan_base(struct d40_chan *chan)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun return chan->base->virtbase + D40_DREG_PCBASE +
621*4882a593Smuzhiyun chan->phy_chan->num * D40_DREG_PCDELTA;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun #define d40_err(dev, format, arg...) \
625*4882a593Smuzhiyun dev_err(dev, "[%s] " format, __func__, ## arg)
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun #define chan_err(d40c, format, arg...) \
628*4882a593Smuzhiyun d40_err(chan2dev(d40c), format, ## arg)
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun static int d40_set_runtime_config_write(struct dma_chan *chan,
631*4882a593Smuzhiyun struct dma_slave_config *config,
632*4882a593Smuzhiyun enum dma_transfer_direction direction);
633*4882a593Smuzhiyun
d40_pool_lli_alloc(struct d40_chan * d40c,struct d40_desc * d40d,int lli_len)634*4882a593Smuzhiyun static int d40_pool_lli_alloc(struct d40_chan *d40c, struct d40_desc *d40d,
635*4882a593Smuzhiyun int lli_len)
636*4882a593Smuzhiyun {
637*4882a593Smuzhiyun bool is_log = chan_is_logical(d40c);
638*4882a593Smuzhiyun u32 align;
639*4882a593Smuzhiyun void *base;
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun if (is_log)
642*4882a593Smuzhiyun align = sizeof(struct d40_log_lli);
643*4882a593Smuzhiyun else
644*4882a593Smuzhiyun align = sizeof(struct d40_phy_lli);
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun if (lli_len == 1) {
647*4882a593Smuzhiyun base = d40d->lli_pool.pre_alloc_lli;
648*4882a593Smuzhiyun d40d->lli_pool.size = sizeof(d40d->lli_pool.pre_alloc_lli);
649*4882a593Smuzhiyun d40d->lli_pool.base = NULL;
650*4882a593Smuzhiyun } else {
651*4882a593Smuzhiyun d40d->lli_pool.size = lli_len * 2 * align;
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun base = kmalloc(d40d->lli_pool.size + align, GFP_NOWAIT);
654*4882a593Smuzhiyun d40d->lli_pool.base = base;
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun if (d40d->lli_pool.base == NULL)
657*4882a593Smuzhiyun return -ENOMEM;
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun if (is_log) {
661*4882a593Smuzhiyun d40d->lli_log.src = PTR_ALIGN(base, align);
662*4882a593Smuzhiyun d40d->lli_log.dst = d40d->lli_log.src + lli_len;
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun d40d->lli_pool.dma_addr = 0;
665*4882a593Smuzhiyun } else {
666*4882a593Smuzhiyun d40d->lli_phy.src = PTR_ALIGN(base, align);
667*4882a593Smuzhiyun d40d->lli_phy.dst = d40d->lli_phy.src + lli_len;
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun d40d->lli_pool.dma_addr = dma_map_single(d40c->base->dev,
670*4882a593Smuzhiyun d40d->lli_phy.src,
671*4882a593Smuzhiyun d40d->lli_pool.size,
672*4882a593Smuzhiyun DMA_TO_DEVICE);
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun if (dma_mapping_error(d40c->base->dev,
675*4882a593Smuzhiyun d40d->lli_pool.dma_addr)) {
676*4882a593Smuzhiyun kfree(d40d->lli_pool.base);
677*4882a593Smuzhiyun d40d->lli_pool.base = NULL;
678*4882a593Smuzhiyun d40d->lli_pool.dma_addr = 0;
679*4882a593Smuzhiyun return -ENOMEM;
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun return 0;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun
d40_pool_lli_free(struct d40_chan * d40c,struct d40_desc * d40d)686*4882a593Smuzhiyun static void d40_pool_lli_free(struct d40_chan *d40c, struct d40_desc *d40d)
687*4882a593Smuzhiyun {
688*4882a593Smuzhiyun if (d40d->lli_pool.dma_addr)
689*4882a593Smuzhiyun dma_unmap_single(d40c->base->dev, d40d->lli_pool.dma_addr,
690*4882a593Smuzhiyun d40d->lli_pool.size, DMA_TO_DEVICE);
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun kfree(d40d->lli_pool.base);
693*4882a593Smuzhiyun d40d->lli_pool.base = NULL;
694*4882a593Smuzhiyun d40d->lli_pool.size = 0;
695*4882a593Smuzhiyun d40d->lli_log.src = NULL;
696*4882a593Smuzhiyun d40d->lli_log.dst = NULL;
697*4882a593Smuzhiyun d40d->lli_phy.src = NULL;
698*4882a593Smuzhiyun d40d->lli_phy.dst = NULL;
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun
d40_lcla_alloc_one(struct d40_chan * d40c,struct d40_desc * d40d)701*4882a593Smuzhiyun static int d40_lcla_alloc_one(struct d40_chan *d40c,
702*4882a593Smuzhiyun struct d40_desc *d40d)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun unsigned long flags;
705*4882a593Smuzhiyun int i;
706*4882a593Smuzhiyun int ret = -EINVAL;
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun spin_lock_irqsave(&d40c->base->lcla_pool.lock, flags);
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun /*
711*4882a593Smuzhiyun * Allocate both src and dst at the same time, therefore the half
712*4882a593Smuzhiyun * start on 1 since 0 can't be used since zero is used as end marker.
713*4882a593Smuzhiyun */
714*4882a593Smuzhiyun for (i = 1 ; i < D40_LCLA_LINK_PER_EVENT_GRP / 2; i++) {
715*4882a593Smuzhiyun int idx = d40c->phy_chan->num * D40_LCLA_LINK_PER_EVENT_GRP + i;
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun if (!d40c->base->lcla_pool.alloc_map[idx]) {
718*4882a593Smuzhiyun d40c->base->lcla_pool.alloc_map[idx] = d40d;
719*4882a593Smuzhiyun d40d->lcla_alloc++;
720*4882a593Smuzhiyun ret = i;
721*4882a593Smuzhiyun break;
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun spin_unlock_irqrestore(&d40c->base->lcla_pool.lock, flags);
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun return ret;
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun
d40_lcla_free_all(struct d40_chan * d40c,struct d40_desc * d40d)730*4882a593Smuzhiyun static int d40_lcla_free_all(struct d40_chan *d40c,
731*4882a593Smuzhiyun struct d40_desc *d40d)
732*4882a593Smuzhiyun {
733*4882a593Smuzhiyun unsigned long flags;
734*4882a593Smuzhiyun int i;
735*4882a593Smuzhiyun int ret = -EINVAL;
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun if (chan_is_physical(d40c))
738*4882a593Smuzhiyun return 0;
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun spin_lock_irqsave(&d40c->base->lcla_pool.lock, flags);
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun for (i = 1 ; i < D40_LCLA_LINK_PER_EVENT_GRP / 2; i++) {
743*4882a593Smuzhiyun int idx = d40c->phy_chan->num * D40_LCLA_LINK_PER_EVENT_GRP + i;
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun if (d40c->base->lcla_pool.alloc_map[idx] == d40d) {
746*4882a593Smuzhiyun d40c->base->lcla_pool.alloc_map[idx] = NULL;
747*4882a593Smuzhiyun d40d->lcla_alloc--;
748*4882a593Smuzhiyun if (d40d->lcla_alloc == 0) {
749*4882a593Smuzhiyun ret = 0;
750*4882a593Smuzhiyun break;
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun spin_unlock_irqrestore(&d40c->base->lcla_pool.lock, flags);
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun return ret;
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun
d40_desc_remove(struct d40_desc * d40d)761*4882a593Smuzhiyun static void d40_desc_remove(struct d40_desc *d40d)
762*4882a593Smuzhiyun {
763*4882a593Smuzhiyun list_del(&d40d->node);
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun
d40_desc_get(struct d40_chan * d40c)766*4882a593Smuzhiyun static struct d40_desc *d40_desc_get(struct d40_chan *d40c)
767*4882a593Smuzhiyun {
768*4882a593Smuzhiyun struct d40_desc *desc = NULL;
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun if (!list_empty(&d40c->client)) {
771*4882a593Smuzhiyun struct d40_desc *d;
772*4882a593Smuzhiyun struct d40_desc *_d;
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun list_for_each_entry_safe(d, _d, &d40c->client, node) {
775*4882a593Smuzhiyun if (async_tx_test_ack(&d->txd)) {
776*4882a593Smuzhiyun d40_desc_remove(d);
777*4882a593Smuzhiyun desc = d;
778*4882a593Smuzhiyun memset(desc, 0, sizeof(*desc));
779*4882a593Smuzhiyun break;
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun if (!desc)
785*4882a593Smuzhiyun desc = kmem_cache_zalloc(d40c->base->desc_slab, GFP_NOWAIT);
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun if (desc)
788*4882a593Smuzhiyun INIT_LIST_HEAD(&desc->node);
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun return desc;
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun
d40_desc_free(struct d40_chan * d40c,struct d40_desc * d40d)793*4882a593Smuzhiyun static void d40_desc_free(struct d40_chan *d40c, struct d40_desc *d40d)
794*4882a593Smuzhiyun {
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun d40_pool_lli_free(d40c, d40d);
797*4882a593Smuzhiyun d40_lcla_free_all(d40c, d40d);
798*4882a593Smuzhiyun kmem_cache_free(d40c->base->desc_slab, d40d);
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun
d40_desc_submit(struct d40_chan * d40c,struct d40_desc * desc)801*4882a593Smuzhiyun static void d40_desc_submit(struct d40_chan *d40c, struct d40_desc *desc)
802*4882a593Smuzhiyun {
803*4882a593Smuzhiyun list_add_tail(&desc->node, &d40c->active);
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun
d40_phy_lli_load(struct d40_chan * chan,struct d40_desc * desc)806*4882a593Smuzhiyun static void d40_phy_lli_load(struct d40_chan *chan, struct d40_desc *desc)
807*4882a593Smuzhiyun {
808*4882a593Smuzhiyun struct d40_phy_lli *lli_dst = desc->lli_phy.dst;
809*4882a593Smuzhiyun struct d40_phy_lli *lli_src = desc->lli_phy.src;
810*4882a593Smuzhiyun void __iomem *base = chan_base(chan);
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun writel(lli_src->reg_cfg, base + D40_CHAN_REG_SSCFG);
813*4882a593Smuzhiyun writel(lli_src->reg_elt, base + D40_CHAN_REG_SSELT);
814*4882a593Smuzhiyun writel(lli_src->reg_ptr, base + D40_CHAN_REG_SSPTR);
815*4882a593Smuzhiyun writel(lli_src->reg_lnk, base + D40_CHAN_REG_SSLNK);
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun writel(lli_dst->reg_cfg, base + D40_CHAN_REG_SDCFG);
818*4882a593Smuzhiyun writel(lli_dst->reg_elt, base + D40_CHAN_REG_SDELT);
819*4882a593Smuzhiyun writel(lli_dst->reg_ptr, base + D40_CHAN_REG_SDPTR);
820*4882a593Smuzhiyun writel(lli_dst->reg_lnk, base + D40_CHAN_REG_SDLNK);
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun
d40_desc_done(struct d40_chan * d40c,struct d40_desc * desc)823*4882a593Smuzhiyun static void d40_desc_done(struct d40_chan *d40c, struct d40_desc *desc)
824*4882a593Smuzhiyun {
825*4882a593Smuzhiyun list_add_tail(&desc->node, &d40c->done);
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun
d40_log_lli_to_lcxa(struct d40_chan * chan,struct d40_desc * desc)828*4882a593Smuzhiyun static void d40_log_lli_to_lcxa(struct d40_chan *chan, struct d40_desc *desc)
829*4882a593Smuzhiyun {
830*4882a593Smuzhiyun struct d40_lcla_pool *pool = &chan->base->lcla_pool;
831*4882a593Smuzhiyun struct d40_log_lli_bidir *lli = &desc->lli_log;
832*4882a593Smuzhiyun int lli_current = desc->lli_current;
833*4882a593Smuzhiyun int lli_len = desc->lli_len;
834*4882a593Smuzhiyun bool cyclic = desc->cyclic;
835*4882a593Smuzhiyun int curr_lcla = -EINVAL;
836*4882a593Smuzhiyun int first_lcla = 0;
837*4882a593Smuzhiyun bool use_esram_lcla = chan->base->plat_data->use_esram_lcla;
838*4882a593Smuzhiyun bool linkback;
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun /*
841*4882a593Smuzhiyun * We may have partially running cyclic transfers, in case we did't get
842*4882a593Smuzhiyun * enough LCLA entries.
843*4882a593Smuzhiyun */
844*4882a593Smuzhiyun linkback = cyclic && lli_current == 0;
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun /*
847*4882a593Smuzhiyun * For linkback, we need one LCLA even with only one link, because we
848*4882a593Smuzhiyun * can't link back to the one in LCPA space
849*4882a593Smuzhiyun */
850*4882a593Smuzhiyun if (linkback || (lli_len - lli_current > 1)) {
851*4882a593Smuzhiyun /*
852*4882a593Smuzhiyun * If the channel is expected to use only soft_lli don't
853*4882a593Smuzhiyun * allocate a lcla. This is to avoid a HW issue that exists
854*4882a593Smuzhiyun * in some controller during a peripheral to memory transfer
855*4882a593Smuzhiyun * that uses linked lists.
856*4882a593Smuzhiyun */
857*4882a593Smuzhiyun if (!(chan->phy_chan->use_soft_lli &&
858*4882a593Smuzhiyun chan->dma_cfg.dir == DMA_DEV_TO_MEM))
859*4882a593Smuzhiyun curr_lcla = d40_lcla_alloc_one(chan, desc);
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun first_lcla = curr_lcla;
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun /*
865*4882a593Smuzhiyun * For linkback, we normally load the LCPA in the loop since we need to
866*4882a593Smuzhiyun * link it to the second LCLA and not the first. However, if we
867*4882a593Smuzhiyun * couldn't even get a first LCLA, then we have to run in LCPA and
868*4882a593Smuzhiyun * reload manually.
869*4882a593Smuzhiyun */
870*4882a593Smuzhiyun if (!linkback || curr_lcla == -EINVAL) {
871*4882a593Smuzhiyun unsigned int flags = 0;
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun if (curr_lcla == -EINVAL)
874*4882a593Smuzhiyun flags |= LLI_TERM_INT;
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun d40_log_lli_lcpa_write(chan->lcpa,
877*4882a593Smuzhiyun &lli->dst[lli_current],
878*4882a593Smuzhiyun &lli->src[lli_current],
879*4882a593Smuzhiyun curr_lcla,
880*4882a593Smuzhiyun flags);
881*4882a593Smuzhiyun lli_current++;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun if (curr_lcla < 0)
885*4882a593Smuzhiyun goto set_current;
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun for (; lli_current < lli_len; lli_current++) {
888*4882a593Smuzhiyun unsigned int lcla_offset = chan->phy_chan->num * 1024 +
889*4882a593Smuzhiyun 8 * curr_lcla * 2;
890*4882a593Smuzhiyun struct d40_log_lli *lcla = pool->base + lcla_offset;
891*4882a593Smuzhiyun unsigned int flags = 0;
892*4882a593Smuzhiyun int next_lcla;
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun if (lli_current + 1 < lli_len)
895*4882a593Smuzhiyun next_lcla = d40_lcla_alloc_one(chan, desc);
896*4882a593Smuzhiyun else
897*4882a593Smuzhiyun next_lcla = linkback ? first_lcla : -EINVAL;
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun if (cyclic || next_lcla == -EINVAL)
900*4882a593Smuzhiyun flags |= LLI_TERM_INT;
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun if (linkback && curr_lcla == first_lcla) {
903*4882a593Smuzhiyun /* First link goes in both LCPA and LCLA */
904*4882a593Smuzhiyun d40_log_lli_lcpa_write(chan->lcpa,
905*4882a593Smuzhiyun &lli->dst[lli_current],
906*4882a593Smuzhiyun &lli->src[lli_current],
907*4882a593Smuzhiyun next_lcla, flags);
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun /*
911*4882a593Smuzhiyun * One unused LCLA in the cyclic case if the very first
912*4882a593Smuzhiyun * next_lcla fails...
913*4882a593Smuzhiyun */
914*4882a593Smuzhiyun d40_log_lli_lcla_write(lcla,
915*4882a593Smuzhiyun &lli->dst[lli_current],
916*4882a593Smuzhiyun &lli->src[lli_current],
917*4882a593Smuzhiyun next_lcla, flags);
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun /*
920*4882a593Smuzhiyun * Cache maintenance is not needed if lcla is
921*4882a593Smuzhiyun * mapped in esram
922*4882a593Smuzhiyun */
923*4882a593Smuzhiyun if (!use_esram_lcla) {
924*4882a593Smuzhiyun dma_sync_single_range_for_device(chan->base->dev,
925*4882a593Smuzhiyun pool->dma_addr, lcla_offset,
926*4882a593Smuzhiyun 2 * sizeof(struct d40_log_lli),
927*4882a593Smuzhiyun DMA_TO_DEVICE);
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun curr_lcla = next_lcla;
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun if (curr_lcla == -EINVAL || curr_lcla == first_lcla) {
932*4882a593Smuzhiyun lli_current++;
933*4882a593Smuzhiyun break;
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun set_current:
937*4882a593Smuzhiyun desc->lli_current = lli_current;
938*4882a593Smuzhiyun }
939*4882a593Smuzhiyun
d40_desc_load(struct d40_chan * d40c,struct d40_desc * d40d)940*4882a593Smuzhiyun static void d40_desc_load(struct d40_chan *d40c, struct d40_desc *d40d)
941*4882a593Smuzhiyun {
942*4882a593Smuzhiyun if (chan_is_physical(d40c)) {
943*4882a593Smuzhiyun d40_phy_lli_load(d40c, d40d);
944*4882a593Smuzhiyun d40d->lli_current = d40d->lli_len;
945*4882a593Smuzhiyun } else
946*4882a593Smuzhiyun d40_log_lli_to_lcxa(d40c, d40d);
947*4882a593Smuzhiyun }
948*4882a593Smuzhiyun
d40_first_active_get(struct d40_chan * d40c)949*4882a593Smuzhiyun static struct d40_desc *d40_first_active_get(struct d40_chan *d40c)
950*4882a593Smuzhiyun {
951*4882a593Smuzhiyun return list_first_entry_or_null(&d40c->active, struct d40_desc, node);
952*4882a593Smuzhiyun }
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun /* remove desc from current queue and add it to the pending_queue */
d40_desc_queue(struct d40_chan * d40c,struct d40_desc * desc)955*4882a593Smuzhiyun static void d40_desc_queue(struct d40_chan *d40c, struct d40_desc *desc)
956*4882a593Smuzhiyun {
957*4882a593Smuzhiyun d40_desc_remove(desc);
958*4882a593Smuzhiyun desc->is_in_client_list = false;
959*4882a593Smuzhiyun list_add_tail(&desc->node, &d40c->pending_queue);
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun
d40_first_pending(struct d40_chan * d40c)962*4882a593Smuzhiyun static struct d40_desc *d40_first_pending(struct d40_chan *d40c)
963*4882a593Smuzhiyun {
964*4882a593Smuzhiyun return list_first_entry_or_null(&d40c->pending_queue, struct d40_desc,
965*4882a593Smuzhiyun node);
966*4882a593Smuzhiyun }
967*4882a593Smuzhiyun
d40_first_queued(struct d40_chan * d40c)968*4882a593Smuzhiyun static struct d40_desc *d40_first_queued(struct d40_chan *d40c)
969*4882a593Smuzhiyun {
970*4882a593Smuzhiyun return list_first_entry_or_null(&d40c->queue, struct d40_desc, node);
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun
d40_first_done(struct d40_chan * d40c)973*4882a593Smuzhiyun static struct d40_desc *d40_first_done(struct d40_chan *d40c)
974*4882a593Smuzhiyun {
975*4882a593Smuzhiyun return list_first_entry_or_null(&d40c->done, struct d40_desc, node);
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun
d40_psize_2_burst_size(bool is_log,int psize)978*4882a593Smuzhiyun static int d40_psize_2_burst_size(bool is_log, int psize)
979*4882a593Smuzhiyun {
980*4882a593Smuzhiyun if (is_log) {
981*4882a593Smuzhiyun if (psize == STEDMA40_PSIZE_LOG_1)
982*4882a593Smuzhiyun return 1;
983*4882a593Smuzhiyun } else {
984*4882a593Smuzhiyun if (psize == STEDMA40_PSIZE_PHY_1)
985*4882a593Smuzhiyun return 1;
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun return 2 << psize;
989*4882a593Smuzhiyun }
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun /*
992*4882a593Smuzhiyun * The dma only supports transmitting packages up to
993*4882a593Smuzhiyun * STEDMA40_MAX_SEG_SIZE * data_width, where data_width is stored in Bytes.
994*4882a593Smuzhiyun *
995*4882a593Smuzhiyun * Calculate the total number of dma elements required to send the entire sg list.
996*4882a593Smuzhiyun */
d40_size_2_dmalen(int size,u32 data_width1,u32 data_width2)997*4882a593Smuzhiyun static int d40_size_2_dmalen(int size, u32 data_width1, u32 data_width2)
998*4882a593Smuzhiyun {
999*4882a593Smuzhiyun int dmalen;
1000*4882a593Smuzhiyun u32 max_w = max(data_width1, data_width2);
1001*4882a593Smuzhiyun u32 min_w = min(data_width1, data_width2);
1002*4882a593Smuzhiyun u32 seg_max = ALIGN(STEDMA40_MAX_SEG_SIZE * min_w, max_w);
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun if (seg_max > STEDMA40_MAX_SEG_SIZE)
1005*4882a593Smuzhiyun seg_max -= max_w;
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun if (!IS_ALIGNED(size, max_w))
1008*4882a593Smuzhiyun return -EINVAL;
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun if (size <= seg_max)
1011*4882a593Smuzhiyun dmalen = 1;
1012*4882a593Smuzhiyun else {
1013*4882a593Smuzhiyun dmalen = size / seg_max;
1014*4882a593Smuzhiyun if (dmalen * seg_max < size)
1015*4882a593Smuzhiyun dmalen++;
1016*4882a593Smuzhiyun }
1017*4882a593Smuzhiyun return dmalen;
1018*4882a593Smuzhiyun }
1019*4882a593Smuzhiyun
d40_sg_2_dmalen(struct scatterlist * sgl,int sg_len,u32 data_width1,u32 data_width2)1020*4882a593Smuzhiyun static int d40_sg_2_dmalen(struct scatterlist *sgl, int sg_len,
1021*4882a593Smuzhiyun u32 data_width1, u32 data_width2)
1022*4882a593Smuzhiyun {
1023*4882a593Smuzhiyun struct scatterlist *sg;
1024*4882a593Smuzhiyun int i;
1025*4882a593Smuzhiyun int len = 0;
1026*4882a593Smuzhiyun int ret;
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun for_each_sg(sgl, sg, sg_len, i) {
1029*4882a593Smuzhiyun ret = d40_size_2_dmalen(sg_dma_len(sg),
1030*4882a593Smuzhiyun data_width1, data_width2);
1031*4882a593Smuzhiyun if (ret < 0)
1032*4882a593Smuzhiyun return ret;
1033*4882a593Smuzhiyun len += ret;
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun return len;
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun
__d40_execute_command_phy(struct d40_chan * d40c,enum d40_command command)1038*4882a593Smuzhiyun static int __d40_execute_command_phy(struct d40_chan *d40c,
1039*4882a593Smuzhiyun enum d40_command command)
1040*4882a593Smuzhiyun {
1041*4882a593Smuzhiyun u32 status;
1042*4882a593Smuzhiyun int i;
1043*4882a593Smuzhiyun void __iomem *active_reg;
1044*4882a593Smuzhiyun int ret = 0;
1045*4882a593Smuzhiyun unsigned long flags;
1046*4882a593Smuzhiyun u32 wmask;
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun if (command == D40_DMA_STOP) {
1049*4882a593Smuzhiyun ret = __d40_execute_command_phy(d40c, D40_DMA_SUSPEND_REQ);
1050*4882a593Smuzhiyun if (ret)
1051*4882a593Smuzhiyun return ret;
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun spin_lock_irqsave(&d40c->base->execmd_lock, flags);
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun if (d40c->phy_chan->num % 2 == 0)
1057*4882a593Smuzhiyun active_reg = d40c->base->virtbase + D40_DREG_ACTIVE;
1058*4882a593Smuzhiyun else
1059*4882a593Smuzhiyun active_reg = d40c->base->virtbase + D40_DREG_ACTIVO;
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun if (command == D40_DMA_SUSPEND_REQ) {
1062*4882a593Smuzhiyun status = (readl(active_reg) &
1063*4882a593Smuzhiyun D40_CHAN_POS_MASK(d40c->phy_chan->num)) >>
1064*4882a593Smuzhiyun D40_CHAN_POS(d40c->phy_chan->num);
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun if (status == D40_DMA_SUSPENDED || status == D40_DMA_STOP)
1067*4882a593Smuzhiyun goto unlock;
1068*4882a593Smuzhiyun }
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun wmask = 0xffffffff & ~(D40_CHAN_POS_MASK(d40c->phy_chan->num));
1071*4882a593Smuzhiyun writel(wmask | (command << D40_CHAN_POS(d40c->phy_chan->num)),
1072*4882a593Smuzhiyun active_reg);
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun if (command == D40_DMA_SUSPEND_REQ) {
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun for (i = 0 ; i < D40_SUSPEND_MAX_IT; i++) {
1077*4882a593Smuzhiyun status = (readl(active_reg) &
1078*4882a593Smuzhiyun D40_CHAN_POS_MASK(d40c->phy_chan->num)) >>
1079*4882a593Smuzhiyun D40_CHAN_POS(d40c->phy_chan->num);
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun cpu_relax();
1082*4882a593Smuzhiyun /*
1083*4882a593Smuzhiyun * Reduce the number of bus accesses while
1084*4882a593Smuzhiyun * waiting for the DMA to suspend.
1085*4882a593Smuzhiyun */
1086*4882a593Smuzhiyun udelay(3);
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun if (status == D40_DMA_STOP ||
1089*4882a593Smuzhiyun status == D40_DMA_SUSPENDED)
1090*4882a593Smuzhiyun break;
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun if (i == D40_SUSPEND_MAX_IT) {
1094*4882a593Smuzhiyun chan_err(d40c,
1095*4882a593Smuzhiyun "unable to suspend the chl %d (log: %d) status %x\n",
1096*4882a593Smuzhiyun d40c->phy_chan->num, d40c->log_num,
1097*4882a593Smuzhiyun status);
1098*4882a593Smuzhiyun dump_stack();
1099*4882a593Smuzhiyun ret = -EBUSY;
1100*4882a593Smuzhiyun }
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun }
1103*4882a593Smuzhiyun unlock:
1104*4882a593Smuzhiyun spin_unlock_irqrestore(&d40c->base->execmd_lock, flags);
1105*4882a593Smuzhiyun return ret;
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun
d40_term_all(struct d40_chan * d40c)1108*4882a593Smuzhiyun static void d40_term_all(struct d40_chan *d40c)
1109*4882a593Smuzhiyun {
1110*4882a593Smuzhiyun struct d40_desc *d40d;
1111*4882a593Smuzhiyun struct d40_desc *_d;
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun /* Release completed descriptors */
1114*4882a593Smuzhiyun while ((d40d = d40_first_done(d40c))) {
1115*4882a593Smuzhiyun d40_desc_remove(d40d);
1116*4882a593Smuzhiyun d40_desc_free(d40c, d40d);
1117*4882a593Smuzhiyun }
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun /* Release active descriptors */
1120*4882a593Smuzhiyun while ((d40d = d40_first_active_get(d40c))) {
1121*4882a593Smuzhiyun d40_desc_remove(d40d);
1122*4882a593Smuzhiyun d40_desc_free(d40c, d40d);
1123*4882a593Smuzhiyun }
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun /* Release queued descriptors waiting for transfer */
1126*4882a593Smuzhiyun while ((d40d = d40_first_queued(d40c))) {
1127*4882a593Smuzhiyun d40_desc_remove(d40d);
1128*4882a593Smuzhiyun d40_desc_free(d40c, d40d);
1129*4882a593Smuzhiyun }
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun /* Release pending descriptors */
1132*4882a593Smuzhiyun while ((d40d = d40_first_pending(d40c))) {
1133*4882a593Smuzhiyun d40_desc_remove(d40d);
1134*4882a593Smuzhiyun d40_desc_free(d40c, d40d);
1135*4882a593Smuzhiyun }
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun /* Release client owned descriptors */
1138*4882a593Smuzhiyun if (!list_empty(&d40c->client))
1139*4882a593Smuzhiyun list_for_each_entry_safe(d40d, _d, &d40c->client, node) {
1140*4882a593Smuzhiyun d40_desc_remove(d40d);
1141*4882a593Smuzhiyun d40_desc_free(d40c, d40d);
1142*4882a593Smuzhiyun }
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun /* Release descriptors in prepare queue */
1145*4882a593Smuzhiyun if (!list_empty(&d40c->prepare_queue))
1146*4882a593Smuzhiyun list_for_each_entry_safe(d40d, _d,
1147*4882a593Smuzhiyun &d40c->prepare_queue, node) {
1148*4882a593Smuzhiyun d40_desc_remove(d40d);
1149*4882a593Smuzhiyun d40_desc_free(d40c, d40d);
1150*4882a593Smuzhiyun }
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun d40c->pending_tx = 0;
1153*4882a593Smuzhiyun }
1154*4882a593Smuzhiyun
__d40_config_set_event(struct d40_chan * d40c,enum d40_events event_type,u32 event,int reg)1155*4882a593Smuzhiyun static void __d40_config_set_event(struct d40_chan *d40c,
1156*4882a593Smuzhiyun enum d40_events event_type, u32 event,
1157*4882a593Smuzhiyun int reg)
1158*4882a593Smuzhiyun {
1159*4882a593Smuzhiyun void __iomem *addr = chan_base(d40c) + reg;
1160*4882a593Smuzhiyun int tries;
1161*4882a593Smuzhiyun u32 status;
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun switch (event_type) {
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun case D40_DEACTIVATE_EVENTLINE:
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun writel((D40_DEACTIVATE_EVENTLINE << D40_EVENTLINE_POS(event))
1168*4882a593Smuzhiyun | ~D40_EVENTLINE_MASK(event), addr);
1169*4882a593Smuzhiyun break;
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun case D40_SUSPEND_REQ_EVENTLINE:
1172*4882a593Smuzhiyun status = (readl(addr) & D40_EVENTLINE_MASK(event)) >>
1173*4882a593Smuzhiyun D40_EVENTLINE_POS(event);
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun if (status == D40_DEACTIVATE_EVENTLINE ||
1176*4882a593Smuzhiyun status == D40_SUSPEND_REQ_EVENTLINE)
1177*4882a593Smuzhiyun break;
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun writel((D40_SUSPEND_REQ_EVENTLINE << D40_EVENTLINE_POS(event))
1180*4882a593Smuzhiyun | ~D40_EVENTLINE_MASK(event), addr);
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun for (tries = 0 ; tries < D40_SUSPEND_MAX_IT; tries++) {
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun status = (readl(addr) & D40_EVENTLINE_MASK(event)) >>
1185*4882a593Smuzhiyun D40_EVENTLINE_POS(event);
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun cpu_relax();
1188*4882a593Smuzhiyun /*
1189*4882a593Smuzhiyun * Reduce the number of bus accesses while
1190*4882a593Smuzhiyun * waiting for the DMA to suspend.
1191*4882a593Smuzhiyun */
1192*4882a593Smuzhiyun udelay(3);
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun if (status == D40_DEACTIVATE_EVENTLINE)
1195*4882a593Smuzhiyun break;
1196*4882a593Smuzhiyun }
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun if (tries == D40_SUSPEND_MAX_IT) {
1199*4882a593Smuzhiyun chan_err(d40c,
1200*4882a593Smuzhiyun "unable to stop the event_line chl %d (log: %d)"
1201*4882a593Smuzhiyun "status %x\n", d40c->phy_chan->num,
1202*4882a593Smuzhiyun d40c->log_num, status);
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun break;
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun case D40_ACTIVATE_EVENTLINE:
1207*4882a593Smuzhiyun /*
1208*4882a593Smuzhiyun * The hardware sometimes doesn't register the enable when src and dst
1209*4882a593Smuzhiyun * event lines are active on the same logical channel. Retry to ensure
1210*4882a593Smuzhiyun * it does. Usually only one retry is sufficient.
1211*4882a593Smuzhiyun */
1212*4882a593Smuzhiyun tries = 100;
1213*4882a593Smuzhiyun while (--tries) {
1214*4882a593Smuzhiyun writel((D40_ACTIVATE_EVENTLINE <<
1215*4882a593Smuzhiyun D40_EVENTLINE_POS(event)) |
1216*4882a593Smuzhiyun ~D40_EVENTLINE_MASK(event), addr);
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun if (readl(addr) & D40_EVENTLINE_MASK(event))
1219*4882a593Smuzhiyun break;
1220*4882a593Smuzhiyun }
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun if (tries != 99)
1223*4882a593Smuzhiyun dev_dbg(chan2dev(d40c),
1224*4882a593Smuzhiyun "[%s] workaround enable S%cLNK (%d tries)\n",
1225*4882a593Smuzhiyun __func__, reg == D40_CHAN_REG_SSLNK ? 'S' : 'D',
1226*4882a593Smuzhiyun 100 - tries);
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun WARN_ON(!tries);
1229*4882a593Smuzhiyun break;
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun case D40_ROUND_EVENTLINE:
1232*4882a593Smuzhiyun BUG();
1233*4882a593Smuzhiyun break;
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun }
1236*4882a593Smuzhiyun }
1237*4882a593Smuzhiyun
d40_config_set_event(struct d40_chan * d40c,enum d40_events event_type)1238*4882a593Smuzhiyun static void d40_config_set_event(struct d40_chan *d40c,
1239*4882a593Smuzhiyun enum d40_events event_type)
1240*4882a593Smuzhiyun {
1241*4882a593Smuzhiyun u32 event = D40_TYPE_TO_EVENT(d40c->dma_cfg.dev_type);
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun /* Enable event line connected to device (or memcpy) */
1244*4882a593Smuzhiyun if ((d40c->dma_cfg.dir == DMA_DEV_TO_MEM) ||
1245*4882a593Smuzhiyun (d40c->dma_cfg.dir == DMA_DEV_TO_DEV))
1246*4882a593Smuzhiyun __d40_config_set_event(d40c, event_type, event,
1247*4882a593Smuzhiyun D40_CHAN_REG_SSLNK);
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun if (d40c->dma_cfg.dir != DMA_DEV_TO_MEM)
1250*4882a593Smuzhiyun __d40_config_set_event(d40c, event_type, event,
1251*4882a593Smuzhiyun D40_CHAN_REG_SDLNK);
1252*4882a593Smuzhiyun }
1253*4882a593Smuzhiyun
d40_chan_has_events(struct d40_chan * d40c)1254*4882a593Smuzhiyun static u32 d40_chan_has_events(struct d40_chan *d40c)
1255*4882a593Smuzhiyun {
1256*4882a593Smuzhiyun void __iomem *chanbase = chan_base(d40c);
1257*4882a593Smuzhiyun u32 val;
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun val = readl(chanbase + D40_CHAN_REG_SSLNK);
1260*4882a593Smuzhiyun val |= readl(chanbase + D40_CHAN_REG_SDLNK);
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun return val;
1263*4882a593Smuzhiyun }
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun static int
__d40_execute_command_log(struct d40_chan * d40c,enum d40_command command)1266*4882a593Smuzhiyun __d40_execute_command_log(struct d40_chan *d40c, enum d40_command command)
1267*4882a593Smuzhiyun {
1268*4882a593Smuzhiyun unsigned long flags;
1269*4882a593Smuzhiyun int ret = 0;
1270*4882a593Smuzhiyun u32 active_status;
1271*4882a593Smuzhiyun void __iomem *active_reg;
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun if (d40c->phy_chan->num % 2 == 0)
1274*4882a593Smuzhiyun active_reg = d40c->base->virtbase + D40_DREG_ACTIVE;
1275*4882a593Smuzhiyun else
1276*4882a593Smuzhiyun active_reg = d40c->base->virtbase + D40_DREG_ACTIVO;
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun spin_lock_irqsave(&d40c->phy_chan->lock, flags);
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun switch (command) {
1282*4882a593Smuzhiyun case D40_DMA_STOP:
1283*4882a593Smuzhiyun case D40_DMA_SUSPEND_REQ:
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun active_status = (readl(active_reg) &
1286*4882a593Smuzhiyun D40_CHAN_POS_MASK(d40c->phy_chan->num)) >>
1287*4882a593Smuzhiyun D40_CHAN_POS(d40c->phy_chan->num);
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun if (active_status == D40_DMA_RUN)
1290*4882a593Smuzhiyun d40_config_set_event(d40c, D40_SUSPEND_REQ_EVENTLINE);
1291*4882a593Smuzhiyun else
1292*4882a593Smuzhiyun d40_config_set_event(d40c, D40_DEACTIVATE_EVENTLINE);
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun if (!d40_chan_has_events(d40c) && (command == D40_DMA_STOP))
1295*4882a593Smuzhiyun ret = __d40_execute_command_phy(d40c, command);
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun break;
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun case D40_DMA_RUN:
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun d40_config_set_event(d40c, D40_ACTIVATE_EVENTLINE);
1302*4882a593Smuzhiyun ret = __d40_execute_command_phy(d40c, command);
1303*4882a593Smuzhiyun break;
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun case D40_DMA_SUSPENDED:
1306*4882a593Smuzhiyun BUG();
1307*4882a593Smuzhiyun break;
1308*4882a593Smuzhiyun }
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun spin_unlock_irqrestore(&d40c->phy_chan->lock, flags);
1311*4882a593Smuzhiyun return ret;
1312*4882a593Smuzhiyun }
1313*4882a593Smuzhiyun
d40_channel_execute_command(struct d40_chan * d40c,enum d40_command command)1314*4882a593Smuzhiyun static int d40_channel_execute_command(struct d40_chan *d40c,
1315*4882a593Smuzhiyun enum d40_command command)
1316*4882a593Smuzhiyun {
1317*4882a593Smuzhiyun if (chan_is_logical(d40c))
1318*4882a593Smuzhiyun return __d40_execute_command_log(d40c, command);
1319*4882a593Smuzhiyun else
1320*4882a593Smuzhiyun return __d40_execute_command_phy(d40c, command);
1321*4882a593Smuzhiyun }
1322*4882a593Smuzhiyun
d40_get_prmo(struct d40_chan * d40c)1323*4882a593Smuzhiyun static u32 d40_get_prmo(struct d40_chan *d40c)
1324*4882a593Smuzhiyun {
1325*4882a593Smuzhiyun static const unsigned int phy_map[] = {
1326*4882a593Smuzhiyun [STEDMA40_PCHAN_BASIC_MODE]
1327*4882a593Smuzhiyun = D40_DREG_PRMO_PCHAN_BASIC,
1328*4882a593Smuzhiyun [STEDMA40_PCHAN_MODULO_MODE]
1329*4882a593Smuzhiyun = D40_DREG_PRMO_PCHAN_MODULO,
1330*4882a593Smuzhiyun [STEDMA40_PCHAN_DOUBLE_DST_MODE]
1331*4882a593Smuzhiyun = D40_DREG_PRMO_PCHAN_DOUBLE_DST,
1332*4882a593Smuzhiyun };
1333*4882a593Smuzhiyun static const unsigned int log_map[] = {
1334*4882a593Smuzhiyun [STEDMA40_LCHAN_SRC_PHY_DST_LOG]
1335*4882a593Smuzhiyun = D40_DREG_PRMO_LCHAN_SRC_PHY_DST_LOG,
1336*4882a593Smuzhiyun [STEDMA40_LCHAN_SRC_LOG_DST_PHY]
1337*4882a593Smuzhiyun = D40_DREG_PRMO_LCHAN_SRC_LOG_DST_PHY,
1338*4882a593Smuzhiyun [STEDMA40_LCHAN_SRC_LOG_DST_LOG]
1339*4882a593Smuzhiyun = D40_DREG_PRMO_LCHAN_SRC_LOG_DST_LOG,
1340*4882a593Smuzhiyun };
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun if (chan_is_physical(d40c))
1343*4882a593Smuzhiyun return phy_map[d40c->dma_cfg.mode_opt];
1344*4882a593Smuzhiyun else
1345*4882a593Smuzhiyun return log_map[d40c->dma_cfg.mode_opt];
1346*4882a593Smuzhiyun }
1347*4882a593Smuzhiyun
d40_config_write(struct d40_chan * d40c)1348*4882a593Smuzhiyun static void d40_config_write(struct d40_chan *d40c)
1349*4882a593Smuzhiyun {
1350*4882a593Smuzhiyun u32 addr_base;
1351*4882a593Smuzhiyun u32 var;
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun /* Odd addresses are even addresses + 4 */
1354*4882a593Smuzhiyun addr_base = (d40c->phy_chan->num % 2) * 4;
1355*4882a593Smuzhiyun /* Setup channel mode to logical or physical */
1356*4882a593Smuzhiyun var = ((u32)(chan_is_logical(d40c)) + 1) <<
1357*4882a593Smuzhiyun D40_CHAN_POS(d40c->phy_chan->num);
1358*4882a593Smuzhiyun writel(var, d40c->base->virtbase + D40_DREG_PRMSE + addr_base);
1359*4882a593Smuzhiyun
1360*4882a593Smuzhiyun /* Setup operational mode option register */
1361*4882a593Smuzhiyun var = d40_get_prmo(d40c) << D40_CHAN_POS(d40c->phy_chan->num);
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun writel(var, d40c->base->virtbase + D40_DREG_PRMOE + addr_base);
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun if (chan_is_logical(d40c)) {
1366*4882a593Smuzhiyun int lidx = (d40c->phy_chan->num << D40_SREG_ELEM_LOG_LIDX_POS)
1367*4882a593Smuzhiyun & D40_SREG_ELEM_LOG_LIDX_MASK;
1368*4882a593Smuzhiyun void __iomem *chanbase = chan_base(d40c);
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun /* Set default config for CFG reg */
1371*4882a593Smuzhiyun writel(d40c->src_def_cfg, chanbase + D40_CHAN_REG_SSCFG);
1372*4882a593Smuzhiyun writel(d40c->dst_def_cfg, chanbase + D40_CHAN_REG_SDCFG);
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun /* Set LIDX for lcla */
1375*4882a593Smuzhiyun writel(lidx, chanbase + D40_CHAN_REG_SSELT);
1376*4882a593Smuzhiyun writel(lidx, chanbase + D40_CHAN_REG_SDELT);
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun /* Clear LNK which will be used by d40_chan_has_events() */
1379*4882a593Smuzhiyun writel(0, chanbase + D40_CHAN_REG_SSLNK);
1380*4882a593Smuzhiyun writel(0, chanbase + D40_CHAN_REG_SDLNK);
1381*4882a593Smuzhiyun }
1382*4882a593Smuzhiyun }
1383*4882a593Smuzhiyun
d40_residue(struct d40_chan * d40c)1384*4882a593Smuzhiyun static u32 d40_residue(struct d40_chan *d40c)
1385*4882a593Smuzhiyun {
1386*4882a593Smuzhiyun u32 num_elt;
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun if (chan_is_logical(d40c))
1389*4882a593Smuzhiyun num_elt = (readl(&d40c->lcpa->lcsp2) & D40_MEM_LCSP2_ECNT_MASK)
1390*4882a593Smuzhiyun >> D40_MEM_LCSP2_ECNT_POS;
1391*4882a593Smuzhiyun else {
1392*4882a593Smuzhiyun u32 val = readl(chan_base(d40c) + D40_CHAN_REG_SDELT);
1393*4882a593Smuzhiyun num_elt = (val & D40_SREG_ELEM_PHY_ECNT_MASK)
1394*4882a593Smuzhiyun >> D40_SREG_ELEM_PHY_ECNT_POS;
1395*4882a593Smuzhiyun }
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun return num_elt * d40c->dma_cfg.dst_info.data_width;
1398*4882a593Smuzhiyun }
1399*4882a593Smuzhiyun
d40_tx_is_linked(struct d40_chan * d40c)1400*4882a593Smuzhiyun static bool d40_tx_is_linked(struct d40_chan *d40c)
1401*4882a593Smuzhiyun {
1402*4882a593Smuzhiyun bool is_link;
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun if (chan_is_logical(d40c))
1405*4882a593Smuzhiyun is_link = readl(&d40c->lcpa->lcsp3) & D40_MEM_LCSP3_DLOS_MASK;
1406*4882a593Smuzhiyun else
1407*4882a593Smuzhiyun is_link = readl(chan_base(d40c) + D40_CHAN_REG_SDLNK)
1408*4882a593Smuzhiyun & D40_SREG_LNK_PHYS_LNK_MASK;
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun return is_link;
1411*4882a593Smuzhiyun }
1412*4882a593Smuzhiyun
d40_pause(struct dma_chan * chan)1413*4882a593Smuzhiyun static int d40_pause(struct dma_chan *chan)
1414*4882a593Smuzhiyun {
1415*4882a593Smuzhiyun struct d40_chan *d40c = container_of(chan, struct d40_chan, chan);
1416*4882a593Smuzhiyun int res = 0;
1417*4882a593Smuzhiyun unsigned long flags;
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun if (d40c->phy_chan == NULL) {
1420*4882a593Smuzhiyun chan_err(d40c, "Channel is not allocated!\n");
1421*4882a593Smuzhiyun return -EINVAL;
1422*4882a593Smuzhiyun }
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun if (!d40c->busy)
1425*4882a593Smuzhiyun return 0;
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun spin_lock_irqsave(&d40c->lock, flags);
1428*4882a593Smuzhiyun pm_runtime_get_sync(d40c->base->dev);
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun res = d40_channel_execute_command(d40c, D40_DMA_SUSPEND_REQ);
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun pm_runtime_mark_last_busy(d40c->base->dev);
1433*4882a593Smuzhiyun pm_runtime_put_autosuspend(d40c->base->dev);
1434*4882a593Smuzhiyun spin_unlock_irqrestore(&d40c->lock, flags);
1435*4882a593Smuzhiyun return res;
1436*4882a593Smuzhiyun }
1437*4882a593Smuzhiyun
d40_resume(struct dma_chan * chan)1438*4882a593Smuzhiyun static int d40_resume(struct dma_chan *chan)
1439*4882a593Smuzhiyun {
1440*4882a593Smuzhiyun struct d40_chan *d40c = container_of(chan, struct d40_chan, chan);
1441*4882a593Smuzhiyun int res = 0;
1442*4882a593Smuzhiyun unsigned long flags;
1443*4882a593Smuzhiyun
1444*4882a593Smuzhiyun if (d40c->phy_chan == NULL) {
1445*4882a593Smuzhiyun chan_err(d40c, "Channel is not allocated!\n");
1446*4882a593Smuzhiyun return -EINVAL;
1447*4882a593Smuzhiyun }
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun if (!d40c->busy)
1450*4882a593Smuzhiyun return 0;
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun spin_lock_irqsave(&d40c->lock, flags);
1453*4882a593Smuzhiyun pm_runtime_get_sync(d40c->base->dev);
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun /* If bytes left to transfer or linked tx resume job */
1456*4882a593Smuzhiyun if (d40_residue(d40c) || d40_tx_is_linked(d40c))
1457*4882a593Smuzhiyun res = d40_channel_execute_command(d40c, D40_DMA_RUN);
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun pm_runtime_mark_last_busy(d40c->base->dev);
1460*4882a593Smuzhiyun pm_runtime_put_autosuspend(d40c->base->dev);
1461*4882a593Smuzhiyun spin_unlock_irqrestore(&d40c->lock, flags);
1462*4882a593Smuzhiyun return res;
1463*4882a593Smuzhiyun }
1464*4882a593Smuzhiyun
d40_tx_submit(struct dma_async_tx_descriptor * tx)1465*4882a593Smuzhiyun static dma_cookie_t d40_tx_submit(struct dma_async_tx_descriptor *tx)
1466*4882a593Smuzhiyun {
1467*4882a593Smuzhiyun struct d40_chan *d40c = container_of(tx->chan,
1468*4882a593Smuzhiyun struct d40_chan,
1469*4882a593Smuzhiyun chan);
1470*4882a593Smuzhiyun struct d40_desc *d40d = container_of(tx, struct d40_desc, txd);
1471*4882a593Smuzhiyun unsigned long flags;
1472*4882a593Smuzhiyun dma_cookie_t cookie;
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun spin_lock_irqsave(&d40c->lock, flags);
1475*4882a593Smuzhiyun cookie = dma_cookie_assign(tx);
1476*4882a593Smuzhiyun d40_desc_queue(d40c, d40d);
1477*4882a593Smuzhiyun spin_unlock_irqrestore(&d40c->lock, flags);
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun return cookie;
1480*4882a593Smuzhiyun }
1481*4882a593Smuzhiyun
d40_start(struct d40_chan * d40c)1482*4882a593Smuzhiyun static int d40_start(struct d40_chan *d40c)
1483*4882a593Smuzhiyun {
1484*4882a593Smuzhiyun return d40_channel_execute_command(d40c, D40_DMA_RUN);
1485*4882a593Smuzhiyun }
1486*4882a593Smuzhiyun
d40_queue_start(struct d40_chan * d40c)1487*4882a593Smuzhiyun static struct d40_desc *d40_queue_start(struct d40_chan *d40c)
1488*4882a593Smuzhiyun {
1489*4882a593Smuzhiyun struct d40_desc *d40d;
1490*4882a593Smuzhiyun int err;
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun /* Start queued jobs, if any */
1493*4882a593Smuzhiyun d40d = d40_first_queued(d40c);
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun if (d40d != NULL) {
1496*4882a593Smuzhiyun if (!d40c->busy) {
1497*4882a593Smuzhiyun d40c->busy = true;
1498*4882a593Smuzhiyun pm_runtime_get_sync(d40c->base->dev);
1499*4882a593Smuzhiyun }
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun /* Remove from queue */
1502*4882a593Smuzhiyun d40_desc_remove(d40d);
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun /* Add to active queue */
1505*4882a593Smuzhiyun d40_desc_submit(d40c, d40d);
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun /* Initiate DMA job */
1508*4882a593Smuzhiyun d40_desc_load(d40c, d40d);
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun /* Start dma job */
1511*4882a593Smuzhiyun err = d40_start(d40c);
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun if (err)
1514*4882a593Smuzhiyun return NULL;
1515*4882a593Smuzhiyun }
1516*4882a593Smuzhiyun
1517*4882a593Smuzhiyun return d40d;
1518*4882a593Smuzhiyun }
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun /* called from interrupt context */
dma_tc_handle(struct d40_chan * d40c)1521*4882a593Smuzhiyun static void dma_tc_handle(struct d40_chan *d40c)
1522*4882a593Smuzhiyun {
1523*4882a593Smuzhiyun struct d40_desc *d40d;
1524*4882a593Smuzhiyun
1525*4882a593Smuzhiyun /* Get first active entry from list */
1526*4882a593Smuzhiyun d40d = d40_first_active_get(d40c);
1527*4882a593Smuzhiyun
1528*4882a593Smuzhiyun if (d40d == NULL)
1529*4882a593Smuzhiyun return;
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun if (d40d->cyclic) {
1532*4882a593Smuzhiyun /*
1533*4882a593Smuzhiyun * If this was a paritially loaded list, we need to reloaded
1534*4882a593Smuzhiyun * it, and only when the list is completed. We need to check
1535*4882a593Smuzhiyun * for done because the interrupt will hit for every link, and
1536*4882a593Smuzhiyun * not just the last one.
1537*4882a593Smuzhiyun */
1538*4882a593Smuzhiyun if (d40d->lli_current < d40d->lli_len
1539*4882a593Smuzhiyun && !d40_tx_is_linked(d40c)
1540*4882a593Smuzhiyun && !d40_residue(d40c)) {
1541*4882a593Smuzhiyun d40_lcla_free_all(d40c, d40d);
1542*4882a593Smuzhiyun d40_desc_load(d40c, d40d);
1543*4882a593Smuzhiyun (void) d40_start(d40c);
1544*4882a593Smuzhiyun
1545*4882a593Smuzhiyun if (d40d->lli_current == d40d->lli_len)
1546*4882a593Smuzhiyun d40d->lli_current = 0;
1547*4882a593Smuzhiyun }
1548*4882a593Smuzhiyun } else {
1549*4882a593Smuzhiyun d40_lcla_free_all(d40c, d40d);
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun if (d40d->lli_current < d40d->lli_len) {
1552*4882a593Smuzhiyun d40_desc_load(d40c, d40d);
1553*4882a593Smuzhiyun /* Start dma job */
1554*4882a593Smuzhiyun (void) d40_start(d40c);
1555*4882a593Smuzhiyun return;
1556*4882a593Smuzhiyun }
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun if (d40_queue_start(d40c) == NULL) {
1559*4882a593Smuzhiyun d40c->busy = false;
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun pm_runtime_mark_last_busy(d40c->base->dev);
1562*4882a593Smuzhiyun pm_runtime_put_autosuspend(d40c->base->dev);
1563*4882a593Smuzhiyun }
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun d40_desc_remove(d40d);
1566*4882a593Smuzhiyun d40_desc_done(d40c, d40d);
1567*4882a593Smuzhiyun }
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun d40c->pending_tx++;
1570*4882a593Smuzhiyun tasklet_schedule(&d40c->tasklet);
1571*4882a593Smuzhiyun
1572*4882a593Smuzhiyun }
1573*4882a593Smuzhiyun
dma_tasklet(struct tasklet_struct * t)1574*4882a593Smuzhiyun static void dma_tasklet(struct tasklet_struct *t)
1575*4882a593Smuzhiyun {
1576*4882a593Smuzhiyun struct d40_chan *d40c = from_tasklet(d40c, t, tasklet);
1577*4882a593Smuzhiyun struct d40_desc *d40d;
1578*4882a593Smuzhiyun unsigned long flags;
1579*4882a593Smuzhiyun bool callback_active;
1580*4882a593Smuzhiyun struct dmaengine_desc_callback cb;
1581*4882a593Smuzhiyun
1582*4882a593Smuzhiyun spin_lock_irqsave(&d40c->lock, flags);
1583*4882a593Smuzhiyun
1584*4882a593Smuzhiyun /* Get first entry from the done list */
1585*4882a593Smuzhiyun d40d = d40_first_done(d40c);
1586*4882a593Smuzhiyun if (d40d == NULL) {
1587*4882a593Smuzhiyun /* Check if we have reached here for cyclic job */
1588*4882a593Smuzhiyun d40d = d40_first_active_get(d40c);
1589*4882a593Smuzhiyun if (d40d == NULL || !d40d->cyclic)
1590*4882a593Smuzhiyun goto check_pending_tx;
1591*4882a593Smuzhiyun }
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun if (!d40d->cyclic)
1594*4882a593Smuzhiyun dma_cookie_complete(&d40d->txd);
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun /*
1597*4882a593Smuzhiyun * If terminating a channel pending_tx is set to zero.
1598*4882a593Smuzhiyun * This prevents any finished active jobs to return to the client.
1599*4882a593Smuzhiyun */
1600*4882a593Smuzhiyun if (d40c->pending_tx == 0) {
1601*4882a593Smuzhiyun spin_unlock_irqrestore(&d40c->lock, flags);
1602*4882a593Smuzhiyun return;
1603*4882a593Smuzhiyun }
1604*4882a593Smuzhiyun
1605*4882a593Smuzhiyun /* Callback to client */
1606*4882a593Smuzhiyun callback_active = !!(d40d->txd.flags & DMA_PREP_INTERRUPT);
1607*4882a593Smuzhiyun dmaengine_desc_get_callback(&d40d->txd, &cb);
1608*4882a593Smuzhiyun
1609*4882a593Smuzhiyun if (!d40d->cyclic) {
1610*4882a593Smuzhiyun if (async_tx_test_ack(&d40d->txd)) {
1611*4882a593Smuzhiyun d40_desc_remove(d40d);
1612*4882a593Smuzhiyun d40_desc_free(d40c, d40d);
1613*4882a593Smuzhiyun } else if (!d40d->is_in_client_list) {
1614*4882a593Smuzhiyun d40_desc_remove(d40d);
1615*4882a593Smuzhiyun d40_lcla_free_all(d40c, d40d);
1616*4882a593Smuzhiyun list_add_tail(&d40d->node, &d40c->client);
1617*4882a593Smuzhiyun d40d->is_in_client_list = true;
1618*4882a593Smuzhiyun }
1619*4882a593Smuzhiyun }
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun d40c->pending_tx--;
1622*4882a593Smuzhiyun
1623*4882a593Smuzhiyun if (d40c->pending_tx)
1624*4882a593Smuzhiyun tasklet_schedule(&d40c->tasklet);
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun spin_unlock_irqrestore(&d40c->lock, flags);
1627*4882a593Smuzhiyun
1628*4882a593Smuzhiyun if (callback_active)
1629*4882a593Smuzhiyun dmaengine_desc_callback_invoke(&cb, NULL);
1630*4882a593Smuzhiyun
1631*4882a593Smuzhiyun return;
1632*4882a593Smuzhiyun check_pending_tx:
1633*4882a593Smuzhiyun /* Rescue manouver if receiving double interrupts */
1634*4882a593Smuzhiyun if (d40c->pending_tx > 0)
1635*4882a593Smuzhiyun d40c->pending_tx--;
1636*4882a593Smuzhiyun spin_unlock_irqrestore(&d40c->lock, flags);
1637*4882a593Smuzhiyun }
1638*4882a593Smuzhiyun
d40_handle_interrupt(int irq,void * data)1639*4882a593Smuzhiyun static irqreturn_t d40_handle_interrupt(int irq, void *data)
1640*4882a593Smuzhiyun {
1641*4882a593Smuzhiyun int i;
1642*4882a593Smuzhiyun u32 idx;
1643*4882a593Smuzhiyun u32 row;
1644*4882a593Smuzhiyun long chan = -1;
1645*4882a593Smuzhiyun struct d40_chan *d40c;
1646*4882a593Smuzhiyun unsigned long flags;
1647*4882a593Smuzhiyun struct d40_base *base = data;
1648*4882a593Smuzhiyun u32 *regs = base->regs_interrupt;
1649*4882a593Smuzhiyun struct d40_interrupt_lookup *il = base->gen_dmac.il;
1650*4882a593Smuzhiyun u32 il_size = base->gen_dmac.il_size;
1651*4882a593Smuzhiyun
1652*4882a593Smuzhiyun spin_lock_irqsave(&base->interrupt_lock, flags);
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun /* Read interrupt status of both logical and physical channels */
1655*4882a593Smuzhiyun for (i = 0; i < il_size; i++)
1656*4882a593Smuzhiyun regs[i] = readl(base->virtbase + il[i].src);
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun for (;;) {
1659*4882a593Smuzhiyun
1660*4882a593Smuzhiyun chan = find_next_bit((unsigned long *)regs,
1661*4882a593Smuzhiyun BITS_PER_LONG * il_size, chan + 1);
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun /* No more set bits found? */
1664*4882a593Smuzhiyun if (chan == BITS_PER_LONG * il_size)
1665*4882a593Smuzhiyun break;
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun row = chan / BITS_PER_LONG;
1668*4882a593Smuzhiyun idx = chan & (BITS_PER_LONG - 1);
1669*4882a593Smuzhiyun
1670*4882a593Smuzhiyun if (il[row].offset == D40_PHY_CHAN)
1671*4882a593Smuzhiyun d40c = base->lookup_phy_chans[idx];
1672*4882a593Smuzhiyun else
1673*4882a593Smuzhiyun d40c = base->lookup_log_chans[il[row].offset + idx];
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun if (!d40c) {
1676*4882a593Smuzhiyun /*
1677*4882a593Smuzhiyun * No error because this can happen if something else
1678*4882a593Smuzhiyun * in the system is using the channel.
1679*4882a593Smuzhiyun */
1680*4882a593Smuzhiyun continue;
1681*4882a593Smuzhiyun }
1682*4882a593Smuzhiyun
1683*4882a593Smuzhiyun /* ACK interrupt */
1684*4882a593Smuzhiyun writel(BIT(idx), base->virtbase + il[row].clr);
1685*4882a593Smuzhiyun
1686*4882a593Smuzhiyun spin_lock(&d40c->lock);
1687*4882a593Smuzhiyun
1688*4882a593Smuzhiyun if (!il[row].is_error)
1689*4882a593Smuzhiyun dma_tc_handle(d40c);
1690*4882a593Smuzhiyun else
1691*4882a593Smuzhiyun d40_err(base->dev, "IRQ chan: %ld offset %d idx %d\n",
1692*4882a593Smuzhiyun chan, il[row].offset, idx);
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun spin_unlock(&d40c->lock);
1695*4882a593Smuzhiyun }
1696*4882a593Smuzhiyun
1697*4882a593Smuzhiyun spin_unlock_irqrestore(&base->interrupt_lock, flags);
1698*4882a593Smuzhiyun
1699*4882a593Smuzhiyun return IRQ_HANDLED;
1700*4882a593Smuzhiyun }
1701*4882a593Smuzhiyun
d40_validate_conf(struct d40_chan * d40c,struct stedma40_chan_cfg * conf)1702*4882a593Smuzhiyun static int d40_validate_conf(struct d40_chan *d40c,
1703*4882a593Smuzhiyun struct stedma40_chan_cfg *conf)
1704*4882a593Smuzhiyun {
1705*4882a593Smuzhiyun int res = 0;
1706*4882a593Smuzhiyun bool is_log = conf->mode == STEDMA40_MODE_LOGICAL;
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun if (!conf->dir) {
1709*4882a593Smuzhiyun chan_err(d40c, "Invalid direction.\n");
1710*4882a593Smuzhiyun res = -EINVAL;
1711*4882a593Smuzhiyun }
1712*4882a593Smuzhiyun
1713*4882a593Smuzhiyun if ((is_log && conf->dev_type > d40c->base->num_log_chans) ||
1714*4882a593Smuzhiyun (!is_log && conf->dev_type > d40c->base->num_phy_chans) ||
1715*4882a593Smuzhiyun (conf->dev_type < 0)) {
1716*4882a593Smuzhiyun chan_err(d40c, "Invalid device type (%d)\n", conf->dev_type);
1717*4882a593Smuzhiyun res = -EINVAL;
1718*4882a593Smuzhiyun }
1719*4882a593Smuzhiyun
1720*4882a593Smuzhiyun if (conf->dir == DMA_DEV_TO_DEV) {
1721*4882a593Smuzhiyun /*
1722*4882a593Smuzhiyun * DMAC HW supports it. Will be added to this driver,
1723*4882a593Smuzhiyun * in case any dma client requires it.
1724*4882a593Smuzhiyun */
1725*4882a593Smuzhiyun chan_err(d40c, "periph to periph not supported\n");
1726*4882a593Smuzhiyun res = -EINVAL;
1727*4882a593Smuzhiyun }
1728*4882a593Smuzhiyun
1729*4882a593Smuzhiyun if (d40_psize_2_burst_size(is_log, conf->src_info.psize) *
1730*4882a593Smuzhiyun conf->src_info.data_width !=
1731*4882a593Smuzhiyun d40_psize_2_burst_size(is_log, conf->dst_info.psize) *
1732*4882a593Smuzhiyun conf->dst_info.data_width) {
1733*4882a593Smuzhiyun /*
1734*4882a593Smuzhiyun * The DMAC hardware only supports
1735*4882a593Smuzhiyun * src (burst x width) == dst (burst x width)
1736*4882a593Smuzhiyun */
1737*4882a593Smuzhiyun
1738*4882a593Smuzhiyun chan_err(d40c, "src (burst x width) != dst (burst x width)\n");
1739*4882a593Smuzhiyun res = -EINVAL;
1740*4882a593Smuzhiyun }
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun return res;
1743*4882a593Smuzhiyun }
1744*4882a593Smuzhiyun
d40_alloc_mask_set(struct d40_phy_res * phy,bool is_src,int log_event_line,bool is_log,bool * first_user)1745*4882a593Smuzhiyun static bool d40_alloc_mask_set(struct d40_phy_res *phy,
1746*4882a593Smuzhiyun bool is_src, int log_event_line, bool is_log,
1747*4882a593Smuzhiyun bool *first_user)
1748*4882a593Smuzhiyun {
1749*4882a593Smuzhiyun unsigned long flags;
1750*4882a593Smuzhiyun spin_lock_irqsave(&phy->lock, flags);
1751*4882a593Smuzhiyun
1752*4882a593Smuzhiyun *first_user = ((phy->allocated_src | phy->allocated_dst)
1753*4882a593Smuzhiyun == D40_ALLOC_FREE);
1754*4882a593Smuzhiyun
1755*4882a593Smuzhiyun if (!is_log) {
1756*4882a593Smuzhiyun /* Physical interrupts are masked per physical full channel */
1757*4882a593Smuzhiyun if (phy->allocated_src == D40_ALLOC_FREE &&
1758*4882a593Smuzhiyun phy->allocated_dst == D40_ALLOC_FREE) {
1759*4882a593Smuzhiyun phy->allocated_dst = D40_ALLOC_PHY;
1760*4882a593Smuzhiyun phy->allocated_src = D40_ALLOC_PHY;
1761*4882a593Smuzhiyun goto found_unlock;
1762*4882a593Smuzhiyun } else
1763*4882a593Smuzhiyun goto not_found_unlock;
1764*4882a593Smuzhiyun }
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun /* Logical channel */
1767*4882a593Smuzhiyun if (is_src) {
1768*4882a593Smuzhiyun if (phy->allocated_src == D40_ALLOC_PHY)
1769*4882a593Smuzhiyun goto not_found_unlock;
1770*4882a593Smuzhiyun
1771*4882a593Smuzhiyun if (phy->allocated_src == D40_ALLOC_FREE)
1772*4882a593Smuzhiyun phy->allocated_src = D40_ALLOC_LOG_FREE;
1773*4882a593Smuzhiyun
1774*4882a593Smuzhiyun if (!(phy->allocated_src & BIT(log_event_line))) {
1775*4882a593Smuzhiyun phy->allocated_src |= BIT(log_event_line);
1776*4882a593Smuzhiyun goto found_unlock;
1777*4882a593Smuzhiyun } else
1778*4882a593Smuzhiyun goto not_found_unlock;
1779*4882a593Smuzhiyun } else {
1780*4882a593Smuzhiyun if (phy->allocated_dst == D40_ALLOC_PHY)
1781*4882a593Smuzhiyun goto not_found_unlock;
1782*4882a593Smuzhiyun
1783*4882a593Smuzhiyun if (phy->allocated_dst == D40_ALLOC_FREE)
1784*4882a593Smuzhiyun phy->allocated_dst = D40_ALLOC_LOG_FREE;
1785*4882a593Smuzhiyun
1786*4882a593Smuzhiyun if (!(phy->allocated_dst & BIT(log_event_line))) {
1787*4882a593Smuzhiyun phy->allocated_dst |= BIT(log_event_line);
1788*4882a593Smuzhiyun goto found_unlock;
1789*4882a593Smuzhiyun }
1790*4882a593Smuzhiyun }
1791*4882a593Smuzhiyun not_found_unlock:
1792*4882a593Smuzhiyun spin_unlock_irqrestore(&phy->lock, flags);
1793*4882a593Smuzhiyun return false;
1794*4882a593Smuzhiyun found_unlock:
1795*4882a593Smuzhiyun spin_unlock_irqrestore(&phy->lock, flags);
1796*4882a593Smuzhiyun return true;
1797*4882a593Smuzhiyun }
1798*4882a593Smuzhiyun
d40_alloc_mask_free(struct d40_phy_res * phy,bool is_src,int log_event_line)1799*4882a593Smuzhiyun static bool d40_alloc_mask_free(struct d40_phy_res *phy, bool is_src,
1800*4882a593Smuzhiyun int log_event_line)
1801*4882a593Smuzhiyun {
1802*4882a593Smuzhiyun unsigned long flags;
1803*4882a593Smuzhiyun bool is_free = false;
1804*4882a593Smuzhiyun
1805*4882a593Smuzhiyun spin_lock_irqsave(&phy->lock, flags);
1806*4882a593Smuzhiyun if (!log_event_line) {
1807*4882a593Smuzhiyun phy->allocated_dst = D40_ALLOC_FREE;
1808*4882a593Smuzhiyun phy->allocated_src = D40_ALLOC_FREE;
1809*4882a593Smuzhiyun is_free = true;
1810*4882a593Smuzhiyun goto unlock;
1811*4882a593Smuzhiyun }
1812*4882a593Smuzhiyun
1813*4882a593Smuzhiyun /* Logical channel */
1814*4882a593Smuzhiyun if (is_src) {
1815*4882a593Smuzhiyun phy->allocated_src &= ~BIT(log_event_line);
1816*4882a593Smuzhiyun if (phy->allocated_src == D40_ALLOC_LOG_FREE)
1817*4882a593Smuzhiyun phy->allocated_src = D40_ALLOC_FREE;
1818*4882a593Smuzhiyun } else {
1819*4882a593Smuzhiyun phy->allocated_dst &= ~BIT(log_event_line);
1820*4882a593Smuzhiyun if (phy->allocated_dst == D40_ALLOC_LOG_FREE)
1821*4882a593Smuzhiyun phy->allocated_dst = D40_ALLOC_FREE;
1822*4882a593Smuzhiyun }
1823*4882a593Smuzhiyun
1824*4882a593Smuzhiyun is_free = ((phy->allocated_src | phy->allocated_dst) ==
1825*4882a593Smuzhiyun D40_ALLOC_FREE);
1826*4882a593Smuzhiyun unlock:
1827*4882a593Smuzhiyun spin_unlock_irqrestore(&phy->lock, flags);
1828*4882a593Smuzhiyun
1829*4882a593Smuzhiyun return is_free;
1830*4882a593Smuzhiyun }
1831*4882a593Smuzhiyun
d40_allocate_channel(struct d40_chan * d40c,bool * first_phy_user)1832*4882a593Smuzhiyun static int d40_allocate_channel(struct d40_chan *d40c, bool *first_phy_user)
1833*4882a593Smuzhiyun {
1834*4882a593Smuzhiyun int dev_type = d40c->dma_cfg.dev_type;
1835*4882a593Smuzhiyun int event_group;
1836*4882a593Smuzhiyun int event_line;
1837*4882a593Smuzhiyun struct d40_phy_res *phys;
1838*4882a593Smuzhiyun int i;
1839*4882a593Smuzhiyun int j;
1840*4882a593Smuzhiyun int log_num;
1841*4882a593Smuzhiyun int num_phy_chans;
1842*4882a593Smuzhiyun bool is_src;
1843*4882a593Smuzhiyun bool is_log = d40c->dma_cfg.mode == STEDMA40_MODE_LOGICAL;
1844*4882a593Smuzhiyun
1845*4882a593Smuzhiyun phys = d40c->base->phy_res;
1846*4882a593Smuzhiyun num_phy_chans = d40c->base->num_phy_chans;
1847*4882a593Smuzhiyun
1848*4882a593Smuzhiyun if (d40c->dma_cfg.dir == DMA_DEV_TO_MEM) {
1849*4882a593Smuzhiyun log_num = 2 * dev_type;
1850*4882a593Smuzhiyun is_src = true;
1851*4882a593Smuzhiyun } else if (d40c->dma_cfg.dir == DMA_MEM_TO_DEV ||
1852*4882a593Smuzhiyun d40c->dma_cfg.dir == DMA_MEM_TO_MEM) {
1853*4882a593Smuzhiyun /* dst event lines are used for logical memcpy */
1854*4882a593Smuzhiyun log_num = 2 * dev_type + 1;
1855*4882a593Smuzhiyun is_src = false;
1856*4882a593Smuzhiyun } else
1857*4882a593Smuzhiyun return -EINVAL;
1858*4882a593Smuzhiyun
1859*4882a593Smuzhiyun event_group = D40_TYPE_TO_GROUP(dev_type);
1860*4882a593Smuzhiyun event_line = D40_TYPE_TO_EVENT(dev_type);
1861*4882a593Smuzhiyun
1862*4882a593Smuzhiyun if (!is_log) {
1863*4882a593Smuzhiyun if (d40c->dma_cfg.dir == DMA_MEM_TO_MEM) {
1864*4882a593Smuzhiyun /* Find physical half channel */
1865*4882a593Smuzhiyun if (d40c->dma_cfg.use_fixed_channel) {
1866*4882a593Smuzhiyun i = d40c->dma_cfg.phy_channel;
1867*4882a593Smuzhiyun if (d40_alloc_mask_set(&phys[i], is_src,
1868*4882a593Smuzhiyun 0, is_log,
1869*4882a593Smuzhiyun first_phy_user))
1870*4882a593Smuzhiyun goto found_phy;
1871*4882a593Smuzhiyun } else {
1872*4882a593Smuzhiyun for (i = 0; i < num_phy_chans; i++) {
1873*4882a593Smuzhiyun if (d40_alloc_mask_set(&phys[i], is_src,
1874*4882a593Smuzhiyun 0, is_log,
1875*4882a593Smuzhiyun first_phy_user))
1876*4882a593Smuzhiyun goto found_phy;
1877*4882a593Smuzhiyun }
1878*4882a593Smuzhiyun }
1879*4882a593Smuzhiyun } else
1880*4882a593Smuzhiyun for (j = 0; j < d40c->base->num_phy_chans; j += 8) {
1881*4882a593Smuzhiyun int phy_num = j + event_group * 2;
1882*4882a593Smuzhiyun for (i = phy_num; i < phy_num + 2; i++) {
1883*4882a593Smuzhiyun if (d40_alloc_mask_set(&phys[i],
1884*4882a593Smuzhiyun is_src,
1885*4882a593Smuzhiyun 0,
1886*4882a593Smuzhiyun is_log,
1887*4882a593Smuzhiyun first_phy_user))
1888*4882a593Smuzhiyun goto found_phy;
1889*4882a593Smuzhiyun }
1890*4882a593Smuzhiyun }
1891*4882a593Smuzhiyun return -EINVAL;
1892*4882a593Smuzhiyun found_phy:
1893*4882a593Smuzhiyun d40c->phy_chan = &phys[i];
1894*4882a593Smuzhiyun d40c->log_num = D40_PHY_CHAN;
1895*4882a593Smuzhiyun goto out;
1896*4882a593Smuzhiyun }
1897*4882a593Smuzhiyun if (dev_type == -1)
1898*4882a593Smuzhiyun return -EINVAL;
1899*4882a593Smuzhiyun
1900*4882a593Smuzhiyun /* Find logical channel */
1901*4882a593Smuzhiyun for (j = 0; j < d40c->base->num_phy_chans; j += 8) {
1902*4882a593Smuzhiyun int phy_num = j + event_group * 2;
1903*4882a593Smuzhiyun
1904*4882a593Smuzhiyun if (d40c->dma_cfg.use_fixed_channel) {
1905*4882a593Smuzhiyun i = d40c->dma_cfg.phy_channel;
1906*4882a593Smuzhiyun
1907*4882a593Smuzhiyun if ((i != phy_num) && (i != phy_num + 1)) {
1908*4882a593Smuzhiyun dev_err(chan2dev(d40c),
1909*4882a593Smuzhiyun "invalid fixed phy channel %d\n", i);
1910*4882a593Smuzhiyun return -EINVAL;
1911*4882a593Smuzhiyun }
1912*4882a593Smuzhiyun
1913*4882a593Smuzhiyun if (d40_alloc_mask_set(&phys[i], is_src, event_line,
1914*4882a593Smuzhiyun is_log, first_phy_user))
1915*4882a593Smuzhiyun goto found_log;
1916*4882a593Smuzhiyun
1917*4882a593Smuzhiyun dev_err(chan2dev(d40c),
1918*4882a593Smuzhiyun "could not allocate fixed phy channel %d\n", i);
1919*4882a593Smuzhiyun return -EINVAL;
1920*4882a593Smuzhiyun }
1921*4882a593Smuzhiyun
1922*4882a593Smuzhiyun /*
1923*4882a593Smuzhiyun * Spread logical channels across all available physical rather
1924*4882a593Smuzhiyun * than pack every logical channel at the first available phy
1925*4882a593Smuzhiyun * channels.
1926*4882a593Smuzhiyun */
1927*4882a593Smuzhiyun if (is_src) {
1928*4882a593Smuzhiyun for (i = phy_num; i < phy_num + 2; i++) {
1929*4882a593Smuzhiyun if (d40_alloc_mask_set(&phys[i], is_src,
1930*4882a593Smuzhiyun event_line, is_log,
1931*4882a593Smuzhiyun first_phy_user))
1932*4882a593Smuzhiyun goto found_log;
1933*4882a593Smuzhiyun }
1934*4882a593Smuzhiyun } else {
1935*4882a593Smuzhiyun for (i = phy_num + 1; i >= phy_num; i--) {
1936*4882a593Smuzhiyun if (d40_alloc_mask_set(&phys[i], is_src,
1937*4882a593Smuzhiyun event_line, is_log,
1938*4882a593Smuzhiyun first_phy_user))
1939*4882a593Smuzhiyun goto found_log;
1940*4882a593Smuzhiyun }
1941*4882a593Smuzhiyun }
1942*4882a593Smuzhiyun }
1943*4882a593Smuzhiyun return -EINVAL;
1944*4882a593Smuzhiyun
1945*4882a593Smuzhiyun found_log:
1946*4882a593Smuzhiyun d40c->phy_chan = &phys[i];
1947*4882a593Smuzhiyun d40c->log_num = log_num;
1948*4882a593Smuzhiyun out:
1949*4882a593Smuzhiyun
1950*4882a593Smuzhiyun if (is_log)
1951*4882a593Smuzhiyun d40c->base->lookup_log_chans[d40c->log_num] = d40c;
1952*4882a593Smuzhiyun else
1953*4882a593Smuzhiyun d40c->base->lookup_phy_chans[d40c->phy_chan->num] = d40c;
1954*4882a593Smuzhiyun
1955*4882a593Smuzhiyun return 0;
1956*4882a593Smuzhiyun
1957*4882a593Smuzhiyun }
1958*4882a593Smuzhiyun
d40_config_memcpy(struct d40_chan * d40c)1959*4882a593Smuzhiyun static int d40_config_memcpy(struct d40_chan *d40c)
1960*4882a593Smuzhiyun {
1961*4882a593Smuzhiyun dma_cap_mask_t cap = d40c->chan.device->cap_mask;
1962*4882a593Smuzhiyun
1963*4882a593Smuzhiyun if (dma_has_cap(DMA_MEMCPY, cap) && !dma_has_cap(DMA_SLAVE, cap)) {
1964*4882a593Smuzhiyun d40c->dma_cfg = dma40_memcpy_conf_log;
1965*4882a593Smuzhiyun d40c->dma_cfg.dev_type = dma40_memcpy_channels[d40c->chan.chan_id];
1966*4882a593Smuzhiyun
1967*4882a593Smuzhiyun d40_log_cfg(&d40c->dma_cfg,
1968*4882a593Smuzhiyun &d40c->log_def.lcsp1, &d40c->log_def.lcsp3);
1969*4882a593Smuzhiyun
1970*4882a593Smuzhiyun } else if (dma_has_cap(DMA_MEMCPY, cap) &&
1971*4882a593Smuzhiyun dma_has_cap(DMA_SLAVE, cap)) {
1972*4882a593Smuzhiyun d40c->dma_cfg = dma40_memcpy_conf_phy;
1973*4882a593Smuzhiyun
1974*4882a593Smuzhiyun /* Generate interrrupt at end of transfer or relink. */
1975*4882a593Smuzhiyun d40c->dst_def_cfg |= BIT(D40_SREG_CFG_TIM_POS);
1976*4882a593Smuzhiyun
1977*4882a593Smuzhiyun /* Generate interrupt on error. */
1978*4882a593Smuzhiyun d40c->src_def_cfg |= BIT(D40_SREG_CFG_EIM_POS);
1979*4882a593Smuzhiyun d40c->dst_def_cfg |= BIT(D40_SREG_CFG_EIM_POS);
1980*4882a593Smuzhiyun
1981*4882a593Smuzhiyun } else {
1982*4882a593Smuzhiyun chan_err(d40c, "No memcpy\n");
1983*4882a593Smuzhiyun return -EINVAL;
1984*4882a593Smuzhiyun }
1985*4882a593Smuzhiyun
1986*4882a593Smuzhiyun return 0;
1987*4882a593Smuzhiyun }
1988*4882a593Smuzhiyun
d40_free_dma(struct d40_chan * d40c)1989*4882a593Smuzhiyun static int d40_free_dma(struct d40_chan *d40c)
1990*4882a593Smuzhiyun {
1991*4882a593Smuzhiyun
1992*4882a593Smuzhiyun int res = 0;
1993*4882a593Smuzhiyun u32 event = D40_TYPE_TO_EVENT(d40c->dma_cfg.dev_type);
1994*4882a593Smuzhiyun struct d40_phy_res *phy = d40c->phy_chan;
1995*4882a593Smuzhiyun bool is_src;
1996*4882a593Smuzhiyun
1997*4882a593Smuzhiyun /* Terminate all queued and active transfers */
1998*4882a593Smuzhiyun d40_term_all(d40c);
1999*4882a593Smuzhiyun
2000*4882a593Smuzhiyun if (phy == NULL) {
2001*4882a593Smuzhiyun chan_err(d40c, "phy == null\n");
2002*4882a593Smuzhiyun return -EINVAL;
2003*4882a593Smuzhiyun }
2004*4882a593Smuzhiyun
2005*4882a593Smuzhiyun if (phy->allocated_src == D40_ALLOC_FREE &&
2006*4882a593Smuzhiyun phy->allocated_dst == D40_ALLOC_FREE) {
2007*4882a593Smuzhiyun chan_err(d40c, "channel already free\n");
2008*4882a593Smuzhiyun return -EINVAL;
2009*4882a593Smuzhiyun }
2010*4882a593Smuzhiyun
2011*4882a593Smuzhiyun if (d40c->dma_cfg.dir == DMA_MEM_TO_DEV ||
2012*4882a593Smuzhiyun d40c->dma_cfg.dir == DMA_MEM_TO_MEM)
2013*4882a593Smuzhiyun is_src = false;
2014*4882a593Smuzhiyun else if (d40c->dma_cfg.dir == DMA_DEV_TO_MEM)
2015*4882a593Smuzhiyun is_src = true;
2016*4882a593Smuzhiyun else {
2017*4882a593Smuzhiyun chan_err(d40c, "Unknown direction\n");
2018*4882a593Smuzhiyun return -EINVAL;
2019*4882a593Smuzhiyun }
2020*4882a593Smuzhiyun
2021*4882a593Smuzhiyun pm_runtime_get_sync(d40c->base->dev);
2022*4882a593Smuzhiyun res = d40_channel_execute_command(d40c, D40_DMA_STOP);
2023*4882a593Smuzhiyun if (res) {
2024*4882a593Smuzhiyun chan_err(d40c, "stop failed\n");
2025*4882a593Smuzhiyun goto mark_last_busy;
2026*4882a593Smuzhiyun }
2027*4882a593Smuzhiyun
2028*4882a593Smuzhiyun d40_alloc_mask_free(phy, is_src, chan_is_logical(d40c) ? event : 0);
2029*4882a593Smuzhiyun
2030*4882a593Smuzhiyun if (chan_is_logical(d40c))
2031*4882a593Smuzhiyun d40c->base->lookup_log_chans[d40c->log_num] = NULL;
2032*4882a593Smuzhiyun else
2033*4882a593Smuzhiyun d40c->base->lookup_phy_chans[phy->num] = NULL;
2034*4882a593Smuzhiyun
2035*4882a593Smuzhiyun if (d40c->busy) {
2036*4882a593Smuzhiyun pm_runtime_mark_last_busy(d40c->base->dev);
2037*4882a593Smuzhiyun pm_runtime_put_autosuspend(d40c->base->dev);
2038*4882a593Smuzhiyun }
2039*4882a593Smuzhiyun
2040*4882a593Smuzhiyun d40c->busy = false;
2041*4882a593Smuzhiyun d40c->phy_chan = NULL;
2042*4882a593Smuzhiyun d40c->configured = false;
2043*4882a593Smuzhiyun mark_last_busy:
2044*4882a593Smuzhiyun pm_runtime_mark_last_busy(d40c->base->dev);
2045*4882a593Smuzhiyun pm_runtime_put_autosuspend(d40c->base->dev);
2046*4882a593Smuzhiyun return res;
2047*4882a593Smuzhiyun }
2048*4882a593Smuzhiyun
d40_is_paused(struct d40_chan * d40c)2049*4882a593Smuzhiyun static bool d40_is_paused(struct d40_chan *d40c)
2050*4882a593Smuzhiyun {
2051*4882a593Smuzhiyun void __iomem *chanbase = chan_base(d40c);
2052*4882a593Smuzhiyun bool is_paused = false;
2053*4882a593Smuzhiyun unsigned long flags;
2054*4882a593Smuzhiyun void __iomem *active_reg;
2055*4882a593Smuzhiyun u32 status;
2056*4882a593Smuzhiyun u32 event = D40_TYPE_TO_EVENT(d40c->dma_cfg.dev_type);
2057*4882a593Smuzhiyun
2058*4882a593Smuzhiyun spin_lock_irqsave(&d40c->lock, flags);
2059*4882a593Smuzhiyun
2060*4882a593Smuzhiyun if (chan_is_physical(d40c)) {
2061*4882a593Smuzhiyun if (d40c->phy_chan->num % 2 == 0)
2062*4882a593Smuzhiyun active_reg = d40c->base->virtbase + D40_DREG_ACTIVE;
2063*4882a593Smuzhiyun else
2064*4882a593Smuzhiyun active_reg = d40c->base->virtbase + D40_DREG_ACTIVO;
2065*4882a593Smuzhiyun
2066*4882a593Smuzhiyun status = (readl(active_reg) &
2067*4882a593Smuzhiyun D40_CHAN_POS_MASK(d40c->phy_chan->num)) >>
2068*4882a593Smuzhiyun D40_CHAN_POS(d40c->phy_chan->num);
2069*4882a593Smuzhiyun if (status == D40_DMA_SUSPENDED || status == D40_DMA_STOP)
2070*4882a593Smuzhiyun is_paused = true;
2071*4882a593Smuzhiyun goto unlock;
2072*4882a593Smuzhiyun }
2073*4882a593Smuzhiyun
2074*4882a593Smuzhiyun if (d40c->dma_cfg.dir == DMA_MEM_TO_DEV ||
2075*4882a593Smuzhiyun d40c->dma_cfg.dir == DMA_MEM_TO_MEM) {
2076*4882a593Smuzhiyun status = readl(chanbase + D40_CHAN_REG_SDLNK);
2077*4882a593Smuzhiyun } else if (d40c->dma_cfg.dir == DMA_DEV_TO_MEM) {
2078*4882a593Smuzhiyun status = readl(chanbase + D40_CHAN_REG_SSLNK);
2079*4882a593Smuzhiyun } else {
2080*4882a593Smuzhiyun chan_err(d40c, "Unknown direction\n");
2081*4882a593Smuzhiyun goto unlock;
2082*4882a593Smuzhiyun }
2083*4882a593Smuzhiyun
2084*4882a593Smuzhiyun status = (status & D40_EVENTLINE_MASK(event)) >>
2085*4882a593Smuzhiyun D40_EVENTLINE_POS(event);
2086*4882a593Smuzhiyun
2087*4882a593Smuzhiyun if (status != D40_DMA_RUN)
2088*4882a593Smuzhiyun is_paused = true;
2089*4882a593Smuzhiyun unlock:
2090*4882a593Smuzhiyun spin_unlock_irqrestore(&d40c->lock, flags);
2091*4882a593Smuzhiyun return is_paused;
2092*4882a593Smuzhiyun
2093*4882a593Smuzhiyun }
2094*4882a593Smuzhiyun
stedma40_residue(struct dma_chan * chan)2095*4882a593Smuzhiyun static u32 stedma40_residue(struct dma_chan *chan)
2096*4882a593Smuzhiyun {
2097*4882a593Smuzhiyun struct d40_chan *d40c =
2098*4882a593Smuzhiyun container_of(chan, struct d40_chan, chan);
2099*4882a593Smuzhiyun u32 bytes_left;
2100*4882a593Smuzhiyun unsigned long flags;
2101*4882a593Smuzhiyun
2102*4882a593Smuzhiyun spin_lock_irqsave(&d40c->lock, flags);
2103*4882a593Smuzhiyun bytes_left = d40_residue(d40c);
2104*4882a593Smuzhiyun spin_unlock_irqrestore(&d40c->lock, flags);
2105*4882a593Smuzhiyun
2106*4882a593Smuzhiyun return bytes_left;
2107*4882a593Smuzhiyun }
2108*4882a593Smuzhiyun
2109*4882a593Smuzhiyun static int
d40_prep_sg_log(struct d40_chan * chan,struct d40_desc * desc,struct scatterlist * sg_src,struct scatterlist * sg_dst,unsigned int sg_len,dma_addr_t src_dev_addr,dma_addr_t dst_dev_addr)2110*4882a593Smuzhiyun d40_prep_sg_log(struct d40_chan *chan, struct d40_desc *desc,
2111*4882a593Smuzhiyun struct scatterlist *sg_src, struct scatterlist *sg_dst,
2112*4882a593Smuzhiyun unsigned int sg_len, dma_addr_t src_dev_addr,
2113*4882a593Smuzhiyun dma_addr_t dst_dev_addr)
2114*4882a593Smuzhiyun {
2115*4882a593Smuzhiyun struct stedma40_chan_cfg *cfg = &chan->dma_cfg;
2116*4882a593Smuzhiyun struct stedma40_half_channel_info *src_info = &cfg->src_info;
2117*4882a593Smuzhiyun struct stedma40_half_channel_info *dst_info = &cfg->dst_info;
2118*4882a593Smuzhiyun int ret;
2119*4882a593Smuzhiyun
2120*4882a593Smuzhiyun ret = d40_log_sg_to_lli(sg_src, sg_len,
2121*4882a593Smuzhiyun src_dev_addr,
2122*4882a593Smuzhiyun desc->lli_log.src,
2123*4882a593Smuzhiyun chan->log_def.lcsp1,
2124*4882a593Smuzhiyun src_info->data_width,
2125*4882a593Smuzhiyun dst_info->data_width);
2126*4882a593Smuzhiyun
2127*4882a593Smuzhiyun ret = d40_log_sg_to_lli(sg_dst, sg_len,
2128*4882a593Smuzhiyun dst_dev_addr,
2129*4882a593Smuzhiyun desc->lli_log.dst,
2130*4882a593Smuzhiyun chan->log_def.lcsp3,
2131*4882a593Smuzhiyun dst_info->data_width,
2132*4882a593Smuzhiyun src_info->data_width);
2133*4882a593Smuzhiyun
2134*4882a593Smuzhiyun return ret < 0 ? ret : 0;
2135*4882a593Smuzhiyun }
2136*4882a593Smuzhiyun
2137*4882a593Smuzhiyun static int
d40_prep_sg_phy(struct d40_chan * chan,struct d40_desc * desc,struct scatterlist * sg_src,struct scatterlist * sg_dst,unsigned int sg_len,dma_addr_t src_dev_addr,dma_addr_t dst_dev_addr)2138*4882a593Smuzhiyun d40_prep_sg_phy(struct d40_chan *chan, struct d40_desc *desc,
2139*4882a593Smuzhiyun struct scatterlist *sg_src, struct scatterlist *sg_dst,
2140*4882a593Smuzhiyun unsigned int sg_len, dma_addr_t src_dev_addr,
2141*4882a593Smuzhiyun dma_addr_t dst_dev_addr)
2142*4882a593Smuzhiyun {
2143*4882a593Smuzhiyun struct stedma40_chan_cfg *cfg = &chan->dma_cfg;
2144*4882a593Smuzhiyun struct stedma40_half_channel_info *src_info = &cfg->src_info;
2145*4882a593Smuzhiyun struct stedma40_half_channel_info *dst_info = &cfg->dst_info;
2146*4882a593Smuzhiyun unsigned long flags = 0;
2147*4882a593Smuzhiyun int ret;
2148*4882a593Smuzhiyun
2149*4882a593Smuzhiyun if (desc->cyclic)
2150*4882a593Smuzhiyun flags |= LLI_CYCLIC | LLI_TERM_INT;
2151*4882a593Smuzhiyun
2152*4882a593Smuzhiyun ret = d40_phy_sg_to_lli(sg_src, sg_len, src_dev_addr,
2153*4882a593Smuzhiyun desc->lli_phy.src,
2154*4882a593Smuzhiyun virt_to_phys(desc->lli_phy.src),
2155*4882a593Smuzhiyun chan->src_def_cfg,
2156*4882a593Smuzhiyun src_info, dst_info, flags);
2157*4882a593Smuzhiyun
2158*4882a593Smuzhiyun ret = d40_phy_sg_to_lli(sg_dst, sg_len, dst_dev_addr,
2159*4882a593Smuzhiyun desc->lli_phy.dst,
2160*4882a593Smuzhiyun virt_to_phys(desc->lli_phy.dst),
2161*4882a593Smuzhiyun chan->dst_def_cfg,
2162*4882a593Smuzhiyun dst_info, src_info, flags);
2163*4882a593Smuzhiyun
2164*4882a593Smuzhiyun dma_sync_single_for_device(chan->base->dev, desc->lli_pool.dma_addr,
2165*4882a593Smuzhiyun desc->lli_pool.size, DMA_TO_DEVICE);
2166*4882a593Smuzhiyun
2167*4882a593Smuzhiyun return ret < 0 ? ret : 0;
2168*4882a593Smuzhiyun }
2169*4882a593Smuzhiyun
2170*4882a593Smuzhiyun static struct d40_desc *
d40_prep_desc(struct d40_chan * chan,struct scatterlist * sg,unsigned int sg_len,unsigned long dma_flags)2171*4882a593Smuzhiyun d40_prep_desc(struct d40_chan *chan, struct scatterlist *sg,
2172*4882a593Smuzhiyun unsigned int sg_len, unsigned long dma_flags)
2173*4882a593Smuzhiyun {
2174*4882a593Smuzhiyun struct stedma40_chan_cfg *cfg;
2175*4882a593Smuzhiyun struct d40_desc *desc;
2176*4882a593Smuzhiyun int ret;
2177*4882a593Smuzhiyun
2178*4882a593Smuzhiyun desc = d40_desc_get(chan);
2179*4882a593Smuzhiyun if (!desc)
2180*4882a593Smuzhiyun return NULL;
2181*4882a593Smuzhiyun
2182*4882a593Smuzhiyun cfg = &chan->dma_cfg;
2183*4882a593Smuzhiyun desc->lli_len = d40_sg_2_dmalen(sg, sg_len, cfg->src_info.data_width,
2184*4882a593Smuzhiyun cfg->dst_info.data_width);
2185*4882a593Smuzhiyun if (desc->lli_len < 0) {
2186*4882a593Smuzhiyun chan_err(chan, "Unaligned size\n");
2187*4882a593Smuzhiyun goto free_desc;
2188*4882a593Smuzhiyun }
2189*4882a593Smuzhiyun
2190*4882a593Smuzhiyun ret = d40_pool_lli_alloc(chan, desc, desc->lli_len);
2191*4882a593Smuzhiyun if (ret < 0) {
2192*4882a593Smuzhiyun chan_err(chan, "Could not allocate lli\n");
2193*4882a593Smuzhiyun goto free_desc;
2194*4882a593Smuzhiyun }
2195*4882a593Smuzhiyun
2196*4882a593Smuzhiyun desc->lli_current = 0;
2197*4882a593Smuzhiyun desc->txd.flags = dma_flags;
2198*4882a593Smuzhiyun desc->txd.tx_submit = d40_tx_submit;
2199*4882a593Smuzhiyun
2200*4882a593Smuzhiyun dma_async_tx_descriptor_init(&desc->txd, &chan->chan);
2201*4882a593Smuzhiyun
2202*4882a593Smuzhiyun return desc;
2203*4882a593Smuzhiyun free_desc:
2204*4882a593Smuzhiyun d40_desc_free(chan, desc);
2205*4882a593Smuzhiyun return NULL;
2206*4882a593Smuzhiyun }
2207*4882a593Smuzhiyun
2208*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
d40_prep_sg(struct dma_chan * dchan,struct scatterlist * sg_src,struct scatterlist * sg_dst,unsigned int sg_len,enum dma_transfer_direction direction,unsigned long dma_flags)2209*4882a593Smuzhiyun d40_prep_sg(struct dma_chan *dchan, struct scatterlist *sg_src,
2210*4882a593Smuzhiyun struct scatterlist *sg_dst, unsigned int sg_len,
2211*4882a593Smuzhiyun enum dma_transfer_direction direction, unsigned long dma_flags)
2212*4882a593Smuzhiyun {
2213*4882a593Smuzhiyun struct d40_chan *chan = container_of(dchan, struct d40_chan, chan);
2214*4882a593Smuzhiyun dma_addr_t src_dev_addr;
2215*4882a593Smuzhiyun dma_addr_t dst_dev_addr;
2216*4882a593Smuzhiyun struct d40_desc *desc;
2217*4882a593Smuzhiyun unsigned long flags;
2218*4882a593Smuzhiyun int ret;
2219*4882a593Smuzhiyun
2220*4882a593Smuzhiyun if (!chan->phy_chan) {
2221*4882a593Smuzhiyun chan_err(chan, "Cannot prepare unallocated channel\n");
2222*4882a593Smuzhiyun return NULL;
2223*4882a593Smuzhiyun }
2224*4882a593Smuzhiyun
2225*4882a593Smuzhiyun d40_set_runtime_config_write(dchan, &chan->slave_config, direction);
2226*4882a593Smuzhiyun
2227*4882a593Smuzhiyun spin_lock_irqsave(&chan->lock, flags);
2228*4882a593Smuzhiyun
2229*4882a593Smuzhiyun desc = d40_prep_desc(chan, sg_src, sg_len, dma_flags);
2230*4882a593Smuzhiyun if (desc == NULL)
2231*4882a593Smuzhiyun goto unlock;
2232*4882a593Smuzhiyun
2233*4882a593Smuzhiyun if (sg_next(&sg_src[sg_len - 1]) == sg_src)
2234*4882a593Smuzhiyun desc->cyclic = true;
2235*4882a593Smuzhiyun
2236*4882a593Smuzhiyun src_dev_addr = 0;
2237*4882a593Smuzhiyun dst_dev_addr = 0;
2238*4882a593Smuzhiyun if (direction == DMA_DEV_TO_MEM)
2239*4882a593Smuzhiyun src_dev_addr = chan->runtime_addr;
2240*4882a593Smuzhiyun else if (direction == DMA_MEM_TO_DEV)
2241*4882a593Smuzhiyun dst_dev_addr = chan->runtime_addr;
2242*4882a593Smuzhiyun
2243*4882a593Smuzhiyun if (chan_is_logical(chan))
2244*4882a593Smuzhiyun ret = d40_prep_sg_log(chan, desc, sg_src, sg_dst,
2245*4882a593Smuzhiyun sg_len, src_dev_addr, dst_dev_addr);
2246*4882a593Smuzhiyun else
2247*4882a593Smuzhiyun ret = d40_prep_sg_phy(chan, desc, sg_src, sg_dst,
2248*4882a593Smuzhiyun sg_len, src_dev_addr, dst_dev_addr);
2249*4882a593Smuzhiyun
2250*4882a593Smuzhiyun if (ret) {
2251*4882a593Smuzhiyun chan_err(chan, "Failed to prepare %s sg job: %d\n",
2252*4882a593Smuzhiyun chan_is_logical(chan) ? "log" : "phy", ret);
2253*4882a593Smuzhiyun goto free_desc;
2254*4882a593Smuzhiyun }
2255*4882a593Smuzhiyun
2256*4882a593Smuzhiyun /*
2257*4882a593Smuzhiyun * add descriptor to the prepare queue in order to be able
2258*4882a593Smuzhiyun * to free them later in terminate_all
2259*4882a593Smuzhiyun */
2260*4882a593Smuzhiyun list_add_tail(&desc->node, &chan->prepare_queue);
2261*4882a593Smuzhiyun
2262*4882a593Smuzhiyun spin_unlock_irqrestore(&chan->lock, flags);
2263*4882a593Smuzhiyun
2264*4882a593Smuzhiyun return &desc->txd;
2265*4882a593Smuzhiyun free_desc:
2266*4882a593Smuzhiyun d40_desc_free(chan, desc);
2267*4882a593Smuzhiyun unlock:
2268*4882a593Smuzhiyun spin_unlock_irqrestore(&chan->lock, flags);
2269*4882a593Smuzhiyun return NULL;
2270*4882a593Smuzhiyun }
2271*4882a593Smuzhiyun
stedma40_filter(struct dma_chan * chan,void * data)2272*4882a593Smuzhiyun bool stedma40_filter(struct dma_chan *chan, void *data)
2273*4882a593Smuzhiyun {
2274*4882a593Smuzhiyun struct stedma40_chan_cfg *info = data;
2275*4882a593Smuzhiyun struct d40_chan *d40c =
2276*4882a593Smuzhiyun container_of(chan, struct d40_chan, chan);
2277*4882a593Smuzhiyun int err;
2278*4882a593Smuzhiyun
2279*4882a593Smuzhiyun if (data) {
2280*4882a593Smuzhiyun err = d40_validate_conf(d40c, info);
2281*4882a593Smuzhiyun if (!err)
2282*4882a593Smuzhiyun d40c->dma_cfg = *info;
2283*4882a593Smuzhiyun } else
2284*4882a593Smuzhiyun err = d40_config_memcpy(d40c);
2285*4882a593Smuzhiyun
2286*4882a593Smuzhiyun if (!err)
2287*4882a593Smuzhiyun d40c->configured = true;
2288*4882a593Smuzhiyun
2289*4882a593Smuzhiyun return err == 0;
2290*4882a593Smuzhiyun }
2291*4882a593Smuzhiyun EXPORT_SYMBOL(stedma40_filter);
2292*4882a593Smuzhiyun
__d40_set_prio_rt(struct d40_chan * d40c,int dev_type,bool src)2293*4882a593Smuzhiyun static void __d40_set_prio_rt(struct d40_chan *d40c, int dev_type, bool src)
2294*4882a593Smuzhiyun {
2295*4882a593Smuzhiyun bool realtime = d40c->dma_cfg.realtime;
2296*4882a593Smuzhiyun bool highprio = d40c->dma_cfg.high_priority;
2297*4882a593Smuzhiyun u32 rtreg;
2298*4882a593Smuzhiyun u32 event = D40_TYPE_TO_EVENT(dev_type);
2299*4882a593Smuzhiyun u32 group = D40_TYPE_TO_GROUP(dev_type);
2300*4882a593Smuzhiyun u32 bit = BIT(event);
2301*4882a593Smuzhiyun u32 prioreg;
2302*4882a593Smuzhiyun struct d40_gen_dmac *dmac = &d40c->base->gen_dmac;
2303*4882a593Smuzhiyun
2304*4882a593Smuzhiyun rtreg = realtime ? dmac->realtime_en : dmac->realtime_clear;
2305*4882a593Smuzhiyun /*
2306*4882a593Smuzhiyun * Due to a hardware bug, in some cases a logical channel triggered by
2307*4882a593Smuzhiyun * a high priority destination event line can generate extra packet
2308*4882a593Smuzhiyun * transactions.
2309*4882a593Smuzhiyun *
2310*4882a593Smuzhiyun * The workaround is to not set the high priority level for the
2311*4882a593Smuzhiyun * destination event lines that trigger logical channels.
2312*4882a593Smuzhiyun */
2313*4882a593Smuzhiyun if (!src && chan_is_logical(d40c))
2314*4882a593Smuzhiyun highprio = false;
2315*4882a593Smuzhiyun
2316*4882a593Smuzhiyun prioreg = highprio ? dmac->high_prio_en : dmac->high_prio_clear;
2317*4882a593Smuzhiyun
2318*4882a593Smuzhiyun /* Destination event lines are stored in the upper halfword */
2319*4882a593Smuzhiyun if (!src)
2320*4882a593Smuzhiyun bit <<= 16;
2321*4882a593Smuzhiyun
2322*4882a593Smuzhiyun writel(bit, d40c->base->virtbase + prioreg + group * 4);
2323*4882a593Smuzhiyun writel(bit, d40c->base->virtbase + rtreg + group * 4);
2324*4882a593Smuzhiyun }
2325*4882a593Smuzhiyun
d40_set_prio_realtime(struct d40_chan * d40c)2326*4882a593Smuzhiyun static void d40_set_prio_realtime(struct d40_chan *d40c)
2327*4882a593Smuzhiyun {
2328*4882a593Smuzhiyun if (d40c->base->rev < 3)
2329*4882a593Smuzhiyun return;
2330*4882a593Smuzhiyun
2331*4882a593Smuzhiyun if ((d40c->dma_cfg.dir == DMA_DEV_TO_MEM) ||
2332*4882a593Smuzhiyun (d40c->dma_cfg.dir == DMA_DEV_TO_DEV))
2333*4882a593Smuzhiyun __d40_set_prio_rt(d40c, d40c->dma_cfg.dev_type, true);
2334*4882a593Smuzhiyun
2335*4882a593Smuzhiyun if ((d40c->dma_cfg.dir == DMA_MEM_TO_DEV) ||
2336*4882a593Smuzhiyun (d40c->dma_cfg.dir == DMA_DEV_TO_DEV))
2337*4882a593Smuzhiyun __d40_set_prio_rt(d40c, d40c->dma_cfg.dev_type, false);
2338*4882a593Smuzhiyun }
2339*4882a593Smuzhiyun
2340*4882a593Smuzhiyun #define D40_DT_FLAGS_MODE(flags) ((flags >> 0) & 0x1)
2341*4882a593Smuzhiyun #define D40_DT_FLAGS_DIR(flags) ((flags >> 1) & 0x1)
2342*4882a593Smuzhiyun #define D40_DT_FLAGS_BIG_ENDIAN(flags) ((flags >> 2) & 0x1)
2343*4882a593Smuzhiyun #define D40_DT_FLAGS_FIXED_CHAN(flags) ((flags >> 3) & 0x1)
2344*4882a593Smuzhiyun #define D40_DT_FLAGS_HIGH_PRIO(flags) ((flags >> 4) & 0x1)
2345*4882a593Smuzhiyun
d40_xlate(struct of_phandle_args * dma_spec,struct of_dma * ofdma)2346*4882a593Smuzhiyun static struct dma_chan *d40_xlate(struct of_phandle_args *dma_spec,
2347*4882a593Smuzhiyun struct of_dma *ofdma)
2348*4882a593Smuzhiyun {
2349*4882a593Smuzhiyun struct stedma40_chan_cfg cfg;
2350*4882a593Smuzhiyun dma_cap_mask_t cap;
2351*4882a593Smuzhiyun u32 flags;
2352*4882a593Smuzhiyun
2353*4882a593Smuzhiyun memset(&cfg, 0, sizeof(struct stedma40_chan_cfg));
2354*4882a593Smuzhiyun
2355*4882a593Smuzhiyun dma_cap_zero(cap);
2356*4882a593Smuzhiyun dma_cap_set(DMA_SLAVE, cap);
2357*4882a593Smuzhiyun
2358*4882a593Smuzhiyun cfg.dev_type = dma_spec->args[0];
2359*4882a593Smuzhiyun flags = dma_spec->args[2];
2360*4882a593Smuzhiyun
2361*4882a593Smuzhiyun switch (D40_DT_FLAGS_MODE(flags)) {
2362*4882a593Smuzhiyun case 0: cfg.mode = STEDMA40_MODE_LOGICAL; break;
2363*4882a593Smuzhiyun case 1: cfg.mode = STEDMA40_MODE_PHYSICAL; break;
2364*4882a593Smuzhiyun }
2365*4882a593Smuzhiyun
2366*4882a593Smuzhiyun switch (D40_DT_FLAGS_DIR(flags)) {
2367*4882a593Smuzhiyun case 0:
2368*4882a593Smuzhiyun cfg.dir = DMA_MEM_TO_DEV;
2369*4882a593Smuzhiyun cfg.dst_info.big_endian = D40_DT_FLAGS_BIG_ENDIAN(flags);
2370*4882a593Smuzhiyun break;
2371*4882a593Smuzhiyun case 1:
2372*4882a593Smuzhiyun cfg.dir = DMA_DEV_TO_MEM;
2373*4882a593Smuzhiyun cfg.src_info.big_endian = D40_DT_FLAGS_BIG_ENDIAN(flags);
2374*4882a593Smuzhiyun break;
2375*4882a593Smuzhiyun }
2376*4882a593Smuzhiyun
2377*4882a593Smuzhiyun if (D40_DT_FLAGS_FIXED_CHAN(flags)) {
2378*4882a593Smuzhiyun cfg.phy_channel = dma_spec->args[1];
2379*4882a593Smuzhiyun cfg.use_fixed_channel = true;
2380*4882a593Smuzhiyun }
2381*4882a593Smuzhiyun
2382*4882a593Smuzhiyun if (D40_DT_FLAGS_HIGH_PRIO(flags))
2383*4882a593Smuzhiyun cfg.high_priority = true;
2384*4882a593Smuzhiyun
2385*4882a593Smuzhiyun return dma_request_channel(cap, stedma40_filter, &cfg);
2386*4882a593Smuzhiyun }
2387*4882a593Smuzhiyun
2388*4882a593Smuzhiyun /* DMA ENGINE functions */
d40_alloc_chan_resources(struct dma_chan * chan)2389*4882a593Smuzhiyun static int d40_alloc_chan_resources(struct dma_chan *chan)
2390*4882a593Smuzhiyun {
2391*4882a593Smuzhiyun int err;
2392*4882a593Smuzhiyun unsigned long flags;
2393*4882a593Smuzhiyun struct d40_chan *d40c =
2394*4882a593Smuzhiyun container_of(chan, struct d40_chan, chan);
2395*4882a593Smuzhiyun bool is_free_phy;
2396*4882a593Smuzhiyun spin_lock_irqsave(&d40c->lock, flags);
2397*4882a593Smuzhiyun
2398*4882a593Smuzhiyun dma_cookie_init(chan);
2399*4882a593Smuzhiyun
2400*4882a593Smuzhiyun /* If no dma configuration is set use default configuration (memcpy) */
2401*4882a593Smuzhiyun if (!d40c->configured) {
2402*4882a593Smuzhiyun err = d40_config_memcpy(d40c);
2403*4882a593Smuzhiyun if (err) {
2404*4882a593Smuzhiyun chan_err(d40c, "Failed to configure memcpy channel\n");
2405*4882a593Smuzhiyun goto mark_last_busy;
2406*4882a593Smuzhiyun }
2407*4882a593Smuzhiyun }
2408*4882a593Smuzhiyun
2409*4882a593Smuzhiyun err = d40_allocate_channel(d40c, &is_free_phy);
2410*4882a593Smuzhiyun if (err) {
2411*4882a593Smuzhiyun chan_err(d40c, "Failed to allocate channel\n");
2412*4882a593Smuzhiyun d40c->configured = false;
2413*4882a593Smuzhiyun goto mark_last_busy;
2414*4882a593Smuzhiyun }
2415*4882a593Smuzhiyun
2416*4882a593Smuzhiyun pm_runtime_get_sync(d40c->base->dev);
2417*4882a593Smuzhiyun
2418*4882a593Smuzhiyun d40_set_prio_realtime(d40c);
2419*4882a593Smuzhiyun
2420*4882a593Smuzhiyun if (chan_is_logical(d40c)) {
2421*4882a593Smuzhiyun if (d40c->dma_cfg.dir == DMA_DEV_TO_MEM)
2422*4882a593Smuzhiyun d40c->lcpa = d40c->base->lcpa_base +
2423*4882a593Smuzhiyun d40c->dma_cfg.dev_type * D40_LCPA_CHAN_SIZE;
2424*4882a593Smuzhiyun else
2425*4882a593Smuzhiyun d40c->lcpa = d40c->base->lcpa_base +
2426*4882a593Smuzhiyun d40c->dma_cfg.dev_type *
2427*4882a593Smuzhiyun D40_LCPA_CHAN_SIZE + D40_LCPA_CHAN_DST_DELTA;
2428*4882a593Smuzhiyun
2429*4882a593Smuzhiyun /* Unmask the Global Interrupt Mask. */
2430*4882a593Smuzhiyun d40c->src_def_cfg |= BIT(D40_SREG_CFG_LOG_GIM_POS);
2431*4882a593Smuzhiyun d40c->dst_def_cfg |= BIT(D40_SREG_CFG_LOG_GIM_POS);
2432*4882a593Smuzhiyun }
2433*4882a593Smuzhiyun
2434*4882a593Smuzhiyun dev_dbg(chan2dev(d40c), "allocated %s channel (phy %d%s)\n",
2435*4882a593Smuzhiyun chan_is_logical(d40c) ? "logical" : "physical",
2436*4882a593Smuzhiyun d40c->phy_chan->num,
2437*4882a593Smuzhiyun d40c->dma_cfg.use_fixed_channel ? ", fixed" : "");
2438*4882a593Smuzhiyun
2439*4882a593Smuzhiyun
2440*4882a593Smuzhiyun /*
2441*4882a593Smuzhiyun * Only write channel configuration to the DMA if the physical
2442*4882a593Smuzhiyun * resource is free. In case of multiple logical channels
2443*4882a593Smuzhiyun * on the same physical resource, only the first write is necessary.
2444*4882a593Smuzhiyun */
2445*4882a593Smuzhiyun if (is_free_phy)
2446*4882a593Smuzhiyun d40_config_write(d40c);
2447*4882a593Smuzhiyun mark_last_busy:
2448*4882a593Smuzhiyun pm_runtime_mark_last_busy(d40c->base->dev);
2449*4882a593Smuzhiyun pm_runtime_put_autosuspend(d40c->base->dev);
2450*4882a593Smuzhiyun spin_unlock_irqrestore(&d40c->lock, flags);
2451*4882a593Smuzhiyun return err;
2452*4882a593Smuzhiyun }
2453*4882a593Smuzhiyun
d40_free_chan_resources(struct dma_chan * chan)2454*4882a593Smuzhiyun static void d40_free_chan_resources(struct dma_chan *chan)
2455*4882a593Smuzhiyun {
2456*4882a593Smuzhiyun struct d40_chan *d40c =
2457*4882a593Smuzhiyun container_of(chan, struct d40_chan, chan);
2458*4882a593Smuzhiyun int err;
2459*4882a593Smuzhiyun unsigned long flags;
2460*4882a593Smuzhiyun
2461*4882a593Smuzhiyun if (d40c->phy_chan == NULL) {
2462*4882a593Smuzhiyun chan_err(d40c, "Cannot free unallocated channel\n");
2463*4882a593Smuzhiyun return;
2464*4882a593Smuzhiyun }
2465*4882a593Smuzhiyun
2466*4882a593Smuzhiyun spin_lock_irqsave(&d40c->lock, flags);
2467*4882a593Smuzhiyun
2468*4882a593Smuzhiyun err = d40_free_dma(d40c);
2469*4882a593Smuzhiyun
2470*4882a593Smuzhiyun if (err)
2471*4882a593Smuzhiyun chan_err(d40c, "Failed to free channel\n");
2472*4882a593Smuzhiyun spin_unlock_irqrestore(&d40c->lock, flags);
2473*4882a593Smuzhiyun }
2474*4882a593Smuzhiyun
d40_prep_memcpy(struct dma_chan * chan,dma_addr_t dst,dma_addr_t src,size_t size,unsigned long dma_flags)2475*4882a593Smuzhiyun static struct dma_async_tx_descriptor *d40_prep_memcpy(struct dma_chan *chan,
2476*4882a593Smuzhiyun dma_addr_t dst,
2477*4882a593Smuzhiyun dma_addr_t src,
2478*4882a593Smuzhiyun size_t size,
2479*4882a593Smuzhiyun unsigned long dma_flags)
2480*4882a593Smuzhiyun {
2481*4882a593Smuzhiyun struct scatterlist dst_sg;
2482*4882a593Smuzhiyun struct scatterlist src_sg;
2483*4882a593Smuzhiyun
2484*4882a593Smuzhiyun sg_init_table(&dst_sg, 1);
2485*4882a593Smuzhiyun sg_init_table(&src_sg, 1);
2486*4882a593Smuzhiyun
2487*4882a593Smuzhiyun sg_dma_address(&dst_sg) = dst;
2488*4882a593Smuzhiyun sg_dma_address(&src_sg) = src;
2489*4882a593Smuzhiyun
2490*4882a593Smuzhiyun sg_dma_len(&dst_sg) = size;
2491*4882a593Smuzhiyun sg_dma_len(&src_sg) = size;
2492*4882a593Smuzhiyun
2493*4882a593Smuzhiyun return d40_prep_sg(chan, &src_sg, &dst_sg, 1,
2494*4882a593Smuzhiyun DMA_MEM_TO_MEM, dma_flags);
2495*4882a593Smuzhiyun }
2496*4882a593Smuzhiyun
2497*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
d40_prep_slave_sg(struct dma_chan * chan,struct scatterlist * sgl,unsigned int sg_len,enum dma_transfer_direction direction,unsigned long dma_flags,void * context)2498*4882a593Smuzhiyun d40_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
2499*4882a593Smuzhiyun unsigned int sg_len, enum dma_transfer_direction direction,
2500*4882a593Smuzhiyun unsigned long dma_flags, void *context)
2501*4882a593Smuzhiyun {
2502*4882a593Smuzhiyun if (!is_slave_direction(direction))
2503*4882a593Smuzhiyun return NULL;
2504*4882a593Smuzhiyun
2505*4882a593Smuzhiyun return d40_prep_sg(chan, sgl, sgl, sg_len, direction, dma_flags);
2506*4882a593Smuzhiyun }
2507*4882a593Smuzhiyun
2508*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
dma40_prep_dma_cyclic(struct dma_chan * chan,dma_addr_t dma_addr,size_t buf_len,size_t period_len,enum dma_transfer_direction direction,unsigned long flags)2509*4882a593Smuzhiyun dma40_prep_dma_cyclic(struct dma_chan *chan, dma_addr_t dma_addr,
2510*4882a593Smuzhiyun size_t buf_len, size_t period_len,
2511*4882a593Smuzhiyun enum dma_transfer_direction direction, unsigned long flags)
2512*4882a593Smuzhiyun {
2513*4882a593Smuzhiyun unsigned int periods = buf_len / period_len;
2514*4882a593Smuzhiyun struct dma_async_tx_descriptor *txd;
2515*4882a593Smuzhiyun struct scatterlist *sg;
2516*4882a593Smuzhiyun int i;
2517*4882a593Smuzhiyun
2518*4882a593Smuzhiyun sg = kcalloc(periods + 1, sizeof(struct scatterlist), GFP_NOWAIT);
2519*4882a593Smuzhiyun if (!sg)
2520*4882a593Smuzhiyun return NULL;
2521*4882a593Smuzhiyun
2522*4882a593Smuzhiyun for (i = 0; i < periods; i++) {
2523*4882a593Smuzhiyun sg_dma_address(&sg[i]) = dma_addr;
2524*4882a593Smuzhiyun sg_dma_len(&sg[i]) = period_len;
2525*4882a593Smuzhiyun dma_addr += period_len;
2526*4882a593Smuzhiyun }
2527*4882a593Smuzhiyun
2528*4882a593Smuzhiyun sg_chain(sg, periods + 1, sg);
2529*4882a593Smuzhiyun
2530*4882a593Smuzhiyun txd = d40_prep_sg(chan, sg, sg, periods, direction,
2531*4882a593Smuzhiyun DMA_PREP_INTERRUPT);
2532*4882a593Smuzhiyun
2533*4882a593Smuzhiyun kfree(sg);
2534*4882a593Smuzhiyun
2535*4882a593Smuzhiyun return txd;
2536*4882a593Smuzhiyun }
2537*4882a593Smuzhiyun
d40_tx_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * txstate)2538*4882a593Smuzhiyun static enum dma_status d40_tx_status(struct dma_chan *chan,
2539*4882a593Smuzhiyun dma_cookie_t cookie,
2540*4882a593Smuzhiyun struct dma_tx_state *txstate)
2541*4882a593Smuzhiyun {
2542*4882a593Smuzhiyun struct d40_chan *d40c = container_of(chan, struct d40_chan, chan);
2543*4882a593Smuzhiyun enum dma_status ret;
2544*4882a593Smuzhiyun
2545*4882a593Smuzhiyun if (d40c->phy_chan == NULL) {
2546*4882a593Smuzhiyun chan_err(d40c, "Cannot read status of unallocated channel\n");
2547*4882a593Smuzhiyun return -EINVAL;
2548*4882a593Smuzhiyun }
2549*4882a593Smuzhiyun
2550*4882a593Smuzhiyun ret = dma_cookie_status(chan, cookie, txstate);
2551*4882a593Smuzhiyun if (ret != DMA_COMPLETE && txstate)
2552*4882a593Smuzhiyun dma_set_residue(txstate, stedma40_residue(chan));
2553*4882a593Smuzhiyun
2554*4882a593Smuzhiyun if (d40_is_paused(d40c))
2555*4882a593Smuzhiyun ret = DMA_PAUSED;
2556*4882a593Smuzhiyun
2557*4882a593Smuzhiyun return ret;
2558*4882a593Smuzhiyun }
2559*4882a593Smuzhiyun
d40_issue_pending(struct dma_chan * chan)2560*4882a593Smuzhiyun static void d40_issue_pending(struct dma_chan *chan)
2561*4882a593Smuzhiyun {
2562*4882a593Smuzhiyun struct d40_chan *d40c = container_of(chan, struct d40_chan, chan);
2563*4882a593Smuzhiyun unsigned long flags;
2564*4882a593Smuzhiyun
2565*4882a593Smuzhiyun if (d40c->phy_chan == NULL) {
2566*4882a593Smuzhiyun chan_err(d40c, "Channel is not allocated!\n");
2567*4882a593Smuzhiyun return;
2568*4882a593Smuzhiyun }
2569*4882a593Smuzhiyun
2570*4882a593Smuzhiyun spin_lock_irqsave(&d40c->lock, flags);
2571*4882a593Smuzhiyun
2572*4882a593Smuzhiyun list_splice_tail_init(&d40c->pending_queue, &d40c->queue);
2573*4882a593Smuzhiyun
2574*4882a593Smuzhiyun /* Busy means that queued jobs are already being processed */
2575*4882a593Smuzhiyun if (!d40c->busy)
2576*4882a593Smuzhiyun (void) d40_queue_start(d40c);
2577*4882a593Smuzhiyun
2578*4882a593Smuzhiyun spin_unlock_irqrestore(&d40c->lock, flags);
2579*4882a593Smuzhiyun }
2580*4882a593Smuzhiyun
d40_terminate_all(struct dma_chan * chan)2581*4882a593Smuzhiyun static int d40_terminate_all(struct dma_chan *chan)
2582*4882a593Smuzhiyun {
2583*4882a593Smuzhiyun unsigned long flags;
2584*4882a593Smuzhiyun struct d40_chan *d40c = container_of(chan, struct d40_chan, chan);
2585*4882a593Smuzhiyun int ret;
2586*4882a593Smuzhiyun
2587*4882a593Smuzhiyun if (d40c->phy_chan == NULL) {
2588*4882a593Smuzhiyun chan_err(d40c, "Channel is not allocated!\n");
2589*4882a593Smuzhiyun return -EINVAL;
2590*4882a593Smuzhiyun }
2591*4882a593Smuzhiyun
2592*4882a593Smuzhiyun spin_lock_irqsave(&d40c->lock, flags);
2593*4882a593Smuzhiyun
2594*4882a593Smuzhiyun pm_runtime_get_sync(d40c->base->dev);
2595*4882a593Smuzhiyun ret = d40_channel_execute_command(d40c, D40_DMA_STOP);
2596*4882a593Smuzhiyun if (ret)
2597*4882a593Smuzhiyun chan_err(d40c, "Failed to stop channel\n");
2598*4882a593Smuzhiyun
2599*4882a593Smuzhiyun d40_term_all(d40c);
2600*4882a593Smuzhiyun pm_runtime_mark_last_busy(d40c->base->dev);
2601*4882a593Smuzhiyun pm_runtime_put_autosuspend(d40c->base->dev);
2602*4882a593Smuzhiyun if (d40c->busy) {
2603*4882a593Smuzhiyun pm_runtime_mark_last_busy(d40c->base->dev);
2604*4882a593Smuzhiyun pm_runtime_put_autosuspend(d40c->base->dev);
2605*4882a593Smuzhiyun }
2606*4882a593Smuzhiyun d40c->busy = false;
2607*4882a593Smuzhiyun
2608*4882a593Smuzhiyun spin_unlock_irqrestore(&d40c->lock, flags);
2609*4882a593Smuzhiyun return 0;
2610*4882a593Smuzhiyun }
2611*4882a593Smuzhiyun
2612*4882a593Smuzhiyun static int
dma40_config_to_halfchannel(struct d40_chan * d40c,struct stedma40_half_channel_info * info,u32 maxburst)2613*4882a593Smuzhiyun dma40_config_to_halfchannel(struct d40_chan *d40c,
2614*4882a593Smuzhiyun struct stedma40_half_channel_info *info,
2615*4882a593Smuzhiyun u32 maxburst)
2616*4882a593Smuzhiyun {
2617*4882a593Smuzhiyun int psize;
2618*4882a593Smuzhiyun
2619*4882a593Smuzhiyun if (chan_is_logical(d40c)) {
2620*4882a593Smuzhiyun if (maxburst >= 16)
2621*4882a593Smuzhiyun psize = STEDMA40_PSIZE_LOG_16;
2622*4882a593Smuzhiyun else if (maxburst >= 8)
2623*4882a593Smuzhiyun psize = STEDMA40_PSIZE_LOG_8;
2624*4882a593Smuzhiyun else if (maxburst >= 4)
2625*4882a593Smuzhiyun psize = STEDMA40_PSIZE_LOG_4;
2626*4882a593Smuzhiyun else
2627*4882a593Smuzhiyun psize = STEDMA40_PSIZE_LOG_1;
2628*4882a593Smuzhiyun } else {
2629*4882a593Smuzhiyun if (maxburst >= 16)
2630*4882a593Smuzhiyun psize = STEDMA40_PSIZE_PHY_16;
2631*4882a593Smuzhiyun else if (maxburst >= 8)
2632*4882a593Smuzhiyun psize = STEDMA40_PSIZE_PHY_8;
2633*4882a593Smuzhiyun else if (maxburst >= 4)
2634*4882a593Smuzhiyun psize = STEDMA40_PSIZE_PHY_4;
2635*4882a593Smuzhiyun else
2636*4882a593Smuzhiyun psize = STEDMA40_PSIZE_PHY_1;
2637*4882a593Smuzhiyun }
2638*4882a593Smuzhiyun
2639*4882a593Smuzhiyun info->psize = psize;
2640*4882a593Smuzhiyun info->flow_ctrl = STEDMA40_NO_FLOW_CTRL;
2641*4882a593Smuzhiyun
2642*4882a593Smuzhiyun return 0;
2643*4882a593Smuzhiyun }
2644*4882a593Smuzhiyun
d40_set_runtime_config(struct dma_chan * chan,struct dma_slave_config * config)2645*4882a593Smuzhiyun static int d40_set_runtime_config(struct dma_chan *chan,
2646*4882a593Smuzhiyun struct dma_slave_config *config)
2647*4882a593Smuzhiyun {
2648*4882a593Smuzhiyun struct d40_chan *d40c = container_of(chan, struct d40_chan, chan);
2649*4882a593Smuzhiyun
2650*4882a593Smuzhiyun memcpy(&d40c->slave_config, config, sizeof(*config));
2651*4882a593Smuzhiyun
2652*4882a593Smuzhiyun return 0;
2653*4882a593Smuzhiyun }
2654*4882a593Smuzhiyun
2655*4882a593Smuzhiyun /* Runtime reconfiguration extension */
d40_set_runtime_config_write(struct dma_chan * chan,struct dma_slave_config * config,enum dma_transfer_direction direction)2656*4882a593Smuzhiyun static int d40_set_runtime_config_write(struct dma_chan *chan,
2657*4882a593Smuzhiyun struct dma_slave_config *config,
2658*4882a593Smuzhiyun enum dma_transfer_direction direction)
2659*4882a593Smuzhiyun {
2660*4882a593Smuzhiyun struct d40_chan *d40c = container_of(chan, struct d40_chan, chan);
2661*4882a593Smuzhiyun struct stedma40_chan_cfg *cfg = &d40c->dma_cfg;
2662*4882a593Smuzhiyun enum dma_slave_buswidth src_addr_width, dst_addr_width;
2663*4882a593Smuzhiyun dma_addr_t config_addr;
2664*4882a593Smuzhiyun u32 src_maxburst, dst_maxburst;
2665*4882a593Smuzhiyun int ret;
2666*4882a593Smuzhiyun
2667*4882a593Smuzhiyun if (d40c->phy_chan == NULL) {
2668*4882a593Smuzhiyun chan_err(d40c, "Channel is not allocated!\n");
2669*4882a593Smuzhiyun return -EINVAL;
2670*4882a593Smuzhiyun }
2671*4882a593Smuzhiyun
2672*4882a593Smuzhiyun src_addr_width = config->src_addr_width;
2673*4882a593Smuzhiyun src_maxburst = config->src_maxburst;
2674*4882a593Smuzhiyun dst_addr_width = config->dst_addr_width;
2675*4882a593Smuzhiyun dst_maxburst = config->dst_maxburst;
2676*4882a593Smuzhiyun
2677*4882a593Smuzhiyun if (direction == DMA_DEV_TO_MEM) {
2678*4882a593Smuzhiyun config_addr = config->src_addr;
2679*4882a593Smuzhiyun
2680*4882a593Smuzhiyun if (cfg->dir != DMA_DEV_TO_MEM)
2681*4882a593Smuzhiyun dev_dbg(d40c->base->dev,
2682*4882a593Smuzhiyun "channel was not configured for peripheral "
2683*4882a593Smuzhiyun "to memory transfer (%d) overriding\n",
2684*4882a593Smuzhiyun cfg->dir);
2685*4882a593Smuzhiyun cfg->dir = DMA_DEV_TO_MEM;
2686*4882a593Smuzhiyun
2687*4882a593Smuzhiyun /* Configure the memory side */
2688*4882a593Smuzhiyun if (dst_addr_width == DMA_SLAVE_BUSWIDTH_UNDEFINED)
2689*4882a593Smuzhiyun dst_addr_width = src_addr_width;
2690*4882a593Smuzhiyun if (dst_maxburst == 0)
2691*4882a593Smuzhiyun dst_maxburst = src_maxburst;
2692*4882a593Smuzhiyun
2693*4882a593Smuzhiyun } else if (direction == DMA_MEM_TO_DEV) {
2694*4882a593Smuzhiyun config_addr = config->dst_addr;
2695*4882a593Smuzhiyun
2696*4882a593Smuzhiyun if (cfg->dir != DMA_MEM_TO_DEV)
2697*4882a593Smuzhiyun dev_dbg(d40c->base->dev,
2698*4882a593Smuzhiyun "channel was not configured for memory "
2699*4882a593Smuzhiyun "to peripheral transfer (%d) overriding\n",
2700*4882a593Smuzhiyun cfg->dir);
2701*4882a593Smuzhiyun cfg->dir = DMA_MEM_TO_DEV;
2702*4882a593Smuzhiyun
2703*4882a593Smuzhiyun /* Configure the memory side */
2704*4882a593Smuzhiyun if (src_addr_width == DMA_SLAVE_BUSWIDTH_UNDEFINED)
2705*4882a593Smuzhiyun src_addr_width = dst_addr_width;
2706*4882a593Smuzhiyun if (src_maxburst == 0)
2707*4882a593Smuzhiyun src_maxburst = dst_maxburst;
2708*4882a593Smuzhiyun } else {
2709*4882a593Smuzhiyun dev_err(d40c->base->dev,
2710*4882a593Smuzhiyun "unrecognized channel direction %d\n",
2711*4882a593Smuzhiyun direction);
2712*4882a593Smuzhiyun return -EINVAL;
2713*4882a593Smuzhiyun }
2714*4882a593Smuzhiyun
2715*4882a593Smuzhiyun if (config_addr <= 0) {
2716*4882a593Smuzhiyun dev_err(d40c->base->dev, "no address supplied\n");
2717*4882a593Smuzhiyun return -EINVAL;
2718*4882a593Smuzhiyun }
2719*4882a593Smuzhiyun
2720*4882a593Smuzhiyun if (src_maxburst * src_addr_width != dst_maxburst * dst_addr_width) {
2721*4882a593Smuzhiyun dev_err(d40c->base->dev,
2722*4882a593Smuzhiyun "src/dst width/maxburst mismatch: %d*%d != %d*%d\n",
2723*4882a593Smuzhiyun src_maxburst,
2724*4882a593Smuzhiyun src_addr_width,
2725*4882a593Smuzhiyun dst_maxburst,
2726*4882a593Smuzhiyun dst_addr_width);
2727*4882a593Smuzhiyun return -EINVAL;
2728*4882a593Smuzhiyun }
2729*4882a593Smuzhiyun
2730*4882a593Smuzhiyun if (src_maxburst > 16) {
2731*4882a593Smuzhiyun src_maxburst = 16;
2732*4882a593Smuzhiyun dst_maxburst = src_maxburst * src_addr_width / dst_addr_width;
2733*4882a593Smuzhiyun } else if (dst_maxburst > 16) {
2734*4882a593Smuzhiyun dst_maxburst = 16;
2735*4882a593Smuzhiyun src_maxburst = dst_maxburst * dst_addr_width / src_addr_width;
2736*4882a593Smuzhiyun }
2737*4882a593Smuzhiyun
2738*4882a593Smuzhiyun /* Only valid widths are; 1, 2, 4 and 8. */
2739*4882a593Smuzhiyun if (src_addr_width <= DMA_SLAVE_BUSWIDTH_UNDEFINED ||
2740*4882a593Smuzhiyun src_addr_width > DMA_SLAVE_BUSWIDTH_8_BYTES ||
2741*4882a593Smuzhiyun dst_addr_width <= DMA_SLAVE_BUSWIDTH_UNDEFINED ||
2742*4882a593Smuzhiyun dst_addr_width > DMA_SLAVE_BUSWIDTH_8_BYTES ||
2743*4882a593Smuzhiyun !is_power_of_2(src_addr_width) ||
2744*4882a593Smuzhiyun !is_power_of_2(dst_addr_width))
2745*4882a593Smuzhiyun return -EINVAL;
2746*4882a593Smuzhiyun
2747*4882a593Smuzhiyun cfg->src_info.data_width = src_addr_width;
2748*4882a593Smuzhiyun cfg->dst_info.data_width = dst_addr_width;
2749*4882a593Smuzhiyun
2750*4882a593Smuzhiyun ret = dma40_config_to_halfchannel(d40c, &cfg->src_info,
2751*4882a593Smuzhiyun src_maxburst);
2752*4882a593Smuzhiyun if (ret)
2753*4882a593Smuzhiyun return ret;
2754*4882a593Smuzhiyun
2755*4882a593Smuzhiyun ret = dma40_config_to_halfchannel(d40c, &cfg->dst_info,
2756*4882a593Smuzhiyun dst_maxburst);
2757*4882a593Smuzhiyun if (ret)
2758*4882a593Smuzhiyun return ret;
2759*4882a593Smuzhiyun
2760*4882a593Smuzhiyun /* Fill in register values */
2761*4882a593Smuzhiyun if (chan_is_logical(d40c))
2762*4882a593Smuzhiyun d40_log_cfg(cfg, &d40c->log_def.lcsp1, &d40c->log_def.lcsp3);
2763*4882a593Smuzhiyun else
2764*4882a593Smuzhiyun d40_phy_cfg(cfg, &d40c->src_def_cfg, &d40c->dst_def_cfg);
2765*4882a593Smuzhiyun
2766*4882a593Smuzhiyun /* These settings will take precedence later */
2767*4882a593Smuzhiyun d40c->runtime_addr = config_addr;
2768*4882a593Smuzhiyun d40c->runtime_direction = direction;
2769*4882a593Smuzhiyun dev_dbg(d40c->base->dev,
2770*4882a593Smuzhiyun "configured channel %s for %s, data width %d/%d, "
2771*4882a593Smuzhiyun "maxburst %d/%d elements, LE, no flow control\n",
2772*4882a593Smuzhiyun dma_chan_name(chan),
2773*4882a593Smuzhiyun (direction == DMA_DEV_TO_MEM) ? "RX" : "TX",
2774*4882a593Smuzhiyun src_addr_width, dst_addr_width,
2775*4882a593Smuzhiyun src_maxburst, dst_maxburst);
2776*4882a593Smuzhiyun
2777*4882a593Smuzhiyun return 0;
2778*4882a593Smuzhiyun }
2779*4882a593Smuzhiyun
2780*4882a593Smuzhiyun /* Initialization functions */
2781*4882a593Smuzhiyun
d40_chan_init(struct d40_base * base,struct dma_device * dma,struct d40_chan * chans,int offset,int num_chans)2782*4882a593Smuzhiyun static void __init d40_chan_init(struct d40_base *base, struct dma_device *dma,
2783*4882a593Smuzhiyun struct d40_chan *chans, int offset,
2784*4882a593Smuzhiyun int num_chans)
2785*4882a593Smuzhiyun {
2786*4882a593Smuzhiyun int i = 0;
2787*4882a593Smuzhiyun struct d40_chan *d40c;
2788*4882a593Smuzhiyun
2789*4882a593Smuzhiyun INIT_LIST_HEAD(&dma->channels);
2790*4882a593Smuzhiyun
2791*4882a593Smuzhiyun for (i = offset; i < offset + num_chans; i++) {
2792*4882a593Smuzhiyun d40c = &chans[i];
2793*4882a593Smuzhiyun d40c->base = base;
2794*4882a593Smuzhiyun d40c->chan.device = dma;
2795*4882a593Smuzhiyun
2796*4882a593Smuzhiyun spin_lock_init(&d40c->lock);
2797*4882a593Smuzhiyun
2798*4882a593Smuzhiyun d40c->log_num = D40_PHY_CHAN;
2799*4882a593Smuzhiyun
2800*4882a593Smuzhiyun INIT_LIST_HEAD(&d40c->done);
2801*4882a593Smuzhiyun INIT_LIST_HEAD(&d40c->active);
2802*4882a593Smuzhiyun INIT_LIST_HEAD(&d40c->queue);
2803*4882a593Smuzhiyun INIT_LIST_HEAD(&d40c->pending_queue);
2804*4882a593Smuzhiyun INIT_LIST_HEAD(&d40c->client);
2805*4882a593Smuzhiyun INIT_LIST_HEAD(&d40c->prepare_queue);
2806*4882a593Smuzhiyun
2807*4882a593Smuzhiyun tasklet_setup(&d40c->tasklet, dma_tasklet);
2808*4882a593Smuzhiyun
2809*4882a593Smuzhiyun list_add_tail(&d40c->chan.device_node,
2810*4882a593Smuzhiyun &dma->channels);
2811*4882a593Smuzhiyun }
2812*4882a593Smuzhiyun }
2813*4882a593Smuzhiyun
d40_ops_init(struct d40_base * base,struct dma_device * dev)2814*4882a593Smuzhiyun static void d40_ops_init(struct d40_base *base, struct dma_device *dev)
2815*4882a593Smuzhiyun {
2816*4882a593Smuzhiyun if (dma_has_cap(DMA_SLAVE, dev->cap_mask)) {
2817*4882a593Smuzhiyun dev->device_prep_slave_sg = d40_prep_slave_sg;
2818*4882a593Smuzhiyun dev->directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
2819*4882a593Smuzhiyun }
2820*4882a593Smuzhiyun
2821*4882a593Smuzhiyun if (dma_has_cap(DMA_MEMCPY, dev->cap_mask)) {
2822*4882a593Smuzhiyun dev->device_prep_dma_memcpy = d40_prep_memcpy;
2823*4882a593Smuzhiyun dev->directions = BIT(DMA_MEM_TO_MEM);
2824*4882a593Smuzhiyun /*
2825*4882a593Smuzhiyun * This controller can only access address at even
2826*4882a593Smuzhiyun * 32bit boundaries, i.e. 2^2
2827*4882a593Smuzhiyun */
2828*4882a593Smuzhiyun dev->copy_align = DMAENGINE_ALIGN_4_BYTES;
2829*4882a593Smuzhiyun }
2830*4882a593Smuzhiyun
2831*4882a593Smuzhiyun if (dma_has_cap(DMA_CYCLIC, dev->cap_mask))
2832*4882a593Smuzhiyun dev->device_prep_dma_cyclic = dma40_prep_dma_cyclic;
2833*4882a593Smuzhiyun
2834*4882a593Smuzhiyun dev->device_alloc_chan_resources = d40_alloc_chan_resources;
2835*4882a593Smuzhiyun dev->device_free_chan_resources = d40_free_chan_resources;
2836*4882a593Smuzhiyun dev->device_issue_pending = d40_issue_pending;
2837*4882a593Smuzhiyun dev->device_tx_status = d40_tx_status;
2838*4882a593Smuzhiyun dev->device_config = d40_set_runtime_config;
2839*4882a593Smuzhiyun dev->device_pause = d40_pause;
2840*4882a593Smuzhiyun dev->device_resume = d40_resume;
2841*4882a593Smuzhiyun dev->device_terminate_all = d40_terminate_all;
2842*4882a593Smuzhiyun dev->residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
2843*4882a593Smuzhiyun dev->dev = base->dev;
2844*4882a593Smuzhiyun }
2845*4882a593Smuzhiyun
d40_dmaengine_init(struct d40_base * base,int num_reserved_chans)2846*4882a593Smuzhiyun static int __init d40_dmaengine_init(struct d40_base *base,
2847*4882a593Smuzhiyun int num_reserved_chans)
2848*4882a593Smuzhiyun {
2849*4882a593Smuzhiyun int err ;
2850*4882a593Smuzhiyun
2851*4882a593Smuzhiyun d40_chan_init(base, &base->dma_slave, base->log_chans,
2852*4882a593Smuzhiyun 0, base->num_log_chans);
2853*4882a593Smuzhiyun
2854*4882a593Smuzhiyun dma_cap_zero(base->dma_slave.cap_mask);
2855*4882a593Smuzhiyun dma_cap_set(DMA_SLAVE, base->dma_slave.cap_mask);
2856*4882a593Smuzhiyun dma_cap_set(DMA_CYCLIC, base->dma_slave.cap_mask);
2857*4882a593Smuzhiyun
2858*4882a593Smuzhiyun d40_ops_init(base, &base->dma_slave);
2859*4882a593Smuzhiyun
2860*4882a593Smuzhiyun err = dmaenginem_async_device_register(&base->dma_slave);
2861*4882a593Smuzhiyun
2862*4882a593Smuzhiyun if (err) {
2863*4882a593Smuzhiyun d40_err(base->dev, "Failed to register slave channels\n");
2864*4882a593Smuzhiyun goto exit;
2865*4882a593Smuzhiyun }
2866*4882a593Smuzhiyun
2867*4882a593Smuzhiyun d40_chan_init(base, &base->dma_memcpy, base->log_chans,
2868*4882a593Smuzhiyun base->num_log_chans, base->num_memcpy_chans);
2869*4882a593Smuzhiyun
2870*4882a593Smuzhiyun dma_cap_zero(base->dma_memcpy.cap_mask);
2871*4882a593Smuzhiyun dma_cap_set(DMA_MEMCPY, base->dma_memcpy.cap_mask);
2872*4882a593Smuzhiyun
2873*4882a593Smuzhiyun d40_ops_init(base, &base->dma_memcpy);
2874*4882a593Smuzhiyun
2875*4882a593Smuzhiyun err = dmaenginem_async_device_register(&base->dma_memcpy);
2876*4882a593Smuzhiyun
2877*4882a593Smuzhiyun if (err) {
2878*4882a593Smuzhiyun d40_err(base->dev,
2879*4882a593Smuzhiyun "Failed to register memcpy only channels\n");
2880*4882a593Smuzhiyun goto exit;
2881*4882a593Smuzhiyun }
2882*4882a593Smuzhiyun
2883*4882a593Smuzhiyun d40_chan_init(base, &base->dma_both, base->phy_chans,
2884*4882a593Smuzhiyun 0, num_reserved_chans);
2885*4882a593Smuzhiyun
2886*4882a593Smuzhiyun dma_cap_zero(base->dma_both.cap_mask);
2887*4882a593Smuzhiyun dma_cap_set(DMA_SLAVE, base->dma_both.cap_mask);
2888*4882a593Smuzhiyun dma_cap_set(DMA_MEMCPY, base->dma_both.cap_mask);
2889*4882a593Smuzhiyun dma_cap_set(DMA_CYCLIC, base->dma_slave.cap_mask);
2890*4882a593Smuzhiyun
2891*4882a593Smuzhiyun d40_ops_init(base, &base->dma_both);
2892*4882a593Smuzhiyun err = dmaenginem_async_device_register(&base->dma_both);
2893*4882a593Smuzhiyun
2894*4882a593Smuzhiyun if (err) {
2895*4882a593Smuzhiyun d40_err(base->dev,
2896*4882a593Smuzhiyun "Failed to register logical and physical capable channels\n");
2897*4882a593Smuzhiyun goto exit;
2898*4882a593Smuzhiyun }
2899*4882a593Smuzhiyun return 0;
2900*4882a593Smuzhiyun exit:
2901*4882a593Smuzhiyun return err;
2902*4882a593Smuzhiyun }
2903*4882a593Smuzhiyun
2904*4882a593Smuzhiyun /* Suspend resume functionality */
2905*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
dma40_suspend(struct device * dev)2906*4882a593Smuzhiyun static int dma40_suspend(struct device *dev)
2907*4882a593Smuzhiyun {
2908*4882a593Smuzhiyun struct d40_base *base = dev_get_drvdata(dev);
2909*4882a593Smuzhiyun int ret;
2910*4882a593Smuzhiyun
2911*4882a593Smuzhiyun ret = pm_runtime_force_suspend(dev);
2912*4882a593Smuzhiyun if (ret)
2913*4882a593Smuzhiyun return ret;
2914*4882a593Smuzhiyun
2915*4882a593Smuzhiyun if (base->lcpa_regulator)
2916*4882a593Smuzhiyun ret = regulator_disable(base->lcpa_regulator);
2917*4882a593Smuzhiyun return ret;
2918*4882a593Smuzhiyun }
2919*4882a593Smuzhiyun
dma40_resume(struct device * dev)2920*4882a593Smuzhiyun static int dma40_resume(struct device *dev)
2921*4882a593Smuzhiyun {
2922*4882a593Smuzhiyun struct d40_base *base = dev_get_drvdata(dev);
2923*4882a593Smuzhiyun int ret = 0;
2924*4882a593Smuzhiyun
2925*4882a593Smuzhiyun if (base->lcpa_regulator) {
2926*4882a593Smuzhiyun ret = regulator_enable(base->lcpa_regulator);
2927*4882a593Smuzhiyun if (ret)
2928*4882a593Smuzhiyun return ret;
2929*4882a593Smuzhiyun }
2930*4882a593Smuzhiyun
2931*4882a593Smuzhiyun return pm_runtime_force_resume(dev);
2932*4882a593Smuzhiyun }
2933*4882a593Smuzhiyun #endif
2934*4882a593Smuzhiyun
2935*4882a593Smuzhiyun #ifdef CONFIG_PM
dma40_backup(void __iomem * baseaddr,u32 * backup,u32 * regaddr,int num,bool save)2936*4882a593Smuzhiyun static void dma40_backup(void __iomem *baseaddr, u32 *backup,
2937*4882a593Smuzhiyun u32 *regaddr, int num, bool save)
2938*4882a593Smuzhiyun {
2939*4882a593Smuzhiyun int i;
2940*4882a593Smuzhiyun
2941*4882a593Smuzhiyun for (i = 0; i < num; i++) {
2942*4882a593Smuzhiyun void __iomem *addr = baseaddr + regaddr[i];
2943*4882a593Smuzhiyun
2944*4882a593Smuzhiyun if (save)
2945*4882a593Smuzhiyun backup[i] = readl_relaxed(addr);
2946*4882a593Smuzhiyun else
2947*4882a593Smuzhiyun writel_relaxed(backup[i], addr);
2948*4882a593Smuzhiyun }
2949*4882a593Smuzhiyun }
2950*4882a593Smuzhiyun
d40_save_restore_registers(struct d40_base * base,bool save)2951*4882a593Smuzhiyun static void d40_save_restore_registers(struct d40_base *base, bool save)
2952*4882a593Smuzhiyun {
2953*4882a593Smuzhiyun int i;
2954*4882a593Smuzhiyun
2955*4882a593Smuzhiyun /* Save/Restore channel specific registers */
2956*4882a593Smuzhiyun for (i = 0; i < base->num_phy_chans; i++) {
2957*4882a593Smuzhiyun void __iomem *addr;
2958*4882a593Smuzhiyun int idx;
2959*4882a593Smuzhiyun
2960*4882a593Smuzhiyun if (base->phy_res[i].reserved)
2961*4882a593Smuzhiyun continue;
2962*4882a593Smuzhiyun
2963*4882a593Smuzhiyun addr = base->virtbase + D40_DREG_PCBASE + i * D40_DREG_PCDELTA;
2964*4882a593Smuzhiyun idx = i * ARRAY_SIZE(d40_backup_regs_chan);
2965*4882a593Smuzhiyun
2966*4882a593Smuzhiyun dma40_backup(addr, &base->reg_val_backup_chan[idx],
2967*4882a593Smuzhiyun d40_backup_regs_chan,
2968*4882a593Smuzhiyun ARRAY_SIZE(d40_backup_regs_chan),
2969*4882a593Smuzhiyun save);
2970*4882a593Smuzhiyun }
2971*4882a593Smuzhiyun
2972*4882a593Smuzhiyun /* Save/Restore global registers */
2973*4882a593Smuzhiyun dma40_backup(base->virtbase, base->reg_val_backup,
2974*4882a593Smuzhiyun d40_backup_regs, ARRAY_SIZE(d40_backup_regs),
2975*4882a593Smuzhiyun save);
2976*4882a593Smuzhiyun
2977*4882a593Smuzhiyun /* Save/Restore registers only existing on dma40 v3 and later */
2978*4882a593Smuzhiyun if (base->gen_dmac.backup)
2979*4882a593Smuzhiyun dma40_backup(base->virtbase, base->reg_val_backup_v4,
2980*4882a593Smuzhiyun base->gen_dmac.backup,
2981*4882a593Smuzhiyun base->gen_dmac.backup_size,
2982*4882a593Smuzhiyun save);
2983*4882a593Smuzhiyun }
2984*4882a593Smuzhiyun
dma40_runtime_suspend(struct device * dev)2985*4882a593Smuzhiyun static int dma40_runtime_suspend(struct device *dev)
2986*4882a593Smuzhiyun {
2987*4882a593Smuzhiyun struct d40_base *base = dev_get_drvdata(dev);
2988*4882a593Smuzhiyun
2989*4882a593Smuzhiyun d40_save_restore_registers(base, true);
2990*4882a593Smuzhiyun
2991*4882a593Smuzhiyun /* Don't disable/enable clocks for v1 due to HW bugs */
2992*4882a593Smuzhiyun if (base->rev != 1)
2993*4882a593Smuzhiyun writel_relaxed(base->gcc_pwr_off_mask,
2994*4882a593Smuzhiyun base->virtbase + D40_DREG_GCC);
2995*4882a593Smuzhiyun
2996*4882a593Smuzhiyun return 0;
2997*4882a593Smuzhiyun }
2998*4882a593Smuzhiyun
dma40_runtime_resume(struct device * dev)2999*4882a593Smuzhiyun static int dma40_runtime_resume(struct device *dev)
3000*4882a593Smuzhiyun {
3001*4882a593Smuzhiyun struct d40_base *base = dev_get_drvdata(dev);
3002*4882a593Smuzhiyun
3003*4882a593Smuzhiyun d40_save_restore_registers(base, false);
3004*4882a593Smuzhiyun
3005*4882a593Smuzhiyun writel_relaxed(D40_DREG_GCC_ENABLE_ALL,
3006*4882a593Smuzhiyun base->virtbase + D40_DREG_GCC);
3007*4882a593Smuzhiyun return 0;
3008*4882a593Smuzhiyun }
3009*4882a593Smuzhiyun #endif
3010*4882a593Smuzhiyun
3011*4882a593Smuzhiyun static const struct dev_pm_ops dma40_pm_ops = {
3012*4882a593Smuzhiyun SET_LATE_SYSTEM_SLEEP_PM_OPS(dma40_suspend, dma40_resume)
3013*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(dma40_runtime_suspend,
3014*4882a593Smuzhiyun dma40_runtime_resume,
3015*4882a593Smuzhiyun NULL)
3016*4882a593Smuzhiyun };
3017*4882a593Smuzhiyun
3018*4882a593Smuzhiyun /* Initialization functions. */
3019*4882a593Smuzhiyun
d40_phy_res_init(struct d40_base * base)3020*4882a593Smuzhiyun static int __init d40_phy_res_init(struct d40_base *base)
3021*4882a593Smuzhiyun {
3022*4882a593Smuzhiyun int i;
3023*4882a593Smuzhiyun int num_phy_chans_avail = 0;
3024*4882a593Smuzhiyun u32 val[2];
3025*4882a593Smuzhiyun int odd_even_bit = -2;
3026*4882a593Smuzhiyun int gcc = D40_DREG_GCC_ENA;
3027*4882a593Smuzhiyun
3028*4882a593Smuzhiyun val[0] = readl(base->virtbase + D40_DREG_PRSME);
3029*4882a593Smuzhiyun val[1] = readl(base->virtbase + D40_DREG_PRSMO);
3030*4882a593Smuzhiyun
3031*4882a593Smuzhiyun for (i = 0; i < base->num_phy_chans; i++) {
3032*4882a593Smuzhiyun base->phy_res[i].num = i;
3033*4882a593Smuzhiyun odd_even_bit += 2 * ((i % 2) == 0);
3034*4882a593Smuzhiyun if (((val[i % 2] >> odd_even_bit) & 3) == 1) {
3035*4882a593Smuzhiyun /* Mark security only channels as occupied */
3036*4882a593Smuzhiyun base->phy_res[i].allocated_src = D40_ALLOC_PHY;
3037*4882a593Smuzhiyun base->phy_res[i].allocated_dst = D40_ALLOC_PHY;
3038*4882a593Smuzhiyun base->phy_res[i].reserved = true;
3039*4882a593Smuzhiyun gcc |= D40_DREG_GCC_EVTGRP_ENA(D40_PHYS_TO_GROUP(i),
3040*4882a593Smuzhiyun D40_DREG_GCC_SRC);
3041*4882a593Smuzhiyun gcc |= D40_DREG_GCC_EVTGRP_ENA(D40_PHYS_TO_GROUP(i),
3042*4882a593Smuzhiyun D40_DREG_GCC_DST);
3043*4882a593Smuzhiyun
3044*4882a593Smuzhiyun
3045*4882a593Smuzhiyun } else {
3046*4882a593Smuzhiyun base->phy_res[i].allocated_src = D40_ALLOC_FREE;
3047*4882a593Smuzhiyun base->phy_res[i].allocated_dst = D40_ALLOC_FREE;
3048*4882a593Smuzhiyun base->phy_res[i].reserved = false;
3049*4882a593Smuzhiyun num_phy_chans_avail++;
3050*4882a593Smuzhiyun }
3051*4882a593Smuzhiyun spin_lock_init(&base->phy_res[i].lock);
3052*4882a593Smuzhiyun }
3053*4882a593Smuzhiyun
3054*4882a593Smuzhiyun /* Mark disabled channels as occupied */
3055*4882a593Smuzhiyun for (i = 0; base->plat_data->disabled_channels[i] != -1; i++) {
3056*4882a593Smuzhiyun int chan = base->plat_data->disabled_channels[i];
3057*4882a593Smuzhiyun
3058*4882a593Smuzhiyun base->phy_res[chan].allocated_src = D40_ALLOC_PHY;
3059*4882a593Smuzhiyun base->phy_res[chan].allocated_dst = D40_ALLOC_PHY;
3060*4882a593Smuzhiyun base->phy_res[chan].reserved = true;
3061*4882a593Smuzhiyun gcc |= D40_DREG_GCC_EVTGRP_ENA(D40_PHYS_TO_GROUP(chan),
3062*4882a593Smuzhiyun D40_DREG_GCC_SRC);
3063*4882a593Smuzhiyun gcc |= D40_DREG_GCC_EVTGRP_ENA(D40_PHYS_TO_GROUP(chan),
3064*4882a593Smuzhiyun D40_DREG_GCC_DST);
3065*4882a593Smuzhiyun num_phy_chans_avail--;
3066*4882a593Smuzhiyun }
3067*4882a593Smuzhiyun
3068*4882a593Smuzhiyun /* Mark soft_lli channels */
3069*4882a593Smuzhiyun for (i = 0; i < base->plat_data->num_of_soft_lli_chans; i++) {
3070*4882a593Smuzhiyun int chan = base->plat_data->soft_lli_chans[i];
3071*4882a593Smuzhiyun
3072*4882a593Smuzhiyun base->phy_res[chan].use_soft_lli = true;
3073*4882a593Smuzhiyun }
3074*4882a593Smuzhiyun
3075*4882a593Smuzhiyun dev_info(base->dev, "%d of %d physical DMA channels available\n",
3076*4882a593Smuzhiyun num_phy_chans_avail, base->num_phy_chans);
3077*4882a593Smuzhiyun
3078*4882a593Smuzhiyun /* Verify settings extended vs standard */
3079*4882a593Smuzhiyun val[0] = readl(base->virtbase + D40_DREG_PRTYP);
3080*4882a593Smuzhiyun
3081*4882a593Smuzhiyun for (i = 0; i < base->num_phy_chans; i++) {
3082*4882a593Smuzhiyun
3083*4882a593Smuzhiyun if (base->phy_res[i].allocated_src == D40_ALLOC_FREE &&
3084*4882a593Smuzhiyun (val[0] & 0x3) != 1)
3085*4882a593Smuzhiyun dev_info(base->dev,
3086*4882a593Smuzhiyun "[%s] INFO: channel %d is misconfigured (%d)\n",
3087*4882a593Smuzhiyun __func__, i, val[0] & 0x3);
3088*4882a593Smuzhiyun
3089*4882a593Smuzhiyun val[0] = val[0] >> 2;
3090*4882a593Smuzhiyun }
3091*4882a593Smuzhiyun
3092*4882a593Smuzhiyun /*
3093*4882a593Smuzhiyun * To keep things simple, Enable all clocks initially.
3094*4882a593Smuzhiyun * The clocks will get managed later post channel allocation.
3095*4882a593Smuzhiyun * The clocks for the event lines on which reserved channels exists
3096*4882a593Smuzhiyun * are not managed here.
3097*4882a593Smuzhiyun */
3098*4882a593Smuzhiyun writel(D40_DREG_GCC_ENABLE_ALL, base->virtbase + D40_DREG_GCC);
3099*4882a593Smuzhiyun base->gcc_pwr_off_mask = gcc;
3100*4882a593Smuzhiyun
3101*4882a593Smuzhiyun return num_phy_chans_avail;
3102*4882a593Smuzhiyun }
3103*4882a593Smuzhiyun
d40_hw_detect_init(struct platform_device * pdev)3104*4882a593Smuzhiyun static struct d40_base * __init d40_hw_detect_init(struct platform_device *pdev)
3105*4882a593Smuzhiyun {
3106*4882a593Smuzhiyun struct stedma40_platform_data *plat_data = dev_get_platdata(&pdev->dev);
3107*4882a593Smuzhiyun struct clk *clk;
3108*4882a593Smuzhiyun void __iomem *virtbase;
3109*4882a593Smuzhiyun struct resource *res;
3110*4882a593Smuzhiyun struct d40_base *base;
3111*4882a593Smuzhiyun int num_log_chans;
3112*4882a593Smuzhiyun int num_phy_chans;
3113*4882a593Smuzhiyun int num_memcpy_chans;
3114*4882a593Smuzhiyun int clk_ret = -EINVAL;
3115*4882a593Smuzhiyun int i;
3116*4882a593Smuzhiyun u32 pid;
3117*4882a593Smuzhiyun u32 cid;
3118*4882a593Smuzhiyun u8 rev;
3119*4882a593Smuzhiyun
3120*4882a593Smuzhiyun clk = clk_get(&pdev->dev, NULL);
3121*4882a593Smuzhiyun if (IS_ERR(clk)) {
3122*4882a593Smuzhiyun d40_err(&pdev->dev, "No matching clock found\n");
3123*4882a593Smuzhiyun goto check_prepare_enabled;
3124*4882a593Smuzhiyun }
3125*4882a593Smuzhiyun
3126*4882a593Smuzhiyun clk_ret = clk_prepare_enable(clk);
3127*4882a593Smuzhiyun if (clk_ret) {
3128*4882a593Smuzhiyun d40_err(&pdev->dev, "Failed to prepare/enable clock\n");
3129*4882a593Smuzhiyun goto disable_unprepare;
3130*4882a593Smuzhiyun }
3131*4882a593Smuzhiyun
3132*4882a593Smuzhiyun /* Get IO for DMAC base address */
3133*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "base");
3134*4882a593Smuzhiyun if (!res)
3135*4882a593Smuzhiyun goto disable_unprepare;
3136*4882a593Smuzhiyun
3137*4882a593Smuzhiyun if (request_mem_region(res->start, resource_size(res),
3138*4882a593Smuzhiyun D40_NAME " I/O base") == NULL)
3139*4882a593Smuzhiyun goto release_region;
3140*4882a593Smuzhiyun
3141*4882a593Smuzhiyun virtbase = ioremap(res->start, resource_size(res));
3142*4882a593Smuzhiyun if (!virtbase)
3143*4882a593Smuzhiyun goto release_region;
3144*4882a593Smuzhiyun
3145*4882a593Smuzhiyun /* This is just a regular AMBA PrimeCell ID actually */
3146*4882a593Smuzhiyun for (pid = 0, i = 0; i < 4; i++)
3147*4882a593Smuzhiyun pid |= (readl(virtbase + resource_size(res) - 0x20 + 4 * i)
3148*4882a593Smuzhiyun & 255) << (i * 8);
3149*4882a593Smuzhiyun for (cid = 0, i = 0; i < 4; i++)
3150*4882a593Smuzhiyun cid |= (readl(virtbase + resource_size(res) - 0x10 + 4 * i)
3151*4882a593Smuzhiyun & 255) << (i * 8);
3152*4882a593Smuzhiyun
3153*4882a593Smuzhiyun if (cid != AMBA_CID) {
3154*4882a593Smuzhiyun d40_err(&pdev->dev, "Unknown hardware! No PrimeCell ID\n");
3155*4882a593Smuzhiyun goto unmap_io;
3156*4882a593Smuzhiyun }
3157*4882a593Smuzhiyun if (AMBA_MANF_BITS(pid) != AMBA_VENDOR_ST) {
3158*4882a593Smuzhiyun d40_err(&pdev->dev, "Unknown designer! Got %x wanted %x\n",
3159*4882a593Smuzhiyun AMBA_MANF_BITS(pid),
3160*4882a593Smuzhiyun AMBA_VENDOR_ST);
3161*4882a593Smuzhiyun goto unmap_io;
3162*4882a593Smuzhiyun }
3163*4882a593Smuzhiyun /*
3164*4882a593Smuzhiyun * HW revision:
3165*4882a593Smuzhiyun * DB8500ed has revision 0
3166*4882a593Smuzhiyun * ? has revision 1
3167*4882a593Smuzhiyun * DB8500v1 has revision 2
3168*4882a593Smuzhiyun * DB8500v2 has revision 3
3169*4882a593Smuzhiyun * AP9540v1 has revision 4
3170*4882a593Smuzhiyun * DB8540v1 has revision 4
3171*4882a593Smuzhiyun */
3172*4882a593Smuzhiyun rev = AMBA_REV_BITS(pid);
3173*4882a593Smuzhiyun if (rev < 2) {
3174*4882a593Smuzhiyun d40_err(&pdev->dev, "hardware revision: %d is not supported", rev);
3175*4882a593Smuzhiyun goto unmap_io;
3176*4882a593Smuzhiyun }
3177*4882a593Smuzhiyun
3178*4882a593Smuzhiyun /* The number of physical channels on this HW */
3179*4882a593Smuzhiyun if (plat_data->num_of_phy_chans)
3180*4882a593Smuzhiyun num_phy_chans = plat_data->num_of_phy_chans;
3181*4882a593Smuzhiyun else
3182*4882a593Smuzhiyun num_phy_chans = 4 * (readl(virtbase + D40_DREG_ICFG) & 0x7) + 4;
3183*4882a593Smuzhiyun
3184*4882a593Smuzhiyun /* The number of channels used for memcpy */
3185*4882a593Smuzhiyun if (plat_data->num_of_memcpy_chans)
3186*4882a593Smuzhiyun num_memcpy_chans = plat_data->num_of_memcpy_chans;
3187*4882a593Smuzhiyun else
3188*4882a593Smuzhiyun num_memcpy_chans = ARRAY_SIZE(dma40_memcpy_channels);
3189*4882a593Smuzhiyun
3190*4882a593Smuzhiyun num_log_chans = num_phy_chans * D40_MAX_LOG_CHAN_PER_PHY;
3191*4882a593Smuzhiyun
3192*4882a593Smuzhiyun dev_info(&pdev->dev,
3193*4882a593Smuzhiyun "hardware rev: %d @ %pa with %d physical and %d logical channels\n",
3194*4882a593Smuzhiyun rev, &res->start, num_phy_chans, num_log_chans);
3195*4882a593Smuzhiyun
3196*4882a593Smuzhiyun base = kzalloc(ALIGN(sizeof(struct d40_base), 4) +
3197*4882a593Smuzhiyun (num_phy_chans + num_log_chans + num_memcpy_chans) *
3198*4882a593Smuzhiyun sizeof(struct d40_chan), GFP_KERNEL);
3199*4882a593Smuzhiyun
3200*4882a593Smuzhiyun if (base == NULL)
3201*4882a593Smuzhiyun goto unmap_io;
3202*4882a593Smuzhiyun
3203*4882a593Smuzhiyun base->rev = rev;
3204*4882a593Smuzhiyun base->clk = clk;
3205*4882a593Smuzhiyun base->num_memcpy_chans = num_memcpy_chans;
3206*4882a593Smuzhiyun base->num_phy_chans = num_phy_chans;
3207*4882a593Smuzhiyun base->num_log_chans = num_log_chans;
3208*4882a593Smuzhiyun base->phy_start = res->start;
3209*4882a593Smuzhiyun base->phy_size = resource_size(res);
3210*4882a593Smuzhiyun base->virtbase = virtbase;
3211*4882a593Smuzhiyun base->plat_data = plat_data;
3212*4882a593Smuzhiyun base->dev = &pdev->dev;
3213*4882a593Smuzhiyun base->phy_chans = ((void *)base) + ALIGN(sizeof(struct d40_base), 4);
3214*4882a593Smuzhiyun base->log_chans = &base->phy_chans[num_phy_chans];
3215*4882a593Smuzhiyun
3216*4882a593Smuzhiyun if (base->plat_data->num_of_phy_chans == 14) {
3217*4882a593Smuzhiyun base->gen_dmac.backup = d40_backup_regs_v4b;
3218*4882a593Smuzhiyun base->gen_dmac.backup_size = BACKUP_REGS_SZ_V4B;
3219*4882a593Smuzhiyun base->gen_dmac.interrupt_en = D40_DREG_CPCMIS;
3220*4882a593Smuzhiyun base->gen_dmac.interrupt_clear = D40_DREG_CPCICR;
3221*4882a593Smuzhiyun base->gen_dmac.realtime_en = D40_DREG_CRSEG1;
3222*4882a593Smuzhiyun base->gen_dmac.realtime_clear = D40_DREG_CRCEG1;
3223*4882a593Smuzhiyun base->gen_dmac.high_prio_en = D40_DREG_CPSEG1;
3224*4882a593Smuzhiyun base->gen_dmac.high_prio_clear = D40_DREG_CPCEG1;
3225*4882a593Smuzhiyun base->gen_dmac.il = il_v4b;
3226*4882a593Smuzhiyun base->gen_dmac.il_size = ARRAY_SIZE(il_v4b);
3227*4882a593Smuzhiyun base->gen_dmac.init_reg = dma_init_reg_v4b;
3228*4882a593Smuzhiyun base->gen_dmac.init_reg_size = ARRAY_SIZE(dma_init_reg_v4b);
3229*4882a593Smuzhiyun } else {
3230*4882a593Smuzhiyun if (base->rev >= 3) {
3231*4882a593Smuzhiyun base->gen_dmac.backup = d40_backup_regs_v4a;
3232*4882a593Smuzhiyun base->gen_dmac.backup_size = BACKUP_REGS_SZ_V4A;
3233*4882a593Smuzhiyun }
3234*4882a593Smuzhiyun base->gen_dmac.interrupt_en = D40_DREG_PCMIS;
3235*4882a593Smuzhiyun base->gen_dmac.interrupt_clear = D40_DREG_PCICR;
3236*4882a593Smuzhiyun base->gen_dmac.realtime_en = D40_DREG_RSEG1;
3237*4882a593Smuzhiyun base->gen_dmac.realtime_clear = D40_DREG_RCEG1;
3238*4882a593Smuzhiyun base->gen_dmac.high_prio_en = D40_DREG_PSEG1;
3239*4882a593Smuzhiyun base->gen_dmac.high_prio_clear = D40_DREG_PCEG1;
3240*4882a593Smuzhiyun base->gen_dmac.il = il_v4a;
3241*4882a593Smuzhiyun base->gen_dmac.il_size = ARRAY_SIZE(il_v4a);
3242*4882a593Smuzhiyun base->gen_dmac.init_reg = dma_init_reg_v4a;
3243*4882a593Smuzhiyun base->gen_dmac.init_reg_size = ARRAY_SIZE(dma_init_reg_v4a);
3244*4882a593Smuzhiyun }
3245*4882a593Smuzhiyun
3246*4882a593Smuzhiyun base->phy_res = kcalloc(num_phy_chans,
3247*4882a593Smuzhiyun sizeof(*base->phy_res),
3248*4882a593Smuzhiyun GFP_KERNEL);
3249*4882a593Smuzhiyun if (!base->phy_res)
3250*4882a593Smuzhiyun goto free_base;
3251*4882a593Smuzhiyun
3252*4882a593Smuzhiyun base->lookup_phy_chans = kcalloc(num_phy_chans,
3253*4882a593Smuzhiyun sizeof(*base->lookup_phy_chans),
3254*4882a593Smuzhiyun GFP_KERNEL);
3255*4882a593Smuzhiyun if (!base->lookup_phy_chans)
3256*4882a593Smuzhiyun goto free_phy_res;
3257*4882a593Smuzhiyun
3258*4882a593Smuzhiyun base->lookup_log_chans = kcalloc(num_log_chans,
3259*4882a593Smuzhiyun sizeof(*base->lookup_log_chans),
3260*4882a593Smuzhiyun GFP_KERNEL);
3261*4882a593Smuzhiyun if (!base->lookup_log_chans)
3262*4882a593Smuzhiyun goto free_phy_chans;
3263*4882a593Smuzhiyun
3264*4882a593Smuzhiyun base->reg_val_backup_chan = kmalloc_array(base->num_phy_chans,
3265*4882a593Smuzhiyun sizeof(d40_backup_regs_chan),
3266*4882a593Smuzhiyun GFP_KERNEL);
3267*4882a593Smuzhiyun if (!base->reg_val_backup_chan)
3268*4882a593Smuzhiyun goto free_log_chans;
3269*4882a593Smuzhiyun
3270*4882a593Smuzhiyun base->lcla_pool.alloc_map = kcalloc(num_phy_chans
3271*4882a593Smuzhiyun * D40_LCLA_LINK_PER_EVENT_GRP,
3272*4882a593Smuzhiyun sizeof(*base->lcla_pool.alloc_map),
3273*4882a593Smuzhiyun GFP_KERNEL);
3274*4882a593Smuzhiyun if (!base->lcla_pool.alloc_map)
3275*4882a593Smuzhiyun goto free_backup_chan;
3276*4882a593Smuzhiyun
3277*4882a593Smuzhiyun base->regs_interrupt = kmalloc_array(base->gen_dmac.il_size,
3278*4882a593Smuzhiyun sizeof(*base->regs_interrupt),
3279*4882a593Smuzhiyun GFP_KERNEL);
3280*4882a593Smuzhiyun if (!base->regs_interrupt)
3281*4882a593Smuzhiyun goto free_map;
3282*4882a593Smuzhiyun
3283*4882a593Smuzhiyun base->desc_slab = kmem_cache_create(D40_NAME, sizeof(struct d40_desc),
3284*4882a593Smuzhiyun 0, SLAB_HWCACHE_ALIGN,
3285*4882a593Smuzhiyun NULL);
3286*4882a593Smuzhiyun if (base->desc_slab == NULL)
3287*4882a593Smuzhiyun goto free_regs;
3288*4882a593Smuzhiyun
3289*4882a593Smuzhiyun
3290*4882a593Smuzhiyun return base;
3291*4882a593Smuzhiyun free_regs:
3292*4882a593Smuzhiyun kfree(base->regs_interrupt);
3293*4882a593Smuzhiyun free_map:
3294*4882a593Smuzhiyun kfree(base->lcla_pool.alloc_map);
3295*4882a593Smuzhiyun free_backup_chan:
3296*4882a593Smuzhiyun kfree(base->reg_val_backup_chan);
3297*4882a593Smuzhiyun free_log_chans:
3298*4882a593Smuzhiyun kfree(base->lookup_log_chans);
3299*4882a593Smuzhiyun free_phy_chans:
3300*4882a593Smuzhiyun kfree(base->lookup_phy_chans);
3301*4882a593Smuzhiyun free_phy_res:
3302*4882a593Smuzhiyun kfree(base->phy_res);
3303*4882a593Smuzhiyun free_base:
3304*4882a593Smuzhiyun kfree(base);
3305*4882a593Smuzhiyun unmap_io:
3306*4882a593Smuzhiyun iounmap(virtbase);
3307*4882a593Smuzhiyun release_region:
3308*4882a593Smuzhiyun release_mem_region(res->start, resource_size(res));
3309*4882a593Smuzhiyun check_prepare_enabled:
3310*4882a593Smuzhiyun if (!clk_ret)
3311*4882a593Smuzhiyun disable_unprepare:
3312*4882a593Smuzhiyun clk_disable_unprepare(clk);
3313*4882a593Smuzhiyun if (!IS_ERR(clk))
3314*4882a593Smuzhiyun clk_put(clk);
3315*4882a593Smuzhiyun return NULL;
3316*4882a593Smuzhiyun }
3317*4882a593Smuzhiyun
d40_hw_init(struct d40_base * base)3318*4882a593Smuzhiyun static void __init d40_hw_init(struct d40_base *base)
3319*4882a593Smuzhiyun {
3320*4882a593Smuzhiyun
3321*4882a593Smuzhiyun int i;
3322*4882a593Smuzhiyun u32 prmseo[2] = {0, 0};
3323*4882a593Smuzhiyun u32 activeo[2] = {0xFFFFFFFF, 0xFFFFFFFF};
3324*4882a593Smuzhiyun u32 pcmis = 0;
3325*4882a593Smuzhiyun u32 pcicr = 0;
3326*4882a593Smuzhiyun struct d40_reg_val *dma_init_reg = base->gen_dmac.init_reg;
3327*4882a593Smuzhiyun u32 reg_size = base->gen_dmac.init_reg_size;
3328*4882a593Smuzhiyun
3329*4882a593Smuzhiyun for (i = 0; i < reg_size; i++)
3330*4882a593Smuzhiyun writel(dma_init_reg[i].val,
3331*4882a593Smuzhiyun base->virtbase + dma_init_reg[i].reg);
3332*4882a593Smuzhiyun
3333*4882a593Smuzhiyun /* Configure all our dma channels to default settings */
3334*4882a593Smuzhiyun for (i = 0; i < base->num_phy_chans; i++) {
3335*4882a593Smuzhiyun
3336*4882a593Smuzhiyun activeo[i % 2] = activeo[i % 2] << 2;
3337*4882a593Smuzhiyun
3338*4882a593Smuzhiyun if (base->phy_res[base->num_phy_chans - i - 1].allocated_src
3339*4882a593Smuzhiyun == D40_ALLOC_PHY) {
3340*4882a593Smuzhiyun activeo[i % 2] |= 3;
3341*4882a593Smuzhiyun continue;
3342*4882a593Smuzhiyun }
3343*4882a593Smuzhiyun
3344*4882a593Smuzhiyun /* Enable interrupt # */
3345*4882a593Smuzhiyun pcmis = (pcmis << 1) | 1;
3346*4882a593Smuzhiyun
3347*4882a593Smuzhiyun /* Clear interrupt # */
3348*4882a593Smuzhiyun pcicr = (pcicr << 1) | 1;
3349*4882a593Smuzhiyun
3350*4882a593Smuzhiyun /* Set channel to physical mode */
3351*4882a593Smuzhiyun prmseo[i % 2] = prmseo[i % 2] << 2;
3352*4882a593Smuzhiyun prmseo[i % 2] |= 1;
3353*4882a593Smuzhiyun
3354*4882a593Smuzhiyun }
3355*4882a593Smuzhiyun
3356*4882a593Smuzhiyun writel(prmseo[1], base->virtbase + D40_DREG_PRMSE);
3357*4882a593Smuzhiyun writel(prmseo[0], base->virtbase + D40_DREG_PRMSO);
3358*4882a593Smuzhiyun writel(activeo[1], base->virtbase + D40_DREG_ACTIVE);
3359*4882a593Smuzhiyun writel(activeo[0], base->virtbase + D40_DREG_ACTIVO);
3360*4882a593Smuzhiyun
3361*4882a593Smuzhiyun /* Write which interrupt to enable */
3362*4882a593Smuzhiyun writel(pcmis, base->virtbase + base->gen_dmac.interrupt_en);
3363*4882a593Smuzhiyun
3364*4882a593Smuzhiyun /* Write which interrupt to clear */
3365*4882a593Smuzhiyun writel(pcicr, base->virtbase + base->gen_dmac.interrupt_clear);
3366*4882a593Smuzhiyun
3367*4882a593Smuzhiyun /* These are __initdata and cannot be accessed after init */
3368*4882a593Smuzhiyun base->gen_dmac.init_reg = NULL;
3369*4882a593Smuzhiyun base->gen_dmac.init_reg_size = 0;
3370*4882a593Smuzhiyun }
3371*4882a593Smuzhiyun
d40_lcla_allocate(struct d40_base * base)3372*4882a593Smuzhiyun static int __init d40_lcla_allocate(struct d40_base *base)
3373*4882a593Smuzhiyun {
3374*4882a593Smuzhiyun struct d40_lcla_pool *pool = &base->lcla_pool;
3375*4882a593Smuzhiyun unsigned long *page_list;
3376*4882a593Smuzhiyun int i, j;
3377*4882a593Smuzhiyun int ret;
3378*4882a593Smuzhiyun
3379*4882a593Smuzhiyun /*
3380*4882a593Smuzhiyun * This is somewhat ugly. We need 8192 bytes that are 18 bit aligned,
3381*4882a593Smuzhiyun * To full fill this hardware requirement without wasting 256 kb
3382*4882a593Smuzhiyun * we allocate pages until we get an aligned one.
3383*4882a593Smuzhiyun */
3384*4882a593Smuzhiyun page_list = kmalloc_array(MAX_LCLA_ALLOC_ATTEMPTS,
3385*4882a593Smuzhiyun sizeof(*page_list),
3386*4882a593Smuzhiyun GFP_KERNEL);
3387*4882a593Smuzhiyun if (!page_list)
3388*4882a593Smuzhiyun return -ENOMEM;
3389*4882a593Smuzhiyun
3390*4882a593Smuzhiyun /* Calculating how many pages that are required */
3391*4882a593Smuzhiyun base->lcla_pool.pages = SZ_1K * base->num_phy_chans / PAGE_SIZE;
3392*4882a593Smuzhiyun
3393*4882a593Smuzhiyun for (i = 0; i < MAX_LCLA_ALLOC_ATTEMPTS; i++) {
3394*4882a593Smuzhiyun page_list[i] = __get_free_pages(GFP_KERNEL,
3395*4882a593Smuzhiyun base->lcla_pool.pages);
3396*4882a593Smuzhiyun if (!page_list[i]) {
3397*4882a593Smuzhiyun
3398*4882a593Smuzhiyun d40_err(base->dev, "Failed to allocate %d pages.\n",
3399*4882a593Smuzhiyun base->lcla_pool.pages);
3400*4882a593Smuzhiyun ret = -ENOMEM;
3401*4882a593Smuzhiyun
3402*4882a593Smuzhiyun for (j = 0; j < i; j++)
3403*4882a593Smuzhiyun free_pages(page_list[j], base->lcla_pool.pages);
3404*4882a593Smuzhiyun goto free_page_list;
3405*4882a593Smuzhiyun }
3406*4882a593Smuzhiyun
3407*4882a593Smuzhiyun if ((virt_to_phys((void *)page_list[i]) &
3408*4882a593Smuzhiyun (LCLA_ALIGNMENT - 1)) == 0)
3409*4882a593Smuzhiyun break;
3410*4882a593Smuzhiyun }
3411*4882a593Smuzhiyun
3412*4882a593Smuzhiyun for (j = 0; j < i; j++)
3413*4882a593Smuzhiyun free_pages(page_list[j], base->lcla_pool.pages);
3414*4882a593Smuzhiyun
3415*4882a593Smuzhiyun if (i < MAX_LCLA_ALLOC_ATTEMPTS) {
3416*4882a593Smuzhiyun base->lcla_pool.base = (void *)page_list[i];
3417*4882a593Smuzhiyun } else {
3418*4882a593Smuzhiyun /*
3419*4882a593Smuzhiyun * After many attempts and no succees with finding the correct
3420*4882a593Smuzhiyun * alignment, try with allocating a big buffer.
3421*4882a593Smuzhiyun */
3422*4882a593Smuzhiyun dev_warn(base->dev,
3423*4882a593Smuzhiyun "[%s] Failed to get %d pages @ 18 bit align.\n",
3424*4882a593Smuzhiyun __func__, base->lcla_pool.pages);
3425*4882a593Smuzhiyun base->lcla_pool.base_unaligned = kmalloc(SZ_1K *
3426*4882a593Smuzhiyun base->num_phy_chans +
3427*4882a593Smuzhiyun LCLA_ALIGNMENT,
3428*4882a593Smuzhiyun GFP_KERNEL);
3429*4882a593Smuzhiyun if (!base->lcla_pool.base_unaligned) {
3430*4882a593Smuzhiyun ret = -ENOMEM;
3431*4882a593Smuzhiyun goto free_page_list;
3432*4882a593Smuzhiyun }
3433*4882a593Smuzhiyun
3434*4882a593Smuzhiyun base->lcla_pool.base = PTR_ALIGN(base->lcla_pool.base_unaligned,
3435*4882a593Smuzhiyun LCLA_ALIGNMENT);
3436*4882a593Smuzhiyun }
3437*4882a593Smuzhiyun
3438*4882a593Smuzhiyun pool->dma_addr = dma_map_single(base->dev, pool->base,
3439*4882a593Smuzhiyun SZ_1K * base->num_phy_chans,
3440*4882a593Smuzhiyun DMA_TO_DEVICE);
3441*4882a593Smuzhiyun if (dma_mapping_error(base->dev, pool->dma_addr)) {
3442*4882a593Smuzhiyun pool->dma_addr = 0;
3443*4882a593Smuzhiyun ret = -ENOMEM;
3444*4882a593Smuzhiyun goto free_page_list;
3445*4882a593Smuzhiyun }
3446*4882a593Smuzhiyun
3447*4882a593Smuzhiyun writel(virt_to_phys(base->lcla_pool.base),
3448*4882a593Smuzhiyun base->virtbase + D40_DREG_LCLA);
3449*4882a593Smuzhiyun ret = 0;
3450*4882a593Smuzhiyun free_page_list:
3451*4882a593Smuzhiyun kfree(page_list);
3452*4882a593Smuzhiyun return ret;
3453*4882a593Smuzhiyun }
3454*4882a593Smuzhiyun
d40_of_probe(struct platform_device * pdev,struct device_node * np)3455*4882a593Smuzhiyun static int __init d40_of_probe(struct platform_device *pdev,
3456*4882a593Smuzhiyun struct device_node *np)
3457*4882a593Smuzhiyun {
3458*4882a593Smuzhiyun struct stedma40_platform_data *pdata;
3459*4882a593Smuzhiyun int num_phy = 0, num_memcpy = 0, num_disabled = 0;
3460*4882a593Smuzhiyun const __be32 *list;
3461*4882a593Smuzhiyun
3462*4882a593Smuzhiyun pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
3463*4882a593Smuzhiyun if (!pdata)
3464*4882a593Smuzhiyun return -ENOMEM;
3465*4882a593Smuzhiyun
3466*4882a593Smuzhiyun /* If absent this value will be obtained from h/w. */
3467*4882a593Smuzhiyun of_property_read_u32(np, "dma-channels", &num_phy);
3468*4882a593Smuzhiyun if (num_phy > 0)
3469*4882a593Smuzhiyun pdata->num_of_phy_chans = num_phy;
3470*4882a593Smuzhiyun
3471*4882a593Smuzhiyun list = of_get_property(np, "memcpy-channels", &num_memcpy);
3472*4882a593Smuzhiyun num_memcpy /= sizeof(*list);
3473*4882a593Smuzhiyun
3474*4882a593Smuzhiyun if (num_memcpy > D40_MEMCPY_MAX_CHANS || num_memcpy <= 0) {
3475*4882a593Smuzhiyun d40_err(&pdev->dev,
3476*4882a593Smuzhiyun "Invalid number of memcpy channels specified (%d)\n",
3477*4882a593Smuzhiyun num_memcpy);
3478*4882a593Smuzhiyun return -EINVAL;
3479*4882a593Smuzhiyun }
3480*4882a593Smuzhiyun pdata->num_of_memcpy_chans = num_memcpy;
3481*4882a593Smuzhiyun
3482*4882a593Smuzhiyun of_property_read_u32_array(np, "memcpy-channels",
3483*4882a593Smuzhiyun dma40_memcpy_channels,
3484*4882a593Smuzhiyun num_memcpy);
3485*4882a593Smuzhiyun
3486*4882a593Smuzhiyun list = of_get_property(np, "disabled-channels", &num_disabled);
3487*4882a593Smuzhiyun num_disabled /= sizeof(*list);
3488*4882a593Smuzhiyun
3489*4882a593Smuzhiyun if (num_disabled >= STEDMA40_MAX_PHYS || num_disabled < 0) {
3490*4882a593Smuzhiyun d40_err(&pdev->dev,
3491*4882a593Smuzhiyun "Invalid number of disabled channels specified (%d)\n",
3492*4882a593Smuzhiyun num_disabled);
3493*4882a593Smuzhiyun return -EINVAL;
3494*4882a593Smuzhiyun }
3495*4882a593Smuzhiyun
3496*4882a593Smuzhiyun of_property_read_u32_array(np, "disabled-channels",
3497*4882a593Smuzhiyun pdata->disabled_channels,
3498*4882a593Smuzhiyun num_disabled);
3499*4882a593Smuzhiyun pdata->disabled_channels[num_disabled] = -1;
3500*4882a593Smuzhiyun
3501*4882a593Smuzhiyun pdev->dev.platform_data = pdata;
3502*4882a593Smuzhiyun
3503*4882a593Smuzhiyun return 0;
3504*4882a593Smuzhiyun }
3505*4882a593Smuzhiyun
d40_probe(struct platform_device * pdev)3506*4882a593Smuzhiyun static int __init d40_probe(struct platform_device *pdev)
3507*4882a593Smuzhiyun {
3508*4882a593Smuzhiyun struct stedma40_platform_data *plat_data = dev_get_platdata(&pdev->dev);
3509*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
3510*4882a593Smuzhiyun int ret = -ENOENT;
3511*4882a593Smuzhiyun struct d40_base *base;
3512*4882a593Smuzhiyun struct resource *res;
3513*4882a593Smuzhiyun int num_reserved_chans;
3514*4882a593Smuzhiyun u32 val;
3515*4882a593Smuzhiyun
3516*4882a593Smuzhiyun if (!plat_data) {
3517*4882a593Smuzhiyun if (np) {
3518*4882a593Smuzhiyun if (d40_of_probe(pdev, np)) {
3519*4882a593Smuzhiyun ret = -ENOMEM;
3520*4882a593Smuzhiyun goto report_failure;
3521*4882a593Smuzhiyun }
3522*4882a593Smuzhiyun } else {
3523*4882a593Smuzhiyun d40_err(&pdev->dev, "No pdata or Device Tree provided\n");
3524*4882a593Smuzhiyun goto report_failure;
3525*4882a593Smuzhiyun }
3526*4882a593Smuzhiyun }
3527*4882a593Smuzhiyun
3528*4882a593Smuzhiyun base = d40_hw_detect_init(pdev);
3529*4882a593Smuzhiyun if (!base)
3530*4882a593Smuzhiyun goto report_failure;
3531*4882a593Smuzhiyun
3532*4882a593Smuzhiyun num_reserved_chans = d40_phy_res_init(base);
3533*4882a593Smuzhiyun
3534*4882a593Smuzhiyun platform_set_drvdata(pdev, base);
3535*4882a593Smuzhiyun
3536*4882a593Smuzhiyun spin_lock_init(&base->interrupt_lock);
3537*4882a593Smuzhiyun spin_lock_init(&base->execmd_lock);
3538*4882a593Smuzhiyun
3539*4882a593Smuzhiyun /* Get IO for logical channel parameter address */
3540*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "lcpa");
3541*4882a593Smuzhiyun if (!res) {
3542*4882a593Smuzhiyun ret = -ENOENT;
3543*4882a593Smuzhiyun d40_err(&pdev->dev, "No \"lcpa\" memory resource\n");
3544*4882a593Smuzhiyun goto destroy_cache;
3545*4882a593Smuzhiyun }
3546*4882a593Smuzhiyun base->lcpa_size = resource_size(res);
3547*4882a593Smuzhiyun base->phy_lcpa = res->start;
3548*4882a593Smuzhiyun
3549*4882a593Smuzhiyun if (request_mem_region(res->start, resource_size(res),
3550*4882a593Smuzhiyun D40_NAME " I/O lcpa") == NULL) {
3551*4882a593Smuzhiyun ret = -EBUSY;
3552*4882a593Smuzhiyun d40_err(&pdev->dev, "Failed to request LCPA region %pR\n", res);
3553*4882a593Smuzhiyun goto destroy_cache;
3554*4882a593Smuzhiyun }
3555*4882a593Smuzhiyun
3556*4882a593Smuzhiyun /* We make use of ESRAM memory for this. */
3557*4882a593Smuzhiyun val = readl(base->virtbase + D40_DREG_LCPA);
3558*4882a593Smuzhiyun if (res->start != val && val != 0) {
3559*4882a593Smuzhiyun dev_warn(&pdev->dev,
3560*4882a593Smuzhiyun "[%s] Mismatch LCPA dma 0x%x, def %pa\n",
3561*4882a593Smuzhiyun __func__, val, &res->start);
3562*4882a593Smuzhiyun } else
3563*4882a593Smuzhiyun writel(res->start, base->virtbase + D40_DREG_LCPA);
3564*4882a593Smuzhiyun
3565*4882a593Smuzhiyun base->lcpa_base = ioremap(res->start, resource_size(res));
3566*4882a593Smuzhiyun if (!base->lcpa_base) {
3567*4882a593Smuzhiyun ret = -ENOMEM;
3568*4882a593Smuzhiyun d40_err(&pdev->dev, "Failed to ioremap LCPA region\n");
3569*4882a593Smuzhiyun goto destroy_cache;
3570*4882a593Smuzhiyun }
3571*4882a593Smuzhiyun /* If lcla has to be located in ESRAM we don't need to allocate */
3572*4882a593Smuzhiyun if (base->plat_data->use_esram_lcla) {
3573*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
3574*4882a593Smuzhiyun "lcla_esram");
3575*4882a593Smuzhiyun if (!res) {
3576*4882a593Smuzhiyun ret = -ENOENT;
3577*4882a593Smuzhiyun d40_err(&pdev->dev,
3578*4882a593Smuzhiyun "No \"lcla_esram\" memory resource\n");
3579*4882a593Smuzhiyun goto destroy_cache;
3580*4882a593Smuzhiyun }
3581*4882a593Smuzhiyun base->lcla_pool.base = ioremap(res->start,
3582*4882a593Smuzhiyun resource_size(res));
3583*4882a593Smuzhiyun if (!base->lcla_pool.base) {
3584*4882a593Smuzhiyun ret = -ENOMEM;
3585*4882a593Smuzhiyun d40_err(&pdev->dev, "Failed to ioremap LCLA region\n");
3586*4882a593Smuzhiyun goto destroy_cache;
3587*4882a593Smuzhiyun }
3588*4882a593Smuzhiyun writel(res->start, base->virtbase + D40_DREG_LCLA);
3589*4882a593Smuzhiyun
3590*4882a593Smuzhiyun } else {
3591*4882a593Smuzhiyun ret = d40_lcla_allocate(base);
3592*4882a593Smuzhiyun if (ret) {
3593*4882a593Smuzhiyun d40_err(&pdev->dev, "Failed to allocate LCLA area\n");
3594*4882a593Smuzhiyun goto destroy_cache;
3595*4882a593Smuzhiyun }
3596*4882a593Smuzhiyun }
3597*4882a593Smuzhiyun
3598*4882a593Smuzhiyun spin_lock_init(&base->lcla_pool.lock);
3599*4882a593Smuzhiyun
3600*4882a593Smuzhiyun base->irq = platform_get_irq(pdev, 0);
3601*4882a593Smuzhiyun
3602*4882a593Smuzhiyun ret = request_irq(base->irq, d40_handle_interrupt, 0, D40_NAME, base);
3603*4882a593Smuzhiyun if (ret) {
3604*4882a593Smuzhiyun d40_err(&pdev->dev, "No IRQ defined\n");
3605*4882a593Smuzhiyun goto destroy_cache;
3606*4882a593Smuzhiyun }
3607*4882a593Smuzhiyun
3608*4882a593Smuzhiyun if (base->plat_data->use_esram_lcla) {
3609*4882a593Smuzhiyun
3610*4882a593Smuzhiyun base->lcpa_regulator = regulator_get(base->dev, "lcla_esram");
3611*4882a593Smuzhiyun if (IS_ERR(base->lcpa_regulator)) {
3612*4882a593Smuzhiyun d40_err(&pdev->dev, "Failed to get lcpa_regulator\n");
3613*4882a593Smuzhiyun ret = PTR_ERR(base->lcpa_regulator);
3614*4882a593Smuzhiyun base->lcpa_regulator = NULL;
3615*4882a593Smuzhiyun goto destroy_cache;
3616*4882a593Smuzhiyun }
3617*4882a593Smuzhiyun
3618*4882a593Smuzhiyun ret = regulator_enable(base->lcpa_regulator);
3619*4882a593Smuzhiyun if (ret) {
3620*4882a593Smuzhiyun d40_err(&pdev->dev,
3621*4882a593Smuzhiyun "Failed to enable lcpa_regulator\n");
3622*4882a593Smuzhiyun regulator_put(base->lcpa_regulator);
3623*4882a593Smuzhiyun base->lcpa_regulator = NULL;
3624*4882a593Smuzhiyun goto destroy_cache;
3625*4882a593Smuzhiyun }
3626*4882a593Smuzhiyun }
3627*4882a593Smuzhiyun
3628*4882a593Smuzhiyun writel_relaxed(D40_DREG_GCC_ENABLE_ALL, base->virtbase + D40_DREG_GCC);
3629*4882a593Smuzhiyun
3630*4882a593Smuzhiyun pm_runtime_irq_safe(base->dev);
3631*4882a593Smuzhiyun pm_runtime_set_autosuspend_delay(base->dev, DMA40_AUTOSUSPEND_DELAY);
3632*4882a593Smuzhiyun pm_runtime_use_autosuspend(base->dev);
3633*4882a593Smuzhiyun pm_runtime_mark_last_busy(base->dev);
3634*4882a593Smuzhiyun pm_runtime_set_active(base->dev);
3635*4882a593Smuzhiyun pm_runtime_enable(base->dev);
3636*4882a593Smuzhiyun
3637*4882a593Smuzhiyun ret = d40_dmaengine_init(base, num_reserved_chans);
3638*4882a593Smuzhiyun if (ret)
3639*4882a593Smuzhiyun goto destroy_cache;
3640*4882a593Smuzhiyun
3641*4882a593Smuzhiyun ret = dma_set_max_seg_size(base->dev, STEDMA40_MAX_SEG_SIZE);
3642*4882a593Smuzhiyun if (ret) {
3643*4882a593Smuzhiyun d40_err(&pdev->dev, "Failed to set dma max seg size\n");
3644*4882a593Smuzhiyun goto destroy_cache;
3645*4882a593Smuzhiyun }
3646*4882a593Smuzhiyun
3647*4882a593Smuzhiyun d40_hw_init(base);
3648*4882a593Smuzhiyun
3649*4882a593Smuzhiyun if (np) {
3650*4882a593Smuzhiyun ret = of_dma_controller_register(np, d40_xlate, NULL);
3651*4882a593Smuzhiyun if (ret)
3652*4882a593Smuzhiyun dev_err(&pdev->dev,
3653*4882a593Smuzhiyun "could not register of_dma_controller\n");
3654*4882a593Smuzhiyun }
3655*4882a593Smuzhiyun
3656*4882a593Smuzhiyun dev_info(base->dev, "initialized\n");
3657*4882a593Smuzhiyun return 0;
3658*4882a593Smuzhiyun destroy_cache:
3659*4882a593Smuzhiyun kmem_cache_destroy(base->desc_slab);
3660*4882a593Smuzhiyun if (base->virtbase)
3661*4882a593Smuzhiyun iounmap(base->virtbase);
3662*4882a593Smuzhiyun
3663*4882a593Smuzhiyun if (base->lcla_pool.base && base->plat_data->use_esram_lcla) {
3664*4882a593Smuzhiyun iounmap(base->lcla_pool.base);
3665*4882a593Smuzhiyun base->lcla_pool.base = NULL;
3666*4882a593Smuzhiyun }
3667*4882a593Smuzhiyun
3668*4882a593Smuzhiyun if (base->lcla_pool.dma_addr)
3669*4882a593Smuzhiyun dma_unmap_single(base->dev, base->lcla_pool.dma_addr,
3670*4882a593Smuzhiyun SZ_1K * base->num_phy_chans,
3671*4882a593Smuzhiyun DMA_TO_DEVICE);
3672*4882a593Smuzhiyun
3673*4882a593Smuzhiyun if (!base->lcla_pool.base_unaligned && base->lcla_pool.base)
3674*4882a593Smuzhiyun free_pages((unsigned long)base->lcla_pool.base,
3675*4882a593Smuzhiyun base->lcla_pool.pages);
3676*4882a593Smuzhiyun
3677*4882a593Smuzhiyun kfree(base->lcla_pool.base_unaligned);
3678*4882a593Smuzhiyun
3679*4882a593Smuzhiyun if (base->lcpa_base)
3680*4882a593Smuzhiyun iounmap(base->lcpa_base);
3681*4882a593Smuzhiyun
3682*4882a593Smuzhiyun if (base->phy_lcpa)
3683*4882a593Smuzhiyun release_mem_region(base->phy_lcpa,
3684*4882a593Smuzhiyun base->lcpa_size);
3685*4882a593Smuzhiyun if (base->phy_start)
3686*4882a593Smuzhiyun release_mem_region(base->phy_start,
3687*4882a593Smuzhiyun base->phy_size);
3688*4882a593Smuzhiyun if (base->clk) {
3689*4882a593Smuzhiyun clk_disable_unprepare(base->clk);
3690*4882a593Smuzhiyun clk_put(base->clk);
3691*4882a593Smuzhiyun }
3692*4882a593Smuzhiyun
3693*4882a593Smuzhiyun if (base->lcpa_regulator) {
3694*4882a593Smuzhiyun regulator_disable(base->lcpa_regulator);
3695*4882a593Smuzhiyun regulator_put(base->lcpa_regulator);
3696*4882a593Smuzhiyun }
3697*4882a593Smuzhiyun
3698*4882a593Smuzhiyun kfree(base->lcla_pool.alloc_map);
3699*4882a593Smuzhiyun kfree(base->lookup_log_chans);
3700*4882a593Smuzhiyun kfree(base->lookup_phy_chans);
3701*4882a593Smuzhiyun kfree(base->phy_res);
3702*4882a593Smuzhiyun kfree(base);
3703*4882a593Smuzhiyun report_failure:
3704*4882a593Smuzhiyun d40_err(&pdev->dev, "probe failed\n");
3705*4882a593Smuzhiyun return ret;
3706*4882a593Smuzhiyun }
3707*4882a593Smuzhiyun
3708*4882a593Smuzhiyun static const struct of_device_id d40_match[] = {
3709*4882a593Smuzhiyun { .compatible = "stericsson,dma40", },
3710*4882a593Smuzhiyun {}
3711*4882a593Smuzhiyun };
3712*4882a593Smuzhiyun
3713*4882a593Smuzhiyun static struct platform_driver d40_driver = {
3714*4882a593Smuzhiyun .driver = {
3715*4882a593Smuzhiyun .name = D40_NAME,
3716*4882a593Smuzhiyun .pm = &dma40_pm_ops,
3717*4882a593Smuzhiyun .of_match_table = d40_match,
3718*4882a593Smuzhiyun },
3719*4882a593Smuzhiyun };
3720*4882a593Smuzhiyun
stedma40_init(void)3721*4882a593Smuzhiyun static int __init stedma40_init(void)
3722*4882a593Smuzhiyun {
3723*4882a593Smuzhiyun return platform_driver_probe(&d40_driver, d40_probe);
3724*4882a593Smuzhiyun }
3725*4882a593Smuzhiyun subsys_initcall(stedma40_init);
3726