xref: /OK3568_Linux_fs/kernel/drivers/dma/sprd-dma.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2017 Spreadtrum Communications Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier: GPL-2.0
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/dma-mapping.h>
9*4882a593Smuzhiyun #include <linux/dma/sprd-dma.h>
10*4882a593Smuzhiyun #include <linux/errno.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include <linux/of_dma.h>
18*4882a593Smuzhiyun #include <linux/of_device.h>
19*4882a593Smuzhiyun #include <linux/pm_runtime.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include "virt-dma.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define SPRD_DMA_CHN_REG_OFFSET		0x1000
25*4882a593Smuzhiyun #define SPRD_DMA_CHN_REG_LENGTH		0x40
26*4882a593Smuzhiyun #define SPRD_DMA_MEMCPY_MIN_SIZE	64
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* DMA global registers definition */
29*4882a593Smuzhiyun #define SPRD_DMA_GLB_PAUSE		0x0
30*4882a593Smuzhiyun #define SPRD_DMA_GLB_FRAG_WAIT		0x4
31*4882a593Smuzhiyun #define SPRD_DMA_GLB_REQ_PEND0_EN	0x8
32*4882a593Smuzhiyun #define SPRD_DMA_GLB_REQ_PEND1_EN	0xc
33*4882a593Smuzhiyun #define SPRD_DMA_GLB_INT_RAW_STS	0x10
34*4882a593Smuzhiyun #define SPRD_DMA_GLB_INT_MSK_STS	0x14
35*4882a593Smuzhiyun #define SPRD_DMA_GLB_REQ_STS		0x18
36*4882a593Smuzhiyun #define SPRD_DMA_GLB_CHN_EN_STS		0x1c
37*4882a593Smuzhiyun #define SPRD_DMA_GLB_DEBUG_STS		0x20
38*4882a593Smuzhiyun #define SPRD_DMA_GLB_ARB_SEL_STS	0x24
39*4882a593Smuzhiyun #define SPRD_DMA_GLB_2STAGE_GRP1	0x28
40*4882a593Smuzhiyun #define SPRD_DMA_GLB_2STAGE_GRP2	0x2c
41*4882a593Smuzhiyun #define SPRD_DMA_GLB_REQ_UID(uid)	(0x4 * ((uid) - 1))
42*4882a593Smuzhiyun #define SPRD_DMA_GLB_REQ_UID_OFFSET	0x2000
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /* DMA channel registers definition */
45*4882a593Smuzhiyun #define SPRD_DMA_CHN_PAUSE		0x0
46*4882a593Smuzhiyun #define SPRD_DMA_CHN_REQ		0x4
47*4882a593Smuzhiyun #define SPRD_DMA_CHN_CFG		0x8
48*4882a593Smuzhiyun #define SPRD_DMA_CHN_INTC		0xc
49*4882a593Smuzhiyun #define SPRD_DMA_CHN_SRC_ADDR		0x10
50*4882a593Smuzhiyun #define SPRD_DMA_CHN_DES_ADDR		0x14
51*4882a593Smuzhiyun #define SPRD_DMA_CHN_FRG_LEN		0x18
52*4882a593Smuzhiyun #define SPRD_DMA_CHN_BLK_LEN		0x1c
53*4882a593Smuzhiyun #define SPRD_DMA_CHN_TRSC_LEN		0x20
54*4882a593Smuzhiyun #define SPRD_DMA_CHN_TRSF_STEP		0x24
55*4882a593Smuzhiyun #define SPRD_DMA_CHN_WARP_PTR		0x28
56*4882a593Smuzhiyun #define SPRD_DMA_CHN_WARP_TO		0x2c
57*4882a593Smuzhiyun #define SPRD_DMA_CHN_LLIST_PTR		0x30
58*4882a593Smuzhiyun #define SPRD_DMA_CHN_FRAG_STEP		0x34
59*4882a593Smuzhiyun #define SPRD_DMA_CHN_SRC_BLK_STEP	0x38
60*4882a593Smuzhiyun #define SPRD_DMA_CHN_DES_BLK_STEP	0x3c
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /* SPRD_DMA_GLB_2STAGE_GRP register definition */
63*4882a593Smuzhiyun #define SPRD_DMA_GLB_2STAGE_EN		BIT(24)
64*4882a593Smuzhiyun #define SPRD_DMA_GLB_CHN_INT_MASK	GENMASK(23, 20)
65*4882a593Smuzhiyun #define SPRD_DMA_GLB_DEST_INT		BIT(22)
66*4882a593Smuzhiyun #define SPRD_DMA_GLB_SRC_INT		BIT(20)
67*4882a593Smuzhiyun #define SPRD_DMA_GLB_LIST_DONE_TRG	BIT(19)
68*4882a593Smuzhiyun #define SPRD_DMA_GLB_TRANS_DONE_TRG	BIT(18)
69*4882a593Smuzhiyun #define SPRD_DMA_GLB_BLOCK_DONE_TRG	BIT(17)
70*4882a593Smuzhiyun #define SPRD_DMA_GLB_FRAG_DONE_TRG	BIT(16)
71*4882a593Smuzhiyun #define SPRD_DMA_GLB_TRG_OFFSET		16
72*4882a593Smuzhiyun #define SPRD_DMA_GLB_DEST_CHN_MASK	GENMASK(13, 8)
73*4882a593Smuzhiyun #define SPRD_DMA_GLB_DEST_CHN_OFFSET	8
74*4882a593Smuzhiyun #define SPRD_DMA_GLB_SRC_CHN_MASK	GENMASK(5, 0)
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /* SPRD_DMA_CHN_INTC register definition */
77*4882a593Smuzhiyun #define SPRD_DMA_INT_MASK		GENMASK(4, 0)
78*4882a593Smuzhiyun #define SPRD_DMA_INT_CLR_OFFSET		24
79*4882a593Smuzhiyun #define SPRD_DMA_FRAG_INT_EN		BIT(0)
80*4882a593Smuzhiyun #define SPRD_DMA_BLK_INT_EN		BIT(1)
81*4882a593Smuzhiyun #define SPRD_DMA_TRANS_INT_EN		BIT(2)
82*4882a593Smuzhiyun #define SPRD_DMA_LIST_INT_EN		BIT(3)
83*4882a593Smuzhiyun #define SPRD_DMA_CFG_ERR_INT_EN		BIT(4)
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun /* SPRD_DMA_CHN_CFG register definition */
86*4882a593Smuzhiyun #define SPRD_DMA_CHN_EN			BIT(0)
87*4882a593Smuzhiyun #define SPRD_DMA_LINKLIST_EN		BIT(4)
88*4882a593Smuzhiyun #define SPRD_DMA_WAIT_BDONE_OFFSET	24
89*4882a593Smuzhiyun #define SPRD_DMA_DONOT_WAIT_BDONE	1
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /* SPRD_DMA_CHN_REQ register definition */
92*4882a593Smuzhiyun #define SPRD_DMA_REQ_EN			BIT(0)
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun /* SPRD_DMA_CHN_PAUSE register definition */
95*4882a593Smuzhiyun #define SPRD_DMA_PAUSE_EN		BIT(0)
96*4882a593Smuzhiyun #define SPRD_DMA_PAUSE_STS		BIT(2)
97*4882a593Smuzhiyun #define SPRD_DMA_PAUSE_CNT		0x2000
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun /* DMA_CHN_WARP_* register definition */
100*4882a593Smuzhiyun #define SPRD_DMA_HIGH_ADDR_MASK		GENMASK(31, 28)
101*4882a593Smuzhiyun #define SPRD_DMA_LOW_ADDR_MASK		GENMASK(31, 0)
102*4882a593Smuzhiyun #define SPRD_DMA_WRAP_ADDR_MASK		GENMASK(27, 0)
103*4882a593Smuzhiyun #define SPRD_DMA_HIGH_ADDR_OFFSET	4
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun /* SPRD_DMA_CHN_INTC register definition */
106*4882a593Smuzhiyun #define SPRD_DMA_FRAG_INT_STS		BIT(16)
107*4882a593Smuzhiyun #define SPRD_DMA_BLK_INT_STS		BIT(17)
108*4882a593Smuzhiyun #define SPRD_DMA_TRSC_INT_STS		BIT(18)
109*4882a593Smuzhiyun #define SPRD_DMA_LIST_INT_STS		BIT(19)
110*4882a593Smuzhiyun #define SPRD_DMA_CFGERR_INT_STS		BIT(20)
111*4882a593Smuzhiyun #define SPRD_DMA_CHN_INT_STS					\
112*4882a593Smuzhiyun 	(SPRD_DMA_FRAG_INT_STS | SPRD_DMA_BLK_INT_STS |		\
113*4882a593Smuzhiyun 	 SPRD_DMA_TRSC_INT_STS | SPRD_DMA_LIST_INT_STS |	\
114*4882a593Smuzhiyun 	 SPRD_DMA_CFGERR_INT_STS)
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun /* SPRD_DMA_CHN_FRG_LEN register definition */
117*4882a593Smuzhiyun #define SPRD_DMA_SRC_DATAWIDTH_OFFSET	30
118*4882a593Smuzhiyun #define SPRD_DMA_DES_DATAWIDTH_OFFSET	28
119*4882a593Smuzhiyun #define SPRD_DMA_SWT_MODE_OFFSET	26
120*4882a593Smuzhiyun #define SPRD_DMA_REQ_MODE_OFFSET	24
121*4882a593Smuzhiyun #define SPRD_DMA_REQ_MODE_MASK		GENMASK(1, 0)
122*4882a593Smuzhiyun #define SPRD_DMA_WRAP_SEL_DEST		BIT(23)
123*4882a593Smuzhiyun #define SPRD_DMA_WRAP_EN		BIT(22)
124*4882a593Smuzhiyun #define SPRD_DMA_FIX_SEL_OFFSET		21
125*4882a593Smuzhiyun #define SPRD_DMA_FIX_EN_OFFSET		20
126*4882a593Smuzhiyun #define SPRD_DMA_LLIST_END		BIT(19)
127*4882a593Smuzhiyun #define SPRD_DMA_FRG_LEN_MASK		GENMASK(16, 0)
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun /* SPRD_DMA_CHN_BLK_LEN register definition */
130*4882a593Smuzhiyun #define SPRD_DMA_BLK_LEN_MASK		GENMASK(16, 0)
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /* SPRD_DMA_CHN_TRSC_LEN register definition */
133*4882a593Smuzhiyun #define SPRD_DMA_TRSC_LEN_MASK		GENMASK(27, 0)
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun /* SPRD_DMA_CHN_TRSF_STEP register definition */
136*4882a593Smuzhiyun #define SPRD_DMA_DEST_TRSF_STEP_OFFSET	16
137*4882a593Smuzhiyun #define SPRD_DMA_SRC_TRSF_STEP_OFFSET	0
138*4882a593Smuzhiyun #define SPRD_DMA_TRSF_STEP_MASK		GENMASK(15, 0)
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun /* SPRD DMA_SRC_BLK_STEP register definition */
141*4882a593Smuzhiyun #define SPRD_DMA_LLIST_HIGH_MASK	GENMASK(31, 28)
142*4882a593Smuzhiyun #define SPRD_DMA_LLIST_HIGH_SHIFT	28
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun /* define DMA channel mode & trigger mode mask */
145*4882a593Smuzhiyun #define SPRD_DMA_CHN_MODE_MASK		GENMASK(7, 0)
146*4882a593Smuzhiyun #define SPRD_DMA_TRG_MODE_MASK		GENMASK(7, 0)
147*4882a593Smuzhiyun #define SPRD_DMA_INT_TYPE_MASK		GENMASK(7, 0)
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun /* define the DMA transfer step type */
150*4882a593Smuzhiyun #define SPRD_DMA_NONE_STEP		0
151*4882a593Smuzhiyun #define SPRD_DMA_BYTE_STEP		1
152*4882a593Smuzhiyun #define SPRD_DMA_SHORT_STEP		2
153*4882a593Smuzhiyun #define SPRD_DMA_WORD_STEP		4
154*4882a593Smuzhiyun #define SPRD_DMA_DWORD_STEP		8
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun #define SPRD_DMA_SOFTWARE_UID		0
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun /* dma data width values */
159*4882a593Smuzhiyun enum sprd_dma_datawidth {
160*4882a593Smuzhiyun 	SPRD_DMA_DATAWIDTH_1_BYTE,
161*4882a593Smuzhiyun 	SPRD_DMA_DATAWIDTH_2_BYTES,
162*4882a593Smuzhiyun 	SPRD_DMA_DATAWIDTH_4_BYTES,
163*4882a593Smuzhiyun 	SPRD_DMA_DATAWIDTH_8_BYTES,
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun /* dma channel hardware configuration */
167*4882a593Smuzhiyun struct sprd_dma_chn_hw {
168*4882a593Smuzhiyun 	u32 pause;
169*4882a593Smuzhiyun 	u32 req;
170*4882a593Smuzhiyun 	u32 cfg;
171*4882a593Smuzhiyun 	u32 intc;
172*4882a593Smuzhiyun 	u32 src_addr;
173*4882a593Smuzhiyun 	u32 des_addr;
174*4882a593Smuzhiyun 	u32 frg_len;
175*4882a593Smuzhiyun 	u32 blk_len;
176*4882a593Smuzhiyun 	u32 trsc_len;
177*4882a593Smuzhiyun 	u32 trsf_step;
178*4882a593Smuzhiyun 	u32 wrap_ptr;
179*4882a593Smuzhiyun 	u32 wrap_to;
180*4882a593Smuzhiyun 	u32 llist_ptr;
181*4882a593Smuzhiyun 	u32 frg_step;
182*4882a593Smuzhiyun 	u32 src_blk_step;
183*4882a593Smuzhiyun 	u32 des_blk_step;
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun /* dma request description */
187*4882a593Smuzhiyun struct sprd_dma_desc {
188*4882a593Smuzhiyun 	struct virt_dma_desc	vd;
189*4882a593Smuzhiyun 	struct sprd_dma_chn_hw	chn_hw;
190*4882a593Smuzhiyun 	enum dma_transfer_direction dir;
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun /* dma channel description */
194*4882a593Smuzhiyun struct sprd_dma_chn {
195*4882a593Smuzhiyun 	struct virt_dma_chan	vc;
196*4882a593Smuzhiyun 	void __iomem		*chn_base;
197*4882a593Smuzhiyun 	struct sprd_dma_linklist	linklist;
198*4882a593Smuzhiyun 	struct dma_slave_config	slave_cfg;
199*4882a593Smuzhiyun 	u32			chn_num;
200*4882a593Smuzhiyun 	u32			dev_id;
201*4882a593Smuzhiyun 	enum sprd_dma_chn_mode	chn_mode;
202*4882a593Smuzhiyun 	enum sprd_dma_trg_mode	trg_mode;
203*4882a593Smuzhiyun 	enum sprd_dma_int_type	int_type;
204*4882a593Smuzhiyun 	struct sprd_dma_desc	*cur_desc;
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun /* SPRD dma device */
208*4882a593Smuzhiyun struct sprd_dma_dev {
209*4882a593Smuzhiyun 	struct dma_device	dma_dev;
210*4882a593Smuzhiyun 	void __iomem		*glb_base;
211*4882a593Smuzhiyun 	struct clk		*clk;
212*4882a593Smuzhiyun 	struct clk		*ashb_clk;
213*4882a593Smuzhiyun 	int			irq;
214*4882a593Smuzhiyun 	u32			total_chns;
215*4882a593Smuzhiyun 	struct sprd_dma_chn	channels[];
216*4882a593Smuzhiyun };
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun static void sprd_dma_free_desc(struct virt_dma_desc *vd);
219*4882a593Smuzhiyun static bool sprd_dma_filter_fn(struct dma_chan *chan, void *param);
220*4882a593Smuzhiyun static struct of_dma_filter_info sprd_dma_info = {
221*4882a593Smuzhiyun 	.filter_fn = sprd_dma_filter_fn,
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun 
to_sprd_dma_chan(struct dma_chan * c)224*4882a593Smuzhiyun static inline struct sprd_dma_chn *to_sprd_dma_chan(struct dma_chan *c)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun 	return container_of(c, struct sprd_dma_chn, vc.chan);
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun 
to_sprd_dma_dev(struct dma_chan * c)229*4882a593Smuzhiyun static inline struct sprd_dma_dev *to_sprd_dma_dev(struct dma_chan *c)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun 	struct sprd_dma_chn *schan = to_sprd_dma_chan(c);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	return container_of(schan, struct sprd_dma_dev, channels[c->chan_id]);
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun 
to_sprd_dma_desc(struct virt_dma_desc * vd)236*4882a593Smuzhiyun static inline struct sprd_dma_desc *to_sprd_dma_desc(struct virt_dma_desc *vd)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	return container_of(vd, struct sprd_dma_desc, vd);
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun 
sprd_dma_glb_update(struct sprd_dma_dev * sdev,u32 reg,u32 mask,u32 val)241*4882a593Smuzhiyun static void sprd_dma_glb_update(struct sprd_dma_dev *sdev, u32 reg,
242*4882a593Smuzhiyun 				u32 mask, u32 val)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	u32 orig = readl(sdev->glb_base + reg);
245*4882a593Smuzhiyun 	u32 tmp;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	tmp = (orig & ~mask) | val;
248*4882a593Smuzhiyun 	writel(tmp, sdev->glb_base + reg);
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun 
sprd_dma_chn_update(struct sprd_dma_chn * schan,u32 reg,u32 mask,u32 val)251*4882a593Smuzhiyun static void sprd_dma_chn_update(struct sprd_dma_chn *schan, u32 reg,
252*4882a593Smuzhiyun 				u32 mask, u32 val)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun 	u32 orig = readl(schan->chn_base + reg);
255*4882a593Smuzhiyun 	u32 tmp;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	tmp = (orig & ~mask) | val;
258*4882a593Smuzhiyun 	writel(tmp, schan->chn_base + reg);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
sprd_dma_enable(struct sprd_dma_dev * sdev)261*4882a593Smuzhiyun static int sprd_dma_enable(struct sprd_dma_dev *sdev)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	int ret;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	ret = clk_prepare_enable(sdev->clk);
266*4882a593Smuzhiyun 	if (ret)
267*4882a593Smuzhiyun 		return ret;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	/*
270*4882a593Smuzhiyun 	 * The ashb_clk is optional and only for AGCP DMA controller, so we
271*4882a593Smuzhiyun 	 * need add one condition to check if the ashb_clk need enable.
272*4882a593Smuzhiyun 	 */
273*4882a593Smuzhiyun 	if (!IS_ERR(sdev->ashb_clk))
274*4882a593Smuzhiyun 		ret = clk_prepare_enable(sdev->ashb_clk);
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	return ret;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun 
sprd_dma_disable(struct sprd_dma_dev * sdev)279*4882a593Smuzhiyun static void sprd_dma_disable(struct sprd_dma_dev *sdev)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun 	clk_disable_unprepare(sdev->clk);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	/*
284*4882a593Smuzhiyun 	 * Need to check if we need disable the optional ashb_clk for AGCP DMA.
285*4882a593Smuzhiyun 	 */
286*4882a593Smuzhiyun 	if (!IS_ERR(sdev->ashb_clk))
287*4882a593Smuzhiyun 		clk_disable_unprepare(sdev->ashb_clk);
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun 
sprd_dma_set_uid(struct sprd_dma_chn * schan)290*4882a593Smuzhiyun static void sprd_dma_set_uid(struct sprd_dma_chn *schan)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun 	struct sprd_dma_dev *sdev = to_sprd_dma_dev(&schan->vc.chan);
293*4882a593Smuzhiyun 	u32 dev_id = schan->dev_id;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	if (dev_id != SPRD_DMA_SOFTWARE_UID) {
296*4882a593Smuzhiyun 		u32 uid_offset = SPRD_DMA_GLB_REQ_UID_OFFSET +
297*4882a593Smuzhiyun 				 SPRD_DMA_GLB_REQ_UID(dev_id);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 		writel(schan->chn_num + 1, sdev->glb_base + uid_offset);
300*4882a593Smuzhiyun 	}
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun 
sprd_dma_unset_uid(struct sprd_dma_chn * schan)303*4882a593Smuzhiyun static void sprd_dma_unset_uid(struct sprd_dma_chn *schan)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun 	struct sprd_dma_dev *sdev = to_sprd_dma_dev(&schan->vc.chan);
306*4882a593Smuzhiyun 	u32 dev_id = schan->dev_id;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	if (dev_id != SPRD_DMA_SOFTWARE_UID) {
309*4882a593Smuzhiyun 		u32 uid_offset = SPRD_DMA_GLB_REQ_UID_OFFSET +
310*4882a593Smuzhiyun 				 SPRD_DMA_GLB_REQ_UID(dev_id);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 		writel(0, sdev->glb_base + uid_offset);
313*4882a593Smuzhiyun 	}
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun 
sprd_dma_clear_int(struct sprd_dma_chn * schan)316*4882a593Smuzhiyun static void sprd_dma_clear_int(struct sprd_dma_chn *schan)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun 	sprd_dma_chn_update(schan, SPRD_DMA_CHN_INTC,
319*4882a593Smuzhiyun 			    SPRD_DMA_INT_MASK << SPRD_DMA_INT_CLR_OFFSET,
320*4882a593Smuzhiyun 			    SPRD_DMA_INT_MASK << SPRD_DMA_INT_CLR_OFFSET);
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun 
sprd_dma_enable_chn(struct sprd_dma_chn * schan)323*4882a593Smuzhiyun static void sprd_dma_enable_chn(struct sprd_dma_chn *schan)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun 	sprd_dma_chn_update(schan, SPRD_DMA_CHN_CFG, SPRD_DMA_CHN_EN,
326*4882a593Smuzhiyun 			    SPRD_DMA_CHN_EN);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
sprd_dma_disable_chn(struct sprd_dma_chn * schan)329*4882a593Smuzhiyun static void sprd_dma_disable_chn(struct sprd_dma_chn *schan)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun 	sprd_dma_chn_update(schan, SPRD_DMA_CHN_CFG, SPRD_DMA_CHN_EN, 0);
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun 
sprd_dma_soft_request(struct sprd_dma_chn * schan)334*4882a593Smuzhiyun static void sprd_dma_soft_request(struct sprd_dma_chn *schan)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun 	sprd_dma_chn_update(schan, SPRD_DMA_CHN_REQ, SPRD_DMA_REQ_EN,
337*4882a593Smuzhiyun 			    SPRD_DMA_REQ_EN);
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun 
sprd_dma_pause_resume(struct sprd_dma_chn * schan,bool enable)340*4882a593Smuzhiyun static void sprd_dma_pause_resume(struct sprd_dma_chn *schan, bool enable)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun 	struct sprd_dma_dev *sdev = to_sprd_dma_dev(&schan->vc.chan);
343*4882a593Smuzhiyun 	u32 pause, timeout = SPRD_DMA_PAUSE_CNT;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	if (enable) {
346*4882a593Smuzhiyun 		sprd_dma_chn_update(schan, SPRD_DMA_CHN_PAUSE,
347*4882a593Smuzhiyun 				    SPRD_DMA_PAUSE_EN, SPRD_DMA_PAUSE_EN);
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 		do {
350*4882a593Smuzhiyun 			pause = readl(schan->chn_base + SPRD_DMA_CHN_PAUSE);
351*4882a593Smuzhiyun 			if (pause & SPRD_DMA_PAUSE_STS)
352*4882a593Smuzhiyun 				break;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 			cpu_relax();
355*4882a593Smuzhiyun 		} while (--timeout > 0);
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 		if (!timeout)
358*4882a593Smuzhiyun 			dev_warn(sdev->dma_dev.dev,
359*4882a593Smuzhiyun 				 "pause dma controller timeout\n");
360*4882a593Smuzhiyun 	} else {
361*4882a593Smuzhiyun 		sprd_dma_chn_update(schan, SPRD_DMA_CHN_PAUSE,
362*4882a593Smuzhiyun 				    SPRD_DMA_PAUSE_EN, 0);
363*4882a593Smuzhiyun 	}
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun 
sprd_dma_stop_and_disable(struct sprd_dma_chn * schan)366*4882a593Smuzhiyun static void sprd_dma_stop_and_disable(struct sprd_dma_chn *schan)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun 	u32 cfg = readl(schan->chn_base + SPRD_DMA_CHN_CFG);
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	if (!(cfg & SPRD_DMA_CHN_EN))
371*4882a593Smuzhiyun 		return;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	sprd_dma_pause_resume(schan, true);
374*4882a593Smuzhiyun 	sprd_dma_disable_chn(schan);
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun 
sprd_dma_get_src_addr(struct sprd_dma_chn * schan)377*4882a593Smuzhiyun static unsigned long sprd_dma_get_src_addr(struct sprd_dma_chn *schan)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun 	unsigned long addr, addr_high;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	addr = readl(schan->chn_base + SPRD_DMA_CHN_SRC_ADDR);
382*4882a593Smuzhiyun 	addr_high = readl(schan->chn_base + SPRD_DMA_CHN_WARP_PTR) &
383*4882a593Smuzhiyun 		    SPRD_DMA_HIGH_ADDR_MASK;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	return addr | (addr_high << SPRD_DMA_HIGH_ADDR_OFFSET);
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun 
sprd_dma_get_dst_addr(struct sprd_dma_chn * schan)388*4882a593Smuzhiyun static unsigned long sprd_dma_get_dst_addr(struct sprd_dma_chn *schan)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun 	unsigned long addr, addr_high;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	addr = readl(schan->chn_base + SPRD_DMA_CHN_DES_ADDR);
393*4882a593Smuzhiyun 	addr_high = readl(schan->chn_base + SPRD_DMA_CHN_WARP_TO) &
394*4882a593Smuzhiyun 		    SPRD_DMA_HIGH_ADDR_MASK;
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	return addr | (addr_high << SPRD_DMA_HIGH_ADDR_OFFSET);
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun 
sprd_dma_get_int_type(struct sprd_dma_chn * schan)399*4882a593Smuzhiyun static enum sprd_dma_int_type sprd_dma_get_int_type(struct sprd_dma_chn *schan)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun 	struct sprd_dma_dev *sdev = to_sprd_dma_dev(&schan->vc.chan);
402*4882a593Smuzhiyun 	u32 intc_sts = readl(schan->chn_base + SPRD_DMA_CHN_INTC) &
403*4882a593Smuzhiyun 		       SPRD_DMA_CHN_INT_STS;
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	switch (intc_sts) {
406*4882a593Smuzhiyun 	case SPRD_DMA_CFGERR_INT_STS:
407*4882a593Smuzhiyun 		return SPRD_DMA_CFGERR_INT;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	case SPRD_DMA_LIST_INT_STS:
410*4882a593Smuzhiyun 		return SPRD_DMA_LIST_INT;
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	case SPRD_DMA_TRSC_INT_STS:
413*4882a593Smuzhiyun 		return SPRD_DMA_TRANS_INT;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	case SPRD_DMA_BLK_INT_STS:
416*4882a593Smuzhiyun 		return SPRD_DMA_BLK_INT;
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	case SPRD_DMA_FRAG_INT_STS:
419*4882a593Smuzhiyun 		return SPRD_DMA_FRAG_INT;
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	default:
422*4882a593Smuzhiyun 		dev_warn(sdev->dma_dev.dev, "incorrect dma interrupt type\n");
423*4882a593Smuzhiyun 		return SPRD_DMA_NO_INT;
424*4882a593Smuzhiyun 	}
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun 
sprd_dma_get_req_type(struct sprd_dma_chn * schan)427*4882a593Smuzhiyun static enum sprd_dma_req_mode sprd_dma_get_req_type(struct sprd_dma_chn *schan)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun 	u32 frag_reg = readl(schan->chn_base + SPRD_DMA_CHN_FRG_LEN);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	return (frag_reg >> SPRD_DMA_REQ_MODE_OFFSET) & SPRD_DMA_REQ_MODE_MASK;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun 
sprd_dma_set_2stage_config(struct sprd_dma_chn * schan)434*4882a593Smuzhiyun static int sprd_dma_set_2stage_config(struct sprd_dma_chn *schan)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun 	struct sprd_dma_dev *sdev = to_sprd_dma_dev(&schan->vc.chan);
437*4882a593Smuzhiyun 	u32 val, chn = schan->chn_num + 1;
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	switch (schan->chn_mode) {
440*4882a593Smuzhiyun 	case SPRD_DMA_SRC_CHN0:
441*4882a593Smuzhiyun 		val = chn & SPRD_DMA_GLB_SRC_CHN_MASK;
442*4882a593Smuzhiyun 		val |= BIT(schan->trg_mode - 1) << SPRD_DMA_GLB_TRG_OFFSET;
443*4882a593Smuzhiyun 		val |= SPRD_DMA_GLB_2STAGE_EN;
444*4882a593Smuzhiyun 		if (schan->int_type != SPRD_DMA_NO_INT)
445*4882a593Smuzhiyun 			val |= SPRD_DMA_GLB_SRC_INT;
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 		sprd_dma_glb_update(sdev, SPRD_DMA_GLB_2STAGE_GRP1, val, val);
448*4882a593Smuzhiyun 		break;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	case SPRD_DMA_SRC_CHN1:
451*4882a593Smuzhiyun 		val = chn & SPRD_DMA_GLB_SRC_CHN_MASK;
452*4882a593Smuzhiyun 		val |= BIT(schan->trg_mode - 1) << SPRD_DMA_GLB_TRG_OFFSET;
453*4882a593Smuzhiyun 		val |= SPRD_DMA_GLB_2STAGE_EN;
454*4882a593Smuzhiyun 		if (schan->int_type != SPRD_DMA_NO_INT)
455*4882a593Smuzhiyun 			val |= SPRD_DMA_GLB_SRC_INT;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 		sprd_dma_glb_update(sdev, SPRD_DMA_GLB_2STAGE_GRP2, val, val);
458*4882a593Smuzhiyun 		break;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	case SPRD_DMA_DST_CHN0:
461*4882a593Smuzhiyun 		val = (chn << SPRD_DMA_GLB_DEST_CHN_OFFSET) &
462*4882a593Smuzhiyun 			SPRD_DMA_GLB_DEST_CHN_MASK;
463*4882a593Smuzhiyun 		val |= SPRD_DMA_GLB_2STAGE_EN;
464*4882a593Smuzhiyun 		if (schan->int_type != SPRD_DMA_NO_INT)
465*4882a593Smuzhiyun 			val |= SPRD_DMA_GLB_DEST_INT;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 		sprd_dma_glb_update(sdev, SPRD_DMA_GLB_2STAGE_GRP1, val, val);
468*4882a593Smuzhiyun 		break;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	case SPRD_DMA_DST_CHN1:
471*4882a593Smuzhiyun 		val = (chn << SPRD_DMA_GLB_DEST_CHN_OFFSET) &
472*4882a593Smuzhiyun 			SPRD_DMA_GLB_DEST_CHN_MASK;
473*4882a593Smuzhiyun 		val |= SPRD_DMA_GLB_2STAGE_EN;
474*4882a593Smuzhiyun 		if (schan->int_type != SPRD_DMA_NO_INT)
475*4882a593Smuzhiyun 			val |= SPRD_DMA_GLB_DEST_INT;
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 		sprd_dma_glb_update(sdev, SPRD_DMA_GLB_2STAGE_GRP2, val, val);
478*4882a593Smuzhiyun 		break;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	default:
481*4882a593Smuzhiyun 		dev_err(sdev->dma_dev.dev, "invalid channel mode setting %d\n",
482*4882a593Smuzhiyun 			schan->chn_mode);
483*4882a593Smuzhiyun 		return -EINVAL;
484*4882a593Smuzhiyun 	}
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	return 0;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun 
sprd_dma_set_pending(struct sprd_dma_chn * schan,bool enable)489*4882a593Smuzhiyun static void sprd_dma_set_pending(struct sprd_dma_chn *schan, bool enable)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun 	struct sprd_dma_dev *sdev = to_sprd_dma_dev(&schan->vc.chan);
492*4882a593Smuzhiyun 	u32 reg, val, req_id;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	if (schan->dev_id == SPRD_DMA_SOFTWARE_UID)
495*4882a593Smuzhiyun 		return;
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	/* The DMA request id always starts from 0. */
498*4882a593Smuzhiyun 	req_id = schan->dev_id - 1;
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	if (req_id < 32) {
501*4882a593Smuzhiyun 		reg = SPRD_DMA_GLB_REQ_PEND0_EN;
502*4882a593Smuzhiyun 		val = BIT(req_id);
503*4882a593Smuzhiyun 	} else {
504*4882a593Smuzhiyun 		reg = SPRD_DMA_GLB_REQ_PEND1_EN;
505*4882a593Smuzhiyun 		val = BIT(req_id - 32);
506*4882a593Smuzhiyun 	}
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	sprd_dma_glb_update(sdev, reg, val, enable ? val : 0);
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun 
sprd_dma_set_chn_config(struct sprd_dma_chn * schan,struct sprd_dma_desc * sdesc)511*4882a593Smuzhiyun static void sprd_dma_set_chn_config(struct sprd_dma_chn *schan,
512*4882a593Smuzhiyun 				    struct sprd_dma_desc *sdesc)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun 	struct sprd_dma_chn_hw *cfg = &sdesc->chn_hw;
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	writel(cfg->pause, schan->chn_base + SPRD_DMA_CHN_PAUSE);
517*4882a593Smuzhiyun 	writel(cfg->cfg, schan->chn_base + SPRD_DMA_CHN_CFG);
518*4882a593Smuzhiyun 	writel(cfg->intc, schan->chn_base + SPRD_DMA_CHN_INTC);
519*4882a593Smuzhiyun 	writel(cfg->src_addr, schan->chn_base + SPRD_DMA_CHN_SRC_ADDR);
520*4882a593Smuzhiyun 	writel(cfg->des_addr, schan->chn_base + SPRD_DMA_CHN_DES_ADDR);
521*4882a593Smuzhiyun 	writel(cfg->frg_len, schan->chn_base + SPRD_DMA_CHN_FRG_LEN);
522*4882a593Smuzhiyun 	writel(cfg->blk_len, schan->chn_base + SPRD_DMA_CHN_BLK_LEN);
523*4882a593Smuzhiyun 	writel(cfg->trsc_len, schan->chn_base + SPRD_DMA_CHN_TRSC_LEN);
524*4882a593Smuzhiyun 	writel(cfg->trsf_step, schan->chn_base + SPRD_DMA_CHN_TRSF_STEP);
525*4882a593Smuzhiyun 	writel(cfg->wrap_ptr, schan->chn_base + SPRD_DMA_CHN_WARP_PTR);
526*4882a593Smuzhiyun 	writel(cfg->wrap_to, schan->chn_base + SPRD_DMA_CHN_WARP_TO);
527*4882a593Smuzhiyun 	writel(cfg->llist_ptr, schan->chn_base + SPRD_DMA_CHN_LLIST_PTR);
528*4882a593Smuzhiyun 	writel(cfg->frg_step, schan->chn_base + SPRD_DMA_CHN_FRAG_STEP);
529*4882a593Smuzhiyun 	writel(cfg->src_blk_step, schan->chn_base + SPRD_DMA_CHN_SRC_BLK_STEP);
530*4882a593Smuzhiyun 	writel(cfg->des_blk_step, schan->chn_base + SPRD_DMA_CHN_DES_BLK_STEP);
531*4882a593Smuzhiyun 	writel(cfg->req, schan->chn_base + SPRD_DMA_CHN_REQ);
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun 
sprd_dma_start(struct sprd_dma_chn * schan)534*4882a593Smuzhiyun static void sprd_dma_start(struct sprd_dma_chn *schan)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun 	struct virt_dma_desc *vd = vchan_next_desc(&schan->vc);
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	if (!vd)
539*4882a593Smuzhiyun 		return;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	list_del(&vd->node);
542*4882a593Smuzhiyun 	schan->cur_desc = to_sprd_dma_desc(vd);
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	/*
545*4882a593Smuzhiyun 	 * Set 2-stage configuration if the channel starts one 2-stage
546*4882a593Smuzhiyun 	 * transfer.
547*4882a593Smuzhiyun 	 */
548*4882a593Smuzhiyun 	if (schan->chn_mode && sprd_dma_set_2stage_config(schan))
549*4882a593Smuzhiyun 		return;
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	/*
552*4882a593Smuzhiyun 	 * Copy the DMA configuration from DMA descriptor to this hardware
553*4882a593Smuzhiyun 	 * channel.
554*4882a593Smuzhiyun 	 */
555*4882a593Smuzhiyun 	sprd_dma_set_chn_config(schan, schan->cur_desc);
556*4882a593Smuzhiyun 	sprd_dma_set_uid(schan);
557*4882a593Smuzhiyun 	sprd_dma_set_pending(schan, true);
558*4882a593Smuzhiyun 	sprd_dma_enable_chn(schan);
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	if (schan->dev_id == SPRD_DMA_SOFTWARE_UID &&
561*4882a593Smuzhiyun 	    schan->chn_mode != SPRD_DMA_DST_CHN0 &&
562*4882a593Smuzhiyun 	    schan->chn_mode != SPRD_DMA_DST_CHN1)
563*4882a593Smuzhiyun 		sprd_dma_soft_request(schan);
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun 
sprd_dma_stop(struct sprd_dma_chn * schan)566*4882a593Smuzhiyun static void sprd_dma_stop(struct sprd_dma_chn *schan)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun 	sprd_dma_stop_and_disable(schan);
569*4882a593Smuzhiyun 	sprd_dma_set_pending(schan, false);
570*4882a593Smuzhiyun 	sprd_dma_unset_uid(schan);
571*4882a593Smuzhiyun 	sprd_dma_clear_int(schan);
572*4882a593Smuzhiyun 	schan->cur_desc = NULL;
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun 
sprd_dma_check_trans_done(struct sprd_dma_desc * sdesc,enum sprd_dma_int_type int_type,enum sprd_dma_req_mode req_mode)575*4882a593Smuzhiyun static bool sprd_dma_check_trans_done(struct sprd_dma_desc *sdesc,
576*4882a593Smuzhiyun 				      enum sprd_dma_int_type int_type,
577*4882a593Smuzhiyun 				      enum sprd_dma_req_mode req_mode)
578*4882a593Smuzhiyun {
579*4882a593Smuzhiyun 	if (int_type == SPRD_DMA_NO_INT)
580*4882a593Smuzhiyun 		return false;
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	if (int_type >= req_mode + 1)
583*4882a593Smuzhiyun 		return true;
584*4882a593Smuzhiyun 	else
585*4882a593Smuzhiyun 		return false;
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun 
dma_irq_handle(int irq,void * dev_id)588*4882a593Smuzhiyun static irqreturn_t dma_irq_handle(int irq, void *dev_id)
589*4882a593Smuzhiyun {
590*4882a593Smuzhiyun 	struct sprd_dma_dev *sdev = (struct sprd_dma_dev *)dev_id;
591*4882a593Smuzhiyun 	u32 irq_status = readl(sdev->glb_base + SPRD_DMA_GLB_INT_MSK_STS);
592*4882a593Smuzhiyun 	struct sprd_dma_chn *schan;
593*4882a593Smuzhiyun 	struct sprd_dma_desc *sdesc;
594*4882a593Smuzhiyun 	enum sprd_dma_req_mode req_type;
595*4882a593Smuzhiyun 	enum sprd_dma_int_type int_type;
596*4882a593Smuzhiyun 	bool trans_done = false, cyclic = false;
597*4882a593Smuzhiyun 	u32 i;
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	while (irq_status) {
600*4882a593Smuzhiyun 		i = __ffs(irq_status);
601*4882a593Smuzhiyun 		irq_status &= (irq_status - 1);
602*4882a593Smuzhiyun 		schan = &sdev->channels[i];
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 		spin_lock(&schan->vc.lock);
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 		sdesc = schan->cur_desc;
607*4882a593Smuzhiyun 		if (!sdesc) {
608*4882a593Smuzhiyun 			spin_unlock(&schan->vc.lock);
609*4882a593Smuzhiyun 			return IRQ_HANDLED;
610*4882a593Smuzhiyun 		}
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 		int_type = sprd_dma_get_int_type(schan);
613*4882a593Smuzhiyun 		req_type = sprd_dma_get_req_type(schan);
614*4882a593Smuzhiyun 		sprd_dma_clear_int(schan);
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 		/* cyclic mode schedule callback */
617*4882a593Smuzhiyun 		cyclic = schan->linklist.phy_addr ? true : false;
618*4882a593Smuzhiyun 		if (cyclic == true) {
619*4882a593Smuzhiyun 			vchan_cyclic_callback(&sdesc->vd);
620*4882a593Smuzhiyun 		} else {
621*4882a593Smuzhiyun 			/* Check if the dma request descriptor is done. */
622*4882a593Smuzhiyun 			trans_done = sprd_dma_check_trans_done(sdesc, int_type,
623*4882a593Smuzhiyun 							       req_type);
624*4882a593Smuzhiyun 			if (trans_done == true) {
625*4882a593Smuzhiyun 				vchan_cookie_complete(&sdesc->vd);
626*4882a593Smuzhiyun 				schan->cur_desc = NULL;
627*4882a593Smuzhiyun 				sprd_dma_start(schan);
628*4882a593Smuzhiyun 			}
629*4882a593Smuzhiyun 		}
630*4882a593Smuzhiyun 		spin_unlock(&schan->vc.lock);
631*4882a593Smuzhiyun 	}
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	return IRQ_HANDLED;
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun 
sprd_dma_alloc_chan_resources(struct dma_chan * chan)636*4882a593Smuzhiyun static int sprd_dma_alloc_chan_resources(struct dma_chan *chan)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun 	return pm_runtime_get_sync(chan->device->dev);
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun 
sprd_dma_free_chan_resources(struct dma_chan * chan)641*4882a593Smuzhiyun static void sprd_dma_free_chan_resources(struct dma_chan *chan)
642*4882a593Smuzhiyun {
643*4882a593Smuzhiyun 	struct sprd_dma_chn *schan = to_sprd_dma_chan(chan);
644*4882a593Smuzhiyun 	struct virt_dma_desc *cur_vd = NULL;
645*4882a593Smuzhiyun 	unsigned long flags;
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	spin_lock_irqsave(&schan->vc.lock, flags);
648*4882a593Smuzhiyun 	if (schan->cur_desc)
649*4882a593Smuzhiyun 		cur_vd = &schan->cur_desc->vd;
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	sprd_dma_stop(schan);
652*4882a593Smuzhiyun 	spin_unlock_irqrestore(&schan->vc.lock, flags);
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	if (cur_vd)
655*4882a593Smuzhiyun 		sprd_dma_free_desc(cur_vd);
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	vchan_free_chan_resources(&schan->vc);
658*4882a593Smuzhiyun 	pm_runtime_put(chan->device->dev);
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun 
sprd_dma_tx_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * txstate)661*4882a593Smuzhiyun static enum dma_status sprd_dma_tx_status(struct dma_chan *chan,
662*4882a593Smuzhiyun 					  dma_cookie_t cookie,
663*4882a593Smuzhiyun 					  struct dma_tx_state *txstate)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun 	struct sprd_dma_chn *schan = to_sprd_dma_chan(chan);
666*4882a593Smuzhiyun 	struct virt_dma_desc *vd;
667*4882a593Smuzhiyun 	unsigned long flags;
668*4882a593Smuzhiyun 	enum dma_status ret;
669*4882a593Smuzhiyun 	u32 pos;
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	ret = dma_cookie_status(chan, cookie, txstate);
672*4882a593Smuzhiyun 	if (ret == DMA_COMPLETE || !txstate)
673*4882a593Smuzhiyun 		return ret;
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	spin_lock_irqsave(&schan->vc.lock, flags);
676*4882a593Smuzhiyun 	vd = vchan_find_desc(&schan->vc, cookie);
677*4882a593Smuzhiyun 	if (vd) {
678*4882a593Smuzhiyun 		struct sprd_dma_desc *sdesc = to_sprd_dma_desc(vd);
679*4882a593Smuzhiyun 		struct sprd_dma_chn_hw *hw = &sdesc->chn_hw;
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 		if (hw->trsc_len > 0)
682*4882a593Smuzhiyun 			pos = hw->trsc_len;
683*4882a593Smuzhiyun 		else if (hw->blk_len > 0)
684*4882a593Smuzhiyun 			pos = hw->blk_len;
685*4882a593Smuzhiyun 		else if (hw->frg_len > 0)
686*4882a593Smuzhiyun 			pos = hw->frg_len;
687*4882a593Smuzhiyun 		else
688*4882a593Smuzhiyun 			pos = 0;
689*4882a593Smuzhiyun 	} else if (schan->cur_desc && schan->cur_desc->vd.tx.cookie == cookie) {
690*4882a593Smuzhiyun 		struct sprd_dma_desc *sdesc = schan->cur_desc;
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 		if (sdesc->dir == DMA_DEV_TO_MEM)
693*4882a593Smuzhiyun 			pos = sprd_dma_get_dst_addr(schan);
694*4882a593Smuzhiyun 		else
695*4882a593Smuzhiyun 			pos = sprd_dma_get_src_addr(schan);
696*4882a593Smuzhiyun 	} else {
697*4882a593Smuzhiyun 		pos = 0;
698*4882a593Smuzhiyun 	}
699*4882a593Smuzhiyun 	spin_unlock_irqrestore(&schan->vc.lock, flags);
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	dma_set_residue(txstate, pos);
702*4882a593Smuzhiyun 	return ret;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun 
sprd_dma_issue_pending(struct dma_chan * chan)705*4882a593Smuzhiyun static void sprd_dma_issue_pending(struct dma_chan *chan)
706*4882a593Smuzhiyun {
707*4882a593Smuzhiyun 	struct sprd_dma_chn *schan = to_sprd_dma_chan(chan);
708*4882a593Smuzhiyun 	unsigned long flags;
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	spin_lock_irqsave(&schan->vc.lock, flags);
711*4882a593Smuzhiyun 	if (vchan_issue_pending(&schan->vc) && !schan->cur_desc)
712*4882a593Smuzhiyun 		sprd_dma_start(schan);
713*4882a593Smuzhiyun 	spin_unlock_irqrestore(&schan->vc.lock, flags);
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun 
sprd_dma_get_datawidth(enum dma_slave_buswidth buswidth)716*4882a593Smuzhiyun static int sprd_dma_get_datawidth(enum dma_slave_buswidth buswidth)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun 	switch (buswidth) {
719*4882a593Smuzhiyun 	case DMA_SLAVE_BUSWIDTH_1_BYTE:
720*4882a593Smuzhiyun 	case DMA_SLAVE_BUSWIDTH_2_BYTES:
721*4882a593Smuzhiyun 	case DMA_SLAVE_BUSWIDTH_4_BYTES:
722*4882a593Smuzhiyun 	case DMA_SLAVE_BUSWIDTH_8_BYTES:
723*4882a593Smuzhiyun 		return ffs(buswidth) - 1;
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	default:
726*4882a593Smuzhiyun 		return -EINVAL;
727*4882a593Smuzhiyun 	}
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun 
sprd_dma_get_step(enum dma_slave_buswidth buswidth)730*4882a593Smuzhiyun static int sprd_dma_get_step(enum dma_slave_buswidth buswidth)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun 	switch (buswidth) {
733*4882a593Smuzhiyun 	case DMA_SLAVE_BUSWIDTH_1_BYTE:
734*4882a593Smuzhiyun 	case DMA_SLAVE_BUSWIDTH_2_BYTES:
735*4882a593Smuzhiyun 	case DMA_SLAVE_BUSWIDTH_4_BYTES:
736*4882a593Smuzhiyun 	case DMA_SLAVE_BUSWIDTH_8_BYTES:
737*4882a593Smuzhiyun 		return buswidth;
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	default:
740*4882a593Smuzhiyun 		return -EINVAL;
741*4882a593Smuzhiyun 	}
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun 
sprd_dma_fill_desc(struct dma_chan * chan,struct sprd_dma_chn_hw * hw,unsigned int sglen,int sg_index,dma_addr_t src,dma_addr_t dst,u32 len,enum dma_transfer_direction dir,unsigned long flags,struct dma_slave_config * slave_cfg)744*4882a593Smuzhiyun static int sprd_dma_fill_desc(struct dma_chan *chan,
745*4882a593Smuzhiyun 			      struct sprd_dma_chn_hw *hw,
746*4882a593Smuzhiyun 			      unsigned int sglen, int sg_index,
747*4882a593Smuzhiyun 			      dma_addr_t src, dma_addr_t dst, u32 len,
748*4882a593Smuzhiyun 			      enum dma_transfer_direction dir,
749*4882a593Smuzhiyun 			      unsigned long flags,
750*4882a593Smuzhiyun 			      struct dma_slave_config *slave_cfg)
751*4882a593Smuzhiyun {
752*4882a593Smuzhiyun 	struct sprd_dma_dev *sdev = to_sprd_dma_dev(chan);
753*4882a593Smuzhiyun 	struct sprd_dma_chn *schan = to_sprd_dma_chan(chan);
754*4882a593Smuzhiyun 	enum sprd_dma_chn_mode chn_mode = schan->chn_mode;
755*4882a593Smuzhiyun 	u32 req_mode = (flags >> SPRD_DMA_REQ_SHIFT) & SPRD_DMA_REQ_MODE_MASK;
756*4882a593Smuzhiyun 	u32 int_mode = flags & SPRD_DMA_INT_MASK;
757*4882a593Smuzhiyun 	int src_datawidth, dst_datawidth, src_step, dst_step;
758*4882a593Smuzhiyun 	u32 temp, fix_mode = 0, fix_en = 0;
759*4882a593Smuzhiyun 	phys_addr_t llist_ptr;
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	if (dir == DMA_MEM_TO_DEV) {
762*4882a593Smuzhiyun 		src_step = sprd_dma_get_step(slave_cfg->src_addr_width);
763*4882a593Smuzhiyun 		if (src_step < 0) {
764*4882a593Smuzhiyun 			dev_err(sdev->dma_dev.dev, "invalid source step\n");
765*4882a593Smuzhiyun 			return src_step;
766*4882a593Smuzhiyun 		}
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 		/*
769*4882a593Smuzhiyun 		 * For 2-stage transfer, destination channel step can not be 0,
770*4882a593Smuzhiyun 		 * since destination device is AON IRAM.
771*4882a593Smuzhiyun 		 */
772*4882a593Smuzhiyun 		if (chn_mode == SPRD_DMA_DST_CHN0 ||
773*4882a593Smuzhiyun 		    chn_mode == SPRD_DMA_DST_CHN1)
774*4882a593Smuzhiyun 			dst_step = src_step;
775*4882a593Smuzhiyun 		else
776*4882a593Smuzhiyun 			dst_step = SPRD_DMA_NONE_STEP;
777*4882a593Smuzhiyun 	} else {
778*4882a593Smuzhiyun 		dst_step = sprd_dma_get_step(slave_cfg->dst_addr_width);
779*4882a593Smuzhiyun 		if (dst_step < 0) {
780*4882a593Smuzhiyun 			dev_err(sdev->dma_dev.dev, "invalid destination step\n");
781*4882a593Smuzhiyun 			return dst_step;
782*4882a593Smuzhiyun 		}
783*4882a593Smuzhiyun 		src_step = SPRD_DMA_NONE_STEP;
784*4882a593Smuzhiyun 	}
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	src_datawidth = sprd_dma_get_datawidth(slave_cfg->src_addr_width);
787*4882a593Smuzhiyun 	if (src_datawidth < 0) {
788*4882a593Smuzhiyun 		dev_err(sdev->dma_dev.dev, "invalid source datawidth\n");
789*4882a593Smuzhiyun 		return src_datawidth;
790*4882a593Smuzhiyun 	}
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	dst_datawidth = sprd_dma_get_datawidth(slave_cfg->dst_addr_width);
793*4882a593Smuzhiyun 	if (dst_datawidth < 0) {
794*4882a593Smuzhiyun 		dev_err(sdev->dma_dev.dev, "invalid destination datawidth\n");
795*4882a593Smuzhiyun 		return dst_datawidth;
796*4882a593Smuzhiyun 	}
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	if (slave_cfg->slave_id)
799*4882a593Smuzhiyun 		schan->dev_id = slave_cfg->slave_id;
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	hw->cfg = SPRD_DMA_DONOT_WAIT_BDONE << SPRD_DMA_WAIT_BDONE_OFFSET;
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	/*
804*4882a593Smuzhiyun 	 * wrap_ptr and wrap_to will save the high 4 bits source address and
805*4882a593Smuzhiyun 	 * destination address.
806*4882a593Smuzhiyun 	 */
807*4882a593Smuzhiyun 	hw->wrap_ptr = (src >> SPRD_DMA_HIGH_ADDR_OFFSET) & SPRD_DMA_HIGH_ADDR_MASK;
808*4882a593Smuzhiyun 	hw->wrap_to = (dst >> SPRD_DMA_HIGH_ADDR_OFFSET) & SPRD_DMA_HIGH_ADDR_MASK;
809*4882a593Smuzhiyun 	hw->src_addr = src & SPRD_DMA_LOW_ADDR_MASK;
810*4882a593Smuzhiyun 	hw->des_addr = dst & SPRD_DMA_LOW_ADDR_MASK;
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	/*
813*4882a593Smuzhiyun 	 * If the src step and dst step both are 0 or both are not 0, that means
814*4882a593Smuzhiyun 	 * we can not enable the fix mode. If one is 0 and another one is not,
815*4882a593Smuzhiyun 	 * we can enable the fix mode.
816*4882a593Smuzhiyun 	 */
817*4882a593Smuzhiyun 	if ((src_step != 0 && dst_step != 0) || (src_step | dst_step) == 0) {
818*4882a593Smuzhiyun 		fix_en = 0;
819*4882a593Smuzhiyun 	} else {
820*4882a593Smuzhiyun 		fix_en = 1;
821*4882a593Smuzhiyun 		if (src_step)
822*4882a593Smuzhiyun 			fix_mode = 1;
823*4882a593Smuzhiyun 		else
824*4882a593Smuzhiyun 			fix_mode = 0;
825*4882a593Smuzhiyun 	}
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 	hw->intc = int_mode | SPRD_DMA_CFG_ERR_INT_EN;
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	temp = src_datawidth << SPRD_DMA_SRC_DATAWIDTH_OFFSET;
830*4882a593Smuzhiyun 	temp |= dst_datawidth << SPRD_DMA_DES_DATAWIDTH_OFFSET;
831*4882a593Smuzhiyun 	temp |= req_mode << SPRD_DMA_REQ_MODE_OFFSET;
832*4882a593Smuzhiyun 	temp |= fix_mode << SPRD_DMA_FIX_SEL_OFFSET;
833*4882a593Smuzhiyun 	temp |= fix_en << SPRD_DMA_FIX_EN_OFFSET;
834*4882a593Smuzhiyun 	temp |= schan->linklist.wrap_addr ?
835*4882a593Smuzhiyun 		SPRD_DMA_WRAP_EN | SPRD_DMA_WRAP_SEL_DEST : 0;
836*4882a593Smuzhiyun 	temp |= slave_cfg->src_maxburst & SPRD_DMA_FRG_LEN_MASK;
837*4882a593Smuzhiyun 	hw->frg_len = temp;
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	hw->blk_len = slave_cfg->src_maxburst & SPRD_DMA_BLK_LEN_MASK;
840*4882a593Smuzhiyun 	hw->trsc_len = len & SPRD_DMA_TRSC_LEN_MASK;
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	temp = (dst_step & SPRD_DMA_TRSF_STEP_MASK) << SPRD_DMA_DEST_TRSF_STEP_OFFSET;
843*4882a593Smuzhiyun 	temp |= (src_step & SPRD_DMA_TRSF_STEP_MASK) << SPRD_DMA_SRC_TRSF_STEP_OFFSET;
844*4882a593Smuzhiyun 	hw->trsf_step = temp;
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	/* link-list configuration */
847*4882a593Smuzhiyun 	if (schan->linklist.phy_addr) {
848*4882a593Smuzhiyun 		hw->cfg |= SPRD_DMA_LINKLIST_EN;
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 		/* link-list index */
851*4882a593Smuzhiyun 		temp = sglen ? (sg_index + 1) % sglen : 0;
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 		/* Next link-list configuration's physical address offset */
854*4882a593Smuzhiyun 		temp = temp * sizeof(*hw) + SPRD_DMA_CHN_SRC_ADDR;
855*4882a593Smuzhiyun 		/*
856*4882a593Smuzhiyun 		 * Set the link-list pointer point to next link-list
857*4882a593Smuzhiyun 		 * configuration's physical address.
858*4882a593Smuzhiyun 		 */
859*4882a593Smuzhiyun 		llist_ptr = schan->linklist.phy_addr + temp;
860*4882a593Smuzhiyun 		hw->llist_ptr = lower_32_bits(llist_ptr);
861*4882a593Smuzhiyun 		hw->src_blk_step = (upper_32_bits(llist_ptr) << SPRD_DMA_LLIST_HIGH_SHIFT) &
862*4882a593Smuzhiyun 			SPRD_DMA_LLIST_HIGH_MASK;
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 		if (schan->linklist.wrap_addr) {
865*4882a593Smuzhiyun 			hw->wrap_ptr |= schan->linklist.wrap_addr &
866*4882a593Smuzhiyun 				SPRD_DMA_WRAP_ADDR_MASK;
867*4882a593Smuzhiyun 			hw->wrap_to |= dst & SPRD_DMA_WRAP_ADDR_MASK;
868*4882a593Smuzhiyun 		}
869*4882a593Smuzhiyun 	} else {
870*4882a593Smuzhiyun 		hw->llist_ptr = 0;
871*4882a593Smuzhiyun 		hw->src_blk_step = 0;
872*4882a593Smuzhiyun 	}
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	hw->frg_step = 0;
875*4882a593Smuzhiyun 	hw->des_blk_step = 0;
876*4882a593Smuzhiyun 	return 0;
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun 
sprd_dma_fill_linklist_desc(struct dma_chan * chan,unsigned int sglen,int sg_index,dma_addr_t src,dma_addr_t dst,u32 len,enum dma_transfer_direction dir,unsigned long flags,struct dma_slave_config * slave_cfg)879*4882a593Smuzhiyun static int sprd_dma_fill_linklist_desc(struct dma_chan *chan,
880*4882a593Smuzhiyun 				       unsigned int sglen, int sg_index,
881*4882a593Smuzhiyun 				       dma_addr_t src, dma_addr_t dst, u32 len,
882*4882a593Smuzhiyun 				       enum dma_transfer_direction dir,
883*4882a593Smuzhiyun 				       unsigned long flags,
884*4882a593Smuzhiyun 				       struct dma_slave_config *slave_cfg)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun 	struct sprd_dma_chn *schan = to_sprd_dma_chan(chan);
887*4882a593Smuzhiyun 	struct sprd_dma_chn_hw *hw;
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	if (!schan->linklist.virt_addr)
890*4882a593Smuzhiyun 		return -EINVAL;
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	hw = (struct sprd_dma_chn_hw *)(schan->linklist.virt_addr +
893*4882a593Smuzhiyun 					sg_index * sizeof(*hw));
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	return sprd_dma_fill_desc(chan, hw, sglen, sg_index, src, dst, len,
896*4882a593Smuzhiyun 				  dir, flags, slave_cfg);
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
sprd_dma_prep_dma_memcpy(struct dma_chan * chan,dma_addr_t dest,dma_addr_t src,size_t len,unsigned long flags)900*4882a593Smuzhiyun sprd_dma_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
901*4882a593Smuzhiyun 			 size_t len, unsigned long flags)
902*4882a593Smuzhiyun {
903*4882a593Smuzhiyun 	struct sprd_dma_chn *schan = to_sprd_dma_chan(chan);
904*4882a593Smuzhiyun 	struct sprd_dma_desc *sdesc;
905*4882a593Smuzhiyun 	struct sprd_dma_chn_hw *hw;
906*4882a593Smuzhiyun 	enum sprd_dma_datawidth datawidth;
907*4882a593Smuzhiyun 	u32 step, temp;
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	sdesc = kzalloc(sizeof(*sdesc), GFP_NOWAIT);
910*4882a593Smuzhiyun 	if (!sdesc)
911*4882a593Smuzhiyun 		return NULL;
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	hw = &sdesc->chn_hw;
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	hw->cfg = SPRD_DMA_DONOT_WAIT_BDONE << SPRD_DMA_WAIT_BDONE_OFFSET;
916*4882a593Smuzhiyun 	hw->intc = SPRD_DMA_TRANS_INT | SPRD_DMA_CFG_ERR_INT_EN;
917*4882a593Smuzhiyun 	hw->src_addr = src & SPRD_DMA_LOW_ADDR_MASK;
918*4882a593Smuzhiyun 	hw->des_addr = dest & SPRD_DMA_LOW_ADDR_MASK;
919*4882a593Smuzhiyun 	hw->wrap_ptr = (src >> SPRD_DMA_HIGH_ADDR_OFFSET) &
920*4882a593Smuzhiyun 		SPRD_DMA_HIGH_ADDR_MASK;
921*4882a593Smuzhiyun 	hw->wrap_to = (dest >> SPRD_DMA_HIGH_ADDR_OFFSET) &
922*4882a593Smuzhiyun 		SPRD_DMA_HIGH_ADDR_MASK;
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	if (IS_ALIGNED(len, 8)) {
925*4882a593Smuzhiyun 		datawidth = SPRD_DMA_DATAWIDTH_8_BYTES;
926*4882a593Smuzhiyun 		step = SPRD_DMA_DWORD_STEP;
927*4882a593Smuzhiyun 	} else if (IS_ALIGNED(len, 4)) {
928*4882a593Smuzhiyun 		datawidth = SPRD_DMA_DATAWIDTH_4_BYTES;
929*4882a593Smuzhiyun 		step = SPRD_DMA_WORD_STEP;
930*4882a593Smuzhiyun 	} else if (IS_ALIGNED(len, 2)) {
931*4882a593Smuzhiyun 		datawidth = SPRD_DMA_DATAWIDTH_2_BYTES;
932*4882a593Smuzhiyun 		step = SPRD_DMA_SHORT_STEP;
933*4882a593Smuzhiyun 	} else {
934*4882a593Smuzhiyun 		datawidth = SPRD_DMA_DATAWIDTH_1_BYTE;
935*4882a593Smuzhiyun 		step = SPRD_DMA_BYTE_STEP;
936*4882a593Smuzhiyun 	}
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	temp = datawidth << SPRD_DMA_SRC_DATAWIDTH_OFFSET;
939*4882a593Smuzhiyun 	temp |= datawidth << SPRD_DMA_DES_DATAWIDTH_OFFSET;
940*4882a593Smuzhiyun 	temp |= SPRD_DMA_TRANS_REQ << SPRD_DMA_REQ_MODE_OFFSET;
941*4882a593Smuzhiyun 	temp |= len & SPRD_DMA_FRG_LEN_MASK;
942*4882a593Smuzhiyun 	hw->frg_len = temp;
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	hw->blk_len = len & SPRD_DMA_BLK_LEN_MASK;
945*4882a593Smuzhiyun 	hw->trsc_len = len & SPRD_DMA_TRSC_LEN_MASK;
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	temp = (step & SPRD_DMA_TRSF_STEP_MASK) << SPRD_DMA_DEST_TRSF_STEP_OFFSET;
948*4882a593Smuzhiyun 	temp |= (step & SPRD_DMA_TRSF_STEP_MASK) << SPRD_DMA_SRC_TRSF_STEP_OFFSET;
949*4882a593Smuzhiyun 	hw->trsf_step = temp;
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	return vchan_tx_prep(&schan->vc, &sdesc->vd, flags);
952*4882a593Smuzhiyun }
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
sprd_dma_prep_slave_sg(struct dma_chan * chan,struct scatterlist * sgl,unsigned int sglen,enum dma_transfer_direction dir,unsigned long flags,void * context)955*4882a593Smuzhiyun sprd_dma_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
956*4882a593Smuzhiyun 		       unsigned int sglen, enum dma_transfer_direction dir,
957*4882a593Smuzhiyun 		       unsigned long flags, void *context)
958*4882a593Smuzhiyun {
959*4882a593Smuzhiyun 	struct sprd_dma_chn *schan = to_sprd_dma_chan(chan);
960*4882a593Smuzhiyun 	struct dma_slave_config *slave_cfg = &schan->slave_cfg;
961*4882a593Smuzhiyun 	dma_addr_t src = 0, dst = 0;
962*4882a593Smuzhiyun 	dma_addr_t start_src = 0, start_dst = 0;
963*4882a593Smuzhiyun 	struct sprd_dma_desc *sdesc;
964*4882a593Smuzhiyun 	struct scatterlist *sg;
965*4882a593Smuzhiyun 	u32 len = 0;
966*4882a593Smuzhiyun 	int ret, i;
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	if (!is_slave_direction(dir))
969*4882a593Smuzhiyun 		return NULL;
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	if (context) {
972*4882a593Smuzhiyun 		struct sprd_dma_linklist *ll_cfg =
973*4882a593Smuzhiyun 			(struct sprd_dma_linklist *)context;
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 		schan->linklist.phy_addr = ll_cfg->phy_addr;
976*4882a593Smuzhiyun 		schan->linklist.virt_addr = ll_cfg->virt_addr;
977*4882a593Smuzhiyun 		schan->linklist.wrap_addr = ll_cfg->wrap_addr;
978*4882a593Smuzhiyun 	} else {
979*4882a593Smuzhiyun 		schan->linklist.phy_addr = 0;
980*4882a593Smuzhiyun 		schan->linklist.virt_addr = 0;
981*4882a593Smuzhiyun 		schan->linklist.wrap_addr = 0;
982*4882a593Smuzhiyun 	}
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	/*
985*4882a593Smuzhiyun 	 * Set channel mode, interrupt mode and trigger mode for 2-stage
986*4882a593Smuzhiyun 	 * transfer.
987*4882a593Smuzhiyun 	 */
988*4882a593Smuzhiyun 	schan->chn_mode =
989*4882a593Smuzhiyun 		(flags >> SPRD_DMA_CHN_MODE_SHIFT) & SPRD_DMA_CHN_MODE_MASK;
990*4882a593Smuzhiyun 	schan->trg_mode =
991*4882a593Smuzhiyun 		(flags >> SPRD_DMA_TRG_MODE_SHIFT) & SPRD_DMA_TRG_MODE_MASK;
992*4882a593Smuzhiyun 	schan->int_type = flags & SPRD_DMA_INT_TYPE_MASK;
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun 	sdesc = kzalloc(sizeof(*sdesc), GFP_NOWAIT);
995*4882a593Smuzhiyun 	if (!sdesc)
996*4882a593Smuzhiyun 		return NULL;
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 	sdesc->dir = dir;
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	for_each_sg(sgl, sg, sglen, i) {
1001*4882a593Smuzhiyun 		len = sg_dma_len(sg);
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 		if (dir == DMA_MEM_TO_DEV) {
1004*4882a593Smuzhiyun 			src = sg_dma_address(sg);
1005*4882a593Smuzhiyun 			dst = slave_cfg->dst_addr;
1006*4882a593Smuzhiyun 		} else {
1007*4882a593Smuzhiyun 			src = slave_cfg->src_addr;
1008*4882a593Smuzhiyun 			dst = sg_dma_address(sg);
1009*4882a593Smuzhiyun 		}
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 		if (!i) {
1012*4882a593Smuzhiyun 			start_src = src;
1013*4882a593Smuzhiyun 			start_dst = dst;
1014*4882a593Smuzhiyun 		}
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 		/*
1017*4882a593Smuzhiyun 		 * The link-list mode needs at least 2 link-list
1018*4882a593Smuzhiyun 		 * configurations. If there is only one sg, it doesn't
1019*4882a593Smuzhiyun 		 * need to fill the link-list configuration.
1020*4882a593Smuzhiyun 		 */
1021*4882a593Smuzhiyun 		if (sglen < 2)
1022*4882a593Smuzhiyun 			break;
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 		ret = sprd_dma_fill_linklist_desc(chan, sglen, i, src, dst, len,
1025*4882a593Smuzhiyun 						  dir, flags, slave_cfg);
1026*4882a593Smuzhiyun 		if (ret) {
1027*4882a593Smuzhiyun 			kfree(sdesc);
1028*4882a593Smuzhiyun 			return NULL;
1029*4882a593Smuzhiyun 		}
1030*4882a593Smuzhiyun 	}
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 	ret = sprd_dma_fill_desc(chan, &sdesc->chn_hw, 0, 0, start_src,
1033*4882a593Smuzhiyun 				 start_dst, len, dir, flags, slave_cfg);
1034*4882a593Smuzhiyun 	if (ret) {
1035*4882a593Smuzhiyun 		kfree(sdesc);
1036*4882a593Smuzhiyun 		return NULL;
1037*4882a593Smuzhiyun 	}
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	return vchan_tx_prep(&schan->vc, &sdesc->vd, flags);
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun 
sprd_dma_slave_config(struct dma_chan * chan,struct dma_slave_config * config)1042*4882a593Smuzhiyun static int sprd_dma_slave_config(struct dma_chan *chan,
1043*4882a593Smuzhiyun 				 struct dma_slave_config *config)
1044*4882a593Smuzhiyun {
1045*4882a593Smuzhiyun 	struct sprd_dma_chn *schan = to_sprd_dma_chan(chan);
1046*4882a593Smuzhiyun 	struct dma_slave_config *slave_cfg = &schan->slave_cfg;
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 	memcpy(slave_cfg, config, sizeof(*config));
1049*4882a593Smuzhiyun 	return 0;
1050*4882a593Smuzhiyun }
1051*4882a593Smuzhiyun 
sprd_dma_pause(struct dma_chan * chan)1052*4882a593Smuzhiyun static int sprd_dma_pause(struct dma_chan *chan)
1053*4882a593Smuzhiyun {
1054*4882a593Smuzhiyun 	struct sprd_dma_chn *schan = to_sprd_dma_chan(chan);
1055*4882a593Smuzhiyun 	unsigned long flags;
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun 	spin_lock_irqsave(&schan->vc.lock, flags);
1058*4882a593Smuzhiyun 	sprd_dma_pause_resume(schan, true);
1059*4882a593Smuzhiyun 	spin_unlock_irqrestore(&schan->vc.lock, flags);
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	return 0;
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun 
sprd_dma_resume(struct dma_chan * chan)1064*4882a593Smuzhiyun static int sprd_dma_resume(struct dma_chan *chan)
1065*4882a593Smuzhiyun {
1066*4882a593Smuzhiyun 	struct sprd_dma_chn *schan = to_sprd_dma_chan(chan);
1067*4882a593Smuzhiyun 	unsigned long flags;
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 	spin_lock_irqsave(&schan->vc.lock, flags);
1070*4882a593Smuzhiyun 	sprd_dma_pause_resume(schan, false);
1071*4882a593Smuzhiyun 	spin_unlock_irqrestore(&schan->vc.lock, flags);
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	return 0;
1074*4882a593Smuzhiyun }
1075*4882a593Smuzhiyun 
sprd_dma_terminate_all(struct dma_chan * chan)1076*4882a593Smuzhiyun static int sprd_dma_terminate_all(struct dma_chan *chan)
1077*4882a593Smuzhiyun {
1078*4882a593Smuzhiyun 	struct sprd_dma_chn *schan = to_sprd_dma_chan(chan);
1079*4882a593Smuzhiyun 	struct virt_dma_desc *cur_vd = NULL;
1080*4882a593Smuzhiyun 	unsigned long flags;
1081*4882a593Smuzhiyun 	LIST_HEAD(head);
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 	spin_lock_irqsave(&schan->vc.lock, flags);
1084*4882a593Smuzhiyun 	if (schan->cur_desc)
1085*4882a593Smuzhiyun 		cur_vd = &schan->cur_desc->vd;
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 	sprd_dma_stop(schan);
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 	vchan_get_all_descriptors(&schan->vc, &head);
1090*4882a593Smuzhiyun 	spin_unlock_irqrestore(&schan->vc.lock, flags);
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	if (cur_vd)
1093*4882a593Smuzhiyun 		sprd_dma_free_desc(cur_vd);
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 	vchan_dma_desc_free_list(&schan->vc, &head);
1096*4882a593Smuzhiyun 	return 0;
1097*4882a593Smuzhiyun }
1098*4882a593Smuzhiyun 
sprd_dma_free_desc(struct virt_dma_desc * vd)1099*4882a593Smuzhiyun static void sprd_dma_free_desc(struct virt_dma_desc *vd)
1100*4882a593Smuzhiyun {
1101*4882a593Smuzhiyun 	struct sprd_dma_desc *sdesc = to_sprd_dma_desc(vd);
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun 	kfree(sdesc);
1104*4882a593Smuzhiyun }
1105*4882a593Smuzhiyun 
sprd_dma_filter_fn(struct dma_chan * chan,void * param)1106*4882a593Smuzhiyun static bool sprd_dma_filter_fn(struct dma_chan *chan, void *param)
1107*4882a593Smuzhiyun {
1108*4882a593Smuzhiyun 	struct sprd_dma_chn *schan = to_sprd_dma_chan(chan);
1109*4882a593Smuzhiyun 	u32 slave_id = *(u32 *)param;
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 	schan->dev_id = slave_id;
1112*4882a593Smuzhiyun 	return true;
1113*4882a593Smuzhiyun }
1114*4882a593Smuzhiyun 
sprd_dma_probe(struct platform_device * pdev)1115*4882a593Smuzhiyun static int sprd_dma_probe(struct platform_device *pdev)
1116*4882a593Smuzhiyun {
1117*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
1118*4882a593Smuzhiyun 	struct sprd_dma_dev *sdev;
1119*4882a593Smuzhiyun 	struct sprd_dma_chn *dma_chn;
1120*4882a593Smuzhiyun 	u32 chn_count;
1121*4882a593Smuzhiyun 	int ret, i;
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	ret = device_property_read_u32(&pdev->dev, "#dma-channels", &chn_count);
1124*4882a593Smuzhiyun 	if (ret) {
1125*4882a593Smuzhiyun 		dev_err(&pdev->dev, "get dma channels count failed\n");
1126*4882a593Smuzhiyun 		return ret;
1127*4882a593Smuzhiyun 	}
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun 	sdev = devm_kzalloc(&pdev->dev,
1130*4882a593Smuzhiyun 			    struct_size(sdev, channels, chn_count),
1131*4882a593Smuzhiyun 			    GFP_KERNEL);
1132*4882a593Smuzhiyun 	if (!sdev)
1133*4882a593Smuzhiyun 		return -ENOMEM;
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 	sdev->clk = devm_clk_get(&pdev->dev, "enable");
1136*4882a593Smuzhiyun 	if (IS_ERR(sdev->clk)) {
1137*4882a593Smuzhiyun 		dev_err(&pdev->dev, "get enable clock failed\n");
1138*4882a593Smuzhiyun 		return PTR_ERR(sdev->clk);
1139*4882a593Smuzhiyun 	}
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 	/* ashb clock is optional for AGCP DMA */
1142*4882a593Smuzhiyun 	sdev->ashb_clk = devm_clk_get(&pdev->dev, "ashb_eb");
1143*4882a593Smuzhiyun 	if (IS_ERR(sdev->ashb_clk))
1144*4882a593Smuzhiyun 		dev_warn(&pdev->dev, "no optional ashb eb clock\n");
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	/*
1147*4882a593Smuzhiyun 	 * We have three DMA controllers: AP DMA, AON DMA and AGCP DMA. For AGCP
1148*4882a593Smuzhiyun 	 * DMA controller, it can or do not request the irq, which will save
1149*4882a593Smuzhiyun 	 * system power without resuming system by DMA interrupts if AGCP DMA
1150*4882a593Smuzhiyun 	 * does not request the irq. Thus the DMA interrupts property should
1151*4882a593Smuzhiyun 	 * be optional.
1152*4882a593Smuzhiyun 	 */
1153*4882a593Smuzhiyun 	sdev->irq = platform_get_irq(pdev, 0);
1154*4882a593Smuzhiyun 	if (sdev->irq > 0) {
1155*4882a593Smuzhiyun 		ret = devm_request_irq(&pdev->dev, sdev->irq, dma_irq_handle,
1156*4882a593Smuzhiyun 				       0, "sprd_dma", (void *)sdev);
1157*4882a593Smuzhiyun 		if (ret < 0) {
1158*4882a593Smuzhiyun 			dev_err(&pdev->dev, "request dma irq failed\n");
1159*4882a593Smuzhiyun 			return ret;
1160*4882a593Smuzhiyun 		}
1161*4882a593Smuzhiyun 	} else {
1162*4882a593Smuzhiyun 		dev_warn(&pdev->dev, "no interrupts for the dma controller\n");
1163*4882a593Smuzhiyun 	}
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 	sdev->glb_base = devm_platform_ioremap_resource(pdev, 0);
1166*4882a593Smuzhiyun 	if (IS_ERR(sdev->glb_base))
1167*4882a593Smuzhiyun 		return PTR_ERR(sdev->glb_base);
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 	dma_cap_set(DMA_MEMCPY, sdev->dma_dev.cap_mask);
1170*4882a593Smuzhiyun 	sdev->total_chns = chn_count;
1171*4882a593Smuzhiyun 	sdev->dma_dev.chancnt = chn_count;
1172*4882a593Smuzhiyun 	INIT_LIST_HEAD(&sdev->dma_dev.channels);
1173*4882a593Smuzhiyun 	INIT_LIST_HEAD(&sdev->dma_dev.global_node);
1174*4882a593Smuzhiyun 	sdev->dma_dev.dev = &pdev->dev;
1175*4882a593Smuzhiyun 	sdev->dma_dev.device_alloc_chan_resources = sprd_dma_alloc_chan_resources;
1176*4882a593Smuzhiyun 	sdev->dma_dev.device_free_chan_resources = sprd_dma_free_chan_resources;
1177*4882a593Smuzhiyun 	sdev->dma_dev.device_tx_status = sprd_dma_tx_status;
1178*4882a593Smuzhiyun 	sdev->dma_dev.device_issue_pending = sprd_dma_issue_pending;
1179*4882a593Smuzhiyun 	sdev->dma_dev.device_prep_dma_memcpy = sprd_dma_prep_dma_memcpy;
1180*4882a593Smuzhiyun 	sdev->dma_dev.device_prep_slave_sg = sprd_dma_prep_slave_sg;
1181*4882a593Smuzhiyun 	sdev->dma_dev.device_config = sprd_dma_slave_config;
1182*4882a593Smuzhiyun 	sdev->dma_dev.device_pause = sprd_dma_pause;
1183*4882a593Smuzhiyun 	sdev->dma_dev.device_resume = sprd_dma_resume;
1184*4882a593Smuzhiyun 	sdev->dma_dev.device_terminate_all = sprd_dma_terminate_all;
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun 	for (i = 0; i < chn_count; i++) {
1187*4882a593Smuzhiyun 		dma_chn = &sdev->channels[i];
1188*4882a593Smuzhiyun 		dma_chn->chn_num = i;
1189*4882a593Smuzhiyun 		dma_chn->cur_desc = NULL;
1190*4882a593Smuzhiyun 		/* get each channel's registers base address. */
1191*4882a593Smuzhiyun 		dma_chn->chn_base = sdev->glb_base + SPRD_DMA_CHN_REG_OFFSET +
1192*4882a593Smuzhiyun 				    SPRD_DMA_CHN_REG_LENGTH * i;
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 		dma_chn->vc.desc_free = sprd_dma_free_desc;
1195*4882a593Smuzhiyun 		vchan_init(&dma_chn->vc, &sdev->dma_dev);
1196*4882a593Smuzhiyun 	}
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	platform_set_drvdata(pdev, sdev);
1199*4882a593Smuzhiyun 	ret = sprd_dma_enable(sdev);
1200*4882a593Smuzhiyun 	if (ret)
1201*4882a593Smuzhiyun 		return ret;
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 	pm_runtime_set_active(&pdev->dev);
1204*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(&pdev->dev);
1207*4882a593Smuzhiyun 	if (ret < 0)
1208*4882a593Smuzhiyun 		goto err_rpm;
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun 	ret = dma_async_device_register(&sdev->dma_dev);
1211*4882a593Smuzhiyun 	if (ret < 0) {
1212*4882a593Smuzhiyun 		dev_err(&pdev->dev, "register dma device failed:%d\n", ret);
1213*4882a593Smuzhiyun 		goto err_register;
1214*4882a593Smuzhiyun 	}
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 	sprd_dma_info.dma_cap = sdev->dma_dev.cap_mask;
1217*4882a593Smuzhiyun 	ret = of_dma_controller_register(np, of_dma_simple_xlate,
1218*4882a593Smuzhiyun 					 &sprd_dma_info);
1219*4882a593Smuzhiyun 	if (ret)
1220*4882a593Smuzhiyun 		goto err_of_register;
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun 	pm_runtime_put(&pdev->dev);
1223*4882a593Smuzhiyun 	return 0;
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun err_of_register:
1226*4882a593Smuzhiyun 	dma_async_device_unregister(&sdev->dma_dev);
1227*4882a593Smuzhiyun err_register:
1228*4882a593Smuzhiyun 	pm_runtime_put_noidle(&pdev->dev);
1229*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
1230*4882a593Smuzhiyun err_rpm:
1231*4882a593Smuzhiyun 	sprd_dma_disable(sdev);
1232*4882a593Smuzhiyun 	return ret;
1233*4882a593Smuzhiyun }
1234*4882a593Smuzhiyun 
sprd_dma_remove(struct platform_device * pdev)1235*4882a593Smuzhiyun static int sprd_dma_remove(struct platform_device *pdev)
1236*4882a593Smuzhiyun {
1237*4882a593Smuzhiyun 	struct sprd_dma_dev *sdev = platform_get_drvdata(pdev);
1238*4882a593Smuzhiyun 	struct sprd_dma_chn *c, *cn;
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 	pm_runtime_get_sync(&pdev->dev);
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun 	/* explicitly free the irq */
1243*4882a593Smuzhiyun 	if (sdev->irq > 0)
1244*4882a593Smuzhiyun 		devm_free_irq(&pdev->dev, sdev->irq, sdev);
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 	list_for_each_entry_safe(c, cn, &sdev->dma_dev.channels,
1247*4882a593Smuzhiyun 				 vc.chan.device_node) {
1248*4882a593Smuzhiyun 		list_del(&c->vc.chan.device_node);
1249*4882a593Smuzhiyun 		tasklet_kill(&c->vc.task);
1250*4882a593Smuzhiyun 	}
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun 	of_dma_controller_free(pdev->dev.of_node);
1253*4882a593Smuzhiyun 	dma_async_device_unregister(&sdev->dma_dev);
1254*4882a593Smuzhiyun 	sprd_dma_disable(sdev);
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun 	pm_runtime_put_noidle(&pdev->dev);
1257*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
1258*4882a593Smuzhiyun 	return 0;
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun static const struct of_device_id sprd_dma_match[] = {
1262*4882a593Smuzhiyun 	{ .compatible = "sprd,sc9860-dma", },
1263*4882a593Smuzhiyun 	{},
1264*4882a593Smuzhiyun };
1265*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sprd_dma_match);
1266*4882a593Smuzhiyun 
sprd_dma_runtime_suspend(struct device * dev)1267*4882a593Smuzhiyun static int __maybe_unused sprd_dma_runtime_suspend(struct device *dev)
1268*4882a593Smuzhiyun {
1269*4882a593Smuzhiyun 	struct sprd_dma_dev *sdev = dev_get_drvdata(dev);
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun 	sprd_dma_disable(sdev);
1272*4882a593Smuzhiyun 	return 0;
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun 
sprd_dma_runtime_resume(struct device * dev)1275*4882a593Smuzhiyun static int __maybe_unused sprd_dma_runtime_resume(struct device *dev)
1276*4882a593Smuzhiyun {
1277*4882a593Smuzhiyun 	struct sprd_dma_dev *sdev = dev_get_drvdata(dev);
1278*4882a593Smuzhiyun 	int ret;
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun 	ret = sprd_dma_enable(sdev);
1281*4882a593Smuzhiyun 	if (ret)
1282*4882a593Smuzhiyun 		dev_err(sdev->dma_dev.dev, "enable dma failed\n");
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun 	return ret;
1285*4882a593Smuzhiyun }
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun static const struct dev_pm_ops sprd_dma_pm_ops = {
1288*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(sprd_dma_runtime_suspend,
1289*4882a593Smuzhiyun 			   sprd_dma_runtime_resume,
1290*4882a593Smuzhiyun 			   NULL)
1291*4882a593Smuzhiyun };
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun static struct platform_driver sprd_dma_driver = {
1294*4882a593Smuzhiyun 	.probe = sprd_dma_probe,
1295*4882a593Smuzhiyun 	.remove = sprd_dma_remove,
1296*4882a593Smuzhiyun 	.driver = {
1297*4882a593Smuzhiyun 		.name = "sprd-dma",
1298*4882a593Smuzhiyun 		.of_match_table = sprd_dma_match,
1299*4882a593Smuzhiyun 		.pm = &sprd_dma_pm_ops,
1300*4882a593Smuzhiyun 	},
1301*4882a593Smuzhiyun };
1302*4882a593Smuzhiyun module_platform_driver(sprd_dma_driver);
1303*4882a593Smuzhiyun 
1304*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1305*4882a593Smuzhiyun MODULE_DESCRIPTION("DMA driver for Spreadtrum");
1306*4882a593Smuzhiyun MODULE_AUTHOR("Baolin Wang <baolin.wang@spreadtrum.com>");
1307*4882a593Smuzhiyun MODULE_AUTHOR("Eric Long <eric.long@spreadtrum.com>");
1308*4882a593Smuzhiyun MODULE_ALIAS("platform:sprd-dma");
1309