xref: /OK3568_Linux_fs/kernel/drivers/dma/sirf-dma.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * DMA controller driver for CSR SiRFprimaII
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/dmaengine.h>
10*4882a593Smuzhiyun #include <linux/dma-mapping.h>
11*4882a593Smuzhiyun #include <linux/pm_runtime.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun #include <linux/of_irq.h>
16*4882a593Smuzhiyun #include <linux/of_address.h>
17*4882a593Smuzhiyun #include <linux/of_device.h>
18*4882a593Smuzhiyun #include <linux/of_platform.h>
19*4882a593Smuzhiyun #include <linux/clk.h>
20*4882a593Smuzhiyun #include <linux/of_dma.h>
21*4882a593Smuzhiyun #include <linux/sirfsoc_dma.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include "dmaengine.h"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define SIRFSOC_DMA_VER_A7V1                    1
26*4882a593Smuzhiyun #define SIRFSOC_DMA_VER_A7V2                    2
27*4882a593Smuzhiyun #define SIRFSOC_DMA_VER_A6                      4
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define SIRFSOC_DMA_DESCRIPTORS                 16
30*4882a593Smuzhiyun #define SIRFSOC_DMA_CHANNELS                    16
31*4882a593Smuzhiyun #define SIRFSOC_DMA_TABLE_NUM                   256
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define SIRFSOC_DMA_CH_ADDR                     0x00
34*4882a593Smuzhiyun #define SIRFSOC_DMA_CH_XLEN                     0x04
35*4882a593Smuzhiyun #define SIRFSOC_DMA_CH_YLEN                     0x08
36*4882a593Smuzhiyun #define SIRFSOC_DMA_CH_CTRL                     0x0C
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define SIRFSOC_DMA_WIDTH_0                     0x100
39*4882a593Smuzhiyun #define SIRFSOC_DMA_CH_VALID                    0x140
40*4882a593Smuzhiyun #define SIRFSOC_DMA_CH_INT                      0x144
41*4882a593Smuzhiyun #define SIRFSOC_DMA_INT_EN                      0x148
42*4882a593Smuzhiyun #define SIRFSOC_DMA_INT_EN_CLR                  0x14C
43*4882a593Smuzhiyun #define SIRFSOC_DMA_CH_LOOP_CTRL                0x150
44*4882a593Smuzhiyun #define SIRFSOC_DMA_CH_LOOP_CTRL_CLR            0x154
45*4882a593Smuzhiyun #define SIRFSOC_DMA_WIDTH_ATLAS7                0x10
46*4882a593Smuzhiyun #define SIRFSOC_DMA_VALID_ATLAS7                0x14
47*4882a593Smuzhiyun #define SIRFSOC_DMA_INT_ATLAS7                  0x18
48*4882a593Smuzhiyun #define SIRFSOC_DMA_INT_EN_ATLAS7               0x1c
49*4882a593Smuzhiyun #define SIRFSOC_DMA_LOOP_CTRL_ATLAS7            0x20
50*4882a593Smuzhiyun #define SIRFSOC_DMA_CUR_DATA_ADDR               0x34
51*4882a593Smuzhiyun #define SIRFSOC_DMA_MUL_ATLAS7                  0x38
52*4882a593Smuzhiyun #define SIRFSOC_DMA_CH_LOOP_CTRL_ATLAS7         0x158
53*4882a593Smuzhiyun #define SIRFSOC_DMA_CH_LOOP_CTRL_CLR_ATLAS7     0x15C
54*4882a593Smuzhiyun #define SIRFSOC_DMA_IOBG_SCMD_EN		0x800
55*4882a593Smuzhiyun #define SIRFSOC_DMA_EARLY_RESP_SET		0x818
56*4882a593Smuzhiyun #define SIRFSOC_DMA_EARLY_RESP_CLR		0x81C
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define SIRFSOC_DMA_MODE_CTRL_BIT               4
59*4882a593Smuzhiyun #define SIRFSOC_DMA_DIR_CTRL_BIT                5
60*4882a593Smuzhiyun #define SIRFSOC_DMA_MODE_CTRL_BIT_ATLAS7        2
61*4882a593Smuzhiyun #define SIRFSOC_DMA_CHAIN_CTRL_BIT_ATLAS7       3
62*4882a593Smuzhiyun #define SIRFSOC_DMA_DIR_CTRL_BIT_ATLAS7         4
63*4882a593Smuzhiyun #define SIRFSOC_DMA_TAB_NUM_ATLAS7              7
64*4882a593Smuzhiyun #define SIRFSOC_DMA_CHAIN_INT_BIT_ATLAS7        5
65*4882a593Smuzhiyun #define SIRFSOC_DMA_CHAIN_FLAG_SHIFT_ATLAS7     25
66*4882a593Smuzhiyun #define SIRFSOC_DMA_CHAIN_ADDR_SHIFT            32
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define SIRFSOC_DMA_INT_FINI_INT_ATLAS7         BIT(0)
69*4882a593Smuzhiyun #define SIRFSOC_DMA_INT_CNT_INT_ATLAS7          BIT(1)
70*4882a593Smuzhiyun #define SIRFSOC_DMA_INT_PAU_INT_ATLAS7          BIT(2)
71*4882a593Smuzhiyun #define SIRFSOC_DMA_INT_LOOP_INT_ATLAS7         BIT(3)
72*4882a593Smuzhiyun #define SIRFSOC_DMA_INT_INV_INT_ATLAS7          BIT(4)
73*4882a593Smuzhiyun #define SIRFSOC_DMA_INT_END_INT_ATLAS7          BIT(5)
74*4882a593Smuzhiyun #define SIRFSOC_DMA_INT_ALL_ATLAS7              0x3F
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /* xlen and dma_width register is in 4 bytes boundary */
77*4882a593Smuzhiyun #define SIRFSOC_DMA_WORD_LEN			4
78*4882a593Smuzhiyun #define SIRFSOC_DMA_XLEN_MAX_V1         0x800
79*4882a593Smuzhiyun #define SIRFSOC_DMA_XLEN_MAX_V2         0x1000
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun struct sirfsoc_dma_desc {
82*4882a593Smuzhiyun 	struct dma_async_tx_descriptor	desc;
83*4882a593Smuzhiyun 	struct list_head		node;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	/* SiRFprimaII 2D-DMA parameters */
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	int             xlen;           /* DMA xlen */
88*4882a593Smuzhiyun 	int             ylen;           /* DMA ylen */
89*4882a593Smuzhiyun 	int             width;          /* DMA width */
90*4882a593Smuzhiyun 	int             dir;
91*4882a593Smuzhiyun 	bool            cyclic;         /* is loop DMA? */
92*4882a593Smuzhiyun 	bool            chain;          /* is chain DMA? */
93*4882a593Smuzhiyun 	u32             addr;		/* DMA buffer address */
94*4882a593Smuzhiyun 	u64 chain_table[SIRFSOC_DMA_TABLE_NUM]; /* chain tbl */
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun struct sirfsoc_dma_chan {
98*4882a593Smuzhiyun 	struct dma_chan			chan;
99*4882a593Smuzhiyun 	struct list_head		free;
100*4882a593Smuzhiyun 	struct list_head		prepared;
101*4882a593Smuzhiyun 	struct list_head		queued;
102*4882a593Smuzhiyun 	struct list_head		active;
103*4882a593Smuzhiyun 	struct list_head		completed;
104*4882a593Smuzhiyun 	unsigned long			happened_cyclic;
105*4882a593Smuzhiyun 	unsigned long			completed_cyclic;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	/* Lock for this structure */
108*4882a593Smuzhiyun 	spinlock_t			lock;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	int				mode;
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun struct sirfsoc_dma_regs {
114*4882a593Smuzhiyun 	u32				ctrl[SIRFSOC_DMA_CHANNELS];
115*4882a593Smuzhiyun 	u32				interrupt_en;
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun struct sirfsoc_dma {
119*4882a593Smuzhiyun 	struct dma_device		dma;
120*4882a593Smuzhiyun 	struct tasklet_struct		tasklet;
121*4882a593Smuzhiyun 	struct sirfsoc_dma_chan		channels[SIRFSOC_DMA_CHANNELS];
122*4882a593Smuzhiyun 	void __iomem			*base;
123*4882a593Smuzhiyun 	int				irq;
124*4882a593Smuzhiyun 	struct clk			*clk;
125*4882a593Smuzhiyun 	int				type;
126*4882a593Smuzhiyun 	void (*exec_desc)(struct sirfsoc_dma_desc *sdesc,
127*4882a593Smuzhiyun 		int cid, int burst_mode, void __iomem *base);
128*4882a593Smuzhiyun 	struct sirfsoc_dma_regs		regs_save;
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun struct sirfsoc_dmadata {
132*4882a593Smuzhiyun 	void (*exec)(struct sirfsoc_dma_desc *sdesc,
133*4882a593Smuzhiyun 		int cid, int burst_mode, void __iomem *base);
134*4882a593Smuzhiyun 	int type;
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun enum sirfsoc_dma_chain_flag {
138*4882a593Smuzhiyun 	SIRFSOC_DMA_CHAIN_NORMAL = 0x01,
139*4882a593Smuzhiyun 	SIRFSOC_DMA_CHAIN_PAUSE = 0x02,
140*4882a593Smuzhiyun 	SIRFSOC_DMA_CHAIN_LOOP = 0x03,
141*4882a593Smuzhiyun 	SIRFSOC_DMA_CHAIN_END = 0x04
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun #define DRV_NAME	"sirfsoc_dma"
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun static int sirfsoc_dma_runtime_suspend(struct device *dev);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun /* Convert struct dma_chan to struct sirfsoc_dma_chan */
149*4882a593Smuzhiyun static inline
dma_chan_to_sirfsoc_dma_chan(struct dma_chan * c)150*4882a593Smuzhiyun struct sirfsoc_dma_chan *dma_chan_to_sirfsoc_dma_chan(struct dma_chan *c)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun 	return container_of(c, struct sirfsoc_dma_chan, chan);
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun /* Convert struct dma_chan to struct sirfsoc_dma */
dma_chan_to_sirfsoc_dma(struct dma_chan * c)156*4882a593Smuzhiyun static inline struct sirfsoc_dma *dma_chan_to_sirfsoc_dma(struct dma_chan *c)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun 	struct sirfsoc_dma_chan *schan = dma_chan_to_sirfsoc_dma_chan(c);
159*4882a593Smuzhiyun 	return container_of(schan, struct sirfsoc_dma, channels[c->chan_id]);
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun 
sirfsoc_dma_execute_hw_a7v2(struct sirfsoc_dma_desc * sdesc,int cid,int burst_mode,void __iomem * base)162*4882a593Smuzhiyun static void sirfsoc_dma_execute_hw_a7v2(struct sirfsoc_dma_desc *sdesc,
163*4882a593Smuzhiyun 		int cid, int burst_mode, void __iomem *base)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	if (sdesc->chain) {
166*4882a593Smuzhiyun 		/* DMA v2 HW chain mode */
167*4882a593Smuzhiyun 		writel_relaxed((sdesc->dir << SIRFSOC_DMA_DIR_CTRL_BIT_ATLAS7) |
168*4882a593Smuzhiyun 			       (sdesc->chain <<
169*4882a593Smuzhiyun 				SIRFSOC_DMA_CHAIN_CTRL_BIT_ATLAS7) |
170*4882a593Smuzhiyun 			       (0x8 << SIRFSOC_DMA_TAB_NUM_ATLAS7) | 0x3,
171*4882a593Smuzhiyun 			       base + SIRFSOC_DMA_CH_CTRL);
172*4882a593Smuzhiyun 	} else {
173*4882a593Smuzhiyun 		/* DMA v2 legacy mode */
174*4882a593Smuzhiyun 		writel_relaxed(sdesc->xlen, base + SIRFSOC_DMA_CH_XLEN);
175*4882a593Smuzhiyun 		writel_relaxed(sdesc->ylen, base + SIRFSOC_DMA_CH_YLEN);
176*4882a593Smuzhiyun 		writel_relaxed(sdesc->width, base + SIRFSOC_DMA_WIDTH_ATLAS7);
177*4882a593Smuzhiyun 		writel_relaxed((sdesc->width*((sdesc->ylen+1)>>1)),
178*4882a593Smuzhiyun 				base + SIRFSOC_DMA_MUL_ATLAS7);
179*4882a593Smuzhiyun 		writel_relaxed((sdesc->dir << SIRFSOC_DMA_DIR_CTRL_BIT_ATLAS7) |
180*4882a593Smuzhiyun 			       (sdesc->chain <<
181*4882a593Smuzhiyun 				SIRFSOC_DMA_CHAIN_CTRL_BIT_ATLAS7) |
182*4882a593Smuzhiyun 			       0x3, base + SIRFSOC_DMA_CH_CTRL);
183*4882a593Smuzhiyun 	}
184*4882a593Smuzhiyun 	writel_relaxed(sdesc->chain ? SIRFSOC_DMA_INT_END_INT_ATLAS7 :
185*4882a593Smuzhiyun 		       (SIRFSOC_DMA_INT_FINI_INT_ATLAS7 |
186*4882a593Smuzhiyun 			SIRFSOC_DMA_INT_LOOP_INT_ATLAS7),
187*4882a593Smuzhiyun 		       base + SIRFSOC_DMA_INT_EN_ATLAS7);
188*4882a593Smuzhiyun 	writel(sdesc->addr, base + SIRFSOC_DMA_CH_ADDR);
189*4882a593Smuzhiyun 	if (sdesc->cyclic)
190*4882a593Smuzhiyun 		writel(0x10001, base + SIRFSOC_DMA_LOOP_CTRL_ATLAS7);
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun 
sirfsoc_dma_execute_hw_a7v1(struct sirfsoc_dma_desc * sdesc,int cid,int burst_mode,void __iomem * base)193*4882a593Smuzhiyun static void sirfsoc_dma_execute_hw_a7v1(struct sirfsoc_dma_desc *sdesc,
194*4882a593Smuzhiyun 		int cid, int burst_mode, void __iomem *base)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	writel_relaxed(1, base + SIRFSOC_DMA_IOBG_SCMD_EN);
197*4882a593Smuzhiyun 	writel_relaxed((1 << cid), base + SIRFSOC_DMA_EARLY_RESP_SET);
198*4882a593Smuzhiyun 	writel_relaxed(sdesc->width, base + SIRFSOC_DMA_WIDTH_0 + cid * 4);
199*4882a593Smuzhiyun 	writel_relaxed(cid | (burst_mode << SIRFSOC_DMA_MODE_CTRL_BIT) |
200*4882a593Smuzhiyun 		       (sdesc->dir << SIRFSOC_DMA_DIR_CTRL_BIT),
201*4882a593Smuzhiyun 		       base + cid * 0x10 + SIRFSOC_DMA_CH_CTRL);
202*4882a593Smuzhiyun 	writel_relaxed(sdesc->xlen, base + cid * 0x10 + SIRFSOC_DMA_CH_XLEN);
203*4882a593Smuzhiyun 	writel_relaxed(sdesc->ylen, base + cid * 0x10 + SIRFSOC_DMA_CH_YLEN);
204*4882a593Smuzhiyun 	writel_relaxed(readl_relaxed(base + SIRFSOC_DMA_INT_EN) |
205*4882a593Smuzhiyun 		       (1 << cid), base + SIRFSOC_DMA_INT_EN);
206*4882a593Smuzhiyun 	writel(sdesc->addr >> 2, base + cid * 0x10 + SIRFSOC_DMA_CH_ADDR);
207*4882a593Smuzhiyun 	if (sdesc->cyclic) {
208*4882a593Smuzhiyun 		writel((1 << cid) | 1 << (cid + 16) |
209*4882a593Smuzhiyun 		       readl_relaxed(base + SIRFSOC_DMA_CH_LOOP_CTRL_ATLAS7),
210*4882a593Smuzhiyun 		       base + SIRFSOC_DMA_CH_LOOP_CTRL_ATLAS7);
211*4882a593Smuzhiyun 	}
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun 
sirfsoc_dma_execute_hw_a6(struct sirfsoc_dma_desc * sdesc,int cid,int burst_mode,void __iomem * base)215*4882a593Smuzhiyun static void sirfsoc_dma_execute_hw_a6(struct sirfsoc_dma_desc *sdesc,
216*4882a593Smuzhiyun 		int cid, int burst_mode, void __iomem *base)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun 	writel_relaxed(sdesc->width, base + SIRFSOC_DMA_WIDTH_0 + cid * 4);
219*4882a593Smuzhiyun 	writel_relaxed(cid | (burst_mode << SIRFSOC_DMA_MODE_CTRL_BIT) |
220*4882a593Smuzhiyun 		       (sdesc->dir << SIRFSOC_DMA_DIR_CTRL_BIT),
221*4882a593Smuzhiyun 		       base + cid * 0x10 + SIRFSOC_DMA_CH_CTRL);
222*4882a593Smuzhiyun 	writel_relaxed(sdesc->xlen, base + cid * 0x10 + SIRFSOC_DMA_CH_XLEN);
223*4882a593Smuzhiyun 	writel_relaxed(sdesc->ylen, base + cid * 0x10 + SIRFSOC_DMA_CH_YLEN);
224*4882a593Smuzhiyun 	writel_relaxed(readl_relaxed(base + SIRFSOC_DMA_INT_EN) |
225*4882a593Smuzhiyun 		       (1 << cid), base + SIRFSOC_DMA_INT_EN);
226*4882a593Smuzhiyun 	writel(sdesc->addr >> 2, base + cid * 0x10 + SIRFSOC_DMA_CH_ADDR);
227*4882a593Smuzhiyun 	if (sdesc->cyclic) {
228*4882a593Smuzhiyun 		writel((1 << cid) | 1 << (cid + 16) |
229*4882a593Smuzhiyun 		       readl_relaxed(base + SIRFSOC_DMA_CH_LOOP_CTRL),
230*4882a593Smuzhiyun 		       base + SIRFSOC_DMA_CH_LOOP_CTRL);
231*4882a593Smuzhiyun 	}
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun /* Execute all queued DMA descriptors */
sirfsoc_dma_execute(struct sirfsoc_dma_chan * schan)236*4882a593Smuzhiyun static void sirfsoc_dma_execute(struct sirfsoc_dma_chan *schan)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	struct sirfsoc_dma *sdma = dma_chan_to_sirfsoc_dma(&schan->chan);
239*4882a593Smuzhiyun 	int cid = schan->chan.chan_id;
240*4882a593Smuzhiyun 	struct sirfsoc_dma_desc *sdesc = NULL;
241*4882a593Smuzhiyun 	void __iomem *base;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	/*
244*4882a593Smuzhiyun 	 * lock has been held by functions calling this, so we don't hold
245*4882a593Smuzhiyun 	 * lock again
246*4882a593Smuzhiyun 	 */
247*4882a593Smuzhiyun 	base = sdma->base;
248*4882a593Smuzhiyun 	sdesc = list_first_entry(&schan->queued, struct sirfsoc_dma_desc,
249*4882a593Smuzhiyun 				 node);
250*4882a593Smuzhiyun 	/* Move the first queued descriptor to active list */
251*4882a593Smuzhiyun 	list_move_tail(&sdesc->node, &schan->active);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	if (sdma->type == SIRFSOC_DMA_VER_A7V2)
254*4882a593Smuzhiyun 		cid = 0;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	/* Start the DMA transfer */
257*4882a593Smuzhiyun 	sdma->exec_desc(sdesc, cid, schan->mode, base);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	if (sdesc->cyclic)
260*4882a593Smuzhiyun 		schan->happened_cyclic = schan->completed_cyclic = 0;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun /* Interrupt handler */
sirfsoc_dma_irq(int irq,void * data)264*4882a593Smuzhiyun static irqreturn_t sirfsoc_dma_irq(int irq, void *data)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun 	struct sirfsoc_dma *sdma = data;
267*4882a593Smuzhiyun 	struct sirfsoc_dma_chan *schan;
268*4882a593Smuzhiyun 	struct sirfsoc_dma_desc *sdesc = NULL;
269*4882a593Smuzhiyun 	u32 is;
270*4882a593Smuzhiyun 	bool chain;
271*4882a593Smuzhiyun 	int ch;
272*4882a593Smuzhiyun 	void __iomem *reg;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	switch (sdma->type) {
275*4882a593Smuzhiyun 	case SIRFSOC_DMA_VER_A6:
276*4882a593Smuzhiyun 	case SIRFSOC_DMA_VER_A7V1:
277*4882a593Smuzhiyun 		is = readl(sdma->base + SIRFSOC_DMA_CH_INT);
278*4882a593Smuzhiyun 		reg = sdma->base + SIRFSOC_DMA_CH_INT;
279*4882a593Smuzhiyun 		while ((ch = fls(is) - 1) >= 0) {
280*4882a593Smuzhiyun 			is &= ~(1 << ch);
281*4882a593Smuzhiyun 			writel_relaxed(1 << ch, reg);
282*4882a593Smuzhiyun 			schan = &sdma->channels[ch];
283*4882a593Smuzhiyun 			spin_lock(&schan->lock);
284*4882a593Smuzhiyun 			sdesc = list_first_entry(&schan->active,
285*4882a593Smuzhiyun 						 struct sirfsoc_dma_desc, node);
286*4882a593Smuzhiyun 			if (!sdesc->cyclic) {
287*4882a593Smuzhiyun 				/* Execute queued descriptors */
288*4882a593Smuzhiyun 				list_splice_tail_init(&schan->active,
289*4882a593Smuzhiyun 						      &schan->completed);
290*4882a593Smuzhiyun 				dma_cookie_complete(&sdesc->desc);
291*4882a593Smuzhiyun 				if (!list_empty(&schan->queued))
292*4882a593Smuzhiyun 					sirfsoc_dma_execute(schan);
293*4882a593Smuzhiyun 			} else
294*4882a593Smuzhiyun 				schan->happened_cyclic++;
295*4882a593Smuzhiyun 			spin_unlock(&schan->lock);
296*4882a593Smuzhiyun 		}
297*4882a593Smuzhiyun 		break;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	case SIRFSOC_DMA_VER_A7V2:
300*4882a593Smuzhiyun 		is = readl(sdma->base + SIRFSOC_DMA_INT_ATLAS7);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 		reg = sdma->base + SIRFSOC_DMA_INT_ATLAS7;
303*4882a593Smuzhiyun 		writel_relaxed(SIRFSOC_DMA_INT_ALL_ATLAS7, reg);
304*4882a593Smuzhiyun 		schan = &sdma->channels[0];
305*4882a593Smuzhiyun 		spin_lock(&schan->lock);
306*4882a593Smuzhiyun 		sdesc = list_first_entry(&schan->active,
307*4882a593Smuzhiyun 					 struct sirfsoc_dma_desc, node);
308*4882a593Smuzhiyun 		if (!sdesc->cyclic) {
309*4882a593Smuzhiyun 			chain = sdesc->chain;
310*4882a593Smuzhiyun 			if ((chain && (is & SIRFSOC_DMA_INT_END_INT_ATLAS7)) ||
311*4882a593Smuzhiyun 				(!chain &&
312*4882a593Smuzhiyun 				(is & SIRFSOC_DMA_INT_FINI_INT_ATLAS7))) {
313*4882a593Smuzhiyun 				/* Execute queued descriptors */
314*4882a593Smuzhiyun 				list_splice_tail_init(&schan->active,
315*4882a593Smuzhiyun 						      &schan->completed);
316*4882a593Smuzhiyun 				dma_cookie_complete(&sdesc->desc);
317*4882a593Smuzhiyun 				if (!list_empty(&schan->queued))
318*4882a593Smuzhiyun 					sirfsoc_dma_execute(schan);
319*4882a593Smuzhiyun 			}
320*4882a593Smuzhiyun 		} else if (sdesc->cyclic && (is &
321*4882a593Smuzhiyun 					SIRFSOC_DMA_INT_LOOP_INT_ATLAS7))
322*4882a593Smuzhiyun 			schan->happened_cyclic++;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 		spin_unlock(&schan->lock);
325*4882a593Smuzhiyun 		break;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	default:
328*4882a593Smuzhiyun 		break;
329*4882a593Smuzhiyun 	}
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	/* Schedule tasklet */
332*4882a593Smuzhiyun 	tasklet_schedule(&sdma->tasklet);
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	return IRQ_HANDLED;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun /* process completed descriptors */
sirfsoc_dma_process_completed(struct sirfsoc_dma * sdma)338*4882a593Smuzhiyun static void sirfsoc_dma_process_completed(struct sirfsoc_dma *sdma)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun 	dma_cookie_t last_cookie = 0;
341*4882a593Smuzhiyun 	struct sirfsoc_dma_chan *schan;
342*4882a593Smuzhiyun 	struct sirfsoc_dma_desc *sdesc;
343*4882a593Smuzhiyun 	struct dma_async_tx_descriptor *desc;
344*4882a593Smuzhiyun 	unsigned long flags;
345*4882a593Smuzhiyun 	unsigned long happened_cyclic;
346*4882a593Smuzhiyun 	LIST_HEAD(list);
347*4882a593Smuzhiyun 	int i;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	for (i = 0; i < sdma->dma.chancnt; i++) {
350*4882a593Smuzhiyun 		schan = &sdma->channels[i];
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 		/* Get all completed descriptors */
353*4882a593Smuzhiyun 		spin_lock_irqsave(&schan->lock, flags);
354*4882a593Smuzhiyun 		if (!list_empty(&schan->completed)) {
355*4882a593Smuzhiyun 			list_splice_tail_init(&schan->completed, &list);
356*4882a593Smuzhiyun 			spin_unlock_irqrestore(&schan->lock, flags);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 			/* Execute callbacks and run dependencies */
359*4882a593Smuzhiyun 			list_for_each_entry(sdesc, &list, node) {
360*4882a593Smuzhiyun 				desc = &sdesc->desc;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 				dmaengine_desc_get_callback_invoke(desc, NULL);
363*4882a593Smuzhiyun 				last_cookie = desc->cookie;
364*4882a593Smuzhiyun 				dma_run_dependencies(desc);
365*4882a593Smuzhiyun 			}
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 			/* Free descriptors */
368*4882a593Smuzhiyun 			spin_lock_irqsave(&schan->lock, flags);
369*4882a593Smuzhiyun 			list_splice_tail_init(&list, &schan->free);
370*4882a593Smuzhiyun 			schan->chan.completed_cookie = last_cookie;
371*4882a593Smuzhiyun 			spin_unlock_irqrestore(&schan->lock, flags);
372*4882a593Smuzhiyun 		} else {
373*4882a593Smuzhiyun 			if (list_empty(&schan->active)) {
374*4882a593Smuzhiyun 				spin_unlock_irqrestore(&schan->lock, flags);
375*4882a593Smuzhiyun 				continue;
376*4882a593Smuzhiyun 			}
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 			/* for cyclic channel, desc is always in active list */
379*4882a593Smuzhiyun 			sdesc = list_first_entry(&schan->active,
380*4882a593Smuzhiyun 				struct sirfsoc_dma_desc, node);
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 			/* cyclic DMA */
383*4882a593Smuzhiyun 			happened_cyclic = schan->happened_cyclic;
384*4882a593Smuzhiyun 			spin_unlock_irqrestore(&schan->lock, flags);
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 			desc = &sdesc->desc;
387*4882a593Smuzhiyun 			while (happened_cyclic != schan->completed_cyclic) {
388*4882a593Smuzhiyun 				dmaengine_desc_get_callback_invoke(desc, NULL);
389*4882a593Smuzhiyun 				schan->completed_cyclic++;
390*4882a593Smuzhiyun 			}
391*4882a593Smuzhiyun 		}
392*4882a593Smuzhiyun 	}
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun /* DMA Tasklet */
sirfsoc_dma_tasklet(struct tasklet_struct * t)396*4882a593Smuzhiyun static void sirfsoc_dma_tasklet(struct tasklet_struct *t)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun 	struct sirfsoc_dma *sdma = from_tasklet(sdma, t, tasklet);
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	sirfsoc_dma_process_completed(sdma);
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun /* Submit descriptor to hardware */
sirfsoc_dma_tx_submit(struct dma_async_tx_descriptor * txd)404*4882a593Smuzhiyun static dma_cookie_t sirfsoc_dma_tx_submit(struct dma_async_tx_descriptor *txd)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun 	struct sirfsoc_dma_chan *schan = dma_chan_to_sirfsoc_dma_chan(txd->chan);
407*4882a593Smuzhiyun 	struct sirfsoc_dma_desc *sdesc;
408*4882a593Smuzhiyun 	unsigned long flags;
409*4882a593Smuzhiyun 	dma_cookie_t cookie;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	sdesc = container_of(txd, struct sirfsoc_dma_desc, desc);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	spin_lock_irqsave(&schan->lock, flags);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	/* Move descriptor to queue */
416*4882a593Smuzhiyun 	list_move_tail(&sdesc->node, &schan->queued);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	cookie = dma_cookie_assign(txd);
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	spin_unlock_irqrestore(&schan->lock, flags);
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	return cookie;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun 
sirfsoc_dma_slave_config(struct dma_chan * chan,struct dma_slave_config * config)425*4882a593Smuzhiyun static int sirfsoc_dma_slave_config(struct dma_chan *chan,
426*4882a593Smuzhiyun 				    struct dma_slave_config *config)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun 	struct sirfsoc_dma_chan *schan = dma_chan_to_sirfsoc_dma_chan(chan);
429*4882a593Smuzhiyun 	unsigned long flags;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	if ((config->src_addr_width != DMA_SLAVE_BUSWIDTH_4_BYTES) ||
432*4882a593Smuzhiyun 		(config->dst_addr_width != DMA_SLAVE_BUSWIDTH_4_BYTES))
433*4882a593Smuzhiyun 		return -EINVAL;
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	spin_lock_irqsave(&schan->lock, flags);
436*4882a593Smuzhiyun 	schan->mode = (config->src_maxburst == 4 ? 1 : 0);
437*4882a593Smuzhiyun 	spin_unlock_irqrestore(&schan->lock, flags);
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	return 0;
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun 
sirfsoc_dma_terminate_all(struct dma_chan * chan)442*4882a593Smuzhiyun static int sirfsoc_dma_terminate_all(struct dma_chan *chan)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun 	struct sirfsoc_dma_chan *schan = dma_chan_to_sirfsoc_dma_chan(chan);
445*4882a593Smuzhiyun 	struct sirfsoc_dma *sdma = dma_chan_to_sirfsoc_dma(&schan->chan);
446*4882a593Smuzhiyun 	int cid = schan->chan.chan_id;
447*4882a593Smuzhiyun 	unsigned long flags;
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	spin_lock_irqsave(&schan->lock, flags);
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	switch (sdma->type) {
452*4882a593Smuzhiyun 	case SIRFSOC_DMA_VER_A7V1:
453*4882a593Smuzhiyun 		writel_relaxed(1 << cid, sdma->base + SIRFSOC_DMA_INT_EN_CLR);
454*4882a593Smuzhiyun 		writel_relaxed(1 << cid, sdma->base + SIRFSOC_DMA_CH_INT);
455*4882a593Smuzhiyun 		writel_relaxed((1 << cid) | 1 << (cid + 16),
456*4882a593Smuzhiyun 			       sdma->base +
457*4882a593Smuzhiyun 			       SIRFSOC_DMA_CH_LOOP_CTRL_CLR_ATLAS7);
458*4882a593Smuzhiyun 		writel_relaxed(1 << cid, sdma->base + SIRFSOC_DMA_CH_VALID);
459*4882a593Smuzhiyun 		break;
460*4882a593Smuzhiyun 	case SIRFSOC_DMA_VER_A7V2:
461*4882a593Smuzhiyun 		writel_relaxed(0, sdma->base + SIRFSOC_DMA_INT_EN_ATLAS7);
462*4882a593Smuzhiyun 		writel_relaxed(SIRFSOC_DMA_INT_ALL_ATLAS7,
463*4882a593Smuzhiyun 			       sdma->base + SIRFSOC_DMA_INT_ATLAS7);
464*4882a593Smuzhiyun 		writel_relaxed(0, sdma->base + SIRFSOC_DMA_LOOP_CTRL_ATLAS7);
465*4882a593Smuzhiyun 		writel_relaxed(0, sdma->base + SIRFSOC_DMA_VALID_ATLAS7);
466*4882a593Smuzhiyun 		break;
467*4882a593Smuzhiyun 	case SIRFSOC_DMA_VER_A6:
468*4882a593Smuzhiyun 		writel_relaxed(readl_relaxed(sdma->base + SIRFSOC_DMA_INT_EN) &
469*4882a593Smuzhiyun 			       ~(1 << cid), sdma->base + SIRFSOC_DMA_INT_EN);
470*4882a593Smuzhiyun 		writel_relaxed(readl_relaxed(sdma->base +
471*4882a593Smuzhiyun 					     SIRFSOC_DMA_CH_LOOP_CTRL) &
472*4882a593Smuzhiyun 			       ~((1 << cid) | 1 << (cid + 16)),
473*4882a593Smuzhiyun 			       sdma->base + SIRFSOC_DMA_CH_LOOP_CTRL);
474*4882a593Smuzhiyun 		writel_relaxed(1 << cid, sdma->base + SIRFSOC_DMA_CH_VALID);
475*4882a593Smuzhiyun 		break;
476*4882a593Smuzhiyun 	default:
477*4882a593Smuzhiyun 		break;
478*4882a593Smuzhiyun 	}
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	list_splice_tail_init(&schan->active, &schan->free);
481*4882a593Smuzhiyun 	list_splice_tail_init(&schan->queued, &schan->free);
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	spin_unlock_irqrestore(&schan->lock, flags);
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	return 0;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun 
sirfsoc_dma_pause_chan(struct dma_chan * chan)488*4882a593Smuzhiyun static int sirfsoc_dma_pause_chan(struct dma_chan *chan)
489*4882a593Smuzhiyun {
490*4882a593Smuzhiyun 	struct sirfsoc_dma_chan *schan = dma_chan_to_sirfsoc_dma_chan(chan);
491*4882a593Smuzhiyun 	struct sirfsoc_dma *sdma = dma_chan_to_sirfsoc_dma(&schan->chan);
492*4882a593Smuzhiyun 	int cid = schan->chan.chan_id;
493*4882a593Smuzhiyun 	unsigned long flags;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	spin_lock_irqsave(&schan->lock, flags);
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	switch (sdma->type) {
498*4882a593Smuzhiyun 	case SIRFSOC_DMA_VER_A7V1:
499*4882a593Smuzhiyun 		writel_relaxed((1 << cid) | 1 << (cid + 16),
500*4882a593Smuzhiyun 			       sdma->base +
501*4882a593Smuzhiyun 			       SIRFSOC_DMA_CH_LOOP_CTRL_CLR_ATLAS7);
502*4882a593Smuzhiyun 		break;
503*4882a593Smuzhiyun 	case SIRFSOC_DMA_VER_A7V2:
504*4882a593Smuzhiyun 		writel_relaxed(0, sdma->base + SIRFSOC_DMA_LOOP_CTRL_ATLAS7);
505*4882a593Smuzhiyun 		break;
506*4882a593Smuzhiyun 	case SIRFSOC_DMA_VER_A6:
507*4882a593Smuzhiyun 		writel_relaxed(readl_relaxed(sdma->base +
508*4882a593Smuzhiyun 					     SIRFSOC_DMA_CH_LOOP_CTRL) &
509*4882a593Smuzhiyun 			       ~((1 << cid) | 1 << (cid + 16)),
510*4882a593Smuzhiyun 			       sdma->base + SIRFSOC_DMA_CH_LOOP_CTRL);
511*4882a593Smuzhiyun 		break;
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	default:
514*4882a593Smuzhiyun 		break;
515*4882a593Smuzhiyun 	}
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	spin_unlock_irqrestore(&schan->lock, flags);
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	return 0;
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun 
sirfsoc_dma_resume_chan(struct dma_chan * chan)522*4882a593Smuzhiyun static int sirfsoc_dma_resume_chan(struct dma_chan *chan)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun 	struct sirfsoc_dma_chan *schan = dma_chan_to_sirfsoc_dma_chan(chan);
525*4882a593Smuzhiyun 	struct sirfsoc_dma *sdma = dma_chan_to_sirfsoc_dma(&schan->chan);
526*4882a593Smuzhiyun 	int cid = schan->chan.chan_id;
527*4882a593Smuzhiyun 	unsigned long flags;
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	spin_lock_irqsave(&schan->lock, flags);
530*4882a593Smuzhiyun 	switch (sdma->type) {
531*4882a593Smuzhiyun 	case SIRFSOC_DMA_VER_A7V1:
532*4882a593Smuzhiyun 		writel_relaxed((1 << cid) | 1 << (cid + 16),
533*4882a593Smuzhiyun 			       sdma->base + SIRFSOC_DMA_CH_LOOP_CTRL_ATLAS7);
534*4882a593Smuzhiyun 		break;
535*4882a593Smuzhiyun 	case SIRFSOC_DMA_VER_A7V2:
536*4882a593Smuzhiyun 		writel_relaxed(0x10001,
537*4882a593Smuzhiyun 			       sdma->base + SIRFSOC_DMA_LOOP_CTRL_ATLAS7);
538*4882a593Smuzhiyun 		break;
539*4882a593Smuzhiyun 	case SIRFSOC_DMA_VER_A6:
540*4882a593Smuzhiyun 		writel_relaxed(readl_relaxed(sdma->base +
541*4882a593Smuzhiyun 					     SIRFSOC_DMA_CH_LOOP_CTRL) |
542*4882a593Smuzhiyun 			       ((1 << cid) | 1 << (cid + 16)),
543*4882a593Smuzhiyun 			       sdma->base + SIRFSOC_DMA_CH_LOOP_CTRL);
544*4882a593Smuzhiyun 		break;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	default:
547*4882a593Smuzhiyun 		break;
548*4882a593Smuzhiyun 	}
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	spin_unlock_irqrestore(&schan->lock, flags);
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	return 0;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun /* Alloc channel resources */
sirfsoc_dma_alloc_chan_resources(struct dma_chan * chan)556*4882a593Smuzhiyun static int sirfsoc_dma_alloc_chan_resources(struct dma_chan *chan)
557*4882a593Smuzhiyun {
558*4882a593Smuzhiyun 	struct sirfsoc_dma *sdma = dma_chan_to_sirfsoc_dma(chan);
559*4882a593Smuzhiyun 	struct sirfsoc_dma_chan *schan = dma_chan_to_sirfsoc_dma_chan(chan);
560*4882a593Smuzhiyun 	struct sirfsoc_dma_desc *sdesc;
561*4882a593Smuzhiyun 	unsigned long flags;
562*4882a593Smuzhiyun 	LIST_HEAD(descs);
563*4882a593Smuzhiyun 	int i;
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	pm_runtime_get_sync(sdma->dma.dev);
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	/* Alloc descriptors for this channel */
568*4882a593Smuzhiyun 	for (i = 0; i < SIRFSOC_DMA_DESCRIPTORS; i++) {
569*4882a593Smuzhiyun 		sdesc = kzalloc(sizeof(*sdesc), GFP_KERNEL);
570*4882a593Smuzhiyun 		if (!sdesc) {
571*4882a593Smuzhiyun 			dev_notice(sdma->dma.dev, "Memory allocation error. "
572*4882a593Smuzhiyun 				"Allocated only %u descriptors\n", i);
573*4882a593Smuzhiyun 			break;
574*4882a593Smuzhiyun 		}
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 		dma_async_tx_descriptor_init(&sdesc->desc, chan);
577*4882a593Smuzhiyun 		sdesc->desc.flags = DMA_CTRL_ACK;
578*4882a593Smuzhiyun 		sdesc->desc.tx_submit = sirfsoc_dma_tx_submit;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 		list_add_tail(&sdesc->node, &descs);
581*4882a593Smuzhiyun 	}
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	/* Return error only if no descriptors were allocated */
584*4882a593Smuzhiyun 	if (i == 0)
585*4882a593Smuzhiyun 		return -ENOMEM;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	spin_lock_irqsave(&schan->lock, flags);
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	list_splice_tail_init(&descs, &schan->free);
590*4882a593Smuzhiyun 	spin_unlock_irqrestore(&schan->lock, flags);
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	return i;
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun /* Free channel resources */
sirfsoc_dma_free_chan_resources(struct dma_chan * chan)596*4882a593Smuzhiyun static void sirfsoc_dma_free_chan_resources(struct dma_chan *chan)
597*4882a593Smuzhiyun {
598*4882a593Smuzhiyun 	struct sirfsoc_dma_chan *schan = dma_chan_to_sirfsoc_dma_chan(chan);
599*4882a593Smuzhiyun 	struct sirfsoc_dma *sdma = dma_chan_to_sirfsoc_dma(chan);
600*4882a593Smuzhiyun 	struct sirfsoc_dma_desc *sdesc, *tmp;
601*4882a593Smuzhiyun 	unsigned long flags;
602*4882a593Smuzhiyun 	LIST_HEAD(descs);
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	spin_lock_irqsave(&schan->lock, flags);
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	/* Channel must be idle */
607*4882a593Smuzhiyun 	BUG_ON(!list_empty(&schan->prepared));
608*4882a593Smuzhiyun 	BUG_ON(!list_empty(&schan->queued));
609*4882a593Smuzhiyun 	BUG_ON(!list_empty(&schan->active));
610*4882a593Smuzhiyun 	BUG_ON(!list_empty(&schan->completed));
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	/* Move data */
613*4882a593Smuzhiyun 	list_splice_tail_init(&schan->free, &descs);
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	spin_unlock_irqrestore(&schan->lock, flags);
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	/* Free descriptors */
618*4882a593Smuzhiyun 	list_for_each_entry_safe(sdesc, tmp, &descs, node)
619*4882a593Smuzhiyun 		kfree(sdesc);
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	pm_runtime_put(sdma->dma.dev);
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun /* Send pending descriptor to hardware */
sirfsoc_dma_issue_pending(struct dma_chan * chan)625*4882a593Smuzhiyun static void sirfsoc_dma_issue_pending(struct dma_chan *chan)
626*4882a593Smuzhiyun {
627*4882a593Smuzhiyun 	struct sirfsoc_dma_chan *schan = dma_chan_to_sirfsoc_dma_chan(chan);
628*4882a593Smuzhiyun 	unsigned long flags;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	spin_lock_irqsave(&schan->lock, flags);
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	if (list_empty(&schan->active) && !list_empty(&schan->queued))
633*4882a593Smuzhiyun 		sirfsoc_dma_execute(schan);
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	spin_unlock_irqrestore(&schan->lock, flags);
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun /* Check request completion status */
639*4882a593Smuzhiyun static enum dma_status
sirfsoc_dma_tx_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * txstate)640*4882a593Smuzhiyun sirfsoc_dma_tx_status(struct dma_chan *chan, dma_cookie_t cookie,
641*4882a593Smuzhiyun 	struct dma_tx_state *txstate)
642*4882a593Smuzhiyun {
643*4882a593Smuzhiyun 	struct sirfsoc_dma *sdma = dma_chan_to_sirfsoc_dma(chan);
644*4882a593Smuzhiyun 	struct sirfsoc_dma_chan *schan = dma_chan_to_sirfsoc_dma_chan(chan);
645*4882a593Smuzhiyun 	unsigned long flags;
646*4882a593Smuzhiyun 	enum dma_status ret;
647*4882a593Smuzhiyun 	struct sirfsoc_dma_desc *sdesc;
648*4882a593Smuzhiyun 	int cid = schan->chan.chan_id;
649*4882a593Smuzhiyun 	unsigned long dma_pos;
650*4882a593Smuzhiyun 	unsigned long dma_request_bytes;
651*4882a593Smuzhiyun 	unsigned long residue;
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	spin_lock_irqsave(&schan->lock, flags);
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	if (list_empty(&schan->active)) {
656*4882a593Smuzhiyun 		ret = dma_cookie_status(chan, cookie, txstate);
657*4882a593Smuzhiyun 		dma_set_residue(txstate, 0);
658*4882a593Smuzhiyun 		spin_unlock_irqrestore(&schan->lock, flags);
659*4882a593Smuzhiyun 		return ret;
660*4882a593Smuzhiyun 	}
661*4882a593Smuzhiyun 	sdesc = list_first_entry(&schan->active, struct sirfsoc_dma_desc, node);
662*4882a593Smuzhiyun 	if (sdesc->cyclic)
663*4882a593Smuzhiyun 		dma_request_bytes = (sdesc->xlen + 1) * (sdesc->ylen + 1) *
664*4882a593Smuzhiyun 			(sdesc->width * SIRFSOC_DMA_WORD_LEN);
665*4882a593Smuzhiyun 	else
666*4882a593Smuzhiyun 		dma_request_bytes = sdesc->xlen * SIRFSOC_DMA_WORD_LEN;
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	ret = dma_cookie_status(chan, cookie, txstate);
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	if (sdma->type == SIRFSOC_DMA_VER_A7V2)
671*4882a593Smuzhiyun 		cid = 0;
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	if (sdma->type == SIRFSOC_DMA_VER_A7V2) {
674*4882a593Smuzhiyun 		dma_pos = readl_relaxed(sdma->base + SIRFSOC_DMA_CUR_DATA_ADDR);
675*4882a593Smuzhiyun 	} else {
676*4882a593Smuzhiyun 		dma_pos = readl_relaxed(
677*4882a593Smuzhiyun 			sdma->base + cid * 0x10 + SIRFSOC_DMA_CH_ADDR) << 2;
678*4882a593Smuzhiyun 	}
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	residue = dma_request_bytes - (dma_pos - sdesc->addr);
681*4882a593Smuzhiyun 	dma_set_residue(txstate, residue);
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	spin_unlock_irqrestore(&schan->lock, flags);
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	return ret;
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun 
sirfsoc_dma_prep_interleaved(struct dma_chan * chan,struct dma_interleaved_template * xt,unsigned long flags)688*4882a593Smuzhiyun static struct dma_async_tx_descriptor *sirfsoc_dma_prep_interleaved(
689*4882a593Smuzhiyun 	struct dma_chan *chan, struct dma_interleaved_template *xt,
690*4882a593Smuzhiyun 	unsigned long flags)
691*4882a593Smuzhiyun {
692*4882a593Smuzhiyun 	struct sirfsoc_dma *sdma = dma_chan_to_sirfsoc_dma(chan);
693*4882a593Smuzhiyun 	struct sirfsoc_dma_chan *schan = dma_chan_to_sirfsoc_dma_chan(chan);
694*4882a593Smuzhiyun 	struct sirfsoc_dma_desc *sdesc = NULL;
695*4882a593Smuzhiyun 	unsigned long iflags;
696*4882a593Smuzhiyun 	int ret;
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	if ((xt->dir != DMA_MEM_TO_DEV) && (xt->dir != DMA_DEV_TO_MEM)) {
699*4882a593Smuzhiyun 		ret = -EINVAL;
700*4882a593Smuzhiyun 		goto err_dir;
701*4882a593Smuzhiyun 	}
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	/* Get free descriptor */
704*4882a593Smuzhiyun 	spin_lock_irqsave(&schan->lock, iflags);
705*4882a593Smuzhiyun 	if (!list_empty(&schan->free)) {
706*4882a593Smuzhiyun 		sdesc = list_first_entry(&schan->free, struct sirfsoc_dma_desc,
707*4882a593Smuzhiyun 			node);
708*4882a593Smuzhiyun 		list_del(&sdesc->node);
709*4882a593Smuzhiyun 	}
710*4882a593Smuzhiyun 	spin_unlock_irqrestore(&schan->lock, iflags);
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	if (!sdesc) {
713*4882a593Smuzhiyun 		/* try to free completed descriptors */
714*4882a593Smuzhiyun 		sirfsoc_dma_process_completed(sdma);
715*4882a593Smuzhiyun 		ret = 0;
716*4882a593Smuzhiyun 		goto no_desc;
717*4882a593Smuzhiyun 	}
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	/* Place descriptor in prepared list */
720*4882a593Smuzhiyun 	spin_lock_irqsave(&schan->lock, iflags);
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	/*
723*4882a593Smuzhiyun 	 * Number of chunks in a frame can only be 1 for prima2
724*4882a593Smuzhiyun 	 * and ylen (number of frame - 1) must be at least 0
725*4882a593Smuzhiyun 	 */
726*4882a593Smuzhiyun 	if ((xt->frame_size == 1) && (xt->numf > 0)) {
727*4882a593Smuzhiyun 		sdesc->cyclic = 0;
728*4882a593Smuzhiyun 		sdesc->xlen = xt->sgl[0].size / SIRFSOC_DMA_WORD_LEN;
729*4882a593Smuzhiyun 		sdesc->width = (xt->sgl[0].size + xt->sgl[0].icg) /
730*4882a593Smuzhiyun 				SIRFSOC_DMA_WORD_LEN;
731*4882a593Smuzhiyun 		sdesc->ylen = xt->numf - 1;
732*4882a593Smuzhiyun 		if (xt->dir == DMA_MEM_TO_DEV) {
733*4882a593Smuzhiyun 			sdesc->addr = xt->src_start;
734*4882a593Smuzhiyun 			sdesc->dir = 1;
735*4882a593Smuzhiyun 		} else {
736*4882a593Smuzhiyun 			sdesc->addr = xt->dst_start;
737*4882a593Smuzhiyun 			sdesc->dir = 0;
738*4882a593Smuzhiyun 		}
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 		list_add_tail(&sdesc->node, &schan->prepared);
741*4882a593Smuzhiyun 	} else {
742*4882a593Smuzhiyun 		pr_err("sirfsoc DMA Invalid xfer\n");
743*4882a593Smuzhiyun 		ret = -EINVAL;
744*4882a593Smuzhiyun 		goto err_xfer;
745*4882a593Smuzhiyun 	}
746*4882a593Smuzhiyun 	spin_unlock_irqrestore(&schan->lock, iflags);
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	return &sdesc->desc;
749*4882a593Smuzhiyun err_xfer:
750*4882a593Smuzhiyun 	spin_unlock_irqrestore(&schan->lock, iflags);
751*4882a593Smuzhiyun no_desc:
752*4882a593Smuzhiyun err_dir:
753*4882a593Smuzhiyun 	return ERR_PTR(ret);
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
sirfsoc_dma_prep_cyclic(struct dma_chan * chan,dma_addr_t addr,size_t buf_len,size_t period_len,enum dma_transfer_direction direction,unsigned long flags)757*4882a593Smuzhiyun sirfsoc_dma_prep_cyclic(struct dma_chan *chan, dma_addr_t addr,
758*4882a593Smuzhiyun 	size_t buf_len, size_t period_len,
759*4882a593Smuzhiyun 	enum dma_transfer_direction direction, unsigned long flags)
760*4882a593Smuzhiyun {
761*4882a593Smuzhiyun 	struct sirfsoc_dma_chan *schan = dma_chan_to_sirfsoc_dma_chan(chan);
762*4882a593Smuzhiyun 	struct sirfsoc_dma_desc *sdesc = NULL;
763*4882a593Smuzhiyun 	unsigned long iflags;
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	/*
766*4882a593Smuzhiyun 	 * we only support cycle transfer with 2 period
767*4882a593Smuzhiyun 	 * If the X-length is set to 0, it would be the loop mode.
768*4882a593Smuzhiyun 	 * The DMA address keeps increasing until reaching the end of a loop
769*4882a593Smuzhiyun 	 * area whose size is defined by (DMA_WIDTH x (Y_LENGTH + 1)). Then
770*4882a593Smuzhiyun 	 * the DMA address goes back to the beginning of this area.
771*4882a593Smuzhiyun 	 * In loop mode, the DMA data region is divided into two parts, BUFA
772*4882a593Smuzhiyun 	 * and BUFB. DMA controller generates interrupts twice in each loop:
773*4882a593Smuzhiyun 	 * when the DMA address reaches the end of BUFA or the end of the
774*4882a593Smuzhiyun 	 * BUFB
775*4882a593Smuzhiyun 	 */
776*4882a593Smuzhiyun 	if (buf_len !=  2 * period_len)
777*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	/* Get free descriptor */
780*4882a593Smuzhiyun 	spin_lock_irqsave(&schan->lock, iflags);
781*4882a593Smuzhiyun 	if (!list_empty(&schan->free)) {
782*4882a593Smuzhiyun 		sdesc = list_first_entry(&schan->free, struct sirfsoc_dma_desc,
783*4882a593Smuzhiyun 			node);
784*4882a593Smuzhiyun 		list_del(&sdesc->node);
785*4882a593Smuzhiyun 	}
786*4882a593Smuzhiyun 	spin_unlock_irqrestore(&schan->lock, iflags);
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	if (!sdesc)
789*4882a593Smuzhiyun 		return NULL;
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	/* Place descriptor in prepared list */
792*4882a593Smuzhiyun 	spin_lock_irqsave(&schan->lock, iflags);
793*4882a593Smuzhiyun 	sdesc->addr = addr;
794*4882a593Smuzhiyun 	sdesc->cyclic = 1;
795*4882a593Smuzhiyun 	sdesc->xlen = 0;
796*4882a593Smuzhiyun 	sdesc->ylen = buf_len / SIRFSOC_DMA_WORD_LEN - 1;
797*4882a593Smuzhiyun 	sdesc->width = 1;
798*4882a593Smuzhiyun 	list_add_tail(&sdesc->node, &schan->prepared);
799*4882a593Smuzhiyun 	spin_unlock_irqrestore(&schan->lock, iflags);
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	return &sdesc->desc;
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun /*
805*4882a593Smuzhiyun  * The DMA controller consists of 16 independent DMA channels.
806*4882a593Smuzhiyun  * Each channel is allocated to a different function
807*4882a593Smuzhiyun  */
sirfsoc_dma_filter_id(struct dma_chan * chan,void * chan_id)808*4882a593Smuzhiyun bool sirfsoc_dma_filter_id(struct dma_chan *chan, void *chan_id)
809*4882a593Smuzhiyun {
810*4882a593Smuzhiyun 	unsigned int ch_nr = (unsigned int) chan_id;
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	if (ch_nr == chan->chan_id +
813*4882a593Smuzhiyun 		chan->device->dev_id * SIRFSOC_DMA_CHANNELS)
814*4882a593Smuzhiyun 		return true;
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	return false;
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun EXPORT_SYMBOL(sirfsoc_dma_filter_id);
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun #define SIRFSOC_DMA_BUSWIDTHS \
821*4882a593Smuzhiyun 	(BIT(DMA_SLAVE_BUSWIDTH_UNDEFINED) | \
822*4882a593Smuzhiyun 	BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
823*4882a593Smuzhiyun 	BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
824*4882a593Smuzhiyun 	BIT(DMA_SLAVE_BUSWIDTH_4_BYTES) | \
825*4882a593Smuzhiyun 	BIT(DMA_SLAVE_BUSWIDTH_8_BYTES))
826*4882a593Smuzhiyun 
of_dma_sirfsoc_xlate(struct of_phandle_args * dma_spec,struct of_dma * ofdma)827*4882a593Smuzhiyun static struct dma_chan *of_dma_sirfsoc_xlate(struct of_phandle_args *dma_spec,
828*4882a593Smuzhiyun 	struct of_dma *ofdma)
829*4882a593Smuzhiyun {
830*4882a593Smuzhiyun 	struct sirfsoc_dma *sdma = ofdma->of_dma_data;
831*4882a593Smuzhiyun 	unsigned int request = dma_spec->args[0];
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	if (request >= SIRFSOC_DMA_CHANNELS)
834*4882a593Smuzhiyun 		return NULL;
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	return dma_get_slave_channel(&sdma->channels[request].chan);
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun 
sirfsoc_dma_probe(struct platform_device * op)839*4882a593Smuzhiyun static int sirfsoc_dma_probe(struct platform_device *op)
840*4882a593Smuzhiyun {
841*4882a593Smuzhiyun 	struct device_node *dn = op->dev.of_node;
842*4882a593Smuzhiyun 	struct device *dev = &op->dev;
843*4882a593Smuzhiyun 	struct dma_device *dma;
844*4882a593Smuzhiyun 	struct sirfsoc_dma *sdma;
845*4882a593Smuzhiyun 	struct sirfsoc_dma_chan *schan;
846*4882a593Smuzhiyun 	struct sirfsoc_dmadata *data;
847*4882a593Smuzhiyun 	struct resource res;
848*4882a593Smuzhiyun 	ulong regs_start, regs_size;
849*4882a593Smuzhiyun 	u32 id;
850*4882a593Smuzhiyun 	int ret, i;
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	sdma = devm_kzalloc(dev, sizeof(*sdma), GFP_KERNEL);
853*4882a593Smuzhiyun 	if (!sdma)
854*4882a593Smuzhiyun 		return -ENOMEM;
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	data = (struct sirfsoc_dmadata *)
857*4882a593Smuzhiyun 		(of_match_device(op->dev.driver->of_match_table,
858*4882a593Smuzhiyun 				 &op->dev)->data);
859*4882a593Smuzhiyun 	sdma->exec_desc = data->exec;
860*4882a593Smuzhiyun 	sdma->type = data->type;
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	if (of_property_read_u32(dn, "cell-index", &id)) {
863*4882a593Smuzhiyun 		dev_err(dev, "Fail to get DMAC index\n");
864*4882a593Smuzhiyun 		return -ENODEV;
865*4882a593Smuzhiyun 	}
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	sdma->irq = irq_of_parse_and_map(dn, 0);
868*4882a593Smuzhiyun 	if (!sdma->irq) {
869*4882a593Smuzhiyun 		dev_err(dev, "Error mapping IRQ!\n");
870*4882a593Smuzhiyun 		return -EINVAL;
871*4882a593Smuzhiyun 	}
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	sdma->clk = devm_clk_get(dev, NULL);
874*4882a593Smuzhiyun 	if (IS_ERR(sdma->clk)) {
875*4882a593Smuzhiyun 		dev_err(dev, "failed to get a clock.\n");
876*4882a593Smuzhiyun 		return PTR_ERR(sdma->clk);
877*4882a593Smuzhiyun 	}
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	ret = of_address_to_resource(dn, 0, &res);
880*4882a593Smuzhiyun 	if (ret) {
881*4882a593Smuzhiyun 		dev_err(dev, "Error parsing memory region!\n");
882*4882a593Smuzhiyun 		goto irq_dispose;
883*4882a593Smuzhiyun 	}
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	regs_start = res.start;
886*4882a593Smuzhiyun 	regs_size = resource_size(&res);
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	sdma->base = devm_ioremap(dev, regs_start, regs_size);
889*4882a593Smuzhiyun 	if (!sdma->base) {
890*4882a593Smuzhiyun 		dev_err(dev, "Error mapping memory region!\n");
891*4882a593Smuzhiyun 		ret = -ENOMEM;
892*4882a593Smuzhiyun 		goto irq_dispose;
893*4882a593Smuzhiyun 	}
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	ret = request_irq(sdma->irq, &sirfsoc_dma_irq, 0, DRV_NAME, sdma);
896*4882a593Smuzhiyun 	if (ret) {
897*4882a593Smuzhiyun 		dev_err(dev, "Error requesting IRQ!\n");
898*4882a593Smuzhiyun 		ret = -EINVAL;
899*4882a593Smuzhiyun 		goto irq_dispose;
900*4882a593Smuzhiyun 	}
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	dma = &sdma->dma;
903*4882a593Smuzhiyun 	dma->dev = dev;
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	dma->device_alloc_chan_resources = sirfsoc_dma_alloc_chan_resources;
906*4882a593Smuzhiyun 	dma->device_free_chan_resources = sirfsoc_dma_free_chan_resources;
907*4882a593Smuzhiyun 	dma->device_issue_pending = sirfsoc_dma_issue_pending;
908*4882a593Smuzhiyun 	dma->device_config = sirfsoc_dma_slave_config;
909*4882a593Smuzhiyun 	dma->device_pause = sirfsoc_dma_pause_chan;
910*4882a593Smuzhiyun 	dma->device_resume = sirfsoc_dma_resume_chan;
911*4882a593Smuzhiyun 	dma->device_terminate_all = sirfsoc_dma_terminate_all;
912*4882a593Smuzhiyun 	dma->device_tx_status = sirfsoc_dma_tx_status;
913*4882a593Smuzhiyun 	dma->device_prep_interleaved_dma = sirfsoc_dma_prep_interleaved;
914*4882a593Smuzhiyun 	dma->device_prep_dma_cyclic = sirfsoc_dma_prep_cyclic;
915*4882a593Smuzhiyun 	dma->src_addr_widths = SIRFSOC_DMA_BUSWIDTHS;
916*4882a593Smuzhiyun 	dma->dst_addr_widths = SIRFSOC_DMA_BUSWIDTHS;
917*4882a593Smuzhiyun 	dma->directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	INIT_LIST_HEAD(&dma->channels);
920*4882a593Smuzhiyun 	dma_cap_set(DMA_SLAVE, dma->cap_mask);
921*4882a593Smuzhiyun 	dma_cap_set(DMA_CYCLIC, dma->cap_mask);
922*4882a593Smuzhiyun 	dma_cap_set(DMA_INTERLEAVE, dma->cap_mask);
923*4882a593Smuzhiyun 	dma_cap_set(DMA_PRIVATE, dma->cap_mask);
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	for (i = 0; i < SIRFSOC_DMA_CHANNELS; i++) {
926*4882a593Smuzhiyun 		schan = &sdma->channels[i];
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 		schan->chan.device = dma;
929*4882a593Smuzhiyun 		dma_cookie_init(&schan->chan);
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 		INIT_LIST_HEAD(&schan->free);
932*4882a593Smuzhiyun 		INIT_LIST_HEAD(&schan->prepared);
933*4882a593Smuzhiyun 		INIT_LIST_HEAD(&schan->queued);
934*4882a593Smuzhiyun 		INIT_LIST_HEAD(&schan->active);
935*4882a593Smuzhiyun 		INIT_LIST_HEAD(&schan->completed);
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 		spin_lock_init(&schan->lock);
938*4882a593Smuzhiyun 		list_add_tail(&schan->chan.device_node, &dma->channels);
939*4882a593Smuzhiyun 	}
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	tasklet_setup(&sdma->tasklet, sirfsoc_dma_tasklet);
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	/* Register DMA engine */
944*4882a593Smuzhiyun 	dev_set_drvdata(dev, sdma);
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	ret = dma_async_device_register(dma);
947*4882a593Smuzhiyun 	if (ret)
948*4882a593Smuzhiyun 		goto free_irq;
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	/* Device-tree DMA controller registration */
951*4882a593Smuzhiyun 	ret = of_dma_controller_register(dn, of_dma_sirfsoc_xlate, sdma);
952*4882a593Smuzhiyun 	if (ret) {
953*4882a593Smuzhiyun 		dev_err(dev, "failed to register DMA controller\n");
954*4882a593Smuzhiyun 		goto unreg_dma_dev;
955*4882a593Smuzhiyun 	}
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	pm_runtime_enable(&op->dev);
958*4882a593Smuzhiyun 	dev_info(dev, "initialized SIRFSOC DMAC driver\n");
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	return 0;
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun unreg_dma_dev:
963*4882a593Smuzhiyun 	dma_async_device_unregister(dma);
964*4882a593Smuzhiyun free_irq:
965*4882a593Smuzhiyun 	free_irq(sdma->irq, sdma);
966*4882a593Smuzhiyun irq_dispose:
967*4882a593Smuzhiyun 	irq_dispose_mapping(sdma->irq);
968*4882a593Smuzhiyun 	return ret;
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun 
sirfsoc_dma_remove(struct platform_device * op)971*4882a593Smuzhiyun static int sirfsoc_dma_remove(struct platform_device *op)
972*4882a593Smuzhiyun {
973*4882a593Smuzhiyun 	struct device *dev = &op->dev;
974*4882a593Smuzhiyun 	struct sirfsoc_dma *sdma = dev_get_drvdata(dev);
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 	of_dma_controller_free(op->dev.of_node);
977*4882a593Smuzhiyun 	dma_async_device_unregister(&sdma->dma);
978*4882a593Smuzhiyun 	free_irq(sdma->irq, sdma);
979*4882a593Smuzhiyun 	tasklet_kill(&sdma->tasklet);
980*4882a593Smuzhiyun 	irq_dispose_mapping(sdma->irq);
981*4882a593Smuzhiyun 	pm_runtime_disable(&op->dev);
982*4882a593Smuzhiyun 	if (!pm_runtime_status_suspended(&op->dev))
983*4882a593Smuzhiyun 		sirfsoc_dma_runtime_suspend(&op->dev);
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	return 0;
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun 
sirfsoc_dma_runtime_suspend(struct device * dev)988*4882a593Smuzhiyun static int __maybe_unused sirfsoc_dma_runtime_suspend(struct device *dev)
989*4882a593Smuzhiyun {
990*4882a593Smuzhiyun 	struct sirfsoc_dma *sdma = dev_get_drvdata(dev);
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	clk_disable_unprepare(sdma->clk);
993*4882a593Smuzhiyun 	return 0;
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun 
sirfsoc_dma_runtime_resume(struct device * dev)996*4882a593Smuzhiyun static int __maybe_unused sirfsoc_dma_runtime_resume(struct device *dev)
997*4882a593Smuzhiyun {
998*4882a593Smuzhiyun 	struct sirfsoc_dma *sdma = dev_get_drvdata(dev);
999*4882a593Smuzhiyun 	int ret;
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	ret = clk_prepare_enable(sdma->clk);
1002*4882a593Smuzhiyun 	if (ret < 0) {
1003*4882a593Smuzhiyun 		dev_err(dev, "clk_enable failed: %d\n", ret);
1004*4882a593Smuzhiyun 		return ret;
1005*4882a593Smuzhiyun 	}
1006*4882a593Smuzhiyun 	return 0;
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun 
sirfsoc_dma_pm_suspend(struct device * dev)1009*4882a593Smuzhiyun static int __maybe_unused sirfsoc_dma_pm_suspend(struct device *dev)
1010*4882a593Smuzhiyun {
1011*4882a593Smuzhiyun 	struct sirfsoc_dma *sdma = dev_get_drvdata(dev);
1012*4882a593Smuzhiyun 	struct sirfsoc_dma_regs *save = &sdma->regs_save;
1013*4882a593Smuzhiyun 	struct sirfsoc_dma_chan *schan;
1014*4882a593Smuzhiyun 	int ch;
1015*4882a593Smuzhiyun 	int ret;
1016*4882a593Smuzhiyun 	int count;
1017*4882a593Smuzhiyun 	u32 int_offset;
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 	/*
1020*4882a593Smuzhiyun 	 * if we were runtime-suspended before, resume to enable clock
1021*4882a593Smuzhiyun 	 * before accessing register
1022*4882a593Smuzhiyun 	 */
1023*4882a593Smuzhiyun 	if (pm_runtime_status_suspended(dev)) {
1024*4882a593Smuzhiyun 		ret = sirfsoc_dma_runtime_resume(dev);
1025*4882a593Smuzhiyun 		if (ret < 0)
1026*4882a593Smuzhiyun 			return ret;
1027*4882a593Smuzhiyun 	}
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 	if (sdma->type == SIRFSOC_DMA_VER_A7V2) {
1030*4882a593Smuzhiyun 		count = 1;
1031*4882a593Smuzhiyun 		int_offset = SIRFSOC_DMA_INT_EN_ATLAS7;
1032*4882a593Smuzhiyun 	} else {
1033*4882a593Smuzhiyun 		count = SIRFSOC_DMA_CHANNELS;
1034*4882a593Smuzhiyun 		int_offset = SIRFSOC_DMA_INT_EN;
1035*4882a593Smuzhiyun 	}
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 	/*
1038*4882a593Smuzhiyun 	 * DMA controller will lose all registers while suspending
1039*4882a593Smuzhiyun 	 * so we need to save registers for active channels
1040*4882a593Smuzhiyun 	 */
1041*4882a593Smuzhiyun 	for (ch = 0; ch < count; ch++) {
1042*4882a593Smuzhiyun 		schan = &sdma->channels[ch];
1043*4882a593Smuzhiyun 		if (list_empty(&schan->active))
1044*4882a593Smuzhiyun 			continue;
1045*4882a593Smuzhiyun 		save->ctrl[ch] = readl_relaxed(sdma->base +
1046*4882a593Smuzhiyun 			ch * 0x10 + SIRFSOC_DMA_CH_CTRL);
1047*4882a593Smuzhiyun 	}
1048*4882a593Smuzhiyun 	save->interrupt_en = readl_relaxed(sdma->base + int_offset);
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 	/* Disable clock */
1051*4882a593Smuzhiyun 	sirfsoc_dma_runtime_suspend(dev);
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun 	return 0;
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun 
sirfsoc_dma_pm_resume(struct device * dev)1056*4882a593Smuzhiyun static int __maybe_unused sirfsoc_dma_pm_resume(struct device *dev)
1057*4882a593Smuzhiyun {
1058*4882a593Smuzhiyun 	struct sirfsoc_dma *sdma = dev_get_drvdata(dev);
1059*4882a593Smuzhiyun 	struct sirfsoc_dma_regs *save = &sdma->regs_save;
1060*4882a593Smuzhiyun 	struct sirfsoc_dma_desc *sdesc;
1061*4882a593Smuzhiyun 	struct sirfsoc_dma_chan *schan;
1062*4882a593Smuzhiyun 	int ch;
1063*4882a593Smuzhiyun 	int ret;
1064*4882a593Smuzhiyun 	int count;
1065*4882a593Smuzhiyun 	u32 int_offset;
1066*4882a593Smuzhiyun 	u32 width_offset;
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun 	/* Enable clock before accessing register */
1069*4882a593Smuzhiyun 	ret = sirfsoc_dma_runtime_resume(dev);
1070*4882a593Smuzhiyun 	if (ret < 0)
1071*4882a593Smuzhiyun 		return ret;
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	if (sdma->type == SIRFSOC_DMA_VER_A7V2) {
1074*4882a593Smuzhiyun 		count = 1;
1075*4882a593Smuzhiyun 		int_offset = SIRFSOC_DMA_INT_EN_ATLAS7;
1076*4882a593Smuzhiyun 		width_offset = SIRFSOC_DMA_WIDTH_ATLAS7;
1077*4882a593Smuzhiyun 	} else {
1078*4882a593Smuzhiyun 		count = SIRFSOC_DMA_CHANNELS;
1079*4882a593Smuzhiyun 		int_offset = SIRFSOC_DMA_INT_EN;
1080*4882a593Smuzhiyun 		width_offset = SIRFSOC_DMA_WIDTH_0;
1081*4882a593Smuzhiyun 	}
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 	writel_relaxed(save->interrupt_en, sdma->base + int_offset);
1084*4882a593Smuzhiyun 	for (ch = 0; ch < count; ch++) {
1085*4882a593Smuzhiyun 		schan = &sdma->channels[ch];
1086*4882a593Smuzhiyun 		if (list_empty(&schan->active))
1087*4882a593Smuzhiyun 			continue;
1088*4882a593Smuzhiyun 		sdesc = list_first_entry(&schan->active,
1089*4882a593Smuzhiyun 			struct sirfsoc_dma_desc,
1090*4882a593Smuzhiyun 			node);
1091*4882a593Smuzhiyun 		writel_relaxed(sdesc->width,
1092*4882a593Smuzhiyun 			sdma->base + width_offset + ch * 4);
1093*4882a593Smuzhiyun 		writel_relaxed(sdesc->xlen,
1094*4882a593Smuzhiyun 			sdma->base + ch * 0x10 + SIRFSOC_DMA_CH_XLEN);
1095*4882a593Smuzhiyun 		writel_relaxed(sdesc->ylen,
1096*4882a593Smuzhiyun 			sdma->base + ch * 0x10 + SIRFSOC_DMA_CH_YLEN);
1097*4882a593Smuzhiyun 		writel_relaxed(save->ctrl[ch],
1098*4882a593Smuzhiyun 			sdma->base + ch * 0x10 + SIRFSOC_DMA_CH_CTRL);
1099*4882a593Smuzhiyun 		if (sdma->type == SIRFSOC_DMA_VER_A7V2) {
1100*4882a593Smuzhiyun 			writel_relaxed(sdesc->addr,
1101*4882a593Smuzhiyun 				sdma->base + SIRFSOC_DMA_CH_ADDR);
1102*4882a593Smuzhiyun 		} else {
1103*4882a593Smuzhiyun 			writel_relaxed(sdesc->addr >> 2,
1104*4882a593Smuzhiyun 				sdma->base + ch * 0x10 + SIRFSOC_DMA_CH_ADDR);
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun 		}
1107*4882a593Smuzhiyun 	}
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 	/* if we were runtime-suspended before, suspend again */
1110*4882a593Smuzhiyun 	if (pm_runtime_status_suspended(dev))
1111*4882a593Smuzhiyun 		sirfsoc_dma_runtime_suspend(dev);
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 	return 0;
1114*4882a593Smuzhiyun }
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun static const struct dev_pm_ops sirfsoc_dma_pm_ops = {
1117*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(sirfsoc_dma_runtime_suspend, sirfsoc_dma_runtime_resume, NULL)
1118*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(sirfsoc_dma_pm_suspend, sirfsoc_dma_pm_resume)
1119*4882a593Smuzhiyun };
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun static struct sirfsoc_dmadata sirfsoc_dmadata_a6 = {
1122*4882a593Smuzhiyun 	.exec = sirfsoc_dma_execute_hw_a6,
1123*4882a593Smuzhiyun 	.type = SIRFSOC_DMA_VER_A6,
1124*4882a593Smuzhiyun };
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun static struct sirfsoc_dmadata sirfsoc_dmadata_a7v1 = {
1127*4882a593Smuzhiyun 	.exec = sirfsoc_dma_execute_hw_a7v1,
1128*4882a593Smuzhiyun 	.type = SIRFSOC_DMA_VER_A7V1,
1129*4882a593Smuzhiyun };
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun static struct sirfsoc_dmadata sirfsoc_dmadata_a7v2 = {
1132*4882a593Smuzhiyun 	.exec = sirfsoc_dma_execute_hw_a7v2,
1133*4882a593Smuzhiyun 	.type = SIRFSOC_DMA_VER_A7V2,
1134*4882a593Smuzhiyun };
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun static const struct of_device_id sirfsoc_dma_match[] = {
1137*4882a593Smuzhiyun 	{ .compatible = "sirf,prima2-dmac", .data = &sirfsoc_dmadata_a6,},
1138*4882a593Smuzhiyun 	{ .compatible = "sirf,atlas7-dmac", .data = &sirfsoc_dmadata_a7v1,},
1139*4882a593Smuzhiyun 	{ .compatible = "sirf,atlas7-dmac-v2", .data = &sirfsoc_dmadata_a7v2,},
1140*4882a593Smuzhiyun 	{},
1141*4882a593Smuzhiyun };
1142*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sirfsoc_dma_match);
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun static struct platform_driver sirfsoc_dma_driver = {
1145*4882a593Smuzhiyun 	.probe		= sirfsoc_dma_probe,
1146*4882a593Smuzhiyun 	.remove		= sirfsoc_dma_remove,
1147*4882a593Smuzhiyun 	.driver = {
1148*4882a593Smuzhiyun 		.name = DRV_NAME,
1149*4882a593Smuzhiyun 		.pm = &sirfsoc_dma_pm_ops,
1150*4882a593Smuzhiyun 		.of_match_table	= sirfsoc_dma_match,
1151*4882a593Smuzhiyun 	},
1152*4882a593Smuzhiyun };
1153*4882a593Smuzhiyun 
sirfsoc_dma_init(void)1154*4882a593Smuzhiyun static __init int sirfsoc_dma_init(void)
1155*4882a593Smuzhiyun {
1156*4882a593Smuzhiyun 	return platform_driver_register(&sirfsoc_dma_driver);
1157*4882a593Smuzhiyun }
1158*4882a593Smuzhiyun 
sirfsoc_dma_exit(void)1159*4882a593Smuzhiyun static void __exit sirfsoc_dma_exit(void)
1160*4882a593Smuzhiyun {
1161*4882a593Smuzhiyun 	platform_driver_unregister(&sirfsoc_dma_driver);
1162*4882a593Smuzhiyun }
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun subsys_initcall(sirfsoc_dma_init);
1165*4882a593Smuzhiyun module_exit(sirfsoc_dma_exit);
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun MODULE_AUTHOR("Rongjun Ying <rongjun.ying@csr.com>");
1168*4882a593Smuzhiyun MODULE_AUTHOR("Barry Song <baohua.song@csr.com>");
1169*4882a593Smuzhiyun MODULE_DESCRIPTION("SIRFSOC DMA control driver");
1170*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1171