1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Renesas SuperH DMA Engine support
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * base is drivers/dma/flsdma.c
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (C) 2011-2012 Guennadi Liakhovetski <g.liakhovetski@gmx.de>
8*4882a593Smuzhiyun * Copyright (C) 2009 Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>
9*4882a593Smuzhiyun * Copyright (C) 2009 Renesas Solutions, Inc. All rights reserved.
10*4882a593Smuzhiyun * Copyright (C) 2007 Freescale Semiconductor, Inc. All rights reserved.
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * - DMA of SuperH does not have Hardware DMA chain mode.
13*4882a593Smuzhiyun * - MAX DMA size is 16MB.
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <linux/delay.h>
18*4882a593Smuzhiyun #include <linux/dmaengine.h>
19*4882a593Smuzhiyun #include <linux/err.h>
20*4882a593Smuzhiyun #include <linux/init.h>
21*4882a593Smuzhiyun #include <linux/interrupt.h>
22*4882a593Smuzhiyun #include <linux/kdebug.h>
23*4882a593Smuzhiyun #include <linux/module.h>
24*4882a593Smuzhiyun #include <linux/notifier.h>
25*4882a593Smuzhiyun #include <linux/of.h>
26*4882a593Smuzhiyun #include <linux/of_device.h>
27*4882a593Smuzhiyun #include <linux/platform_device.h>
28*4882a593Smuzhiyun #include <linux/pm_runtime.h>
29*4882a593Smuzhiyun #include <linux/rculist.h>
30*4882a593Smuzhiyun #include <linux/sh_dma.h>
31*4882a593Smuzhiyun #include <linux/slab.h>
32*4882a593Smuzhiyun #include <linux/spinlock.h>
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #include "../dmaengine.h"
35*4882a593Smuzhiyun #include "shdma.h"
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /* DMA registers */
38*4882a593Smuzhiyun #define SAR 0x00 /* Source Address Register */
39*4882a593Smuzhiyun #define DAR 0x04 /* Destination Address Register */
40*4882a593Smuzhiyun #define TCR 0x08 /* Transfer Count Register */
41*4882a593Smuzhiyun #define CHCR 0x0C /* Channel Control Register */
42*4882a593Smuzhiyun #define DMAOR 0x40 /* DMA Operation Register */
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define TEND 0x18 /* USB-DMAC */
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define SH_DMAE_DRV_NAME "sh-dma-engine"
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* Default MEMCPY transfer size = 2^2 = 4 bytes */
49*4882a593Smuzhiyun #define LOG2_DEFAULT_XFER_SIZE 2
50*4882a593Smuzhiyun #define SH_DMA_SLAVE_NUMBER 256
51*4882a593Smuzhiyun #define SH_DMA_TCR_MAX (16 * 1024 * 1024 - 1)
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /*
54*4882a593Smuzhiyun * Used for write-side mutual exclusion for the global device list,
55*4882a593Smuzhiyun * read-side synchronization by way of RCU, and per-controller data.
56*4882a593Smuzhiyun */
57*4882a593Smuzhiyun static DEFINE_SPINLOCK(sh_dmae_lock);
58*4882a593Smuzhiyun static LIST_HEAD(sh_dmae_devices);
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /*
61*4882a593Smuzhiyun * Different DMAC implementations provide different ways to clear DMA channels:
62*4882a593Smuzhiyun * (1) none - no CHCLR registers are available
63*4882a593Smuzhiyun * (2) one CHCLR register per channel - 0 has to be written to it to clear
64*4882a593Smuzhiyun * channel buffers
65*4882a593Smuzhiyun * (3) one CHCLR per several channels - 1 has to be written to the bit,
66*4882a593Smuzhiyun * corresponding to the specific channel to reset it
67*4882a593Smuzhiyun */
channel_clear(struct sh_dmae_chan * sh_dc)68*4882a593Smuzhiyun static void channel_clear(struct sh_dmae_chan *sh_dc)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun struct sh_dmae_device *shdev = to_sh_dev(sh_dc);
71*4882a593Smuzhiyun const struct sh_dmae_channel *chan_pdata = shdev->pdata->channel +
72*4882a593Smuzhiyun sh_dc->shdma_chan.id;
73*4882a593Smuzhiyun u32 val = shdev->pdata->chclr_bitwise ? 1 << chan_pdata->chclr_bit : 0;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun __raw_writel(val, shdev->chan_reg + chan_pdata->chclr_offset);
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
sh_dmae_writel(struct sh_dmae_chan * sh_dc,u32 data,u32 reg)78*4882a593Smuzhiyun static void sh_dmae_writel(struct sh_dmae_chan *sh_dc, u32 data, u32 reg)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun __raw_writel(data, sh_dc->base + reg);
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
sh_dmae_readl(struct sh_dmae_chan * sh_dc,u32 reg)83*4882a593Smuzhiyun static u32 sh_dmae_readl(struct sh_dmae_chan *sh_dc, u32 reg)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun return __raw_readl(sh_dc->base + reg);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
dmaor_read(struct sh_dmae_device * shdev)88*4882a593Smuzhiyun static u16 dmaor_read(struct sh_dmae_device *shdev)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun void __iomem *addr = shdev->chan_reg + DMAOR;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun if (shdev->pdata->dmaor_is_32bit)
93*4882a593Smuzhiyun return __raw_readl(addr);
94*4882a593Smuzhiyun else
95*4882a593Smuzhiyun return __raw_readw(addr);
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
dmaor_write(struct sh_dmae_device * shdev,u16 data)98*4882a593Smuzhiyun static void dmaor_write(struct sh_dmae_device *shdev, u16 data)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun void __iomem *addr = shdev->chan_reg + DMAOR;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun if (shdev->pdata->dmaor_is_32bit)
103*4882a593Smuzhiyun __raw_writel(data, addr);
104*4882a593Smuzhiyun else
105*4882a593Smuzhiyun __raw_writew(data, addr);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
chcr_write(struct sh_dmae_chan * sh_dc,u32 data)108*4882a593Smuzhiyun static void chcr_write(struct sh_dmae_chan *sh_dc, u32 data)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun struct sh_dmae_device *shdev = to_sh_dev(sh_dc);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun __raw_writel(data, sh_dc->base + shdev->chcr_offset);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
chcr_read(struct sh_dmae_chan * sh_dc)115*4882a593Smuzhiyun static u32 chcr_read(struct sh_dmae_chan *sh_dc)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun struct sh_dmae_device *shdev = to_sh_dev(sh_dc);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun return __raw_readl(sh_dc->base + shdev->chcr_offset);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /*
123*4882a593Smuzhiyun * Reset DMA controller
124*4882a593Smuzhiyun *
125*4882a593Smuzhiyun * SH7780 has two DMAOR register
126*4882a593Smuzhiyun */
sh_dmae_ctl_stop(struct sh_dmae_device * shdev)127*4882a593Smuzhiyun static void sh_dmae_ctl_stop(struct sh_dmae_device *shdev)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun unsigned short dmaor;
130*4882a593Smuzhiyun unsigned long flags;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun spin_lock_irqsave(&sh_dmae_lock, flags);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun dmaor = dmaor_read(shdev);
135*4882a593Smuzhiyun dmaor_write(shdev, dmaor & ~(DMAOR_NMIF | DMAOR_AE | DMAOR_DME));
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun spin_unlock_irqrestore(&sh_dmae_lock, flags);
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
sh_dmae_rst(struct sh_dmae_device * shdev)140*4882a593Smuzhiyun static int sh_dmae_rst(struct sh_dmae_device *shdev)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun unsigned short dmaor;
143*4882a593Smuzhiyun unsigned long flags;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun spin_lock_irqsave(&sh_dmae_lock, flags);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun dmaor = dmaor_read(shdev) & ~(DMAOR_NMIF | DMAOR_AE | DMAOR_DME);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun if (shdev->pdata->chclr_present) {
150*4882a593Smuzhiyun int i;
151*4882a593Smuzhiyun for (i = 0; i < shdev->pdata->channel_num; i++) {
152*4882a593Smuzhiyun struct sh_dmae_chan *sh_chan = shdev->chan[i];
153*4882a593Smuzhiyun if (sh_chan)
154*4882a593Smuzhiyun channel_clear(sh_chan);
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun dmaor_write(shdev, dmaor | shdev->pdata->dmaor_init);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun dmaor = dmaor_read(shdev);
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun spin_unlock_irqrestore(&sh_dmae_lock, flags);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun if (dmaor & (DMAOR_AE | DMAOR_NMIF)) {
165*4882a593Smuzhiyun dev_warn(shdev->shdma_dev.dma_dev.dev, "Can't initialize DMAOR.\n");
166*4882a593Smuzhiyun return -EIO;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun if (shdev->pdata->dmaor_init & ~dmaor)
169*4882a593Smuzhiyun dev_warn(shdev->shdma_dev.dma_dev.dev,
170*4882a593Smuzhiyun "DMAOR=0x%x hasn't latched the initial value 0x%x.\n",
171*4882a593Smuzhiyun dmaor, shdev->pdata->dmaor_init);
172*4882a593Smuzhiyun return 0;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
dmae_is_busy(struct sh_dmae_chan * sh_chan)175*4882a593Smuzhiyun static bool dmae_is_busy(struct sh_dmae_chan *sh_chan)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun u32 chcr = chcr_read(sh_chan);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun if ((chcr & (CHCR_DE | CHCR_TE)) == CHCR_DE)
180*4882a593Smuzhiyun return true; /* working */
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun return false; /* waiting */
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
calc_xmit_shift(struct sh_dmae_chan * sh_chan,u32 chcr)185*4882a593Smuzhiyun static unsigned int calc_xmit_shift(struct sh_dmae_chan *sh_chan, u32 chcr)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
188*4882a593Smuzhiyun const struct sh_dmae_pdata *pdata = shdev->pdata;
189*4882a593Smuzhiyun int cnt = ((chcr & pdata->ts_low_mask) >> pdata->ts_low_shift) |
190*4882a593Smuzhiyun ((chcr & pdata->ts_high_mask) >> pdata->ts_high_shift);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun if (cnt >= pdata->ts_shift_num)
193*4882a593Smuzhiyun cnt = 0;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun return pdata->ts_shift[cnt];
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
log2size_to_chcr(struct sh_dmae_chan * sh_chan,int l2size)198*4882a593Smuzhiyun static u32 log2size_to_chcr(struct sh_dmae_chan *sh_chan, int l2size)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
201*4882a593Smuzhiyun const struct sh_dmae_pdata *pdata = shdev->pdata;
202*4882a593Smuzhiyun int i;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun for (i = 0; i < pdata->ts_shift_num; i++)
205*4882a593Smuzhiyun if (pdata->ts_shift[i] == l2size)
206*4882a593Smuzhiyun break;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun if (i == pdata->ts_shift_num)
209*4882a593Smuzhiyun i = 0;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun return ((i << pdata->ts_low_shift) & pdata->ts_low_mask) |
212*4882a593Smuzhiyun ((i << pdata->ts_high_shift) & pdata->ts_high_mask);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
dmae_set_reg(struct sh_dmae_chan * sh_chan,struct sh_dmae_regs * hw)215*4882a593Smuzhiyun static void dmae_set_reg(struct sh_dmae_chan *sh_chan, struct sh_dmae_regs *hw)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun sh_dmae_writel(sh_chan, hw->sar, SAR);
218*4882a593Smuzhiyun sh_dmae_writel(sh_chan, hw->dar, DAR);
219*4882a593Smuzhiyun sh_dmae_writel(sh_chan, hw->tcr >> sh_chan->xmit_shift, TCR);
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
dmae_start(struct sh_dmae_chan * sh_chan)222*4882a593Smuzhiyun static void dmae_start(struct sh_dmae_chan *sh_chan)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
225*4882a593Smuzhiyun u32 chcr = chcr_read(sh_chan);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun if (shdev->pdata->needs_tend_set)
228*4882a593Smuzhiyun sh_dmae_writel(sh_chan, 0xFFFFFFFF, TEND);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun chcr |= CHCR_DE | shdev->chcr_ie_bit;
231*4882a593Smuzhiyun chcr_write(sh_chan, chcr & ~CHCR_TE);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
dmae_init(struct sh_dmae_chan * sh_chan)234*4882a593Smuzhiyun static void dmae_init(struct sh_dmae_chan *sh_chan)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun /*
237*4882a593Smuzhiyun * Default configuration for dual address memory-memory transfer.
238*4882a593Smuzhiyun */
239*4882a593Smuzhiyun u32 chcr = DM_INC | SM_INC | RS_AUTO | log2size_to_chcr(sh_chan,
240*4882a593Smuzhiyun LOG2_DEFAULT_XFER_SIZE);
241*4882a593Smuzhiyun sh_chan->xmit_shift = calc_xmit_shift(sh_chan, chcr);
242*4882a593Smuzhiyun chcr_write(sh_chan, chcr);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
dmae_set_chcr(struct sh_dmae_chan * sh_chan,u32 val)245*4882a593Smuzhiyun static int dmae_set_chcr(struct sh_dmae_chan *sh_chan, u32 val)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun /* If DMA is active, cannot set CHCR. TODO: remove this superfluous check */
248*4882a593Smuzhiyun if (dmae_is_busy(sh_chan))
249*4882a593Smuzhiyun return -EBUSY;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun sh_chan->xmit_shift = calc_xmit_shift(sh_chan, val);
252*4882a593Smuzhiyun chcr_write(sh_chan, val);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun return 0;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
dmae_set_dmars(struct sh_dmae_chan * sh_chan,u16 val)257*4882a593Smuzhiyun static int dmae_set_dmars(struct sh_dmae_chan *sh_chan, u16 val)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
260*4882a593Smuzhiyun const struct sh_dmae_pdata *pdata = shdev->pdata;
261*4882a593Smuzhiyun const struct sh_dmae_channel *chan_pdata = &pdata->channel[sh_chan->shdma_chan.id];
262*4882a593Smuzhiyun void __iomem *addr = shdev->dmars;
263*4882a593Smuzhiyun unsigned int shift = chan_pdata->dmars_bit;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun if (dmae_is_busy(sh_chan))
266*4882a593Smuzhiyun return -EBUSY;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun if (pdata->no_dmars)
269*4882a593Smuzhiyun return 0;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun /* in the case of a missing DMARS resource use first memory window */
272*4882a593Smuzhiyun if (!addr)
273*4882a593Smuzhiyun addr = shdev->chan_reg;
274*4882a593Smuzhiyun addr += chan_pdata->dmars;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun __raw_writew((__raw_readw(addr) & (0xff00 >> shift)) | (val << shift),
277*4882a593Smuzhiyun addr);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun return 0;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
sh_dmae_start_xfer(struct shdma_chan * schan,struct shdma_desc * sdesc)282*4882a593Smuzhiyun static void sh_dmae_start_xfer(struct shdma_chan *schan,
283*4882a593Smuzhiyun struct shdma_desc *sdesc)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
286*4882a593Smuzhiyun shdma_chan);
287*4882a593Smuzhiyun struct sh_dmae_desc *sh_desc = container_of(sdesc,
288*4882a593Smuzhiyun struct sh_dmae_desc, shdma_desc);
289*4882a593Smuzhiyun dev_dbg(sh_chan->shdma_chan.dev, "Queue #%d to %d: %u@%x -> %x\n",
290*4882a593Smuzhiyun sdesc->async_tx.cookie, sh_chan->shdma_chan.id,
291*4882a593Smuzhiyun sh_desc->hw.tcr, sh_desc->hw.sar, sh_desc->hw.dar);
292*4882a593Smuzhiyun /* Get the ld start address from ld_queue */
293*4882a593Smuzhiyun dmae_set_reg(sh_chan, &sh_desc->hw);
294*4882a593Smuzhiyun dmae_start(sh_chan);
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
sh_dmae_channel_busy(struct shdma_chan * schan)297*4882a593Smuzhiyun static bool sh_dmae_channel_busy(struct shdma_chan *schan)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
300*4882a593Smuzhiyun shdma_chan);
301*4882a593Smuzhiyun return dmae_is_busy(sh_chan);
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
sh_dmae_setup_xfer(struct shdma_chan * schan,int slave_id)304*4882a593Smuzhiyun static void sh_dmae_setup_xfer(struct shdma_chan *schan,
305*4882a593Smuzhiyun int slave_id)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
308*4882a593Smuzhiyun shdma_chan);
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun if (slave_id >= 0) {
311*4882a593Smuzhiyun const struct sh_dmae_slave_config *cfg =
312*4882a593Smuzhiyun sh_chan->config;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun dmae_set_dmars(sh_chan, cfg->mid_rid);
315*4882a593Smuzhiyun dmae_set_chcr(sh_chan, cfg->chcr);
316*4882a593Smuzhiyun } else {
317*4882a593Smuzhiyun dmae_init(sh_chan);
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun /*
322*4882a593Smuzhiyun * Find a slave channel configuration from the contoller list by either a slave
323*4882a593Smuzhiyun * ID in the non-DT case, or by a MID/RID value in the DT case
324*4882a593Smuzhiyun */
dmae_find_slave(struct sh_dmae_chan * sh_chan,int match)325*4882a593Smuzhiyun static const struct sh_dmae_slave_config *dmae_find_slave(
326*4882a593Smuzhiyun struct sh_dmae_chan *sh_chan, int match)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
329*4882a593Smuzhiyun const struct sh_dmae_pdata *pdata = shdev->pdata;
330*4882a593Smuzhiyun const struct sh_dmae_slave_config *cfg;
331*4882a593Smuzhiyun int i;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun if (!sh_chan->shdma_chan.dev->of_node) {
334*4882a593Smuzhiyun if (match >= SH_DMA_SLAVE_NUMBER)
335*4882a593Smuzhiyun return NULL;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun for (i = 0, cfg = pdata->slave; i < pdata->slave_num; i++, cfg++)
338*4882a593Smuzhiyun if (cfg->slave_id == match)
339*4882a593Smuzhiyun return cfg;
340*4882a593Smuzhiyun } else {
341*4882a593Smuzhiyun for (i = 0, cfg = pdata->slave; i < pdata->slave_num; i++, cfg++)
342*4882a593Smuzhiyun if (cfg->mid_rid == match) {
343*4882a593Smuzhiyun sh_chan->shdma_chan.slave_id = i;
344*4882a593Smuzhiyun return cfg;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun return NULL;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
sh_dmae_set_slave(struct shdma_chan * schan,int slave_id,dma_addr_t slave_addr,bool try)351*4882a593Smuzhiyun static int sh_dmae_set_slave(struct shdma_chan *schan,
352*4882a593Smuzhiyun int slave_id, dma_addr_t slave_addr, bool try)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
355*4882a593Smuzhiyun shdma_chan);
356*4882a593Smuzhiyun const struct sh_dmae_slave_config *cfg = dmae_find_slave(sh_chan, slave_id);
357*4882a593Smuzhiyun if (!cfg)
358*4882a593Smuzhiyun return -ENXIO;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun if (!try) {
361*4882a593Smuzhiyun sh_chan->config = cfg;
362*4882a593Smuzhiyun sh_chan->slave_addr = slave_addr ? : cfg->addr;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun return 0;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
dmae_halt(struct sh_dmae_chan * sh_chan)368*4882a593Smuzhiyun static void dmae_halt(struct sh_dmae_chan *sh_chan)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
371*4882a593Smuzhiyun u32 chcr = chcr_read(sh_chan);
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun chcr &= ~(CHCR_DE | CHCR_TE | shdev->chcr_ie_bit);
374*4882a593Smuzhiyun chcr_write(sh_chan, chcr);
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
sh_dmae_desc_setup(struct shdma_chan * schan,struct shdma_desc * sdesc,dma_addr_t src,dma_addr_t dst,size_t * len)377*4882a593Smuzhiyun static int sh_dmae_desc_setup(struct shdma_chan *schan,
378*4882a593Smuzhiyun struct shdma_desc *sdesc,
379*4882a593Smuzhiyun dma_addr_t src, dma_addr_t dst, size_t *len)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun struct sh_dmae_desc *sh_desc = container_of(sdesc,
382*4882a593Smuzhiyun struct sh_dmae_desc, shdma_desc);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun if (*len > schan->max_xfer_len)
385*4882a593Smuzhiyun *len = schan->max_xfer_len;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun sh_desc->hw.sar = src;
388*4882a593Smuzhiyun sh_desc->hw.dar = dst;
389*4882a593Smuzhiyun sh_desc->hw.tcr = *len;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun return 0;
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
sh_dmae_halt(struct shdma_chan * schan)394*4882a593Smuzhiyun static void sh_dmae_halt(struct shdma_chan *schan)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
397*4882a593Smuzhiyun shdma_chan);
398*4882a593Smuzhiyun dmae_halt(sh_chan);
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
sh_dmae_chan_irq(struct shdma_chan * schan,int irq)401*4882a593Smuzhiyun static bool sh_dmae_chan_irq(struct shdma_chan *schan, int irq)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
404*4882a593Smuzhiyun shdma_chan);
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun if (!(chcr_read(sh_chan) & CHCR_TE))
407*4882a593Smuzhiyun return false;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun /* DMA stop */
410*4882a593Smuzhiyun dmae_halt(sh_chan);
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun return true;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
sh_dmae_get_partial(struct shdma_chan * schan,struct shdma_desc * sdesc)415*4882a593Smuzhiyun static size_t sh_dmae_get_partial(struct shdma_chan *schan,
416*4882a593Smuzhiyun struct shdma_desc *sdesc)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
419*4882a593Smuzhiyun shdma_chan);
420*4882a593Smuzhiyun struct sh_dmae_desc *sh_desc = container_of(sdesc,
421*4882a593Smuzhiyun struct sh_dmae_desc, shdma_desc);
422*4882a593Smuzhiyun return sh_desc->hw.tcr -
423*4882a593Smuzhiyun (sh_dmae_readl(sh_chan, TCR) << sh_chan->xmit_shift);
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun /* Called from error IRQ or NMI */
sh_dmae_reset(struct sh_dmae_device * shdev)427*4882a593Smuzhiyun static bool sh_dmae_reset(struct sh_dmae_device *shdev)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun bool ret;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun /* halt the dma controller */
432*4882a593Smuzhiyun sh_dmae_ctl_stop(shdev);
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun /* We cannot detect, which channel caused the error, have to reset all */
435*4882a593Smuzhiyun ret = shdma_reset(&shdev->shdma_dev);
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun sh_dmae_rst(shdev);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun return ret;
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
sh_dmae_err(int irq,void * data)442*4882a593Smuzhiyun static irqreturn_t sh_dmae_err(int irq, void *data)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun struct sh_dmae_device *shdev = data;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun if (!(dmaor_read(shdev) & DMAOR_AE))
447*4882a593Smuzhiyun return IRQ_NONE;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun sh_dmae_reset(shdev);
450*4882a593Smuzhiyun return IRQ_HANDLED;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
sh_dmae_desc_completed(struct shdma_chan * schan,struct shdma_desc * sdesc)453*4882a593Smuzhiyun static bool sh_dmae_desc_completed(struct shdma_chan *schan,
454*4882a593Smuzhiyun struct shdma_desc *sdesc)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun struct sh_dmae_chan *sh_chan = container_of(schan,
457*4882a593Smuzhiyun struct sh_dmae_chan, shdma_chan);
458*4882a593Smuzhiyun struct sh_dmae_desc *sh_desc = container_of(sdesc,
459*4882a593Smuzhiyun struct sh_dmae_desc, shdma_desc);
460*4882a593Smuzhiyun u32 sar_buf = sh_dmae_readl(sh_chan, SAR);
461*4882a593Smuzhiyun u32 dar_buf = sh_dmae_readl(sh_chan, DAR);
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun return (sdesc->direction == DMA_DEV_TO_MEM &&
464*4882a593Smuzhiyun (sh_desc->hw.dar + sh_desc->hw.tcr) == dar_buf) ||
465*4882a593Smuzhiyun (sdesc->direction != DMA_DEV_TO_MEM &&
466*4882a593Smuzhiyun (sh_desc->hw.sar + sh_desc->hw.tcr) == sar_buf);
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun
sh_dmae_nmi_notify(struct sh_dmae_device * shdev)469*4882a593Smuzhiyun static bool sh_dmae_nmi_notify(struct sh_dmae_device *shdev)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun /* Fast path out if NMIF is not asserted for this controller */
472*4882a593Smuzhiyun if ((dmaor_read(shdev) & DMAOR_NMIF) == 0)
473*4882a593Smuzhiyun return false;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun return sh_dmae_reset(shdev);
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
sh_dmae_nmi_handler(struct notifier_block * self,unsigned long cmd,void * data)478*4882a593Smuzhiyun static int sh_dmae_nmi_handler(struct notifier_block *self,
479*4882a593Smuzhiyun unsigned long cmd, void *data)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun struct sh_dmae_device *shdev;
482*4882a593Smuzhiyun int ret = NOTIFY_DONE;
483*4882a593Smuzhiyun bool triggered;
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun /*
486*4882a593Smuzhiyun * Only concern ourselves with NMI events.
487*4882a593Smuzhiyun *
488*4882a593Smuzhiyun * Normally we would check the die chain value, but as this needs
489*4882a593Smuzhiyun * to be architecture independent, check for NMI context instead.
490*4882a593Smuzhiyun */
491*4882a593Smuzhiyun if (!in_nmi())
492*4882a593Smuzhiyun return NOTIFY_DONE;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun rcu_read_lock();
495*4882a593Smuzhiyun list_for_each_entry_rcu(shdev, &sh_dmae_devices, node) {
496*4882a593Smuzhiyun /*
497*4882a593Smuzhiyun * Only stop if one of the controllers has NMIF asserted,
498*4882a593Smuzhiyun * we do not want to interfere with regular address error
499*4882a593Smuzhiyun * handling or NMI events that don't concern the DMACs.
500*4882a593Smuzhiyun */
501*4882a593Smuzhiyun triggered = sh_dmae_nmi_notify(shdev);
502*4882a593Smuzhiyun if (triggered == true)
503*4882a593Smuzhiyun ret = NOTIFY_OK;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun rcu_read_unlock();
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun return ret;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun static struct notifier_block sh_dmae_nmi_notifier __read_mostly = {
511*4882a593Smuzhiyun .notifier_call = sh_dmae_nmi_handler,
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun /* Run before NMI debug handler and KGDB */
514*4882a593Smuzhiyun .priority = 1,
515*4882a593Smuzhiyun };
516*4882a593Smuzhiyun
sh_dmae_chan_probe(struct sh_dmae_device * shdev,int id,int irq,unsigned long flags)517*4882a593Smuzhiyun static int sh_dmae_chan_probe(struct sh_dmae_device *shdev, int id,
518*4882a593Smuzhiyun int irq, unsigned long flags)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun const struct sh_dmae_channel *chan_pdata = &shdev->pdata->channel[id];
521*4882a593Smuzhiyun struct shdma_dev *sdev = &shdev->shdma_dev;
522*4882a593Smuzhiyun struct platform_device *pdev = to_platform_device(sdev->dma_dev.dev);
523*4882a593Smuzhiyun struct sh_dmae_chan *sh_chan;
524*4882a593Smuzhiyun struct shdma_chan *schan;
525*4882a593Smuzhiyun int err;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun sh_chan = devm_kzalloc(sdev->dma_dev.dev, sizeof(struct sh_dmae_chan),
528*4882a593Smuzhiyun GFP_KERNEL);
529*4882a593Smuzhiyun if (!sh_chan)
530*4882a593Smuzhiyun return -ENOMEM;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun schan = &sh_chan->shdma_chan;
533*4882a593Smuzhiyun schan->max_xfer_len = SH_DMA_TCR_MAX + 1;
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun shdma_chan_probe(sdev, schan, id);
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun sh_chan->base = shdev->chan_reg + chan_pdata->offset;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun /* set up channel irq */
540*4882a593Smuzhiyun if (pdev->id >= 0)
541*4882a593Smuzhiyun snprintf(sh_chan->dev_id, sizeof(sh_chan->dev_id),
542*4882a593Smuzhiyun "sh-dmae%d.%d", pdev->id, id);
543*4882a593Smuzhiyun else
544*4882a593Smuzhiyun snprintf(sh_chan->dev_id, sizeof(sh_chan->dev_id),
545*4882a593Smuzhiyun "sh-dma%d", id);
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun err = shdma_request_irq(schan, irq, flags, sh_chan->dev_id);
548*4882a593Smuzhiyun if (err) {
549*4882a593Smuzhiyun dev_err(sdev->dma_dev.dev,
550*4882a593Smuzhiyun "DMA channel %d request_irq error %d\n",
551*4882a593Smuzhiyun id, err);
552*4882a593Smuzhiyun goto err_no_irq;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun shdev->chan[id] = sh_chan;
556*4882a593Smuzhiyun return 0;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun err_no_irq:
559*4882a593Smuzhiyun /* remove from dmaengine device node */
560*4882a593Smuzhiyun shdma_chan_remove(schan);
561*4882a593Smuzhiyun return err;
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun
sh_dmae_chan_remove(struct sh_dmae_device * shdev)564*4882a593Smuzhiyun static void sh_dmae_chan_remove(struct sh_dmae_device *shdev)
565*4882a593Smuzhiyun {
566*4882a593Smuzhiyun struct shdma_chan *schan;
567*4882a593Smuzhiyun int i;
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun shdma_for_each_chan(schan, &shdev->shdma_dev, i) {
570*4882a593Smuzhiyun BUG_ON(!schan);
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun shdma_chan_remove(schan);
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun #ifdef CONFIG_PM
sh_dmae_runtime_suspend(struct device * dev)577*4882a593Smuzhiyun static int sh_dmae_runtime_suspend(struct device *dev)
578*4882a593Smuzhiyun {
579*4882a593Smuzhiyun struct sh_dmae_device *shdev = dev_get_drvdata(dev);
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun sh_dmae_ctl_stop(shdev);
582*4882a593Smuzhiyun return 0;
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun
sh_dmae_runtime_resume(struct device * dev)585*4882a593Smuzhiyun static int sh_dmae_runtime_resume(struct device *dev)
586*4882a593Smuzhiyun {
587*4882a593Smuzhiyun struct sh_dmae_device *shdev = dev_get_drvdata(dev);
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun return sh_dmae_rst(shdev);
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun #endif
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
sh_dmae_suspend(struct device * dev)594*4882a593Smuzhiyun static int sh_dmae_suspend(struct device *dev)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun struct sh_dmae_device *shdev = dev_get_drvdata(dev);
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun sh_dmae_ctl_stop(shdev);
599*4882a593Smuzhiyun return 0;
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun
sh_dmae_resume(struct device * dev)602*4882a593Smuzhiyun static int sh_dmae_resume(struct device *dev)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun struct sh_dmae_device *shdev = dev_get_drvdata(dev);
605*4882a593Smuzhiyun int i, ret;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun ret = sh_dmae_rst(shdev);
608*4882a593Smuzhiyun if (ret < 0)
609*4882a593Smuzhiyun dev_err(dev, "Failed to reset!\n");
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun for (i = 0; i < shdev->pdata->channel_num; i++) {
612*4882a593Smuzhiyun struct sh_dmae_chan *sh_chan = shdev->chan[i];
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun if (!sh_chan->shdma_chan.desc_num)
615*4882a593Smuzhiyun continue;
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun if (sh_chan->shdma_chan.slave_id >= 0) {
618*4882a593Smuzhiyun const struct sh_dmae_slave_config *cfg = sh_chan->config;
619*4882a593Smuzhiyun dmae_set_dmars(sh_chan, cfg->mid_rid);
620*4882a593Smuzhiyun dmae_set_chcr(sh_chan, cfg->chcr);
621*4882a593Smuzhiyun } else {
622*4882a593Smuzhiyun dmae_init(sh_chan);
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun return 0;
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun #endif
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun static const struct dev_pm_ops sh_dmae_pm = {
631*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(sh_dmae_suspend, sh_dmae_resume)
632*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(sh_dmae_runtime_suspend, sh_dmae_runtime_resume,
633*4882a593Smuzhiyun NULL)
634*4882a593Smuzhiyun };
635*4882a593Smuzhiyun
sh_dmae_slave_addr(struct shdma_chan * schan)636*4882a593Smuzhiyun static dma_addr_t sh_dmae_slave_addr(struct shdma_chan *schan)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun struct sh_dmae_chan *sh_chan = container_of(schan,
639*4882a593Smuzhiyun struct sh_dmae_chan, shdma_chan);
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun /*
642*4882a593Smuzhiyun * Implicit BUG_ON(!sh_chan->config)
643*4882a593Smuzhiyun * This is an exclusive slave DMA operation, may only be called after a
644*4882a593Smuzhiyun * successful slave configuration.
645*4882a593Smuzhiyun */
646*4882a593Smuzhiyun return sh_chan->slave_addr;
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun
sh_dmae_embedded_desc(void * buf,int i)649*4882a593Smuzhiyun static struct shdma_desc *sh_dmae_embedded_desc(void *buf, int i)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun return &((struct sh_dmae_desc *)buf)[i].shdma_desc;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun static const struct shdma_ops sh_dmae_shdma_ops = {
655*4882a593Smuzhiyun .desc_completed = sh_dmae_desc_completed,
656*4882a593Smuzhiyun .halt_channel = sh_dmae_halt,
657*4882a593Smuzhiyun .channel_busy = sh_dmae_channel_busy,
658*4882a593Smuzhiyun .slave_addr = sh_dmae_slave_addr,
659*4882a593Smuzhiyun .desc_setup = sh_dmae_desc_setup,
660*4882a593Smuzhiyun .set_slave = sh_dmae_set_slave,
661*4882a593Smuzhiyun .setup_xfer = sh_dmae_setup_xfer,
662*4882a593Smuzhiyun .start_xfer = sh_dmae_start_xfer,
663*4882a593Smuzhiyun .embedded_desc = sh_dmae_embedded_desc,
664*4882a593Smuzhiyun .chan_irq = sh_dmae_chan_irq,
665*4882a593Smuzhiyun .get_partial = sh_dmae_get_partial,
666*4882a593Smuzhiyun };
667*4882a593Smuzhiyun
sh_dmae_probe(struct platform_device * pdev)668*4882a593Smuzhiyun static int sh_dmae_probe(struct platform_device *pdev)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun const enum dma_slave_buswidth widths =
671*4882a593Smuzhiyun DMA_SLAVE_BUSWIDTH_1_BYTE | DMA_SLAVE_BUSWIDTH_2_BYTES |
672*4882a593Smuzhiyun DMA_SLAVE_BUSWIDTH_4_BYTES | DMA_SLAVE_BUSWIDTH_8_BYTES |
673*4882a593Smuzhiyun DMA_SLAVE_BUSWIDTH_16_BYTES | DMA_SLAVE_BUSWIDTH_32_BYTES;
674*4882a593Smuzhiyun const struct sh_dmae_pdata *pdata;
675*4882a593Smuzhiyun unsigned long chan_flag[SH_DMAE_MAX_CHANNELS] = {};
676*4882a593Smuzhiyun int chan_irq[SH_DMAE_MAX_CHANNELS];
677*4882a593Smuzhiyun unsigned long irqflags = 0;
678*4882a593Smuzhiyun int err, errirq, i, irq_cnt = 0, irqres = 0, irq_cap = 0;
679*4882a593Smuzhiyun struct sh_dmae_device *shdev;
680*4882a593Smuzhiyun struct dma_device *dma_dev;
681*4882a593Smuzhiyun struct resource *chan, *dmars, *errirq_res, *chanirq_res;
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun if (pdev->dev.of_node)
684*4882a593Smuzhiyun pdata = of_device_get_match_data(&pdev->dev);
685*4882a593Smuzhiyun else
686*4882a593Smuzhiyun pdata = dev_get_platdata(&pdev->dev);
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun /* get platform data */
689*4882a593Smuzhiyun if (!pdata || !pdata->channel_num)
690*4882a593Smuzhiyun return -ENODEV;
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun chan = platform_get_resource(pdev, IORESOURCE_MEM, 0);
693*4882a593Smuzhiyun /* DMARS area is optional */
694*4882a593Smuzhiyun dmars = platform_get_resource(pdev, IORESOURCE_MEM, 1);
695*4882a593Smuzhiyun /*
696*4882a593Smuzhiyun * IRQ resources:
697*4882a593Smuzhiyun * 1. there always must be at least one IRQ IO-resource. On SH4 it is
698*4882a593Smuzhiyun * the error IRQ, in which case it is the only IRQ in this resource:
699*4882a593Smuzhiyun * start == end. If it is the only IRQ resource, all channels also
700*4882a593Smuzhiyun * use the same IRQ.
701*4882a593Smuzhiyun * 2. DMA channel IRQ resources can be specified one per resource or in
702*4882a593Smuzhiyun * ranges (start != end)
703*4882a593Smuzhiyun * 3. iff all events (channels and, optionally, error) on this
704*4882a593Smuzhiyun * controller use the same IRQ, only one IRQ resource can be
705*4882a593Smuzhiyun * specified, otherwise there must be one IRQ per channel, even if
706*4882a593Smuzhiyun * some of them are equal
707*4882a593Smuzhiyun * 4. if all IRQs on this controller are equal or if some specific IRQs
708*4882a593Smuzhiyun * specify IORESOURCE_IRQ_SHAREABLE in their resources, they will be
709*4882a593Smuzhiyun * requested with the IRQF_SHARED flag
710*4882a593Smuzhiyun */
711*4882a593Smuzhiyun errirq_res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
712*4882a593Smuzhiyun if (!chan || !errirq_res)
713*4882a593Smuzhiyun return -ENODEV;
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun shdev = devm_kzalloc(&pdev->dev, sizeof(struct sh_dmae_device),
716*4882a593Smuzhiyun GFP_KERNEL);
717*4882a593Smuzhiyun if (!shdev)
718*4882a593Smuzhiyun return -ENOMEM;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun dma_dev = &shdev->shdma_dev.dma_dev;
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun shdev->chan_reg = devm_ioremap_resource(&pdev->dev, chan);
723*4882a593Smuzhiyun if (IS_ERR(shdev->chan_reg))
724*4882a593Smuzhiyun return PTR_ERR(shdev->chan_reg);
725*4882a593Smuzhiyun if (dmars) {
726*4882a593Smuzhiyun shdev->dmars = devm_ioremap_resource(&pdev->dev, dmars);
727*4882a593Smuzhiyun if (IS_ERR(shdev->dmars))
728*4882a593Smuzhiyun return PTR_ERR(shdev->dmars);
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun dma_dev->src_addr_widths = widths;
732*4882a593Smuzhiyun dma_dev->dst_addr_widths = widths;
733*4882a593Smuzhiyun dma_dev->directions = BIT(DMA_MEM_TO_DEV) | BIT(DMA_DEV_TO_MEM);
734*4882a593Smuzhiyun dma_dev->residue_granularity = DMA_RESIDUE_GRANULARITY_DESCRIPTOR;
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun if (!pdata->slave_only)
737*4882a593Smuzhiyun dma_cap_set(DMA_MEMCPY, dma_dev->cap_mask);
738*4882a593Smuzhiyun if (pdata->slave && pdata->slave_num)
739*4882a593Smuzhiyun dma_cap_set(DMA_SLAVE, dma_dev->cap_mask);
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun /* Default transfer size of 32 bytes requires 32-byte alignment */
742*4882a593Smuzhiyun dma_dev->copy_align = LOG2_DEFAULT_XFER_SIZE;
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun shdev->shdma_dev.ops = &sh_dmae_shdma_ops;
745*4882a593Smuzhiyun shdev->shdma_dev.desc_size = sizeof(struct sh_dmae_desc);
746*4882a593Smuzhiyun err = shdma_init(&pdev->dev, &shdev->shdma_dev,
747*4882a593Smuzhiyun pdata->channel_num);
748*4882a593Smuzhiyun if (err < 0)
749*4882a593Smuzhiyun goto eshdma;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun /* platform data */
752*4882a593Smuzhiyun shdev->pdata = pdata;
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun if (pdata->chcr_offset)
755*4882a593Smuzhiyun shdev->chcr_offset = pdata->chcr_offset;
756*4882a593Smuzhiyun else
757*4882a593Smuzhiyun shdev->chcr_offset = CHCR;
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun if (pdata->chcr_ie_bit)
760*4882a593Smuzhiyun shdev->chcr_ie_bit = pdata->chcr_ie_bit;
761*4882a593Smuzhiyun else
762*4882a593Smuzhiyun shdev->chcr_ie_bit = CHCR_IE;
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun platform_set_drvdata(pdev, shdev);
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
767*4882a593Smuzhiyun err = pm_runtime_get_sync(&pdev->dev);
768*4882a593Smuzhiyun if (err < 0)
769*4882a593Smuzhiyun dev_err(&pdev->dev, "%s(): GET = %d\n", __func__, err);
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun spin_lock_irq(&sh_dmae_lock);
772*4882a593Smuzhiyun list_add_tail_rcu(&shdev->node, &sh_dmae_devices);
773*4882a593Smuzhiyun spin_unlock_irq(&sh_dmae_lock);
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun /* reset dma controller - only needed as a test */
776*4882a593Smuzhiyun err = sh_dmae_rst(shdev);
777*4882a593Smuzhiyun if (err)
778*4882a593Smuzhiyun goto rst_err;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_CPU_SH4) || IS_ENABLED(CONFIG_ARCH_RENESAS)) {
781*4882a593Smuzhiyun chanirq_res = platform_get_resource(pdev, IORESOURCE_IRQ, 1);
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun if (!chanirq_res)
784*4882a593Smuzhiyun chanirq_res = errirq_res;
785*4882a593Smuzhiyun else
786*4882a593Smuzhiyun irqres++;
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun if (chanirq_res == errirq_res ||
789*4882a593Smuzhiyun (errirq_res->flags & IORESOURCE_BITS) == IORESOURCE_IRQ_SHAREABLE)
790*4882a593Smuzhiyun irqflags = IRQF_SHARED;
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun errirq = errirq_res->start;
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun err = devm_request_irq(&pdev->dev, errirq, sh_dmae_err,
795*4882a593Smuzhiyun irqflags, "DMAC Address Error", shdev);
796*4882a593Smuzhiyun if (err) {
797*4882a593Smuzhiyun dev_err(&pdev->dev,
798*4882a593Smuzhiyun "DMA failed requesting irq #%d, error %d\n",
799*4882a593Smuzhiyun errirq, err);
800*4882a593Smuzhiyun goto eirq_err;
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun } else {
803*4882a593Smuzhiyun chanirq_res = errirq_res;
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun if (chanirq_res->start == chanirq_res->end &&
807*4882a593Smuzhiyun !platform_get_resource(pdev, IORESOURCE_IRQ, 1)) {
808*4882a593Smuzhiyun /* Special case - all multiplexed */
809*4882a593Smuzhiyun for (; irq_cnt < pdata->channel_num; irq_cnt++) {
810*4882a593Smuzhiyun if (irq_cnt < SH_DMAE_MAX_CHANNELS) {
811*4882a593Smuzhiyun chan_irq[irq_cnt] = chanirq_res->start;
812*4882a593Smuzhiyun chan_flag[irq_cnt] = IRQF_SHARED;
813*4882a593Smuzhiyun } else {
814*4882a593Smuzhiyun irq_cap = 1;
815*4882a593Smuzhiyun break;
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun } else {
819*4882a593Smuzhiyun do {
820*4882a593Smuzhiyun for (i = chanirq_res->start; i <= chanirq_res->end; i++) {
821*4882a593Smuzhiyun if (irq_cnt >= SH_DMAE_MAX_CHANNELS) {
822*4882a593Smuzhiyun irq_cap = 1;
823*4882a593Smuzhiyun break;
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun if ((errirq_res->flags & IORESOURCE_BITS) ==
827*4882a593Smuzhiyun IORESOURCE_IRQ_SHAREABLE)
828*4882a593Smuzhiyun chan_flag[irq_cnt] = IRQF_SHARED;
829*4882a593Smuzhiyun else
830*4882a593Smuzhiyun chan_flag[irq_cnt] = 0;
831*4882a593Smuzhiyun dev_dbg(&pdev->dev,
832*4882a593Smuzhiyun "Found IRQ %d for channel %d\n",
833*4882a593Smuzhiyun i, irq_cnt);
834*4882a593Smuzhiyun chan_irq[irq_cnt++] = i;
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun if (irq_cnt >= SH_DMAE_MAX_CHANNELS)
838*4882a593Smuzhiyun break;
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun chanirq_res = platform_get_resource(pdev,
841*4882a593Smuzhiyun IORESOURCE_IRQ, ++irqres);
842*4882a593Smuzhiyun } while (irq_cnt < pdata->channel_num && chanirq_res);
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun /* Create DMA Channel */
846*4882a593Smuzhiyun for (i = 0; i < irq_cnt; i++) {
847*4882a593Smuzhiyun err = sh_dmae_chan_probe(shdev, i, chan_irq[i], chan_flag[i]);
848*4882a593Smuzhiyun if (err)
849*4882a593Smuzhiyun goto chan_probe_err;
850*4882a593Smuzhiyun }
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun if (irq_cap)
853*4882a593Smuzhiyun dev_notice(&pdev->dev, "Attempting to register %d DMA "
854*4882a593Smuzhiyun "channels when a maximum of %d are supported.\n",
855*4882a593Smuzhiyun pdata->channel_num, SH_DMAE_MAX_CHANNELS);
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun pm_runtime_put(&pdev->dev);
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun err = dma_async_device_register(&shdev->shdma_dev.dma_dev);
860*4882a593Smuzhiyun if (err < 0)
861*4882a593Smuzhiyun goto edmadevreg;
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun return err;
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun edmadevreg:
866*4882a593Smuzhiyun pm_runtime_get(&pdev->dev);
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun chan_probe_err:
869*4882a593Smuzhiyun sh_dmae_chan_remove(shdev);
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun eirq_err:
872*4882a593Smuzhiyun rst_err:
873*4882a593Smuzhiyun spin_lock_irq(&sh_dmae_lock);
874*4882a593Smuzhiyun list_del_rcu(&shdev->node);
875*4882a593Smuzhiyun spin_unlock_irq(&sh_dmae_lock);
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun pm_runtime_put(&pdev->dev);
878*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun shdma_cleanup(&shdev->shdma_dev);
881*4882a593Smuzhiyun eshdma:
882*4882a593Smuzhiyun synchronize_rcu();
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun return err;
885*4882a593Smuzhiyun }
886*4882a593Smuzhiyun
sh_dmae_remove(struct platform_device * pdev)887*4882a593Smuzhiyun static int sh_dmae_remove(struct platform_device *pdev)
888*4882a593Smuzhiyun {
889*4882a593Smuzhiyun struct sh_dmae_device *shdev = platform_get_drvdata(pdev);
890*4882a593Smuzhiyun struct dma_device *dma_dev = &shdev->shdma_dev.dma_dev;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun dma_async_device_unregister(dma_dev);
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun spin_lock_irq(&sh_dmae_lock);
895*4882a593Smuzhiyun list_del_rcu(&shdev->node);
896*4882a593Smuzhiyun spin_unlock_irq(&sh_dmae_lock);
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun sh_dmae_chan_remove(shdev);
901*4882a593Smuzhiyun shdma_cleanup(&shdev->shdma_dev);
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun synchronize_rcu();
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun return 0;
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun static struct platform_driver sh_dmae_driver = {
909*4882a593Smuzhiyun .driver = {
910*4882a593Smuzhiyun .pm = &sh_dmae_pm,
911*4882a593Smuzhiyun .name = SH_DMAE_DRV_NAME,
912*4882a593Smuzhiyun },
913*4882a593Smuzhiyun .remove = sh_dmae_remove,
914*4882a593Smuzhiyun };
915*4882a593Smuzhiyun
sh_dmae_init(void)916*4882a593Smuzhiyun static int __init sh_dmae_init(void)
917*4882a593Smuzhiyun {
918*4882a593Smuzhiyun /* Wire up NMI handling */
919*4882a593Smuzhiyun int err = register_die_notifier(&sh_dmae_nmi_notifier);
920*4882a593Smuzhiyun if (err)
921*4882a593Smuzhiyun return err;
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun return platform_driver_probe(&sh_dmae_driver, sh_dmae_probe);
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun module_init(sh_dmae_init);
926*4882a593Smuzhiyun
sh_dmae_exit(void)927*4882a593Smuzhiyun static void __exit sh_dmae_exit(void)
928*4882a593Smuzhiyun {
929*4882a593Smuzhiyun platform_driver_unregister(&sh_dmae_driver);
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun unregister_die_notifier(&sh_dmae_nmi_notifier);
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun module_exit(sh_dmae_exit);
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun MODULE_AUTHOR("Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>");
936*4882a593Smuzhiyun MODULE_DESCRIPTION("Renesas SH DMA Engine driver");
937*4882a593Smuzhiyun MODULE_LICENSE("GPL");
938*4882a593Smuzhiyun MODULE_ALIAS("platform:" SH_DMAE_DRV_NAME);
939