xref: /OK3568_Linux_fs/kernel/drivers/dma/sa11x0-dma.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * SA11x0 DMAengine support
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2012 Russell King
6*4882a593Smuzhiyun  *   Derived in part from arch/arm/mach-sa1100/dma.c,
7*4882a593Smuzhiyun  *   Copyright (C) 2000, 2001 by Nicolas Pitre
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun #include <linux/sched.h>
10*4882a593Smuzhiyun #include <linux/device.h>
11*4882a593Smuzhiyun #include <linux/dmaengine.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/slab.h>
18*4882a593Smuzhiyun #include <linux/spinlock.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include "virt-dma.h"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define NR_PHY_CHAN	6
23*4882a593Smuzhiyun #define DMA_ALIGN	3
24*4882a593Smuzhiyun #define DMA_MAX_SIZE	0x1fff
25*4882a593Smuzhiyun #define DMA_CHUNK_SIZE	0x1000
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define DMA_DDAR	0x00
28*4882a593Smuzhiyun #define DMA_DCSR_S	0x04
29*4882a593Smuzhiyun #define DMA_DCSR_C	0x08
30*4882a593Smuzhiyun #define DMA_DCSR_R	0x0c
31*4882a593Smuzhiyun #define DMA_DBSA	0x10
32*4882a593Smuzhiyun #define DMA_DBTA	0x14
33*4882a593Smuzhiyun #define DMA_DBSB	0x18
34*4882a593Smuzhiyun #define DMA_DBTB	0x1c
35*4882a593Smuzhiyun #define DMA_SIZE	0x20
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define DCSR_RUN	(1 << 0)
38*4882a593Smuzhiyun #define DCSR_IE		(1 << 1)
39*4882a593Smuzhiyun #define DCSR_ERROR	(1 << 2)
40*4882a593Smuzhiyun #define DCSR_DONEA	(1 << 3)
41*4882a593Smuzhiyun #define DCSR_STRTA	(1 << 4)
42*4882a593Smuzhiyun #define DCSR_DONEB	(1 << 5)
43*4882a593Smuzhiyun #define DCSR_STRTB	(1 << 6)
44*4882a593Smuzhiyun #define DCSR_BIU	(1 << 7)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define DDAR_RW		(1 << 0)	/* 0 = W, 1 = R */
47*4882a593Smuzhiyun #define DDAR_E		(1 << 1)	/* 0 = LE, 1 = BE */
48*4882a593Smuzhiyun #define DDAR_BS		(1 << 2)	/* 0 = BS4, 1 = BS8 */
49*4882a593Smuzhiyun #define DDAR_DW		(1 << 3)	/* 0 = 8b, 1 = 16b */
50*4882a593Smuzhiyun #define DDAR_Ser0UDCTr	(0x0 << 4)
51*4882a593Smuzhiyun #define DDAR_Ser0UDCRc	(0x1 << 4)
52*4882a593Smuzhiyun #define DDAR_Ser1SDLCTr	(0x2 << 4)
53*4882a593Smuzhiyun #define DDAR_Ser1SDLCRc	(0x3 << 4)
54*4882a593Smuzhiyun #define DDAR_Ser1UARTTr	(0x4 << 4)
55*4882a593Smuzhiyun #define DDAR_Ser1UARTRc	(0x5 << 4)
56*4882a593Smuzhiyun #define DDAR_Ser2ICPTr	(0x6 << 4)
57*4882a593Smuzhiyun #define DDAR_Ser2ICPRc	(0x7 << 4)
58*4882a593Smuzhiyun #define DDAR_Ser3UARTTr	(0x8 << 4)
59*4882a593Smuzhiyun #define DDAR_Ser3UARTRc	(0x9 << 4)
60*4882a593Smuzhiyun #define DDAR_Ser4MCP0Tr	(0xa << 4)
61*4882a593Smuzhiyun #define DDAR_Ser4MCP0Rc	(0xb << 4)
62*4882a593Smuzhiyun #define DDAR_Ser4MCP1Tr	(0xc << 4)
63*4882a593Smuzhiyun #define DDAR_Ser4MCP1Rc	(0xd << 4)
64*4882a593Smuzhiyun #define DDAR_Ser4SSPTr	(0xe << 4)
65*4882a593Smuzhiyun #define DDAR_Ser4SSPRc	(0xf << 4)
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun struct sa11x0_dma_sg {
68*4882a593Smuzhiyun 	u32			addr;
69*4882a593Smuzhiyun 	u32			len;
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun struct sa11x0_dma_desc {
73*4882a593Smuzhiyun 	struct virt_dma_desc	vd;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	u32			ddar;
76*4882a593Smuzhiyun 	size_t			size;
77*4882a593Smuzhiyun 	unsigned		period;
78*4882a593Smuzhiyun 	bool			cyclic;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	unsigned		sglen;
81*4882a593Smuzhiyun 	struct sa11x0_dma_sg	sg[];
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun struct sa11x0_dma_phy;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun struct sa11x0_dma_chan {
87*4882a593Smuzhiyun 	struct virt_dma_chan	vc;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	/* protected by c->vc.lock */
90*4882a593Smuzhiyun 	struct sa11x0_dma_phy	*phy;
91*4882a593Smuzhiyun 	enum dma_status		status;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	/* protected by d->lock */
94*4882a593Smuzhiyun 	struct list_head	node;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	u32			ddar;
97*4882a593Smuzhiyun 	const char		*name;
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun struct sa11x0_dma_phy {
101*4882a593Smuzhiyun 	void __iomem		*base;
102*4882a593Smuzhiyun 	struct sa11x0_dma_dev	*dev;
103*4882a593Smuzhiyun 	unsigned		num;
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	struct sa11x0_dma_chan	*vchan;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	/* Protected by c->vc.lock */
108*4882a593Smuzhiyun 	unsigned		sg_load;
109*4882a593Smuzhiyun 	struct sa11x0_dma_desc	*txd_load;
110*4882a593Smuzhiyun 	unsigned		sg_done;
111*4882a593Smuzhiyun 	struct sa11x0_dma_desc	*txd_done;
112*4882a593Smuzhiyun 	u32			dbs[2];
113*4882a593Smuzhiyun 	u32			dbt[2];
114*4882a593Smuzhiyun 	u32			dcsr;
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun struct sa11x0_dma_dev {
118*4882a593Smuzhiyun 	struct dma_device	slave;
119*4882a593Smuzhiyun 	void __iomem		*base;
120*4882a593Smuzhiyun 	spinlock_t		lock;
121*4882a593Smuzhiyun 	struct tasklet_struct	task;
122*4882a593Smuzhiyun 	struct list_head	chan_pending;
123*4882a593Smuzhiyun 	struct sa11x0_dma_phy	phy[NR_PHY_CHAN];
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun 
to_sa11x0_dma_chan(struct dma_chan * chan)126*4882a593Smuzhiyun static struct sa11x0_dma_chan *to_sa11x0_dma_chan(struct dma_chan *chan)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	return container_of(chan, struct sa11x0_dma_chan, vc.chan);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun 
to_sa11x0_dma(struct dma_device * dmadev)131*4882a593Smuzhiyun static struct sa11x0_dma_dev *to_sa11x0_dma(struct dma_device *dmadev)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	return container_of(dmadev, struct sa11x0_dma_dev, slave);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun 
sa11x0_dma_next_desc(struct sa11x0_dma_chan * c)136*4882a593Smuzhiyun static struct sa11x0_dma_desc *sa11x0_dma_next_desc(struct sa11x0_dma_chan *c)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	struct virt_dma_desc *vd = vchan_next_desc(&c->vc);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	return vd ? container_of(vd, struct sa11x0_dma_desc, vd) : NULL;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun 
sa11x0_dma_free_desc(struct virt_dma_desc * vd)143*4882a593Smuzhiyun static void sa11x0_dma_free_desc(struct virt_dma_desc *vd)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	kfree(container_of(vd, struct sa11x0_dma_desc, vd));
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun 
sa11x0_dma_start_desc(struct sa11x0_dma_phy * p,struct sa11x0_dma_desc * txd)148*4882a593Smuzhiyun static void sa11x0_dma_start_desc(struct sa11x0_dma_phy *p, struct sa11x0_dma_desc *txd)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun 	list_del(&txd->vd.node);
151*4882a593Smuzhiyun 	p->txd_load = txd;
152*4882a593Smuzhiyun 	p->sg_load = 0;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	dev_vdbg(p->dev->slave.dev, "pchan %u: txd %p[%x]: starting: DDAR:%x\n",
155*4882a593Smuzhiyun 		p->num, &txd->vd, txd->vd.tx.cookie, txd->ddar);
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun 
sa11x0_dma_start_sg(struct sa11x0_dma_phy * p,struct sa11x0_dma_chan * c)158*4882a593Smuzhiyun static void noinline sa11x0_dma_start_sg(struct sa11x0_dma_phy *p,
159*4882a593Smuzhiyun 	struct sa11x0_dma_chan *c)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	struct sa11x0_dma_desc *txd = p->txd_load;
162*4882a593Smuzhiyun 	struct sa11x0_dma_sg *sg;
163*4882a593Smuzhiyun 	void __iomem *base = p->base;
164*4882a593Smuzhiyun 	unsigned dbsx, dbtx;
165*4882a593Smuzhiyun 	u32 dcsr;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	if (!txd)
168*4882a593Smuzhiyun 		return;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	dcsr = readl_relaxed(base + DMA_DCSR_R);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	/* Don't try to load the next transfer if both buffers are started */
173*4882a593Smuzhiyun 	if ((dcsr & (DCSR_STRTA | DCSR_STRTB)) == (DCSR_STRTA | DCSR_STRTB))
174*4882a593Smuzhiyun 		return;
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	if (p->sg_load == txd->sglen) {
177*4882a593Smuzhiyun 		if (!txd->cyclic) {
178*4882a593Smuzhiyun 			struct sa11x0_dma_desc *txn = sa11x0_dma_next_desc(c);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 			/*
181*4882a593Smuzhiyun 			 * We have reached the end of the current descriptor.
182*4882a593Smuzhiyun 			 * Peek at the next descriptor, and if compatible with
183*4882a593Smuzhiyun 			 * the current, start processing it.
184*4882a593Smuzhiyun 			 */
185*4882a593Smuzhiyun 			if (txn && txn->ddar == txd->ddar) {
186*4882a593Smuzhiyun 				txd = txn;
187*4882a593Smuzhiyun 				sa11x0_dma_start_desc(p, txn);
188*4882a593Smuzhiyun 			} else {
189*4882a593Smuzhiyun 				p->txd_load = NULL;
190*4882a593Smuzhiyun 				return;
191*4882a593Smuzhiyun 			}
192*4882a593Smuzhiyun 		} else {
193*4882a593Smuzhiyun 			/* Cyclic: reset back to beginning */
194*4882a593Smuzhiyun 			p->sg_load = 0;
195*4882a593Smuzhiyun 		}
196*4882a593Smuzhiyun 	}
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	sg = &txd->sg[p->sg_load++];
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	/* Select buffer to load according to channel status */
201*4882a593Smuzhiyun 	if (((dcsr & (DCSR_BIU | DCSR_STRTB)) == (DCSR_BIU | DCSR_STRTB)) ||
202*4882a593Smuzhiyun 	    ((dcsr & (DCSR_BIU | DCSR_STRTA)) == 0)) {
203*4882a593Smuzhiyun 		dbsx = DMA_DBSA;
204*4882a593Smuzhiyun 		dbtx = DMA_DBTA;
205*4882a593Smuzhiyun 		dcsr = DCSR_STRTA | DCSR_IE | DCSR_RUN;
206*4882a593Smuzhiyun 	} else {
207*4882a593Smuzhiyun 		dbsx = DMA_DBSB;
208*4882a593Smuzhiyun 		dbtx = DMA_DBTB;
209*4882a593Smuzhiyun 		dcsr = DCSR_STRTB | DCSR_IE | DCSR_RUN;
210*4882a593Smuzhiyun 	}
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	writel_relaxed(sg->addr, base + dbsx);
213*4882a593Smuzhiyun 	writel_relaxed(sg->len, base + dbtx);
214*4882a593Smuzhiyun 	writel(dcsr, base + DMA_DCSR_S);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	dev_dbg(p->dev->slave.dev, "pchan %u: load: DCSR:%02x DBS%c:%08x DBT%c:%08x\n",
217*4882a593Smuzhiyun 		p->num, dcsr,
218*4882a593Smuzhiyun 		'A' + (dbsx == DMA_DBSB), sg->addr,
219*4882a593Smuzhiyun 		'A' + (dbtx == DMA_DBTB), sg->len);
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun 
sa11x0_dma_complete(struct sa11x0_dma_phy * p,struct sa11x0_dma_chan * c)222*4882a593Smuzhiyun static void noinline sa11x0_dma_complete(struct sa11x0_dma_phy *p,
223*4882a593Smuzhiyun 	struct sa11x0_dma_chan *c)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun 	struct sa11x0_dma_desc *txd = p->txd_done;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	if (++p->sg_done == txd->sglen) {
228*4882a593Smuzhiyun 		if (!txd->cyclic) {
229*4882a593Smuzhiyun 			vchan_cookie_complete(&txd->vd);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 			p->sg_done = 0;
232*4882a593Smuzhiyun 			p->txd_done = p->txd_load;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 			if (!p->txd_done)
235*4882a593Smuzhiyun 				tasklet_schedule(&p->dev->task);
236*4882a593Smuzhiyun 		} else {
237*4882a593Smuzhiyun 			if ((p->sg_done % txd->period) == 0)
238*4882a593Smuzhiyun 				vchan_cyclic_callback(&txd->vd);
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 			/* Cyclic: reset back to beginning */
241*4882a593Smuzhiyun 			p->sg_done = 0;
242*4882a593Smuzhiyun 		}
243*4882a593Smuzhiyun 	}
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	sa11x0_dma_start_sg(p, c);
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun 
sa11x0_dma_irq(int irq,void * dev_id)248*4882a593Smuzhiyun static irqreturn_t sa11x0_dma_irq(int irq, void *dev_id)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun 	struct sa11x0_dma_phy *p = dev_id;
251*4882a593Smuzhiyun 	struct sa11x0_dma_dev *d = p->dev;
252*4882a593Smuzhiyun 	struct sa11x0_dma_chan *c;
253*4882a593Smuzhiyun 	u32 dcsr;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	dcsr = readl_relaxed(p->base + DMA_DCSR_R);
256*4882a593Smuzhiyun 	if (!(dcsr & (DCSR_ERROR | DCSR_DONEA | DCSR_DONEB)))
257*4882a593Smuzhiyun 		return IRQ_NONE;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	/* Clear reported status bits */
260*4882a593Smuzhiyun 	writel_relaxed(dcsr & (DCSR_ERROR | DCSR_DONEA | DCSR_DONEB),
261*4882a593Smuzhiyun 		p->base + DMA_DCSR_C);
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	dev_dbg(d->slave.dev, "pchan %u: irq: DCSR:%02x\n", p->num, dcsr);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	if (dcsr & DCSR_ERROR) {
266*4882a593Smuzhiyun 		dev_err(d->slave.dev, "pchan %u: error. DCSR:%02x DDAR:%08x DBSA:%08x DBTA:%08x DBSB:%08x DBTB:%08x\n",
267*4882a593Smuzhiyun 			p->num, dcsr,
268*4882a593Smuzhiyun 			readl_relaxed(p->base + DMA_DDAR),
269*4882a593Smuzhiyun 			readl_relaxed(p->base + DMA_DBSA),
270*4882a593Smuzhiyun 			readl_relaxed(p->base + DMA_DBTA),
271*4882a593Smuzhiyun 			readl_relaxed(p->base + DMA_DBSB),
272*4882a593Smuzhiyun 			readl_relaxed(p->base + DMA_DBTB));
273*4882a593Smuzhiyun 	}
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	c = p->vchan;
276*4882a593Smuzhiyun 	if (c) {
277*4882a593Smuzhiyun 		unsigned long flags;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 		spin_lock_irqsave(&c->vc.lock, flags);
280*4882a593Smuzhiyun 		/*
281*4882a593Smuzhiyun 		 * Now that we're holding the lock, check that the vchan
282*4882a593Smuzhiyun 		 * really is associated with this pchan before touching the
283*4882a593Smuzhiyun 		 * hardware.  This should always succeed, because we won't
284*4882a593Smuzhiyun 		 * change p->vchan or c->phy while the channel is actively
285*4882a593Smuzhiyun 		 * transferring.
286*4882a593Smuzhiyun 		 */
287*4882a593Smuzhiyun 		if (c->phy == p) {
288*4882a593Smuzhiyun 			if (dcsr & DCSR_DONEA)
289*4882a593Smuzhiyun 				sa11x0_dma_complete(p, c);
290*4882a593Smuzhiyun 			if (dcsr & DCSR_DONEB)
291*4882a593Smuzhiyun 				sa11x0_dma_complete(p, c);
292*4882a593Smuzhiyun 		}
293*4882a593Smuzhiyun 		spin_unlock_irqrestore(&c->vc.lock, flags);
294*4882a593Smuzhiyun 	}
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	return IRQ_HANDLED;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun 
sa11x0_dma_start_txd(struct sa11x0_dma_chan * c)299*4882a593Smuzhiyun static void sa11x0_dma_start_txd(struct sa11x0_dma_chan *c)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun 	struct sa11x0_dma_desc *txd = sa11x0_dma_next_desc(c);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	/* If the issued list is empty, we have no further txds to process */
304*4882a593Smuzhiyun 	if (txd) {
305*4882a593Smuzhiyun 		struct sa11x0_dma_phy *p = c->phy;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 		sa11x0_dma_start_desc(p, txd);
308*4882a593Smuzhiyun 		p->txd_done = txd;
309*4882a593Smuzhiyun 		p->sg_done = 0;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 		/* The channel should not have any transfers started */
312*4882a593Smuzhiyun 		WARN_ON(readl_relaxed(p->base + DMA_DCSR_R) &
313*4882a593Smuzhiyun 				      (DCSR_STRTA | DCSR_STRTB));
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 		/* Clear the run and start bits before changing DDAR */
316*4882a593Smuzhiyun 		writel_relaxed(DCSR_RUN | DCSR_STRTA | DCSR_STRTB,
317*4882a593Smuzhiyun 			       p->base + DMA_DCSR_C);
318*4882a593Smuzhiyun 		writel_relaxed(txd->ddar, p->base + DMA_DDAR);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 		/* Try to start both buffers */
321*4882a593Smuzhiyun 		sa11x0_dma_start_sg(p, c);
322*4882a593Smuzhiyun 		sa11x0_dma_start_sg(p, c);
323*4882a593Smuzhiyun 	}
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun 
sa11x0_dma_tasklet(struct tasklet_struct * t)326*4882a593Smuzhiyun static void sa11x0_dma_tasklet(struct tasklet_struct *t)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun 	struct sa11x0_dma_dev *d = from_tasklet(d, t, task);
329*4882a593Smuzhiyun 	struct sa11x0_dma_phy *p;
330*4882a593Smuzhiyun 	struct sa11x0_dma_chan *c;
331*4882a593Smuzhiyun 	unsigned pch, pch_alloc = 0;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	dev_dbg(d->slave.dev, "tasklet enter\n");
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	list_for_each_entry(c, &d->slave.channels, vc.chan.device_node) {
336*4882a593Smuzhiyun 		spin_lock_irq(&c->vc.lock);
337*4882a593Smuzhiyun 		p = c->phy;
338*4882a593Smuzhiyun 		if (p && !p->txd_done) {
339*4882a593Smuzhiyun 			sa11x0_dma_start_txd(c);
340*4882a593Smuzhiyun 			if (!p->txd_done) {
341*4882a593Smuzhiyun 				/* No current txd associated with this channel */
342*4882a593Smuzhiyun 				dev_dbg(d->slave.dev, "pchan %u: free\n", p->num);
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 				/* Mark this channel free */
345*4882a593Smuzhiyun 				c->phy = NULL;
346*4882a593Smuzhiyun 				p->vchan = NULL;
347*4882a593Smuzhiyun 			}
348*4882a593Smuzhiyun 		}
349*4882a593Smuzhiyun 		spin_unlock_irq(&c->vc.lock);
350*4882a593Smuzhiyun 	}
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	spin_lock_irq(&d->lock);
353*4882a593Smuzhiyun 	for (pch = 0; pch < NR_PHY_CHAN; pch++) {
354*4882a593Smuzhiyun 		p = &d->phy[pch];
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 		if (p->vchan == NULL && !list_empty(&d->chan_pending)) {
357*4882a593Smuzhiyun 			c = list_first_entry(&d->chan_pending,
358*4882a593Smuzhiyun 				struct sa11x0_dma_chan, node);
359*4882a593Smuzhiyun 			list_del_init(&c->node);
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 			pch_alloc |= 1 << pch;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 			/* Mark this channel allocated */
364*4882a593Smuzhiyun 			p->vchan = c;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 			dev_dbg(d->slave.dev, "pchan %u: alloc vchan %p\n", pch, &c->vc);
367*4882a593Smuzhiyun 		}
368*4882a593Smuzhiyun 	}
369*4882a593Smuzhiyun 	spin_unlock_irq(&d->lock);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	for (pch = 0; pch < NR_PHY_CHAN; pch++) {
372*4882a593Smuzhiyun 		if (pch_alloc & (1 << pch)) {
373*4882a593Smuzhiyun 			p = &d->phy[pch];
374*4882a593Smuzhiyun 			c = p->vchan;
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 			spin_lock_irq(&c->vc.lock);
377*4882a593Smuzhiyun 			c->phy = p;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 			sa11x0_dma_start_txd(c);
380*4882a593Smuzhiyun 			spin_unlock_irq(&c->vc.lock);
381*4882a593Smuzhiyun 		}
382*4882a593Smuzhiyun 	}
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	dev_dbg(d->slave.dev, "tasklet exit\n");
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 
sa11x0_dma_free_chan_resources(struct dma_chan * chan)388*4882a593Smuzhiyun static void sa11x0_dma_free_chan_resources(struct dma_chan *chan)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun 	struct sa11x0_dma_chan *c = to_sa11x0_dma_chan(chan);
391*4882a593Smuzhiyun 	struct sa11x0_dma_dev *d = to_sa11x0_dma(chan->device);
392*4882a593Smuzhiyun 	unsigned long flags;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	spin_lock_irqsave(&d->lock, flags);
395*4882a593Smuzhiyun 	list_del_init(&c->node);
396*4882a593Smuzhiyun 	spin_unlock_irqrestore(&d->lock, flags);
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	vchan_free_chan_resources(&c->vc);
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun 
sa11x0_dma_pos(struct sa11x0_dma_phy * p)401*4882a593Smuzhiyun static dma_addr_t sa11x0_dma_pos(struct sa11x0_dma_phy *p)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun 	unsigned reg;
404*4882a593Smuzhiyun 	u32 dcsr;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	dcsr = readl_relaxed(p->base + DMA_DCSR_R);
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	if ((dcsr & (DCSR_BIU | DCSR_STRTA)) == DCSR_STRTA ||
409*4882a593Smuzhiyun 	    (dcsr & (DCSR_BIU | DCSR_STRTB)) == DCSR_BIU)
410*4882a593Smuzhiyun 		reg = DMA_DBSA;
411*4882a593Smuzhiyun 	else
412*4882a593Smuzhiyun 		reg = DMA_DBSB;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	return readl_relaxed(p->base + reg);
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun 
sa11x0_dma_tx_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * state)417*4882a593Smuzhiyun static enum dma_status sa11x0_dma_tx_status(struct dma_chan *chan,
418*4882a593Smuzhiyun 	dma_cookie_t cookie, struct dma_tx_state *state)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun 	struct sa11x0_dma_chan *c = to_sa11x0_dma_chan(chan);
421*4882a593Smuzhiyun 	struct sa11x0_dma_dev *d = to_sa11x0_dma(chan->device);
422*4882a593Smuzhiyun 	struct sa11x0_dma_phy *p;
423*4882a593Smuzhiyun 	struct virt_dma_desc *vd;
424*4882a593Smuzhiyun 	unsigned long flags;
425*4882a593Smuzhiyun 	enum dma_status ret;
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	ret = dma_cookie_status(&c->vc.chan, cookie, state);
428*4882a593Smuzhiyun 	if (ret == DMA_COMPLETE)
429*4882a593Smuzhiyun 		return ret;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	if (!state)
432*4882a593Smuzhiyun 		return c->status;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	spin_lock_irqsave(&c->vc.lock, flags);
435*4882a593Smuzhiyun 	p = c->phy;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	/*
438*4882a593Smuzhiyun 	 * If the cookie is on our issue queue, then the residue is
439*4882a593Smuzhiyun 	 * its total size.
440*4882a593Smuzhiyun 	 */
441*4882a593Smuzhiyun 	vd = vchan_find_desc(&c->vc, cookie);
442*4882a593Smuzhiyun 	if (vd) {
443*4882a593Smuzhiyun 		state->residue = container_of(vd, struct sa11x0_dma_desc, vd)->size;
444*4882a593Smuzhiyun 	} else if (!p) {
445*4882a593Smuzhiyun 		state->residue = 0;
446*4882a593Smuzhiyun 	} else {
447*4882a593Smuzhiyun 		struct sa11x0_dma_desc *txd;
448*4882a593Smuzhiyun 		size_t bytes = 0;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 		if (p->txd_done && p->txd_done->vd.tx.cookie == cookie)
451*4882a593Smuzhiyun 			txd = p->txd_done;
452*4882a593Smuzhiyun 		else if (p->txd_load && p->txd_load->vd.tx.cookie == cookie)
453*4882a593Smuzhiyun 			txd = p->txd_load;
454*4882a593Smuzhiyun 		else
455*4882a593Smuzhiyun 			txd = NULL;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 		ret = c->status;
458*4882a593Smuzhiyun 		if (txd) {
459*4882a593Smuzhiyun 			dma_addr_t addr = sa11x0_dma_pos(p);
460*4882a593Smuzhiyun 			unsigned i;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 			dev_vdbg(d->slave.dev, "tx_status: addr:%pad\n", &addr);
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 			for (i = 0; i < txd->sglen; i++) {
465*4882a593Smuzhiyun 				dev_vdbg(d->slave.dev, "tx_status: [%u] %x+%x\n",
466*4882a593Smuzhiyun 					i, txd->sg[i].addr, txd->sg[i].len);
467*4882a593Smuzhiyun 				if (addr >= txd->sg[i].addr &&
468*4882a593Smuzhiyun 				    addr < txd->sg[i].addr + txd->sg[i].len) {
469*4882a593Smuzhiyun 					unsigned len;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 					len = txd->sg[i].len -
472*4882a593Smuzhiyun 						(addr - txd->sg[i].addr);
473*4882a593Smuzhiyun 					dev_vdbg(d->slave.dev, "tx_status: [%u] +%x\n",
474*4882a593Smuzhiyun 						i, len);
475*4882a593Smuzhiyun 					bytes += len;
476*4882a593Smuzhiyun 					i++;
477*4882a593Smuzhiyun 					break;
478*4882a593Smuzhiyun 				}
479*4882a593Smuzhiyun 			}
480*4882a593Smuzhiyun 			for (; i < txd->sglen; i++) {
481*4882a593Smuzhiyun 				dev_vdbg(d->slave.dev, "tx_status: [%u] %x+%x ++\n",
482*4882a593Smuzhiyun 					i, txd->sg[i].addr, txd->sg[i].len);
483*4882a593Smuzhiyun 				bytes += txd->sg[i].len;
484*4882a593Smuzhiyun 			}
485*4882a593Smuzhiyun 		}
486*4882a593Smuzhiyun 		state->residue = bytes;
487*4882a593Smuzhiyun 	}
488*4882a593Smuzhiyun 	spin_unlock_irqrestore(&c->vc.lock, flags);
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	dev_vdbg(d->slave.dev, "tx_status: bytes 0x%x\n", state->residue);
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	return ret;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun /*
496*4882a593Smuzhiyun  * Move pending txds to the issued list, and re-init pending list.
497*4882a593Smuzhiyun  * If not already pending, add this channel to the list of pending
498*4882a593Smuzhiyun  * channels and trigger the tasklet to run.
499*4882a593Smuzhiyun  */
sa11x0_dma_issue_pending(struct dma_chan * chan)500*4882a593Smuzhiyun static void sa11x0_dma_issue_pending(struct dma_chan *chan)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun 	struct sa11x0_dma_chan *c = to_sa11x0_dma_chan(chan);
503*4882a593Smuzhiyun 	struct sa11x0_dma_dev *d = to_sa11x0_dma(chan->device);
504*4882a593Smuzhiyun 	unsigned long flags;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	spin_lock_irqsave(&c->vc.lock, flags);
507*4882a593Smuzhiyun 	if (vchan_issue_pending(&c->vc)) {
508*4882a593Smuzhiyun 		if (!c->phy) {
509*4882a593Smuzhiyun 			spin_lock(&d->lock);
510*4882a593Smuzhiyun 			if (list_empty(&c->node)) {
511*4882a593Smuzhiyun 				list_add_tail(&c->node, &d->chan_pending);
512*4882a593Smuzhiyun 				tasklet_schedule(&d->task);
513*4882a593Smuzhiyun 				dev_dbg(d->slave.dev, "vchan %p: issued\n", &c->vc);
514*4882a593Smuzhiyun 			}
515*4882a593Smuzhiyun 			spin_unlock(&d->lock);
516*4882a593Smuzhiyun 		}
517*4882a593Smuzhiyun 	} else
518*4882a593Smuzhiyun 		dev_dbg(d->slave.dev, "vchan %p: nothing to issue\n", &c->vc);
519*4882a593Smuzhiyun 	spin_unlock_irqrestore(&c->vc.lock, flags);
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun 
sa11x0_dma_prep_slave_sg(struct dma_chan * chan,struct scatterlist * sg,unsigned int sglen,enum dma_transfer_direction dir,unsigned long flags,void * context)522*4882a593Smuzhiyun static struct dma_async_tx_descriptor *sa11x0_dma_prep_slave_sg(
523*4882a593Smuzhiyun 	struct dma_chan *chan, struct scatterlist *sg, unsigned int sglen,
524*4882a593Smuzhiyun 	enum dma_transfer_direction dir, unsigned long flags, void *context)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun 	struct sa11x0_dma_chan *c = to_sa11x0_dma_chan(chan);
527*4882a593Smuzhiyun 	struct sa11x0_dma_desc *txd;
528*4882a593Smuzhiyun 	struct scatterlist *sgent;
529*4882a593Smuzhiyun 	unsigned i, j = sglen;
530*4882a593Smuzhiyun 	size_t size = 0;
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	/* SA11x0 channels can only operate in their native direction */
533*4882a593Smuzhiyun 	if (dir != (c->ddar & DDAR_RW ? DMA_DEV_TO_MEM : DMA_MEM_TO_DEV)) {
534*4882a593Smuzhiyun 		dev_err(chan->device->dev, "vchan %p: bad DMA direction: DDAR:%08x dir:%u\n",
535*4882a593Smuzhiyun 			&c->vc, c->ddar, dir);
536*4882a593Smuzhiyun 		return NULL;
537*4882a593Smuzhiyun 	}
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	/* Do not allow zero-sized txds */
540*4882a593Smuzhiyun 	if (sglen == 0)
541*4882a593Smuzhiyun 		return NULL;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	for_each_sg(sg, sgent, sglen, i) {
544*4882a593Smuzhiyun 		dma_addr_t addr = sg_dma_address(sgent);
545*4882a593Smuzhiyun 		unsigned int len = sg_dma_len(sgent);
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 		if (len > DMA_MAX_SIZE)
548*4882a593Smuzhiyun 			j += DIV_ROUND_UP(len, DMA_MAX_SIZE & ~DMA_ALIGN) - 1;
549*4882a593Smuzhiyun 		if (addr & DMA_ALIGN) {
550*4882a593Smuzhiyun 			dev_dbg(chan->device->dev, "vchan %p: bad buffer alignment: %pad\n",
551*4882a593Smuzhiyun 				&c->vc, &addr);
552*4882a593Smuzhiyun 			return NULL;
553*4882a593Smuzhiyun 		}
554*4882a593Smuzhiyun 	}
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	txd = kzalloc(struct_size(txd, sg, j), GFP_ATOMIC);
557*4882a593Smuzhiyun 	if (!txd) {
558*4882a593Smuzhiyun 		dev_dbg(chan->device->dev, "vchan %p: kzalloc failed\n", &c->vc);
559*4882a593Smuzhiyun 		return NULL;
560*4882a593Smuzhiyun 	}
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	j = 0;
563*4882a593Smuzhiyun 	for_each_sg(sg, sgent, sglen, i) {
564*4882a593Smuzhiyun 		dma_addr_t addr = sg_dma_address(sgent);
565*4882a593Smuzhiyun 		unsigned len = sg_dma_len(sgent);
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 		size += len;
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 		do {
570*4882a593Smuzhiyun 			unsigned tlen = len;
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 			/*
573*4882a593Smuzhiyun 			 * Check whether the transfer will fit.  If not, try
574*4882a593Smuzhiyun 			 * to split the transfer up such that we end up with
575*4882a593Smuzhiyun 			 * equal chunks - but make sure that we preserve the
576*4882a593Smuzhiyun 			 * alignment.  This avoids small segments.
577*4882a593Smuzhiyun 			 */
578*4882a593Smuzhiyun 			if (tlen > DMA_MAX_SIZE) {
579*4882a593Smuzhiyun 				unsigned mult = DIV_ROUND_UP(tlen,
580*4882a593Smuzhiyun 					DMA_MAX_SIZE & ~DMA_ALIGN);
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 				tlen = (tlen / mult) & ~DMA_ALIGN;
583*4882a593Smuzhiyun 			}
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 			txd->sg[j].addr = addr;
586*4882a593Smuzhiyun 			txd->sg[j].len = tlen;
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 			addr += tlen;
589*4882a593Smuzhiyun 			len -= tlen;
590*4882a593Smuzhiyun 			j++;
591*4882a593Smuzhiyun 		} while (len);
592*4882a593Smuzhiyun 	}
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	txd->ddar = c->ddar;
595*4882a593Smuzhiyun 	txd->size = size;
596*4882a593Smuzhiyun 	txd->sglen = j;
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	dev_dbg(chan->device->dev, "vchan %p: txd %p: size %zu nr %u\n",
599*4882a593Smuzhiyun 		&c->vc, &txd->vd, txd->size, txd->sglen);
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	return vchan_tx_prep(&c->vc, &txd->vd, flags);
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun 
sa11x0_dma_prep_dma_cyclic(struct dma_chan * chan,dma_addr_t addr,size_t size,size_t period,enum dma_transfer_direction dir,unsigned long flags)604*4882a593Smuzhiyun static struct dma_async_tx_descriptor *sa11x0_dma_prep_dma_cyclic(
605*4882a593Smuzhiyun 	struct dma_chan *chan, dma_addr_t addr, size_t size, size_t period,
606*4882a593Smuzhiyun 	enum dma_transfer_direction dir, unsigned long flags)
607*4882a593Smuzhiyun {
608*4882a593Smuzhiyun 	struct sa11x0_dma_chan *c = to_sa11x0_dma_chan(chan);
609*4882a593Smuzhiyun 	struct sa11x0_dma_desc *txd;
610*4882a593Smuzhiyun 	unsigned i, j, k, sglen, sgperiod;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	/* SA11x0 channels can only operate in their native direction */
613*4882a593Smuzhiyun 	if (dir != (c->ddar & DDAR_RW ? DMA_DEV_TO_MEM : DMA_MEM_TO_DEV)) {
614*4882a593Smuzhiyun 		dev_err(chan->device->dev, "vchan %p: bad DMA direction: DDAR:%08x dir:%u\n",
615*4882a593Smuzhiyun 			&c->vc, c->ddar, dir);
616*4882a593Smuzhiyun 		return NULL;
617*4882a593Smuzhiyun 	}
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	sgperiod = DIV_ROUND_UP(period, DMA_MAX_SIZE & ~DMA_ALIGN);
620*4882a593Smuzhiyun 	sglen = size * sgperiod / period;
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	/* Do not allow zero-sized txds */
623*4882a593Smuzhiyun 	if (sglen == 0)
624*4882a593Smuzhiyun 		return NULL;
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	txd = kzalloc(struct_size(txd, sg, sglen), GFP_ATOMIC);
627*4882a593Smuzhiyun 	if (!txd) {
628*4882a593Smuzhiyun 		dev_dbg(chan->device->dev, "vchan %p: kzalloc failed\n", &c->vc);
629*4882a593Smuzhiyun 		return NULL;
630*4882a593Smuzhiyun 	}
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	for (i = k = 0; i < size / period; i++) {
633*4882a593Smuzhiyun 		size_t tlen, len = period;
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 		for (j = 0; j < sgperiod; j++, k++) {
636*4882a593Smuzhiyun 			tlen = len;
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 			if (tlen > DMA_MAX_SIZE) {
639*4882a593Smuzhiyun 				unsigned mult = DIV_ROUND_UP(tlen, DMA_MAX_SIZE & ~DMA_ALIGN);
640*4882a593Smuzhiyun 				tlen = (tlen / mult) & ~DMA_ALIGN;
641*4882a593Smuzhiyun 			}
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 			txd->sg[k].addr = addr;
644*4882a593Smuzhiyun 			txd->sg[k].len = tlen;
645*4882a593Smuzhiyun 			addr += tlen;
646*4882a593Smuzhiyun 			len -= tlen;
647*4882a593Smuzhiyun 		}
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 		WARN_ON(len != 0);
650*4882a593Smuzhiyun 	}
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	WARN_ON(k != sglen);
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	txd->ddar = c->ddar;
655*4882a593Smuzhiyun 	txd->size = size;
656*4882a593Smuzhiyun 	txd->sglen = sglen;
657*4882a593Smuzhiyun 	txd->cyclic = 1;
658*4882a593Smuzhiyun 	txd->period = sgperiod;
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	return vchan_tx_prep(&c->vc, &txd->vd, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun 
sa11x0_dma_device_config(struct dma_chan * chan,struct dma_slave_config * cfg)663*4882a593Smuzhiyun static int sa11x0_dma_device_config(struct dma_chan *chan,
664*4882a593Smuzhiyun 				    struct dma_slave_config *cfg)
665*4882a593Smuzhiyun {
666*4882a593Smuzhiyun 	struct sa11x0_dma_chan *c = to_sa11x0_dma_chan(chan);
667*4882a593Smuzhiyun 	u32 ddar = c->ddar & ((0xf << 4) | DDAR_RW);
668*4882a593Smuzhiyun 	dma_addr_t addr;
669*4882a593Smuzhiyun 	enum dma_slave_buswidth width;
670*4882a593Smuzhiyun 	u32 maxburst;
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	if (ddar & DDAR_RW) {
673*4882a593Smuzhiyun 		addr = cfg->src_addr;
674*4882a593Smuzhiyun 		width = cfg->src_addr_width;
675*4882a593Smuzhiyun 		maxburst = cfg->src_maxburst;
676*4882a593Smuzhiyun 	} else {
677*4882a593Smuzhiyun 		addr = cfg->dst_addr;
678*4882a593Smuzhiyun 		width = cfg->dst_addr_width;
679*4882a593Smuzhiyun 		maxburst = cfg->dst_maxburst;
680*4882a593Smuzhiyun 	}
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	if ((width != DMA_SLAVE_BUSWIDTH_1_BYTE &&
683*4882a593Smuzhiyun 	     width != DMA_SLAVE_BUSWIDTH_2_BYTES) ||
684*4882a593Smuzhiyun 	    (maxburst != 4 && maxburst != 8))
685*4882a593Smuzhiyun 		return -EINVAL;
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	if (width == DMA_SLAVE_BUSWIDTH_2_BYTES)
688*4882a593Smuzhiyun 		ddar |= DDAR_DW;
689*4882a593Smuzhiyun 	if (maxburst == 8)
690*4882a593Smuzhiyun 		ddar |= DDAR_BS;
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	dev_dbg(c->vc.chan.device->dev, "vchan %p: dma_slave_config addr %pad width %u burst %u\n",
693*4882a593Smuzhiyun 		&c->vc, &addr, width, maxburst);
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	c->ddar = ddar | (addr & 0xf0000000) | (addr & 0x003ffffc) << 6;
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	return 0;
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun 
sa11x0_dma_device_pause(struct dma_chan * chan)700*4882a593Smuzhiyun static int sa11x0_dma_device_pause(struct dma_chan *chan)
701*4882a593Smuzhiyun {
702*4882a593Smuzhiyun 	struct sa11x0_dma_chan *c = to_sa11x0_dma_chan(chan);
703*4882a593Smuzhiyun 	struct sa11x0_dma_dev *d = to_sa11x0_dma(chan->device);
704*4882a593Smuzhiyun 	struct sa11x0_dma_phy *p;
705*4882a593Smuzhiyun 	unsigned long flags;
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	dev_dbg(d->slave.dev, "vchan %p: pause\n", &c->vc);
708*4882a593Smuzhiyun 	spin_lock_irqsave(&c->vc.lock, flags);
709*4882a593Smuzhiyun 	if (c->status == DMA_IN_PROGRESS) {
710*4882a593Smuzhiyun 		c->status = DMA_PAUSED;
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 		p = c->phy;
713*4882a593Smuzhiyun 		if (p) {
714*4882a593Smuzhiyun 			writel(DCSR_RUN | DCSR_IE, p->base + DMA_DCSR_C);
715*4882a593Smuzhiyun 		} else {
716*4882a593Smuzhiyun 			spin_lock(&d->lock);
717*4882a593Smuzhiyun 			list_del_init(&c->node);
718*4882a593Smuzhiyun 			spin_unlock(&d->lock);
719*4882a593Smuzhiyun 		}
720*4882a593Smuzhiyun 	}
721*4882a593Smuzhiyun 	spin_unlock_irqrestore(&c->vc.lock, flags);
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	return 0;
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun 
sa11x0_dma_device_resume(struct dma_chan * chan)726*4882a593Smuzhiyun static int sa11x0_dma_device_resume(struct dma_chan *chan)
727*4882a593Smuzhiyun {
728*4882a593Smuzhiyun 	struct sa11x0_dma_chan *c = to_sa11x0_dma_chan(chan);
729*4882a593Smuzhiyun 	struct sa11x0_dma_dev *d = to_sa11x0_dma(chan->device);
730*4882a593Smuzhiyun 	struct sa11x0_dma_phy *p;
731*4882a593Smuzhiyun 	unsigned long flags;
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	dev_dbg(d->slave.dev, "vchan %p: resume\n", &c->vc);
734*4882a593Smuzhiyun 	spin_lock_irqsave(&c->vc.lock, flags);
735*4882a593Smuzhiyun 	if (c->status == DMA_PAUSED) {
736*4882a593Smuzhiyun 		c->status = DMA_IN_PROGRESS;
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 		p = c->phy;
739*4882a593Smuzhiyun 		if (p) {
740*4882a593Smuzhiyun 			writel(DCSR_RUN | DCSR_IE, p->base + DMA_DCSR_S);
741*4882a593Smuzhiyun 		} else if (!list_empty(&c->vc.desc_issued)) {
742*4882a593Smuzhiyun 			spin_lock(&d->lock);
743*4882a593Smuzhiyun 			list_add_tail(&c->node, &d->chan_pending);
744*4882a593Smuzhiyun 			spin_unlock(&d->lock);
745*4882a593Smuzhiyun 		}
746*4882a593Smuzhiyun 	}
747*4882a593Smuzhiyun 	spin_unlock_irqrestore(&c->vc.lock, flags);
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	return 0;
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun 
sa11x0_dma_device_terminate_all(struct dma_chan * chan)752*4882a593Smuzhiyun static int sa11x0_dma_device_terminate_all(struct dma_chan *chan)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun 	struct sa11x0_dma_chan *c = to_sa11x0_dma_chan(chan);
755*4882a593Smuzhiyun 	struct sa11x0_dma_dev *d = to_sa11x0_dma(chan->device);
756*4882a593Smuzhiyun 	struct sa11x0_dma_phy *p;
757*4882a593Smuzhiyun 	LIST_HEAD(head);
758*4882a593Smuzhiyun 	unsigned long flags;
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	dev_dbg(d->slave.dev, "vchan %p: terminate all\n", &c->vc);
761*4882a593Smuzhiyun 	/* Clear the tx descriptor lists */
762*4882a593Smuzhiyun 	spin_lock_irqsave(&c->vc.lock, flags);
763*4882a593Smuzhiyun 	vchan_get_all_descriptors(&c->vc, &head);
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	p = c->phy;
766*4882a593Smuzhiyun 	if (p) {
767*4882a593Smuzhiyun 		dev_dbg(d->slave.dev, "pchan %u: terminating\n", p->num);
768*4882a593Smuzhiyun 		/* vchan is assigned to a pchan - stop the channel */
769*4882a593Smuzhiyun 		writel(DCSR_RUN | DCSR_IE |
770*4882a593Smuzhiyun 		       DCSR_STRTA | DCSR_DONEA |
771*4882a593Smuzhiyun 		       DCSR_STRTB | DCSR_DONEB,
772*4882a593Smuzhiyun 		       p->base + DMA_DCSR_C);
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 		if (p->txd_load) {
775*4882a593Smuzhiyun 			if (p->txd_load != p->txd_done)
776*4882a593Smuzhiyun 				list_add_tail(&p->txd_load->vd.node, &head);
777*4882a593Smuzhiyun 			p->txd_load = NULL;
778*4882a593Smuzhiyun 		}
779*4882a593Smuzhiyun 		if (p->txd_done) {
780*4882a593Smuzhiyun 			list_add_tail(&p->txd_done->vd.node, &head);
781*4882a593Smuzhiyun 			p->txd_done = NULL;
782*4882a593Smuzhiyun 		}
783*4882a593Smuzhiyun 		c->phy = NULL;
784*4882a593Smuzhiyun 		spin_lock(&d->lock);
785*4882a593Smuzhiyun 		p->vchan = NULL;
786*4882a593Smuzhiyun 		spin_unlock(&d->lock);
787*4882a593Smuzhiyun 		tasklet_schedule(&d->task);
788*4882a593Smuzhiyun 	}
789*4882a593Smuzhiyun 	spin_unlock_irqrestore(&c->vc.lock, flags);
790*4882a593Smuzhiyun 	vchan_dma_desc_free_list(&c->vc, &head);
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	return 0;
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun struct sa11x0_dma_channel_desc {
796*4882a593Smuzhiyun 	u32 ddar;
797*4882a593Smuzhiyun 	const char *name;
798*4882a593Smuzhiyun };
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun #define CD(d1, d2) { .ddar = DDAR_##d1 | d2, .name = #d1 }
801*4882a593Smuzhiyun static const struct sa11x0_dma_channel_desc chan_desc[] = {
802*4882a593Smuzhiyun 	CD(Ser0UDCTr, 0),
803*4882a593Smuzhiyun 	CD(Ser0UDCRc, DDAR_RW),
804*4882a593Smuzhiyun 	CD(Ser1SDLCTr, 0),
805*4882a593Smuzhiyun 	CD(Ser1SDLCRc, DDAR_RW),
806*4882a593Smuzhiyun 	CD(Ser1UARTTr, 0),
807*4882a593Smuzhiyun 	CD(Ser1UARTRc, DDAR_RW),
808*4882a593Smuzhiyun 	CD(Ser2ICPTr, 0),
809*4882a593Smuzhiyun 	CD(Ser2ICPRc, DDAR_RW),
810*4882a593Smuzhiyun 	CD(Ser3UARTTr, 0),
811*4882a593Smuzhiyun 	CD(Ser3UARTRc, DDAR_RW),
812*4882a593Smuzhiyun 	CD(Ser4MCP0Tr, 0),
813*4882a593Smuzhiyun 	CD(Ser4MCP0Rc, DDAR_RW),
814*4882a593Smuzhiyun 	CD(Ser4MCP1Tr, 0),
815*4882a593Smuzhiyun 	CD(Ser4MCP1Rc, DDAR_RW),
816*4882a593Smuzhiyun 	CD(Ser4SSPTr, 0),
817*4882a593Smuzhiyun 	CD(Ser4SSPRc, DDAR_RW),
818*4882a593Smuzhiyun };
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun static const struct dma_slave_map sa11x0_dma_map[] = {
821*4882a593Smuzhiyun 	{ "sa11x0-ir", "tx", "Ser2ICPTr" },
822*4882a593Smuzhiyun 	{ "sa11x0-ir", "rx", "Ser2ICPRc" },
823*4882a593Smuzhiyun 	{ "sa11x0-ssp", "tx", "Ser4SSPTr" },
824*4882a593Smuzhiyun 	{ "sa11x0-ssp", "rx", "Ser4SSPRc" },
825*4882a593Smuzhiyun };
826*4882a593Smuzhiyun 
sa11x0_dma_filter_fn(struct dma_chan * chan,void * param)827*4882a593Smuzhiyun static bool sa11x0_dma_filter_fn(struct dma_chan *chan, void *param)
828*4882a593Smuzhiyun {
829*4882a593Smuzhiyun 	struct sa11x0_dma_chan *c = to_sa11x0_dma_chan(chan);
830*4882a593Smuzhiyun 	const char *p = param;
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	return !strcmp(c->name, p);
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun 
sa11x0_dma_init_dmadev(struct dma_device * dmadev,struct device * dev)835*4882a593Smuzhiyun static int sa11x0_dma_init_dmadev(struct dma_device *dmadev,
836*4882a593Smuzhiyun 	struct device *dev)
837*4882a593Smuzhiyun {
838*4882a593Smuzhiyun 	unsigned i;
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	INIT_LIST_HEAD(&dmadev->channels);
841*4882a593Smuzhiyun 	dmadev->dev = dev;
842*4882a593Smuzhiyun 	dmadev->device_free_chan_resources = sa11x0_dma_free_chan_resources;
843*4882a593Smuzhiyun 	dmadev->device_config = sa11x0_dma_device_config;
844*4882a593Smuzhiyun 	dmadev->device_pause = sa11x0_dma_device_pause;
845*4882a593Smuzhiyun 	dmadev->device_resume = sa11x0_dma_device_resume;
846*4882a593Smuzhiyun 	dmadev->device_terminate_all = sa11x0_dma_device_terminate_all;
847*4882a593Smuzhiyun 	dmadev->device_tx_status = sa11x0_dma_tx_status;
848*4882a593Smuzhiyun 	dmadev->device_issue_pending = sa11x0_dma_issue_pending;
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(chan_desc); i++) {
851*4882a593Smuzhiyun 		struct sa11x0_dma_chan *c;
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 		c = kzalloc(sizeof(*c), GFP_KERNEL);
854*4882a593Smuzhiyun 		if (!c) {
855*4882a593Smuzhiyun 			dev_err(dev, "no memory for channel %u\n", i);
856*4882a593Smuzhiyun 			return -ENOMEM;
857*4882a593Smuzhiyun 		}
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 		c->status = DMA_IN_PROGRESS;
860*4882a593Smuzhiyun 		c->ddar = chan_desc[i].ddar;
861*4882a593Smuzhiyun 		c->name = chan_desc[i].name;
862*4882a593Smuzhiyun 		INIT_LIST_HEAD(&c->node);
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 		c->vc.desc_free = sa11x0_dma_free_desc;
865*4882a593Smuzhiyun 		vchan_init(&c->vc, dmadev);
866*4882a593Smuzhiyun 	}
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	return dma_async_device_register(dmadev);
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun 
sa11x0_dma_request_irq(struct platform_device * pdev,int nr,void * data)871*4882a593Smuzhiyun static int sa11x0_dma_request_irq(struct platform_device *pdev, int nr,
872*4882a593Smuzhiyun 	void *data)
873*4882a593Smuzhiyun {
874*4882a593Smuzhiyun 	int irq = platform_get_irq(pdev, nr);
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	if (irq <= 0)
877*4882a593Smuzhiyun 		return -ENXIO;
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	return request_irq(irq, sa11x0_dma_irq, 0, dev_name(&pdev->dev), data);
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun 
sa11x0_dma_free_irq(struct platform_device * pdev,int nr,void * data)882*4882a593Smuzhiyun static void sa11x0_dma_free_irq(struct platform_device *pdev, int nr,
883*4882a593Smuzhiyun 	void *data)
884*4882a593Smuzhiyun {
885*4882a593Smuzhiyun 	int irq = platform_get_irq(pdev, nr);
886*4882a593Smuzhiyun 	if (irq > 0)
887*4882a593Smuzhiyun 		free_irq(irq, data);
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun 
sa11x0_dma_free_channels(struct dma_device * dmadev)890*4882a593Smuzhiyun static void sa11x0_dma_free_channels(struct dma_device *dmadev)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun 	struct sa11x0_dma_chan *c, *cn;
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	list_for_each_entry_safe(c, cn, &dmadev->channels, vc.chan.device_node) {
895*4882a593Smuzhiyun 		list_del(&c->vc.chan.device_node);
896*4882a593Smuzhiyun 		tasklet_kill(&c->vc.task);
897*4882a593Smuzhiyun 		kfree(c);
898*4882a593Smuzhiyun 	}
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun 
sa11x0_dma_probe(struct platform_device * pdev)901*4882a593Smuzhiyun static int sa11x0_dma_probe(struct platform_device *pdev)
902*4882a593Smuzhiyun {
903*4882a593Smuzhiyun 	struct sa11x0_dma_dev *d;
904*4882a593Smuzhiyun 	struct resource *res;
905*4882a593Smuzhiyun 	unsigned i;
906*4882a593Smuzhiyun 	int ret;
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
909*4882a593Smuzhiyun 	if (!res)
910*4882a593Smuzhiyun 		return -ENXIO;
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	d = kzalloc(sizeof(*d), GFP_KERNEL);
913*4882a593Smuzhiyun 	if (!d) {
914*4882a593Smuzhiyun 		ret = -ENOMEM;
915*4882a593Smuzhiyun 		goto err_alloc;
916*4882a593Smuzhiyun 	}
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	spin_lock_init(&d->lock);
919*4882a593Smuzhiyun 	INIT_LIST_HEAD(&d->chan_pending);
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	d->slave.filter.fn = sa11x0_dma_filter_fn;
922*4882a593Smuzhiyun 	d->slave.filter.mapcnt = ARRAY_SIZE(sa11x0_dma_map);
923*4882a593Smuzhiyun 	d->slave.filter.map = sa11x0_dma_map;
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	d->base = ioremap(res->start, resource_size(res));
926*4882a593Smuzhiyun 	if (!d->base) {
927*4882a593Smuzhiyun 		ret = -ENOMEM;
928*4882a593Smuzhiyun 		goto err_ioremap;
929*4882a593Smuzhiyun 	}
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	tasklet_setup(&d->task, sa11x0_dma_tasklet);
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	for (i = 0; i < NR_PHY_CHAN; i++) {
934*4882a593Smuzhiyun 		struct sa11x0_dma_phy *p = &d->phy[i];
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 		p->dev = d;
937*4882a593Smuzhiyun 		p->num = i;
938*4882a593Smuzhiyun 		p->base = d->base + i * DMA_SIZE;
939*4882a593Smuzhiyun 		writel_relaxed(DCSR_RUN | DCSR_IE | DCSR_ERROR |
940*4882a593Smuzhiyun 			DCSR_DONEA | DCSR_STRTA | DCSR_DONEB | DCSR_STRTB,
941*4882a593Smuzhiyun 			p->base + DMA_DCSR_C);
942*4882a593Smuzhiyun 		writel_relaxed(0, p->base + DMA_DDAR);
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 		ret = sa11x0_dma_request_irq(pdev, i, p);
945*4882a593Smuzhiyun 		if (ret) {
946*4882a593Smuzhiyun 			while (i) {
947*4882a593Smuzhiyun 				i--;
948*4882a593Smuzhiyun 				sa11x0_dma_free_irq(pdev, i, &d->phy[i]);
949*4882a593Smuzhiyun 			}
950*4882a593Smuzhiyun 			goto err_irq;
951*4882a593Smuzhiyun 		}
952*4882a593Smuzhiyun 	}
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	dma_cap_set(DMA_SLAVE, d->slave.cap_mask);
955*4882a593Smuzhiyun 	dma_cap_set(DMA_CYCLIC, d->slave.cap_mask);
956*4882a593Smuzhiyun 	d->slave.device_prep_slave_sg = sa11x0_dma_prep_slave_sg;
957*4882a593Smuzhiyun 	d->slave.device_prep_dma_cyclic = sa11x0_dma_prep_dma_cyclic;
958*4882a593Smuzhiyun 	d->slave.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
959*4882a593Smuzhiyun 	d->slave.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
960*4882a593Smuzhiyun 	d->slave.src_addr_widths = BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) |
961*4882a593Smuzhiyun 				   BIT(DMA_SLAVE_BUSWIDTH_2_BYTES);
962*4882a593Smuzhiyun 	d->slave.dst_addr_widths = BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) |
963*4882a593Smuzhiyun 				   BIT(DMA_SLAVE_BUSWIDTH_2_BYTES);
964*4882a593Smuzhiyun 	ret = sa11x0_dma_init_dmadev(&d->slave, &pdev->dev);
965*4882a593Smuzhiyun 	if (ret) {
966*4882a593Smuzhiyun 		dev_warn(d->slave.dev, "failed to register slave async device: %d\n",
967*4882a593Smuzhiyun 			ret);
968*4882a593Smuzhiyun 		goto err_slave_reg;
969*4882a593Smuzhiyun 	}
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	platform_set_drvdata(pdev, d);
972*4882a593Smuzhiyun 	return 0;
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun  err_slave_reg:
975*4882a593Smuzhiyun 	sa11x0_dma_free_channels(&d->slave);
976*4882a593Smuzhiyun 	for (i = 0; i < NR_PHY_CHAN; i++)
977*4882a593Smuzhiyun 		sa11x0_dma_free_irq(pdev, i, &d->phy[i]);
978*4882a593Smuzhiyun  err_irq:
979*4882a593Smuzhiyun 	tasklet_kill(&d->task);
980*4882a593Smuzhiyun 	iounmap(d->base);
981*4882a593Smuzhiyun  err_ioremap:
982*4882a593Smuzhiyun 	kfree(d);
983*4882a593Smuzhiyun  err_alloc:
984*4882a593Smuzhiyun 	return ret;
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun 
sa11x0_dma_remove(struct platform_device * pdev)987*4882a593Smuzhiyun static int sa11x0_dma_remove(struct platform_device *pdev)
988*4882a593Smuzhiyun {
989*4882a593Smuzhiyun 	struct sa11x0_dma_dev *d = platform_get_drvdata(pdev);
990*4882a593Smuzhiyun 	unsigned pch;
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	dma_async_device_unregister(&d->slave);
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun 	sa11x0_dma_free_channels(&d->slave);
995*4882a593Smuzhiyun 	for (pch = 0; pch < NR_PHY_CHAN; pch++)
996*4882a593Smuzhiyun 		sa11x0_dma_free_irq(pdev, pch, &d->phy[pch]);
997*4882a593Smuzhiyun 	tasklet_kill(&d->task);
998*4882a593Smuzhiyun 	iounmap(d->base);
999*4882a593Smuzhiyun 	kfree(d);
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	return 0;
1002*4882a593Smuzhiyun }
1003*4882a593Smuzhiyun 
sa11x0_dma_suspend(struct device * dev)1004*4882a593Smuzhiyun static int sa11x0_dma_suspend(struct device *dev)
1005*4882a593Smuzhiyun {
1006*4882a593Smuzhiyun 	struct sa11x0_dma_dev *d = dev_get_drvdata(dev);
1007*4882a593Smuzhiyun 	unsigned pch;
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun 	for (pch = 0; pch < NR_PHY_CHAN; pch++) {
1010*4882a593Smuzhiyun 		struct sa11x0_dma_phy *p = &d->phy[pch];
1011*4882a593Smuzhiyun 		u32 dcsr, saved_dcsr;
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 		dcsr = saved_dcsr = readl_relaxed(p->base + DMA_DCSR_R);
1014*4882a593Smuzhiyun 		if (dcsr & DCSR_RUN) {
1015*4882a593Smuzhiyun 			writel(DCSR_RUN | DCSR_IE, p->base + DMA_DCSR_C);
1016*4882a593Smuzhiyun 			dcsr = readl_relaxed(p->base + DMA_DCSR_R);
1017*4882a593Smuzhiyun 		}
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 		saved_dcsr &= DCSR_RUN | DCSR_IE;
1020*4882a593Smuzhiyun 		if (dcsr & DCSR_BIU) {
1021*4882a593Smuzhiyun 			p->dbs[0] = readl_relaxed(p->base + DMA_DBSB);
1022*4882a593Smuzhiyun 			p->dbt[0] = readl_relaxed(p->base + DMA_DBTB);
1023*4882a593Smuzhiyun 			p->dbs[1] = readl_relaxed(p->base + DMA_DBSA);
1024*4882a593Smuzhiyun 			p->dbt[1] = readl_relaxed(p->base + DMA_DBTA);
1025*4882a593Smuzhiyun 			saved_dcsr |= (dcsr & DCSR_STRTA ? DCSR_STRTB : 0) |
1026*4882a593Smuzhiyun 				      (dcsr & DCSR_STRTB ? DCSR_STRTA : 0);
1027*4882a593Smuzhiyun 		} else {
1028*4882a593Smuzhiyun 			p->dbs[0] = readl_relaxed(p->base + DMA_DBSA);
1029*4882a593Smuzhiyun 			p->dbt[0] = readl_relaxed(p->base + DMA_DBTA);
1030*4882a593Smuzhiyun 			p->dbs[1] = readl_relaxed(p->base + DMA_DBSB);
1031*4882a593Smuzhiyun 			p->dbt[1] = readl_relaxed(p->base + DMA_DBTB);
1032*4882a593Smuzhiyun 			saved_dcsr |= dcsr & (DCSR_STRTA | DCSR_STRTB);
1033*4882a593Smuzhiyun 		}
1034*4882a593Smuzhiyun 		p->dcsr = saved_dcsr;
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 		writel(DCSR_STRTA | DCSR_STRTB, p->base + DMA_DCSR_C);
1037*4882a593Smuzhiyun 	}
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	return 0;
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun 
sa11x0_dma_resume(struct device * dev)1042*4882a593Smuzhiyun static int sa11x0_dma_resume(struct device *dev)
1043*4882a593Smuzhiyun {
1044*4882a593Smuzhiyun 	struct sa11x0_dma_dev *d = dev_get_drvdata(dev);
1045*4882a593Smuzhiyun 	unsigned pch;
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	for (pch = 0; pch < NR_PHY_CHAN; pch++) {
1048*4882a593Smuzhiyun 		struct sa11x0_dma_phy *p = &d->phy[pch];
1049*4882a593Smuzhiyun 		struct sa11x0_dma_desc *txd = NULL;
1050*4882a593Smuzhiyun 		u32 dcsr = readl_relaxed(p->base + DMA_DCSR_R);
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 		WARN_ON(dcsr & (DCSR_BIU | DCSR_STRTA | DCSR_STRTB | DCSR_RUN));
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 		if (p->txd_done)
1055*4882a593Smuzhiyun 			txd = p->txd_done;
1056*4882a593Smuzhiyun 		else if (p->txd_load)
1057*4882a593Smuzhiyun 			txd = p->txd_load;
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 		if (!txd)
1060*4882a593Smuzhiyun 			continue;
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 		writel_relaxed(txd->ddar, p->base + DMA_DDAR);
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 		writel_relaxed(p->dbs[0], p->base + DMA_DBSA);
1065*4882a593Smuzhiyun 		writel_relaxed(p->dbt[0], p->base + DMA_DBTA);
1066*4882a593Smuzhiyun 		writel_relaxed(p->dbs[1], p->base + DMA_DBSB);
1067*4882a593Smuzhiyun 		writel_relaxed(p->dbt[1], p->base + DMA_DBTB);
1068*4882a593Smuzhiyun 		writel_relaxed(p->dcsr, p->base + DMA_DCSR_S);
1069*4882a593Smuzhiyun 	}
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun 	return 0;
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun static const struct dev_pm_ops sa11x0_dma_pm_ops = {
1075*4882a593Smuzhiyun 	.suspend_noirq = sa11x0_dma_suspend,
1076*4882a593Smuzhiyun 	.resume_noirq = sa11x0_dma_resume,
1077*4882a593Smuzhiyun 	.freeze_noirq = sa11x0_dma_suspend,
1078*4882a593Smuzhiyun 	.thaw_noirq = sa11x0_dma_resume,
1079*4882a593Smuzhiyun 	.poweroff_noirq = sa11x0_dma_suspend,
1080*4882a593Smuzhiyun 	.restore_noirq = sa11x0_dma_resume,
1081*4882a593Smuzhiyun };
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun static struct platform_driver sa11x0_dma_driver = {
1084*4882a593Smuzhiyun 	.driver = {
1085*4882a593Smuzhiyun 		.name	= "sa11x0-dma",
1086*4882a593Smuzhiyun 		.pm	= &sa11x0_dma_pm_ops,
1087*4882a593Smuzhiyun 	},
1088*4882a593Smuzhiyun 	.probe		= sa11x0_dma_probe,
1089*4882a593Smuzhiyun 	.remove		= sa11x0_dma_remove,
1090*4882a593Smuzhiyun };
1091*4882a593Smuzhiyun 
sa11x0_dma_init(void)1092*4882a593Smuzhiyun static int __init sa11x0_dma_init(void)
1093*4882a593Smuzhiyun {
1094*4882a593Smuzhiyun 	return platform_driver_register(&sa11x0_dma_driver);
1095*4882a593Smuzhiyun }
1096*4882a593Smuzhiyun subsys_initcall(sa11x0_dma_init);
1097*4882a593Smuzhiyun 
sa11x0_dma_exit(void)1098*4882a593Smuzhiyun static void __exit sa11x0_dma_exit(void)
1099*4882a593Smuzhiyun {
1100*4882a593Smuzhiyun 	platform_driver_unregister(&sa11x0_dma_driver);
1101*4882a593Smuzhiyun }
1102*4882a593Smuzhiyun module_exit(sa11x0_dma_exit);
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun MODULE_AUTHOR("Russell King");
1105*4882a593Smuzhiyun MODULE_DESCRIPTION("SA-11x0 DMA driver");
1106*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1107*4882a593Smuzhiyun MODULE_ALIAS("platform:sa11x0-dma");
1108