1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Qualcomm Technologies HIDMA DMA engine interface
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (c) 2015-2017, The Linux Foundation. All rights reserved.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify
7*4882a593Smuzhiyun * it under the terms of the GNU General Public License version 2 and
8*4882a593Smuzhiyun * only version 2 as published by the Free Software Foundation.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful,
11*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of
12*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13*4882a593Smuzhiyun * GNU General Public License for more details.
14*4882a593Smuzhiyun */
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun /*
17*4882a593Smuzhiyun * Copyright (C) Freescale Semicondutor, Inc. 2007, 2008.
18*4882a593Smuzhiyun * Copyright (C) Semihalf 2009
19*4882a593Smuzhiyun * Copyright (C) Ilya Yanok, Emcraft Systems 2010
20*4882a593Smuzhiyun * Copyright (C) Alexander Popov, Promcontroller 2014
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * Written by Piotr Ziecik <kosmo@semihalf.com>. Hardware description
23*4882a593Smuzhiyun * (defines, structures and comments) was taken from MPC5121 DMA driver
24*4882a593Smuzhiyun * written by Hongjun Chen <hong-jun.chen@freescale.com>.
25*4882a593Smuzhiyun *
26*4882a593Smuzhiyun * Approved as OSADL project by a majority of OSADL members and funded
27*4882a593Smuzhiyun * by OSADL membership fees in 2009; for details see www.osadl.org.
28*4882a593Smuzhiyun *
29*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify it
30*4882a593Smuzhiyun * under the terms of the GNU General Public License as published by the Free
31*4882a593Smuzhiyun * Software Foundation; either version 2 of the License, or (at your option)
32*4882a593Smuzhiyun * any later version.
33*4882a593Smuzhiyun *
34*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful, but WITHOUT
35*4882a593Smuzhiyun * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
36*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
37*4882a593Smuzhiyun * more details.
38*4882a593Smuzhiyun *
39*4882a593Smuzhiyun * The full GNU General Public License is included in this distribution in the
40*4882a593Smuzhiyun * file called COPYING.
41*4882a593Smuzhiyun */
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* Linux Foundation elects GPLv2 license only. */
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #include <linux/dmaengine.h>
46*4882a593Smuzhiyun #include <linux/dma-mapping.h>
47*4882a593Smuzhiyun #include <linux/list.h>
48*4882a593Smuzhiyun #include <linux/module.h>
49*4882a593Smuzhiyun #include <linux/platform_device.h>
50*4882a593Smuzhiyun #include <linux/slab.h>
51*4882a593Smuzhiyun #include <linux/spinlock.h>
52*4882a593Smuzhiyun #include <linux/of_dma.h>
53*4882a593Smuzhiyun #include <linux/of_device.h>
54*4882a593Smuzhiyun #include <linux/property.h>
55*4882a593Smuzhiyun #include <linux/delay.h>
56*4882a593Smuzhiyun #include <linux/acpi.h>
57*4882a593Smuzhiyun #include <linux/irq.h>
58*4882a593Smuzhiyun #include <linux/atomic.h>
59*4882a593Smuzhiyun #include <linux/pm_runtime.h>
60*4882a593Smuzhiyun #include <linux/msi.h>
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #include "../dmaengine.h"
63*4882a593Smuzhiyun #include "hidma.h"
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /*
66*4882a593Smuzhiyun * Default idle time is 2 seconds. This parameter can
67*4882a593Smuzhiyun * be overridden by changing the following
68*4882a593Smuzhiyun * /sys/bus/platform/devices/QCOM8061:<xy>/power/autosuspend_delay_ms
69*4882a593Smuzhiyun * during kernel boot.
70*4882a593Smuzhiyun */
71*4882a593Smuzhiyun #define HIDMA_AUTOSUSPEND_TIMEOUT 2000
72*4882a593Smuzhiyun #define HIDMA_ERR_INFO_SW 0xFF
73*4882a593Smuzhiyun #define HIDMA_ERR_CODE_UNEXPECTED_TERMINATE 0x0
74*4882a593Smuzhiyun #define HIDMA_NR_DEFAULT_DESC 10
75*4882a593Smuzhiyun #define HIDMA_MSI_INTS 11
76*4882a593Smuzhiyun
to_hidma_dev(struct dma_device * dmadev)77*4882a593Smuzhiyun static inline struct hidma_dev *to_hidma_dev(struct dma_device *dmadev)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun return container_of(dmadev, struct hidma_dev, ddev);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun static inline
to_hidma_dev_from_lldev(struct hidma_lldev ** _lldevp)83*4882a593Smuzhiyun struct hidma_dev *to_hidma_dev_from_lldev(struct hidma_lldev **_lldevp)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun return container_of(_lldevp, struct hidma_dev, lldev);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
to_hidma_chan(struct dma_chan * dmach)88*4882a593Smuzhiyun static inline struct hidma_chan *to_hidma_chan(struct dma_chan *dmach)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun return container_of(dmach, struct hidma_chan, chan);
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun static inline
to_hidma_desc(struct dma_async_tx_descriptor * t)94*4882a593Smuzhiyun struct hidma_desc *to_hidma_desc(struct dma_async_tx_descriptor *t)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun return container_of(t, struct hidma_desc, desc);
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
hidma_free(struct hidma_dev * dmadev)99*4882a593Smuzhiyun static void hidma_free(struct hidma_dev *dmadev)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun INIT_LIST_HEAD(&dmadev->ddev.channels);
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun static unsigned int nr_desc_prm;
105*4882a593Smuzhiyun module_param(nr_desc_prm, uint, 0644);
106*4882a593Smuzhiyun MODULE_PARM_DESC(nr_desc_prm, "number of descriptors (default: 0)");
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun enum hidma_cap {
109*4882a593Smuzhiyun HIDMA_MSI_CAP = 1,
110*4882a593Smuzhiyun HIDMA_IDENTITY_CAP,
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* process completed descriptors */
hidma_process_completed(struct hidma_chan * mchan)114*4882a593Smuzhiyun static void hidma_process_completed(struct hidma_chan *mchan)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun struct dma_device *ddev = mchan->chan.device;
117*4882a593Smuzhiyun struct hidma_dev *mdma = to_hidma_dev(ddev);
118*4882a593Smuzhiyun struct dma_async_tx_descriptor *desc;
119*4882a593Smuzhiyun dma_cookie_t last_cookie;
120*4882a593Smuzhiyun struct hidma_desc *mdesc;
121*4882a593Smuzhiyun struct hidma_desc *next;
122*4882a593Smuzhiyun unsigned long irqflags;
123*4882a593Smuzhiyun struct list_head list;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun INIT_LIST_HEAD(&list);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* Get all completed descriptors */
128*4882a593Smuzhiyun spin_lock_irqsave(&mchan->lock, irqflags);
129*4882a593Smuzhiyun list_splice_tail_init(&mchan->completed, &list);
130*4882a593Smuzhiyun spin_unlock_irqrestore(&mchan->lock, irqflags);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* Execute callbacks and run dependencies */
133*4882a593Smuzhiyun list_for_each_entry_safe(mdesc, next, &list, node) {
134*4882a593Smuzhiyun enum dma_status llstat;
135*4882a593Smuzhiyun struct dmaengine_desc_callback cb;
136*4882a593Smuzhiyun struct dmaengine_result result;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun desc = &mdesc->desc;
139*4882a593Smuzhiyun last_cookie = desc->cookie;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun llstat = hidma_ll_status(mdma->lldev, mdesc->tre_ch);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun spin_lock_irqsave(&mchan->lock, irqflags);
144*4882a593Smuzhiyun if (llstat == DMA_COMPLETE) {
145*4882a593Smuzhiyun mchan->last_success = last_cookie;
146*4882a593Smuzhiyun result.result = DMA_TRANS_NOERROR;
147*4882a593Smuzhiyun } else {
148*4882a593Smuzhiyun result.result = DMA_TRANS_ABORTED;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun dma_cookie_complete(desc);
152*4882a593Smuzhiyun spin_unlock_irqrestore(&mchan->lock, irqflags);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun dmaengine_desc_get_callback(desc, &cb);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun dma_run_dependencies(desc);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun spin_lock_irqsave(&mchan->lock, irqflags);
159*4882a593Smuzhiyun list_move(&mdesc->node, &mchan->free);
160*4882a593Smuzhiyun spin_unlock_irqrestore(&mchan->lock, irqflags);
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun dmaengine_desc_callback_invoke(&cb, &result);
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /*
167*4882a593Smuzhiyun * Called once for each submitted descriptor.
168*4882a593Smuzhiyun * PM is locked once for each descriptor that is currently
169*4882a593Smuzhiyun * in execution.
170*4882a593Smuzhiyun */
hidma_callback(void * data)171*4882a593Smuzhiyun static void hidma_callback(void *data)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun struct hidma_desc *mdesc = data;
174*4882a593Smuzhiyun struct hidma_chan *mchan = to_hidma_chan(mdesc->desc.chan);
175*4882a593Smuzhiyun struct dma_device *ddev = mchan->chan.device;
176*4882a593Smuzhiyun struct hidma_dev *dmadev = to_hidma_dev(ddev);
177*4882a593Smuzhiyun unsigned long irqflags;
178*4882a593Smuzhiyun bool queued = false;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun spin_lock_irqsave(&mchan->lock, irqflags);
181*4882a593Smuzhiyun if (mdesc->node.next) {
182*4882a593Smuzhiyun /* Delete from the active list, add to completed list */
183*4882a593Smuzhiyun list_move_tail(&mdesc->node, &mchan->completed);
184*4882a593Smuzhiyun queued = true;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* calculate the next running descriptor */
187*4882a593Smuzhiyun mchan->running = list_first_entry(&mchan->active,
188*4882a593Smuzhiyun struct hidma_desc, node);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun spin_unlock_irqrestore(&mchan->lock, irqflags);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun hidma_process_completed(mchan);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun if (queued) {
195*4882a593Smuzhiyun pm_runtime_mark_last_busy(dmadev->ddev.dev);
196*4882a593Smuzhiyun pm_runtime_put_autosuspend(dmadev->ddev.dev);
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
hidma_chan_init(struct hidma_dev * dmadev,u32 dma_sig)200*4882a593Smuzhiyun static int hidma_chan_init(struct hidma_dev *dmadev, u32 dma_sig)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun struct hidma_chan *mchan;
203*4882a593Smuzhiyun struct dma_device *ddev;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun mchan = devm_kzalloc(dmadev->ddev.dev, sizeof(*mchan), GFP_KERNEL);
206*4882a593Smuzhiyun if (!mchan)
207*4882a593Smuzhiyun return -ENOMEM;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun ddev = &dmadev->ddev;
210*4882a593Smuzhiyun mchan->dma_sig = dma_sig;
211*4882a593Smuzhiyun mchan->dmadev = dmadev;
212*4882a593Smuzhiyun mchan->chan.device = ddev;
213*4882a593Smuzhiyun dma_cookie_init(&mchan->chan);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun INIT_LIST_HEAD(&mchan->free);
216*4882a593Smuzhiyun INIT_LIST_HEAD(&mchan->prepared);
217*4882a593Smuzhiyun INIT_LIST_HEAD(&mchan->active);
218*4882a593Smuzhiyun INIT_LIST_HEAD(&mchan->completed);
219*4882a593Smuzhiyun INIT_LIST_HEAD(&mchan->queued);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun spin_lock_init(&mchan->lock);
222*4882a593Smuzhiyun list_add_tail(&mchan->chan.device_node, &ddev->channels);
223*4882a593Smuzhiyun dmadev->ddev.chancnt++;
224*4882a593Smuzhiyun return 0;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
hidma_issue_task(struct tasklet_struct * t)227*4882a593Smuzhiyun static void hidma_issue_task(struct tasklet_struct *t)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun struct hidma_dev *dmadev = from_tasklet(dmadev, t, task);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun pm_runtime_get_sync(dmadev->ddev.dev);
232*4882a593Smuzhiyun hidma_ll_start(dmadev->lldev);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
hidma_issue_pending(struct dma_chan * dmach)235*4882a593Smuzhiyun static void hidma_issue_pending(struct dma_chan *dmach)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun struct hidma_chan *mchan = to_hidma_chan(dmach);
238*4882a593Smuzhiyun struct hidma_dev *dmadev = mchan->dmadev;
239*4882a593Smuzhiyun unsigned long flags;
240*4882a593Smuzhiyun struct hidma_desc *qdesc, *next;
241*4882a593Smuzhiyun int status;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun spin_lock_irqsave(&mchan->lock, flags);
244*4882a593Smuzhiyun list_for_each_entry_safe(qdesc, next, &mchan->queued, node) {
245*4882a593Smuzhiyun hidma_ll_queue_request(dmadev->lldev, qdesc->tre_ch);
246*4882a593Smuzhiyun list_move_tail(&qdesc->node, &mchan->active);
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun if (!mchan->running) {
250*4882a593Smuzhiyun struct hidma_desc *desc = list_first_entry(&mchan->active,
251*4882a593Smuzhiyun struct hidma_desc,
252*4882a593Smuzhiyun node);
253*4882a593Smuzhiyun mchan->running = desc;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun spin_unlock_irqrestore(&mchan->lock, flags);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /* PM will be released in hidma_callback function. */
258*4882a593Smuzhiyun status = pm_runtime_get(dmadev->ddev.dev);
259*4882a593Smuzhiyun if (status < 0)
260*4882a593Smuzhiyun tasklet_schedule(&dmadev->task);
261*4882a593Smuzhiyun else
262*4882a593Smuzhiyun hidma_ll_start(dmadev->lldev);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
hidma_txn_is_success(dma_cookie_t cookie,dma_cookie_t last_success,dma_cookie_t last_used)265*4882a593Smuzhiyun static inline bool hidma_txn_is_success(dma_cookie_t cookie,
266*4882a593Smuzhiyun dma_cookie_t last_success, dma_cookie_t last_used)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun if (last_success <= last_used) {
269*4882a593Smuzhiyun if ((cookie <= last_success) || (cookie > last_used))
270*4882a593Smuzhiyun return true;
271*4882a593Smuzhiyun } else {
272*4882a593Smuzhiyun if ((cookie <= last_success) && (cookie > last_used))
273*4882a593Smuzhiyun return true;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun return false;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
hidma_tx_status(struct dma_chan * dmach,dma_cookie_t cookie,struct dma_tx_state * txstate)278*4882a593Smuzhiyun static enum dma_status hidma_tx_status(struct dma_chan *dmach,
279*4882a593Smuzhiyun dma_cookie_t cookie,
280*4882a593Smuzhiyun struct dma_tx_state *txstate)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun struct hidma_chan *mchan = to_hidma_chan(dmach);
283*4882a593Smuzhiyun enum dma_status ret;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun ret = dma_cookie_status(dmach, cookie, txstate);
286*4882a593Smuzhiyun if (ret == DMA_COMPLETE) {
287*4882a593Smuzhiyun bool is_success;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun is_success = hidma_txn_is_success(cookie, mchan->last_success,
290*4882a593Smuzhiyun dmach->cookie);
291*4882a593Smuzhiyun return is_success ? ret : DMA_ERROR;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun if (mchan->paused && (ret == DMA_IN_PROGRESS)) {
295*4882a593Smuzhiyun unsigned long flags;
296*4882a593Smuzhiyun dma_cookie_t runcookie;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun spin_lock_irqsave(&mchan->lock, flags);
299*4882a593Smuzhiyun if (mchan->running)
300*4882a593Smuzhiyun runcookie = mchan->running->desc.cookie;
301*4882a593Smuzhiyun else
302*4882a593Smuzhiyun runcookie = -EINVAL;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun if (runcookie == cookie)
305*4882a593Smuzhiyun ret = DMA_PAUSED;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun spin_unlock_irqrestore(&mchan->lock, flags);
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun return ret;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun /*
314*4882a593Smuzhiyun * Submit descriptor to hardware.
315*4882a593Smuzhiyun * Lock the PM for each descriptor we are sending.
316*4882a593Smuzhiyun */
hidma_tx_submit(struct dma_async_tx_descriptor * txd)317*4882a593Smuzhiyun static dma_cookie_t hidma_tx_submit(struct dma_async_tx_descriptor *txd)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun struct hidma_chan *mchan = to_hidma_chan(txd->chan);
320*4882a593Smuzhiyun struct hidma_dev *dmadev = mchan->dmadev;
321*4882a593Smuzhiyun struct hidma_desc *mdesc;
322*4882a593Smuzhiyun unsigned long irqflags;
323*4882a593Smuzhiyun dma_cookie_t cookie;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun pm_runtime_get_sync(dmadev->ddev.dev);
326*4882a593Smuzhiyun if (!hidma_ll_isenabled(dmadev->lldev)) {
327*4882a593Smuzhiyun pm_runtime_mark_last_busy(dmadev->ddev.dev);
328*4882a593Smuzhiyun pm_runtime_put_autosuspend(dmadev->ddev.dev);
329*4882a593Smuzhiyun return -ENODEV;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun pm_runtime_mark_last_busy(dmadev->ddev.dev);
332*4882a593Smuzhiyun pm_runtime_put_autosuspend(dmadev->ddev.dev);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun mdesc = container_of(txd, struct hidma_desc, desc);
335*4882a593Smuzhiyun spin_lock_irqsave(&mchan->lock, irqflags);
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun /* Move descriptor to queued */
338*4882a593Smuzhiyun list_move_tail(&mdesc->node, &mchan->queued);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun /* Update cookie */
341*4882a593Smuzhiyun cookie = dma_cookie_assign(txd);
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun spin_unlock_irqrestore(&mchan->lock, irqflags);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun return cookie;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
hidma_alloc_chan_resources(struct dma_chan * dmach)348*4882a593Smuzhiyun static int hidma_alloc_chan_resources(struct dma_chan *dmach)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun struct hidma_chan *mchan = to_hidma_chan(dmach);
351*4882a593Smuzhiyun struct hidma_dev *dmadev = mchan->dmadev;
352*4882a593Smuzhiyun struct hidma_desc *mdesc, *tmp;
353*4882a593Smuzhiyun unsigned long irqflags;
354*4882a593Smuzhiyun LIST_HEAD(descs);
355*4882a593Smuzhiyun unsigned int i;
356*4882a593Smuzhiyun int rc = 0;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun if (mchan->allocated)
359*4882a593Smuzhiyun return 0;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun /* Alloc descriptors for this channel */
362*4882a593Smuzhiyun for (i = 0; i < dmadev->nr_descriptors; i++) {
363*4882a593Smuzhiyun mdesc = kzalloc(sizeof(struct hidma_desc), GFP_NOWAIT);
364*4882a593Smuzhiyun if (!mdesc) {
365*4882a593Smuzhiyun rc = -ENOMEM;
366*4882a593Smuzhiyun break;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun dma_async_tx_descriptor_init(&mdesc->desc, dmach);
369*4882a593Smuzhiyun mdesc->desc.tx_submit = hidma_tx_submit;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun rc = hidma_ll_request(dmadev->lldev, mchan->dma_sig,
372*4882a593Smuzhiyun "DMA engine", hidma_callback, mdesc,
373*4882a593Smuzhiyun &mdesc->tre_ch);
374*4882a593Smuzhiyun if (rc) {
375*4882a593Smuzhiyun dev_err(dmach->device->dev,
376*4882a593Smuzhiyun "channel alloc failed at %u\n", i);
377*4882a593Smuzhiyun kfree(mdesc);
378*4882a593Smuzhiyun break;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun list_add_tail(&mdesc->node, &descs);
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun if (rc) {
384*4882a593Smuzhiyun /* return the allocated descriptors */
385*4882a593Smuzhiyun list_for_each_entry_safe(mdesc, tmp, &descs, node) {
386*4882a593Smuzhiyun hidma_ll_free(dmadev->lldev, mdesc->tre_ch);
387*4882a593Smuzhiyun kfree(mdesc);
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun return rc;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun spin_lock_irqsave(&mchan->lock, irqflags);
393*4882a593Smuzhiyun list_splice_tail_init(&descs, &mchan->free);
394*4882a593Smuzhiyun mchan->allocated = true;
395*4882a593Smuzhiyun spin_unlock_irqrestore(&mchan->lock, irqflags);
396*4882a593Smuzhiyun return 1;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
hidma_prep_dma_memcpy(struct dma_chan * dmach,dma_addr_t dest,dma_addr_t src,size_t len,unsigned long flags)400*4882a593Smuzhiyun hidma_prep_dma_memcpy(struct dma_chan *dmach, dma_addr_t dest, dma_addr_t src,
401*4882a593Smuzhiyun size_t len, unsigned long flags)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun struct hidma_chan *mchan = to_hidma_chan(dmach);
404*4882a593Smuzhiyun struct hidma_desc *mdesc = NULL;
405*4882a593Smuzhiyun struct hidma_dev *mdma = mchan->dmadev;
406*4882a593Smuzhiyun unsigned long irqflags;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun /* Get free descriptor */
409*4882a593Smuzhiyun spin_lock_irqsave(&mchan->lock, irqflags);
410*4882a593Smuzhiyun if (!list_empty(&mchan->free)) {
411*4882a593Smuzhiyun mdesc = list_first_entry(&mchan->free, struct hidma_desc, node);
412*4882a593Smuzhiyun list_del(&mdesc->node);
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun spin_unlock_irqrestore(&mchan->lock, irqflags);
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun if (!mdesc)
417*4882a593Smuzhiyun return NULL;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun mdesc->desc.flags = flags;
420*4882a593Smuzhiyun hidma_ll_set_transfer_params(mdma->lldev, mdesc->tre_ch,
421*4882a593Smuzhiyun src, dest, len, flags,
422*4882a593Smuzhiyun HIDMA_TRE_MEMCPY);
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun /* Place descriptor in prepared list */
425*4882a593Smuzhiyun spin_lock_irqsave(&mchan->lock, irqflags);
426*4882a593Smuzhiyun list_add_tail(&mdesc->node, &mchan->prepared);
427*4882a593Smuzhiyun spin_unlock_irqrestore(&mchan->lock, irqflags);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun return &mdesc->desc;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
hidma_prep_dma_memset(struct dma_chan * dmach,dma_addr_t dest,int value,size_t len,unsigned long flags)433*4882a593Smuzhiyun hidma_prep_dma_memset(struct dma_chan *dmach, dma_addr_t dest, int value,
434*4882a593Smuzhiyun size_t len, unsigned long flags)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun struct hidma_chan *mchan = to_hidma_chan(dmach);
437*4882a593Smuzhiyun struct hidma_desc *mdesc = NULL;
438*4882a593Smuzhiyun struct hidma_dev *mdma = mchan->dmadev;
439*4882a593Smuzhiyun unsigned long irqflags;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun /* Get free descriptor */
442*4882a593Smuzhiyun spin_lock_irqsave(&mchan->lock, irqflags);
443*4882a593Smuzhiyun if (!list_empty(&mchan->free)) {
444*4882a593Smuzhiyun mdesc = list_first_entry(&mchan->free, struct hidma_desc, node);
445*4882a593Smuzhiyun list_del(&mdesc->node);
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun spin_unlock_irqrestore(&mchan->lock, irqflags);
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun if (!mdesc)
450*4882a593Smuzhiyun return NULL;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun mdesc->desc.flags = flags;
453*4882a593Smuzhiyun hidma_ll_set_transfer_params(mdma->lldev, mdesc->tre_ch,
454*4882a593Smuzhiyun value, dest, len, flags,
455*4882a593Smuzhiyun HIDMA_TRE_MEMSET);
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun /* Place descriptor in prepared list */
458*4882a593Smuzhiyun spin_lock_irqsave(&mchan->lock, irqflags);
459*4882a593Smuzhiyun list_add_tail(&mdesc->node, &mchan->prepared);
460*4882a593Smuzhiyun spin_unlock_irqrestore(&mchan->lock, irqflags);
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun return &mdesc->desc;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
hidma_terminate_channel(struct dma_chan * chan)465*4882a593Smuzhiyun static int hidma_terminate_channel(struct dma_chan *chan)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun struct hidma_chan *mchan = to_hidma_chan(chan);
468*4882a593Smuzhiyun struct hidma_dev *dmadev = to_hidma_dev(mchan->chan.device);
469*4882a593Smuzhiyun struct hidma_desc *tmp, *mdesc;
470*4882a593Smuzhiyun unsigned long irqflags;
471*4882a593Smuzhiyun LIST_HEAD(list);
472*4882a593Smuzhiyun int rc;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun pm_runtime_get_sync(dmadev->ddev.dev);
475*4882a593Smuzhiyun /* give completed requests a chance to finish */
476*4882a593Smuzhiyun hidma_process_completed(mchan);
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun spin_lock_irqsave(&mchan->lock, irqflags);
479*4882a593Smuzhiyun mchan->last_success = 0;
480*4882a593Smuzhiyun list_splice_init(&mchan->active, &list);
481*4882a593Smuzhiyun list_splice_init(&mchan->prepared, &list);
482*4882a593Smuzhiyun list_splice_init(&mchan->completed, &list);
483*4882a593Smuzhiyun list_splice_init(&mchan->queued, &list);
484*4882a593Smuzhiyun spin_unlock_irqrestore(&mchan->lock, irqflags);
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun /* this suspends the existing transfer */
487*4882a593Smuzhiyun rc = hidma_ll_disable(dmadev->lldev);
488*4882a593Smuzhiyun if (rc) {
489*4882a593Smuzhiyun dev_err(dmadev->ddev.dev, "channel did not pause\n");
490*4882a593Smuzhiyun goto out;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun /* return all user requests */
494*4882a593Smuzhiyun list_for_each_entry_safe(mdesc, tmp, &list, node) {
495*4882a593Smuzhiyun struct dma_async_tx_descriptor *txd = &mdesc->desc;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun dma_descriptor_unmap(txd);
498*4882a593Smuzhiyun dmaengine_desc_get_callback_invoke(txd, NULL);
499*4882a593Smuzhiyun dma_run_dependencies(txd);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun /* move myself to free_list */
502*4882a593Smuzhiyun list_move(&mdesc->node, &mchan->free);
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun rc = hidma_ll_enable(dmadev->lldev);
506*4882a593Smuzhiyun out:
507*4882a593Smuzhiyun pm_runtime_mark_last_busy(dmadev->ddev.dev);
508*4882a593Smuzhiyun pm_runtime_put_autosuspend(dmadev->ddev.dev);
509*4882a593Smuzhiyun return rc;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun
hidma_terminate_all(struct dma_chan * chan)512*4882a593Smuzhiyun static int hidma_terminate_all(struct dma_chan *chan)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun struct hidma_chan *mchan = to_hidma_chan(chan);
515*4882a593Smuzhiyun struct hidma_dev *dmadev = to_hidma_dev(mchan->chan.device);
516*4882a593Smuzhiyun int rc;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun rc = hidma_terminate_channel(chan);
519*4882a593Smuzhiyun if (rc)
520*4882a593Smuzhiyun return rc;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun /* reinitialize the hardware */
523*4882a593Smuzhiyun pm_runtime_get_sync(dmadev->ddev.dev);
524*4882a593Smuzhiyun rc = hidma_ll_setup(dmadev->lldev);
525*4882a593Smuzhiyun pm_runtime_mark_last_busy(dmadev->ddev.dev);
526*4882a593Smuzhiyun pm_runtime_put_autosuspend(dmadev->ddev.dev);
527*4882a593Smuzhiyun return rc;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
hidma_free_chan_resources(struct dma_chan * dmach)530*4882a593Smuzhiyun static void hidma_free_chan_resources(struct dma_chan *dmach)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun struct hidma_chan *mchan = to_hidma_chan(dmach);
533*4882a593Smuzhiyun struct hidma_dev *mdma = mchan->dmadev;
534*4882a593Smuzhiyun struct hidma_desc *mdesc, *tmp;
535*4882a593Smuzhiyun unsigned long irqflags;
536*4882a593Smuzhiyun LIST_HEAD(descs);
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun /* terminate running transactions and free descriptors */
539*4882a593Smuzhiyun hidma_terminate_channel(dmach);
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun spin_lock_irqsave(&mchan->lock, irqflags);
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun /* Move data */
544*4882a593Smuzhiyun list_splice_tail_init(&mchan->free, &descs);
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun /* Free descriptors */
547*4882a593Smuzhiyun list_for_each_entry_safe(mdesc, tmp, &descs, node) {
548*4882a593Smuzhiyun hidma_ll_free(mdma->lldev, mdesc->tre_ch);
549*4882a593Smuzhiyun list_del(&mdesc->node);
550*4882a593Smuzhiyun kfree(mdesc);
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun mchan->allocated = false;
554*4882a593Smuzhiyun spin_unlock_irqrestore(&mchan->lock, irqflags);
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
hidma_pause(struct dma_chan * chan)557*4882a593Smuzhiyun static int hidma_pause(struct dma_chan *chan)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun struct hidma_chan *mchan;
560*4882a593Smuzhiyun struct hidma_dev *dmadev;
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun mchan = to_hidma_chan(chan);
563*4882a593Smuzhiyun dmadev = to_hidma_dev(mchan->chan.device);
564*4882a593Smuzhiyun if (!mchan->paused) {
565*4882a593Smuzhiyun pm_runtime_get_sync(dmadev->ddev.dev);
566*4882a593Smuzhiyun if (hidma_ll_disable(dmadev->lldev))
567*4882a593Smuzhiyun dev_warn(dmadev->ddev.dev, "channel did not stop\n");
568*4882a593Smuzhiyun mchan->paused = true;
569*4882a593Smuzhiyun pm_runtime_mark_last_busy(dmadev->ddev.dev);
570*4882a593Smuzhiyun pm_runtime_put_autosuspend(dmadev->ddev.dev);
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun return 0;
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun
hidma_resume(struct dma_chan * chan)575*4882a593Smuzhiyun static int hidma_resume(struct dma_chan *chan)
576*4882a593Smuzhiyun {
577*4882a593Smuzhiyun struct hidma_chan *mchan;
578*4882a593Smuzhiyun struct hidma_dev *dmadev;
579*4882a593Smuzhiyun int rc = 0;
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun mchan = to_hidma_chan(chan);
582*4882a593Smuzhiyun dmadev = to_hidma_dev(mchan->chan.device);
583*4882a593Smuzhiyun if (mchan->paused) {
584*4882a593Smuzhiyun pm_runtime_get_sync(dmadev->ddev.dev);
585*4882a593Smuzhiyun rc = hidma_ll_enable(dmadev->lldev);
586*4882a593Smuzhiyun if (!rc)
587*4882a593Smuzhiyun mchan->paused = false;
588*4882a593Smuzhiyun else
589*4882a593Smuzhiyun dev_err(dmadev->ddev.dev,
590*4882a593Smuzhiyun "failed to resume the channel");
591*4882a593Smuzhiyun pm_runtime_mark_last_busy(dmadev->ddev.dev);
592*4882a593Smuzhiyun pm_runtime_put_autosuspend(dmadev->ddev.dev);
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun return rc;
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun
hidma_chirq_handler(int chirq,void * arg)597*4882a593Smuzhiyun static irqreturn_t hidma_chirq_handler(int chirq, void *arg)
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun struct hidma_lldev *lldev = arg;
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun /*
602*4882a593Smuzhiyun * All interrupts are request driven.
603*4882a593Smuzhiyun * HW doesn't send an interrupt by itself.
604*4882a593Smuzhiyun */
605*4882a593Smuzhiyun return hidma_ll_inthandler(chirq, lldev);
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun #ifdef CONFIG_GENERIC_MSI_IRQ_DOMAIN
hidma_chirq_handler_msi(int chirq,void * arg)609*4882a593Smuzhiyun static irqreturn_t hidma_chirq_handler_msi(int chirq, void *arg)
610*4882a593Smuzhiyun {
611*4882a593Smuzhiyun struct hidma_lldev **lldevp = arg;
612*4882a593Smuzhiyun struct hidma_dev *dmadev = to_hidma_dev_from_lldev(lldevp);
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun return hidma_ll_inthandler_msi(chirq, *lldevp,
615*4882a593Smuzhiyun 1 << (chirq - dmadev->msi_virqbase));
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun #endif
618*4882a593Smuzhiyun
hidma_show_values(struct device * dev,struct device_attribute * attr,char * buf)619*4882a593Smuzhiyun static ssize_t hidma_show_values(struct device *dev,
620*4882a593Smuzhiyun struct device_attribute *attr, char *buf)
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun struct hidma_dev *mdev = dev_get_drvdata(dev);
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun buf[0] = 0;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun if (strcmp(attr->attr.name, "chid") == 0)
627*4882a593Smuzhiyun sprintf(buf, "%d\n", mdev->chidx);
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun return strlen(buf);
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun
hidma_sysfs_uninit(struct hidma_dev * dev)632*4882a593Smuzhiyun static inline void hidma_sysfs_uninit(struct hidma_dev *dev)
633*4882a593Smuzhiyun {
634*4882a593Smuzhiyun device_remove_file(dev->ddev.dev, dev->chid_attrs);
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun static struct device_attribute*
hidma_create_sysfs_entry(struct hidma_dev * dev,char * name,int mode)638*4882a593Smuzhiyun hidma_create_sysfs_entry(struct hidma_dev *dev, char *name, int mode)
639*4882a593Smuzhiyun {
640*4882a593Smuzhiyun struct device_attribute *attrs;
641*4882a593Smuzhiyun char *name_copy;
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun attrs = devm_kmalloc(dev->ddev.dev, sizeof(struct device_attribute),
644*4882a593Smuzhiyun GFP_KERNEL);
645*4882a593Smuzhiyun if (!attrs)
646*4882a593Smuzhiyun return NULL;
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun name_copy = devm_kstrdup(dev->ddev.dev, name, GFP_KERNEL);
649*4882a593Smuzhiyun if (!name_copy)
650*4882a593Smuzhiyun return NULL;
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun attrs->attr.name = name_copy;
653*4882a593Smuzhiyun attrs->attr.mode = mode;
654*4882a593Smuzhiyun attrs->show = hidma_show_values;
655*4882a593Smuzhiyun sysfs_attr_init(&attrs->attr);
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun return attrs;
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun
hidma_sysfs_init(struct hidma_dev * dev)660*4882a593Smuzhiyun static int hidma_sysfs_init(struct hidma_dev *dev)
661*4882a593Smuzhiyun {
662*4882a593Smuzhiyun dev->chid_attrs = hidma_create_sysfs_entry(dev, "chid", S_IRUGO);
663*4882a593Smuzhiyun if (!dev->chid_attrs)
664*4882a593Smuzhiyun return -ENOMEM;
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun return device_create_file(dev->ddev.dev, dev->chid_attrs);
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun #ifdef CONFIG_GENERIC_MSI_IRQ_DOMAIN
hidma_write_msi_msg(struct msi_desc * desc,struct msi_msg * msg)670*4882a593Smuzhiyun static void hidma_write_msi_msg(struct msi_desc *desc, struct msi_msg *msg)
671*4882a593Smuzhiyun {
672*4882a593Smuzhiyun struct device *dev = msi_desc_to_dev(desc);
673*4882a593Smuzhiyun struct hidma_dev *dmadev = dev_get_drvdata(dev);
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun if (!desc->platform.msi_index) {
676*4882a593Smuzhiyun writel(msg->address_lo, dmadev->dev_evca + 0x118);
677*4882a593Smuzhiyun writel(msg->address_hi, dmadev->dev_evca + 0x11C);
678*4882a593Smuzhiyun writel(msg->data, dmadev->dev_evca + 0x120);
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun #endif
682*4882a593Smuzhiyun
hidma_free_msis(struct hidma_dev * dmadev)683*4882a593Smuzhiyun static void hidma_free_msis(struct hidma_dev *dmadev)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun #ifdef CONFIG_GENERIC_MSI_IRQ_DOMAIN
686*4882a593Smuzhiyun struct device *dev = dmadev->ddev.dev;
687*4882a593Smuzhiyun struct msi_desc *desc;
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun /* free allocated MSI interrupts above */
690*4882a593Smuzhiyun for_each_msi_entry(desc, dev)
691*4882a593Smuzhiyun devm_free_irq(dev, desc->irq, &dmadev->lldev);
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun platform_msi_domain_free_irqs(dev);
694*4882a593Smuzhiyun #endif
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun
hidma_request_msi(struct hidma_dev * dmadev,struct platform_device * pdev)697*4882a593Smuzhiyun static int hidma_request_msi(struct hidma_dev *dmadev,
698*4882a593Smuzhiyun struct platform_device *pdev)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun #ifdef CONFIG_GENERIC_MSI_IRQ_DOMAIN
701*4882a593Smuzhiyun int rc;
702*4882a593Smuzhiyun struct msi_desc *desc;
703*4882a593Smuzhiyun struct msi_desc *failed_desc = NULL;
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun rc = platform_msi_domain_alloc_irqs(&pdev->dev, HIDMA_MSI_INTS,
706*4882a593Smuzhiyun hidma_write_msi_msg);
707*4882a593Smuzhiyun if (rc)
708*4882a593Smuzhiyun return rc;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun for_each_msi_entry(desc, &pdev->dev) {
711*4882a593Smuzhiyun if (!desc->platform.msi_index)
712*4882a593Smuzhiyun dmadev->msi_virqbase = desc->irq;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun rc = devm_request_irq(&pdev->dev, desc->irq,
715*4882a593Smuzhiyun hidma_chirq_handler_msi,
716*4882a593Smuzhiyun 0, "qcom-hidma-msi",
717*4882a593Smuzhiyun &dmadev->lldev);
718*4882a593Smuzhiyun if (rc) {
719*4882a593Smuzhiyun failed_desc = desc;
720*4882a593Smuzhiyun break;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun if (rc) {
725*4882a593Smuzhiyun /* free allocated MSI interrupts above */
726*4882a593Smuzhiyun for_each_msi_entry(desc, &pdev->dev) {
727*4882a593Smuzhiyun if (desc == failed_desc)
728*4882a593Smuzhiyun break;
729*4882a593Smuzhiyun devm_free_irq(&pdev->dev, desc->irq,
730*4882a593Smuzhiyun &dmadev->lldev);
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun } else {
733*4882a593Smuzhiyun /* Add callback to free MSIs on teardown */
734*4882a593Smuzhiyun hidma_ll_setup_irq(dmadev->lldev, true);
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun if (rc)
738*4882a593Smuzhiyun dev_warn(&pdev->dev,
739*4882a593Smuzhiyun "failed to request MSI irq, falling back to wired IRQ\n");
740*4882a593Smuzhiyun return rc;
741*4882a593Smuzhiyun #else
742*4882a593Smuzhiyun return -EINVAL;
743*4882a593Smuzhiyun #endif
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
hidma_test_capability(struct device * dev,enum hidma_cap test_cap)746*4882a593Smuzhiyun static bool hidma_test_capability(struct device *dev, enum hidma_cap test_cap)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun enum hidma_cap cap;
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun cap = (enum hidma_cap) device_get_match_data(dev);
751*4882a593Smuzhiyun return cap ? ((cap & test_cap) > 0) : 0;
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun
hidma_probe(struct platform_device * pdev)754*4882a593Smuzhiyun static int hidma_probe(struct platform_device *pdev)
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun struct hidma_dev *dmadev;
757*4882a593Smuzhiyun struct resource *trca_resource;
758*4882a593Smuzhiyun struct resource *evca_resource;
759*4882a593Smuzhiyun int chirq;
760*4882a593Smuzhiyun void __iomem *evca;
761*4882a593Smuzhiyun void __iomem *trca;
762*4882a593Smuzhiyun int rc;
763*4882a593Smuzhiyun bool msi;
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun pm_runtime_set_autosuspend_delay(&pdev->dev, HIDMA_AUTOSUSPEND_TIMEOUT);
766*4882a593Smuzhiyun pm_runtime_use_autosuspend(&pdev->dev);
767*4882a593Smuzhiyun pm_runtime_set_active(&pdev->dev);
768*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun trca_resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
771*4882a593Smuzhiyun trca = devm_ioremap_resource(&pdev->dev, trca_resource);
772*4882a593Smuzhiyun if (IS_ERR(trca)) {
773*4882a593Smuzhiyun rc = -ENOMEM;
774*4882a593Smuzhiyun goto bailout;
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun evca_resource = platform_get_resource(pdev, IORESOURCE_MEM, 1);
778*4882a593Smuzhiyun evca = devm_ioremap_resource(&pdev->dev, evca_resource);
779*4882a593Smuzhiyun if (IS_ERR(evca)) {
780*4882a593Smuzhiyun rc = -ENOMEM;
781*4882a593Smuzhiyun goto bailout;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun /*
785*4882a593Smuzhiyun * This driver only handles the channel IRQs.
786*4882a593Smuzhiyun * Common IRQ is handled by the management driver.
787*4882a593Smuzhiyun */
788*4882a593Smuzhiyun chirq = platform_get_irq(pdev, 0);
789*4882a593Smuzhiyun if (chirq < 0) {
790*4882a593Smuzhiyun rc = -ENODEV;
791*4882a593Smuzhiyun goto bailout;
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun dmadev = devm_kzalloc(&pdev->dev, sizeof(*dmadev), GFP_KERNEL);
795*4882a593Smuzhiyun if (!dmadev) {
796*4882a593Smuzhiyun rc = -ENOMEM;
797*4882a593Smuzhiyun goto bailout;
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun INIT_LIST_HEAD(&dmadev->ddev.channels);
801*4882a593Smuzhiyun spin_lock_init(&dmadev->lock);
802*4882a593Smuzhiyun dmadev->ddev.dev = &pdev->dev;
803*4882a593Smuzhiyun pm_runtime_get_sync(dmadev->ddev.dev);
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun dma_cap_set(DMA_MEMCPY, dmadev->ddev.cap_mask);
806*4882a593Smuzhiyun dma_cap_set(DMA_MEMSET, dmadev->ddev.cap_mask);
807*4882a593Smuzhiyun if (WARN_ON(!pdev->dev.dma_mask)) {
808*4882a593Smuzhiyun rc = -ENXIO;
809*4882a593Smuzhiyun goto dmafree;
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun dmadev->dev_evca = evca;
813*4882a593Smuzhiyun dmadev->evca_resource = evca_resource;
814*4882a593Smuzhiyun dmadev->dev_trca = trca;
815*4882a593Smuzhiyun dmadev->trca_resource = trca_resource;
816*4882a593Smuzhiyun dmadev->ddev.device_prep_dma_memcpy = hidma_prep_dma_memcpy;
817*4882a593Smuzhiyun dmadev->ddev.device_prep_dma_memset = hidma_prep_dma_memset;
818*4882a593Smuzhiyun dmadev->ddev.device_alloc_chan_resources = hidma_alloc_chan_resources;
819*4882a593Smuzhiyun dmadev->ddev.device_free_chan_resources = hidma_free_chan_resources;
820*4882a593Smuzhiyun dmadev->ddev.device_tx_status = hidma_tx_status;
821*4882a593Smuzhiyun dmadev->ddev.device_issue_pending = hidma_issue_pending;
822*4882a593Smuzhiyun dmadev->ddev.device_pause = hidma_pause;
823*4882a593Smuzhiyun dmadev->ddev.device_resume = hidma_resume;
824*4882a593Smuzhiyun dmadev->ddev.device_terminate_all = hidma_terminate_all;
825*4882a593Smuzhiyun dmadev->ddev.copy_align = 8;
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun /*
828*4882a593Smuzhiyun * Determine the MSI capability of the platform. Old HW doesn't
829*4882a593Smuzhiyun * support MSI.
830*4882a593Smuzhiyun */
831*4882a593Smuzhiyun msi = hidma_test_capability(&pdev->dev, HIDMA_MSI_CAP);
832*4882a593Smuzhiyun device_property_read_u32(&pdev->dev, "desc-count",
833*4882a593Smuzhiyun &dmadev->nr_descriptors);
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun if (nr_desc_prm) {
836*4882a593Smuzhiyun dev_info(&pdev->dev, "overriding number of descriptors as %d\n",
837*4882a593Smuzhiyun nr_desc_prm);
838*4882a593Smuzhiyun dmadev->nr_descriptors = nr_desc_prm;
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun if (!dmadev->nr_descriptors)
842*4882a593Smuzhiyun dmadev->nr_descriptors = HIDMA_NR_DEFAULT_DESC;
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun if (hidma_test_capability(&pdev->dev, HIDMA_IDENTITY_CAP))
845*4882a593Smuzhiyun dmadev->chidx = readl(dmadev->dev_trca + 0x40);
846*4882a593Smuzhiyun else
847*4882a593Smuzhiyun dmadev->chidx = readl(dmadev->dev_trca + 0x28);
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun /* Set DMA mask to 64 bits. */
850*4882a593Smuzhiyun rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
851*4882a593Smuzhiyun if (rc) {
852*4882a593Smuzhiyun dev_warn(&pdev->dev, "unable to set coherent mask to 64");
853*4882a593Smuzhiyun rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
854*4882a593Smuzhiyun if (rc)
855*4882a593Smuzhiyun goto dmafree;
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun dmadev->lldev = hidma_ll_init(dmadev->ddev.dev,
859*4882a593Smuzhiyun dmadev->nr_descriptors, dmadev->dev_trca,
860*4882a593Smuzhiyun dmadev->dev_evca, dmadev->chidx);
861*4882a593Smuzhiyun if (!dmadev->lldev) {
862*4882a593Smuzhiyun rc = -EPROBE_DEFER;
863*4882a593Smuzhiyun goto dmafree;
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun platform_set_drvdata(pdev, dmadev);
867*4882a593Smuzhiyun if (msi)
868*4882a593Smuzhiyun rc = hidma_request_msi(dmadev, pdev);
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun if (!msi || rc) {
871*4882a593Smuzhiyun hidma_ll_setup_irq(dmadev->lldev, false);
872*4882a593Smuzhiyun rc = devm_request_irq(&pdev->dev, chirq, hidma_chirq_handler,
873*4882a593Smuzhiyun 0, "qcom-hidma", dmadev->lldev);
874*4882a593Smuzhiyun if (rc)
875*4882a593Smuzhiyun goto uninit;
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun INIT_LIST_HEAD(&dmadev->ddev.channels);
879*4882a593Smuzhiyun rc = hidma_chan_init(dmadev, 0);
880*4882a593Smuzhiyun if (rc)
881*4882a593Smuzhiyun goto uninit;
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun rc = dma_async_device_register(&dmadev->ddev);
884*4882a593Smuzhiyun if (rc)
885*4882a593Smuzhiyun goto uninit;
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun dmadev->irq = chirq;
888*4882a593Smuzhiyun tasklet_setup(&dmadev->task, hidma_issue_task);
889*4882a593Smuzhiyun hidma_debug_init(dmadev);
890*4882a593Smuzhiyun hidma_sysfs_init(dmadev);
891*4882a593Smuzhiyun dev_info(&pdev->dev, "HI-DMA engine driver registration complete\n");
892*4882a593Smuzhiyun pm_runtime_mark_last_busy(dmadev->ddev.dev);
893*4882a593Smuzhiyun pm_runtime_put_autosuspend(dmadev->ddev.dev);
894*4882a593Smuzhiyun return 0;
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun uninit:
897*4882a593Smuzhiyun if (msi)
898*4882a593Smuzhiyun hidma_free_msis(dmadev);
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun hidma_ll_uninit(dmadev->lldev);
901*4882a593Smuzhiyun dmafree:
902*4882a593Smuzhiyun if (dmadev)
903*4882a593Smuzhiyun hidma_free(dmadev);
904*4882a593Smuzhiyun bailout:
905*4882a593Smuzhiyun pm_runtime_put_sync(&pdev->dev);
906*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
907*4882a593Smuzhiyun return rc;
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun
hidma_shutdown(struct platform_device * pdev)910*4882a593Smuzhiyun static void hidma_shutdown(struct platform_device *pdev)
911*4882a593Smuzhiyun {
912*4882a593Smuzhiyun struct hidma_dev *dmadev = platform_get_drvdata(pdev);
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun dev_info(dmadev->ddev.dev, "HI-DMA engine shutdown\n");
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun pm_runtime_get_sync(dmadev->ddev.dev);
917*4882a593Smuzhiyun if (hidma_ll_disable(dmadev->lldev))
918*4882a593Smuzhiyun dev_warn(dmadev->ddev.dev, "channel did not stop\n");
919*4882a593Smuzhiyun pm_runtime_mark_last_busy(dmadev->ddev.dev);
920*4882a593Smuzhiyun pm_runtime_put_autosuspend(dmadev->ddev.dev);
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun }
923*4882a593Smuzhiyun
hidma_remove(struct platform_device * pdev)924*4882a593Smuzhiyun static int hidma_remove(struct platform_device *pdev)
925*4882a593Smuzhiyun {
926*4882a593Smuzhiyun struct hidma_dev *dmadev = platform_get_drvdata(pdev);
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun pm_runtime_get_sync(dmadev->ddev.dev);
929*4882a593Smuzhiyun dma_async_device_unregister(&dmadev->ddev);
930*4882a593Smuzhiyun if (!dmadev->lldev->msi_support)
931*4882a593Smuzhiyun devm_free_irq(dmadev->ddev.dev, dmadev->irq, dmadev->lldev);
932*4882a593Smuzhiyun else
933*4882a593Smuzhiyun hidma_free_msis(dmadev);
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun tasklet_kill(&dmadev->task);
936*4882a593Smuzhiyun hidma_sysfs_uninit(dmadev);
937*4882a593Smuzhiyun hidma_debug_uninit(dmadev);
938*4882a593Smuzhiyun hidma_ll_uninit(dmadev->lldev);
939*4882a593Smuzhiyun hidma_free(dmadev);
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun dev_info(&pdev->dev, "HI-DMA engine removed\n");
942*4882a593Smuzhiyun pm_runtime_put_sync_suspend(&pdev->dev);
943*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun return 0;
946*4882a593Smuzhiyun }
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_ACPI)
949*4882a593Smuzhiyun static const struct acpi_device_id hidma_acpi_ids[] = {
950*4882a593Smuzhiyun {"QCOM8061"},
951*4882a593Smuzhiyun {"QCOM8062", HIDMA_MSI_CAP},
952*4882a593Smuzhiyun {"QCOM8063", (HIDMA_MSI_CAP | HIDMA_IDENTITY_CAP)},
953*4882a593Smuzhiyun {},
954*4882a593Smuzhiyun };
955*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, hidma_acpi_ids);
956*4882a593Smuzhiyun #endif
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun static const struct of_device_id hidma_match[] = {
959*4882a593Smuzhiyun {.compatible = "qcom,hidma-1.0",},
960*4882a593Smuzhiyun {.compatible = "qcom,hidma-1.1", .data = (void *)(HIDMA_MSI_CAP),},
961*4882a593Smuzhiyun {.compatible = "qcom,hidma-1.2",
962*4882a593Smuzhiyun .data = (void *)(HIDMA_MSI_CAP | HIDMA_IDENTITY_CAP),},
963*4882a593Smuzhiyun {},
964*4882a593Smuzhiyun };
965*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, hidma_match);
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun static struct platform_driver hidma_driver = {
968*4882a593Smuzhiyun .probe = hidma_probe,
969*4882a593Smuzhiyun .remove = hidma_remove,
970*4882a593Smuzhiyun .shutdown = hidma_shutdown,
971*4882a593Smuzhiyun .driver = {
972*4882a593Smuzhiyun .name = "hidma",
973*4882a593Smuzhiyun .of_match_table = hidma_match,
974*4882a593Smuzhiyun .acpi_match_table = ACPI_PTR(hidma_acpi_ids),
975*4882a593Smuzhiyun },
976*4882a593Smuzhiyun };
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun module_platform_driver(hidma_driver);
979*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
980