xref: /OK3568_Linux_fs/kernel/drivers/dma/qcom/bam_dma.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2013-2014, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun /*
6*4882a593Smuzhiyun  * QCOM BAM DMA engine driver
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * QCOM BAM DMA blocks are distributed amongst a number of the on-chip
9*4882a593Smuzhiyun  * peripherals on the MSM 8x74.  The configuration of the channels are dependent
10*4882a593Smuzhiyun  * on the way they are hard wired to that specific peripheral.  The peripheral
11*4882a593Smuzhiyun  * device tree entries specify the configuration of each channel.
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * The DMA controller requires the use of external memory for storage of the
14*4882a593Smuzhiyun  * hardware descriptors for each channel.  The descriptor FIFO is accessed as a
15*4882a593Smuzhiyun  * circular buffer and operations are managed according to the offset within the
16*4882a593Smuzhiyun  * FIFO.  After pipe/channel reset, all of the pipe registers and internal state
17*4882a593Smuzhiyun  * are back to defaults.
18*4882a593Smuzhiyun  *
19*4882a593Smuzhiyun  * During DMA operations, we write descriptors to the FIFO, being careful to
20*4882a593Smuzhiyun  * handle wrapping and then write the last FIFO offset to that channel's
21*4882a593Smuzhiyun  * P_EVNT_REG register to kick off the transaction.  The P_SW_OFSTS register
22*4882a593Smuzhiyun  * indicates the current FIFO offset that is being processed, so there is some
23*4882a593Smuzhiyun  * indication of where the hardware is currently working.
24*4882a593Smuzhiyun  */
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #include <linux/kernel.h>
27*4882a593Smuzhiyun #include <linux/io.h>
28*4882a593Smuzhiyun #include <linux/init.h>
29*4882a593Smuzhiyun #include <linux/slab.h>
30*4882a593Smuzhiyun #include <linux/module.h>
31*4882a593Smuzhiyun #include <linux/interrupt.h>
32*4882a593Smuzhiyun #include <linux/dma-mapping.h>
33*4882a593Smuzhiyun #include <linux/scatterlist.h>
34*4882a593Smuzhiyun #include <linux/device.h>
35*4882a593Smuzhiyun #include <linux/platform_device.h>
36*4882a593Smuzhiyun #include <linux/of.h>
37*4882a593Smuzhiyun #include <linux/of_address.h>
38*4882a593Smuzhiyun #include <linux/of_irq.h>
39*4882a593Smuzhiyun #include <linux/of_dma.h>
40*4882a593Smuzhiyun #include <linux/circ_buf.h>
41*4882a593Smuzhiyun #include <linux/clk.h>
42*4882a593Smuzhiyun #include <linux/dmaengine.h>
43*4882a593Smuzhiyun #include <linux/pm_runtime.h>
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #include "../dmaengine.h"
46*4882a593Smuzhiyun #include "../virt-dma.h"
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun struct bam_desc_hw {
49*4882a593Smuzhiyun 	__le32 addr;		/* Buffer physical address */
50*4882a593Smuzhiyun 	__le16 size;		/* Buffer size in bytes */
51*4882a593Smuzhiyun 	__le16 flags;
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define BAM_DMA_AUTOSUSPEND_DELAY 100
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define DESC_FLAG_INT BIT(15)
57*4882a593Smuzhiyun #define DESC_FLAG_EOT BIT(14)
58*4882a593Smuzhiyun #define DESC_FLAG_EOB BIT(13)
59*4882a593Smuzhiyun #define DESC_FLAG_NWD BIT(12)
60*4882a593Smuzhiyun #define DESC_FLAG_CMD BIT(11)
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun struct bam_async_desc {
63*4882a593Smuzhiyun 	struct virt_dma_desc vd;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	u32 num_desc;
66*4882a593Smuzhiyun 	u32 xfer_len;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	/* transaction flags, EOT|EOB|NWD */
69*4882a593Smuzhiyun 	u16 flags;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	struct bam_desc_hw *curr_desc;
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	/* list node for the desc in the bam_chan list of descriptors */
74*4882a593Smuzhiyun 	struct list_head desc_node;
75*4882a593Smuzhiyun 	enum dma_transfer_direction dir;
76*4882a593Smuzhiyun 	size_t length;
77*4882a593Smuzhiyun 	struct bam_desc_hw desc[];
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun enum bam_reg {
81*4882a593Smuzhiyun 	BAM_CTRL,
82*4882a593Smuzhiyun 	BAM_REVISION,
83*4882a593Smuzhiyun 	BAM_NUM_PIPES,
84*4882a593Smuzhiyun 	BAM_DESC_CNT_TRSHLD,
85*4882a593Smuzhiyun 	BAM_IRQ_SRCS,
86*4882a593Smuzhiyun 	BAM_IRQ_SRCS_MSK,
87*4882a593Smuzhiyun 	BAM_IRQ_SRCS_UNMASKED,
88*4882a593Smuzhiyun 	BAM_IRQ_STTS,
89*4882a593Smuzhiyun 	BAM_IRQ_CLR,
90*4882a593Smuzhiyun 	BAM_IRQ_EN,
91*4882a593Smuzhiyun 	BAM_CNFG_BITS,
92*4882a593Smuzhiyun 	BAM_IRQ_SRCS_EE,
93*4882a593Smuzhiyun 	BAM_IRQ_SRCS_MSK_EE,
94*4882a593Smuzhiyun 	BAM_P_CTRL,
95*4882a593Smuzhiyun 	BAM_P_RST,
96*4882a593Smuzhiyun 	BAM_P_HALT,
97*4882a593Smuzhiyun 	BAM_P_IRQ_STTS,
98*4882a593Smuzhiyun 	BAM_P_IRQ_CLR,
99*4882a593Smuzhiyun 	BAM_P_IRQ_EN,
100*4882a593Smuzhiyun 	BAM_P_EVNT_DEST_ADDR,
101*4882a593Smuzhiyun 	BAM_P_EVNT_REG,
102*4882a593Smuzhiyun 	BAM_P_SW_OFSTS,
103*4882a593Smuzhiyun 	BAM_P_DATA_FIFO_ADDR,
104*4882a593Smuzhiyun 	BAM_P_DESC_FIFO_ADDR,
105*4882a593Smuzhiyun 	BAM_P_EVNT_GEN_TRSHLD,
106*4882a593Smuzhiyun 	BAM_P_FIFO_SIZES,
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun struct reg_offset_data {
110*4882a593Smuzhiyun 	u32 base_offset;
111*4882a593Smuzhiyun 	unsigned int pipe_mult, evnt_mult, ee_mult;
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun static const struct reg_offset_data bam_v1_3_reg_info[] = {
115*4882a593Smuzhiyun 	[BAM_CTRL]		= { 0x0F80, 0x00, 0x00, 0x00 },
116*4882a593Smuzhiyun 	[BAM_REVISION]		= { 0x0F84, 0x00, 0x00, 0x00 },
117*4882a593Smuzhiyun 	[BAM_NUM_PIPES]		= { 0x0FBC, 0x00, 0x00, 0x00 },
118*4882a593Smuzhiyun 	[BAM_DESC_CNT_TRSHLD]	= { 0x0F88, 0x00, 0x00, 0x00 },
119*4882a593Smuzhiyun 	[BAM_IRQ_SRCS]		= { 0x0F8C, 0x00, 0x00, 0x00 },
120*4882a593Smuzhiyun 	[BAM_IRQ_SRCS_MSK]	= { 0x0F90, 0x00, 0x00, 0x00 },
121*4882a593Smuzhiyun 	[BAM_IRQ_SRCS_UNMASKED]	= { 0x0FB0, 0x00, 0x00, 0x00 },
122*4882a593Smuzhiyun 	[BAM_IRQ_STTS]		= { 0x0F94, 0x00, 0x00, 0x00 },
123*4882a593Smuzhiyun 	[BAM_IRQ_CLR]		= { 0x0F98, 0x00, 0x00, 0x00 },
124*4882a593Smuzhiyun 	[BAM_IRQ_EN]		= { 0x0F9C, 0x00, 0x00, 0x00 },
125*4882a593Smuzhiyun 	[BAM_CNFG_BITS]		= { 0x0FFC, 0x00, 0x00, 0x00 },
126*4882a593Smuzhiyun 	[BAM_IRQ_SRCS_EE]	= { 0x1800, 0x00, 0x00, 0x80 },
127*4882a593Smuzhiyun 	[BAM_IRQ_SRCS_MSK_EE]	= { 0x1804, 0x00, 0x00, 0x80 },
128*4882a593Smuzhiyun 	[BAM_P_CTRL]		= { 0x0000, 0x80, 0x00, 0x00 },
129*4882a593Smuzhiyun 	[BAM_P_RST]		= { 0x0004, 0x80, 0x00, 0x00 },
130*4882a593Smuzhiyun 	[BAM_P_HALT]		= { 0x0008, 0x80, 0x00, 0x00 },
131*4882a593Smuzhiyun 	[BAM_P_IRQ_STTS]	= { 0x0010, 0x80, 0x00, 0x00 },
132*4882a593Smuzhiyun 	[BAM_P_IRQ_CLR]		= { 0x0014, 0x80, 0x00, 0x00 },
133*4882a593Smuzhiyun 	[BAM_P_IRQ_EN]		= { 0x0018, 0x80, 0x00, 0x00 },
134*4882a593Smuzhiyun 	[BAM_P_EVNT_DEST_ADDR]	= { 0x102C, 0x00, 0x40, 0x00 },
135*4882a593Smuzhiyun 	[BAM_P_EVNT_REG]	= { 0x1018, 0x00, 0x40, 0x00 },
136*4882a593Smuzhiyun 	[BAM_P_SW_OFSTS]	= { 0x1000, 0x00, 0x40, 0x00 },
137*4882a593Smuzhiyun 	[BAM_P_DATA_FIFO_ADDR]	= { 0x1024, 0x00, 0x40, 0x00 },
138*4882a593Smuzhiyun 	[BAM_P_DESC_FIFO_ADDR]	= { 0x101C, 0x00, 0x40, 0x00 },
139*4882a593Smuzhiyun 	[BAM_P_EVNT_GEN_TRSHLD]	= { 0x1028, 0x00, 0x40, 0x00 },
140*4882a593Smuzhiyun 	[BAM_P_FIFO_SIZES]	= { 0x1020, 0x00, 0x40, 0x00 },
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun static const struct reg_offset_data bam_v1_4_reg_info[] = {
144*4882a593Smuzhiyun 	[BAM_CTRL]		= { 0x0000, 0x00, 0x00, 0x00 },
145*4882a593Smuzhiyun 	[BAM_REVISION]		= { 0x0004, 0x00, 0x00, 0x00 },
146*4882a593Smuzhiyun 	[BAM_NUM_PIPES]		= { 0x003C, 0x00, 0x00, 0x00 },
147*4882a593Smuzhiyun 	[BAM_DESC_CNT_TRSHLD]	= { 0x0008, 0x00, 0x00, 0x00 },
148*4882a593Smuzhiyun 	[BAM_IRQ_SRCS]		= { 0x000C, 0x00, 0x00, 0x00 },
149*4882a593Smuzhiyun 	[BAM_IRQ_SRCS_MSK]	= { 0x0010, 0x00, 0x00, 0x00 },
150*4882a593Smuzhiyun 	[BAM_IRQ_SRCS_UNMASKED]	= { 0x0030, 0x00, 0x00, 0x00 },
151*4882a593Smuzhiyun 	[BAM_IRQ_STTS]		= { 0x0014, 0x00, 0x00, 0x00 },
152*4882a593Smuzhiyun 	[BAM_IRQ_CLR]		= { 0x0018, 0x00, 0x00, 0x00 },
153*4882a593Smuzhiyun 	[BAM_IRQ_EN]		= { 0x001C, 0x00, 0x00, 0x00 },
154*4882a593Smuzhiyun 	[BAM_CNFG_BITS]		= { 0x007C, 0x00, 0x00, 0x00 },
155*4882a593Smuzhiyun 	[BAM_IRQ_SRCS_EE]	= { 0x0800, 0x00, 0x00, 0x80 },
156*4882a593Smuzhiyun 	[BAM_IRQ_SRCS_MSK_EE]	= { 0x0804, 0x00, 0x00, 0x80 },
157*4882a593Smuzhiyun 	[BAM_P_CTRL]		= { 0x1000, 0x1000, 0x00, 0x00 },
158*4882a593Smuzhiyun 	[BAM_P_RST]		= { 0x1004, 0x1000, 0x00, 0x00 },
159*4882a593Smuzhiyun 	[BAM_P_HALT]		= { 0x1008, 0x1000, 0x00, 0x00 },
160*4882a593Smuzhiyun 	[BAM_P_IRQ_STTS]	= { 0x1010, 0x1000, 0x00, 0x00 },
161*4882a593Smuzhiyun 	[BAM_P_IRQ_CLR]		= { 0x1014, 0x1000, 0x00, 0x00 },
162*4882a593Smuzhiyun 	[BAM_P_IRQ_EN]		= { 0x1018, 0x1000, 0x00, 0x00 },
163*4882a593Smuzhiyun 	[BAM_P_EVNT_DEST_ADDR]	= { 0x182C, 0x00, 0x1000, 0x00 },
164*4882a593Smuzhiyun 	[BAM_P_EVNT_REG]	= { 0x1818, 0x00, 0x1000, 0x00 },
165*4882a593Smuzhiyun 	[BAM_P_SW_OFSTS]	= { 0x1800, 0x00, 0x1000, 0x00 },
166*4882a593Smuzhiyun 	[BAM_P_DATA_FIFO_ADDR]	= { 0x1824, 0x00, 0x1000, 0x00 },
167*4882a593Smuzhiyun 	[BAM_P_DESC_FIFO_ADDR]	= { 0x181C, 0x00, 0x1000, 0x00 },
168*4882a593Smuzhiyun 	[BAM_P_EVNT_GEN_TRSHLD]	= { 0x1828, 0x00, 0x1000, 0x00 },
169*4882a593Smuzhiyun 	[BAM_P_FIFO_SIZES]	= { 0x1820, 0x00, 0x1000, 0x00 },
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun static const struct reg_offset_data bam_v1_7_reg_info[] = {
173*4882a593Smuzhiyun 	[BAM_CTRL]		= { 0x00000, 0x00, 0x00, 0x00 },
174*4882a593Smuzhiyun 	[BAM_REVISION]		= { 0x01000, 0x00, 0x00, 0x00 },
175*4882a593Smuzhiyun 	[BAM_NUM_PIPES]		= { 0x01008, 0x00, 0x00, 0x00 },
176*4882a593Smuzhiyun 	[BAM_DESC_CNT_TRSHLD]	= { 0x00008, 0x00, 0x00, 0x00 },
177*4882a593Smuzhiyun 	[BAM_IRQ_SRCS]		= { 0x03010, 0x00, 0x00, 0x00 },
178*4882a593Smuzhiyun 	[BAM_IRQ_SRCS_MSK]	= { 0x03014, 0x00, 0x00, 0x00 },
179*4882a593Smuzhiyun 	[BAM_IRQ_SRCS_UNMASKED]	= { 0x03018, 0x00, 0x00, 0x00 },
180*4882a593Smuzhiyun 	[BAM_IRQ_STTS]		= { 0x00014, 0x00, 0x00, 0x00 },
181*4882a593Smuzhiyun 	[BAM_IRQ_CLR]		= { 0x00018, 0x00, 0x00, 0x00 },
182*4882a593Smuzhiyun 	[BAM_IRQ_EN]		= { 0x0001C, 0x00, 0x00, 0x00 },
183*4882a593Smuzhiyun 	[BAM_CNFG_BITS]		= { 0x0007C, 0x00, 0x00, 0x00 },
184*4882a593Smuzhiyun 	[BAM_IRQ_SRCS_EE]	= { 0x03000, 0x00, 0x00, 0x1000 },
185*4882a593Smuzhiyun 	[BAM_IRQ_SRCS_MSK_EE]	= { 0x03004, 0x00, 0x00, 0x1000 },
186*4882a593Smuzhiyun 	[BAM_P_CTRL]		= { 0x13000, 0x1000, 0x00, 0x00 },
187*4882a593Smuzhiyun 	[BAM_P_RST]		= { 0x13004, 0x1000, 0x00, 0x00 },
188*4882a593Smuzhiyun 	[BAM_P_HALT]		= { 0x13008, 0x1000, 0x00, 0x00 },
189*4882a593Smuzhiyun 	[BAM_P_IRQ_STTS]	= { 0x13010, 0x1000, 0x00, 0x00 },
190*4882a593Smuzhiyun 	[BAM_P_IRQ_CLR]		= { 0x13014, 0x1000, 0x00, 0x00 },
191*4882a593Smuzhiyun 	[BAM_P_IRQ_EN]		= { 0x13018, 0x1000, 0x00, 0x00 },
192*4882a593Smuzhiyun 	[BAM_P_EVNT_DEST_ADDR]	= { 0x1382C, 0x00, 0x1000, 0x00 },
193*4882a593Smuzhiyun 	[BAM_P_EVNT_REG]	= { 0x13818, 0x00, 0x1000, 0x00 },
194*4882a593Smuzhiyun 	[BAM_P_SW_OFSTS]	= { 0x13800, 0x00, 0x1000, 0x00 },
195*4882a593Smuzhiyun 	[BAM_P_DATA_FIFO_ADDR]	= { 0x13824, 0x00, 0x1000, 0x00 },
196*4882a593Smuzhiyun 	[BAM_P_DESC_FIFO_ADDR]	= { 0x1381C, 0x00, 0x1000, 0x00 },
197*4882a593Smuzhiyun 	[BAM_P_EVNT_GEN_TRSHLD]	= { 0x13828, 0x00, 0x1000, 0x00 },
198*4882a593Smuzhiyun 	[BAM_P_FIFO_SIZES]	= { 0x13820, 0x00, 0x1000, 0x00 },
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun /* BAM CTRL */
202*4882a593Smuzhiyun #define BAM_SW_RST			BIT(0)
203*4882a593Smuzhiyun #define BAM_EN				BIT(1)
204*4882a593Smuzhiyun #define BAM_EN_ACCUM			BIT(4)
205*4882a593Smuzhiyun #define BAM_TESTBUS_SEL_SHIFT		5
206*4882a593Smuzhiyun #define BAM_TESTBUS_SEL_MASK		0x3F
207*4882a593Smuzhiyun #define BAM_DESC_CACHE_SEL_SHIFT	13
208*4882a593Smuzhiyun #define BAM_DESC_CACHE_SEL_MASK		0x3
209*4882a593Smuzhiyun #define BAM_CACHED_DESC_STORE		BIT(15)
210*4882a593Smuzhiyun #define IBC_DISABLE			BIT(16)
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun /* BAM REVISION */
213*4882a593Smuzhiyun #define REVISION_SHIFT		0
214*4882a593Smuzhiyun #define REVISION_MASK		0xFF
215*4882a593Smuzhiyun #define NUM_EES_SHIFT		8
216*4882a593Smuzhiyun #define NUM_EES_MASK		0xF
217*4882a593Smuzhiyun #define CE_BUFFER_SIZE		BIT(13)
218*4882a593Smuzhiyun #define AXI_ACTIVE		BIT(14)
219*4882a593Smuzhiyun #define USE_VMIDMT		BIT(15)
220*4882a593Smuzhiyun #define SECURED			BIT(16)
221*4882a593Smuzhiyun #define BAM_HAS_NO_BYPASS	BIT(17)
222*4882a593Smuzhiyun #define HIGH_FREQUENCY_BAM	BIT(18)
223*4882a593Smuzhiyun #define INACTIV_TMRS_EXST	BIT(19)
224*4882a593Smuzhiyun #define NUM_INACTIV_TMRS	BIT(20)
225*4882a593Smuzhiyun #define DESC_CACHE_DEPTH_SHIFT	21
226*4882a593Smuzhiyun #define DESC_CACHE_DEPTH_1	(0 << DESC_CACHE_DEPTH_SHIFT)
227*4882a593Smuzhiyun #define DESC_CACHE_DEPTH_2	(1 << DESC_CACHE_DEPTH_SHIFT)
228*4882a593Smuzhiyun #define DESC_CACHE_DEPTH_3	(2 << DESC_CACHE_DEPTH_SHIFT)
229*4882a593Smuzhiyun #define DESC_CACHE_DEPTH_4	(3 << DESC_CACHE_DEPTH_SHIFT)
230*4882a593Smuzhiyun #define CMD_DESC_EN		BIT(23)
231*4882a593Smuzhiyun #define INACTIV_TMR_BASE_SHIFT	24
232*4882a593Smuzhiyun #define INACTIV_TMR_BASE_MASK	0xFF
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun /* BAM NUM PIPES */
235*4882a593Smuzhiyun #define BAM_NUM_PIPES_SHIFT		0
236*4882a593Smuzhiyun #define BAM_NUM_PIPES_MASK		0xFF
237*4882a593Smuzhiyun #define PERIPH_NON_PIPE_GRP_SHIFT	16
238*4882a593Smuzhiyun #define PERIPH_NON_PIP_GRP_MASK		0xFF
239*4882a593Smuzhiyun #define BAM_NON_PIPE_GRP_SHIFT		24
240*4882a593Smuzhiyun #define BAM_NON_PIPE_GRP_MASK		0xFF
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun /* BAM CNFG BITS */
243*4882a593Smuzhiyun #define BAM_PIPE_CNFG		BIT(2)
244*4882a593Smuzhiyun #define BAM_FULL_PIPE		BIT(11)
245*4882a593Smuzhiyun #define BAM_NO_EXT_P_RST	BIT(12)
246*4882a593Smuzhiyun #define BAM_IBC_DISABLE		BIT(13)
247*4882a593Smuzhiyun #define BAM_SB_CLK_REQ		BIT(14)
248*4882a593Smuzhiyun #define BAM_PSM_CSW_REQ		BIT(15)
249*4882a593Smuzhiyun #define BAM_PSM_P_RES		BIT(16)
250*4882a593Smuzhiyun #define BAM_AU_P_RES		BIT(17)
251*4882a593Smuzhiyun #define BAM_SI_P_RES		BIT(18)
252*4882a593Smuzhiyun #define BAM_WB_P_RES		BIT(19)
253*4882a593Smuzhiyun #define BAM_WB_BLK_CSW		BIT(20)
254*4882a593Smuzhiyun #define BAM_WB_CSW_ACK_IDL	BIT(21)
255*4882a593Smuzhiyun #define BAM_WB_RETR_SVPNT	BIT(22)
256*4882a593Smuzhiyun #define BAM_WB_DSC_AVL_P_RST	BIT(23)
257*4882a593Smuzhiyun #define BAM_REG_P_EN		BIT(24)
258*4882a593Smuzhiyun #define BAM_PSM_P_HD_DATA	BIT(25)
259*4882a593Smuzhiyun #define BAM_AU_ACCUMED		BIT(26)
260*4882a593Smuzhiyun #define BAM_CMD_ENABLE		BIT(27)
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun #define BAM_CNFG_BITS_DEFAULT	(BAM_PIPE_CNFG |	\
263*4882a593Smuzhiyun 				 BAM_NO_EXT_P_RST |	\
264*4882a593Smuzhiyun 				 BAM_IBC_DISABLE |	\
265*4882a593Smuzhiyun 				 BAM_SB_CLK_REQ |	\
266*4882a593Smuzhiyun 				 BAM_PSM_CSW_REQ |	\
267*4882a593Smuzhiyun 				 BAM_PSM_P_RES |	\
268*4882a593Smuzhiyun 				 BAM_AU_P_RES |		\
269*4882a593Smuzhiyun 				 BAM_SI_P_RES |		\
270*4882a593Smuzhiyun 				 BAM_WB_P_RES |		\
271*4882a593Smuzhiyun 				 BAM_WB_BLK_CSW |	\
272*4882a593Smuzhiyun 				 BAM_WB_CSW_ACK_IDL |	\
273*4882a593Smuzhiyun 				 BAM_WB_RETR_SVPNT |	\
274*4882a593Smuzhiyun 				 BAM_WB_DSC_AVL_P_RST |	\
275*4882a593Smuzhiyun 				 BAM_REG_P_EN |		\
276*4882a593Smuzhiyun 				 BAM_PSM_P_HD_DATA |	\
277*4882a593Smuzhiyun 				 BAM_AU_ACCUMED |	\
278*4882a593Smuzhiyun 				 BAM_CMD_ENABLE)
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun /* PIPE CTRL */
281*4882a593Smuzhiyun #define P_EN			BIT(1)
282*4882a593Smuzhiyun #define P_DIRECTION		BIT(3)
283*4882a593Smuzhiyun #define P_SYS_STRM		BIT(4)
284*4882a593Smuzhiyun #define P_SYS_MODE		BIT(5)
285*4882a593Smuzhiyun #define P_AUTO_EOB		BIT(6)
286*4882a593Smuzhiyun #define P_AUTO_EOB_SEL_SHIFT	7
287*4882a593Smuzhiyun #define P_AUTO_EOB_SEL_512	(0 << P_AUTO_EOB_SEL_SHIFT)
288*4882a593Smuzhiyun #define P_AUTO_EOB_SEL_256	(1 << P_AUTO_EOB_SEL_SHIFT)
289*4882a593Smuzhiyun #define P_AUTO_EOB_SEL_128	(2 << P_AUTO_EOB_SEL_SHIFT)
290*4882a593Smuzhiyun #define P_AUTO_EOB_SEL_64	(3 << P_AUTO_EOB_SEL_SHIFT)
291*4882a593Smuzhiyun #define P_PREFETCH_LIMIT_SHIFT	9
292*4882a593Smuzhiyun #define P_PREFETCH_LIMIT_32	(0 << P_PREFETCH_LIMIT_SHIFT)
293*4882a593Smuzhiyun #define P_PREFETCH_LIMIT_16	(1 << P_PREFETCH_LIMIT_SHIFT)
294*4882a593Smuzhiyun #define P_PREFETCH_LIMIT_4	(2 << P_PREFETCH_LIMIT_SHIFT)
295*4882a593Smuzhiyun #define P_WRITE_NWD		BIT(11)
296*4882a593Smuzhiyun #define P_LOCK_GROUP_SHIFT	16
297*4882a593Smuzhiyun #define P_LOCK_GROUP_MASK	0x1F
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun /* BAM_DESC_CNT_TRSHLD */
300*4882a593Smuzhiyun #define CNT_TRSHLD		0xffff
301*4882a593Smuzhiyun #define DEFAULT_CNT_THRSHLD	0x4
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun /* BAM_IRQ_SRCS */
304*4882a593Smuzhiyun #define BAM_IRQ			BIT(31)
305*4882a593Smuzhiyun #define P_IRQ			0x7fffffff
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun /* BAM_IRQ_SRCS_MSK */
308*4882a593Smuzhiyun #define BAM_IRQ_MSK		BAM_IRQ
309*4882a593Smuzhiyun #define P_IRQ_MSK		P_IRQ
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun /* BAM_IRQ_STTS */
312*4882a593Smuzhiyun #define BAM_TIMER_IRQ		BIT(4)
313*4882a593Smuzhiyun #define BAM_EMPTY_IRQ		BIT(3)
314*4882a593Smuzhiyun #define BAM_ERROR_IRQ		BIT(2)
315*4882a593Smuzhiyun #define BAM_HRESP_ERR_IRQ	BIT(1)
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun /* BAM_IRQ_CLR */
318*4882a593Smuzhiyun #define BAM_TIMER_CLR		BIT(4)
319*4882a593Smuzhiyun #define BAM_EMPTY_CLR		BIT(3)
320*4882a593Smuzhiyun #define BAM_ERROR_CLR		BIT(2)
321*4882a593Smuzhiyun #define BAM_HRESP_ERR_CLR	BIT(1)
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun /* BAM_IRQ_EN */
324*4882a593Smuzhiyun #define BAM_TIMER_EN		BIT(4)
325*4882a593Smuzhiyun #define BAM_EMPTY_EN		BIT(3)
326*4882a593Smuzhiyun #define BAM_ERROR_EN		BIT(2)
327*4882a593Smuzhiyun #define BAM_HRESP_ERR_EN	BIT(1)
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun /* BAM_P_IRQ_EN */
330*4882a593Smuzhiyun #define P_PRCSD_DESC_EN		BIT(0)
331*4882a593Smuzhiyun #define P_TIMER_EN		BIT(1)
332*4882a593Smuzhiyun #define P_WAKE_EN		BIT(2)
333*4882a593Smuzhiyun #define P_OUT_OF_DESC_EN	BIT(3)
334*4882a593Smuzhiyun #define P_ERR_EN		BIT(4)
335*4882a593Smuzhiyun #define P_TRNSFR_END_EN		BIT(5)
336*4882a593Smuzhiyun #define P_DEFAULT_IRQS_EN	(P_PRCSD_DESC_EN | P_ERR_EN | P_TRNSFR_END_EN)
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun /* BAM_P_SW_OFSTS */
339*4882a593Smuzhiyun #define P_SW_OFSTS_MASK		0xffff
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun #define BAM_DESC_FIFO_SIZE	SZ_32K
342*4882a593Smuzhiyun #define MAX_DESCRIPTORS (BAM_DESC_FIFO_SIZE / sizeof(struct bam_desc_hw) - 1)
343*4882a593Smuzhiyun #define BAM_FIFO_SIZE	(SZ_32K - 8)
344*4882a593Smuzhiyun #define IS_BUSY(chan)	(CIRC_SPACE(bchan->tail, bchan->head,\
345*4882a593Smuzhiyun 			 MAX_DESCRIPTORS + 1) == 0)
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun struct bam_chan {
348*4882a593Smuzhiyun 	struct virt_dma_chan vc;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	struct bam_device *bdev;
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	/* configuration from device tree */
353*4882a593Smuzhiyun 	u32 id;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	/* runtime configuration */
356*4882a593Smuzhiyun 	struct dma_slave_config slave;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	/* fifo storage */
359*4882a593Smuzhiyun 	struct bam_desc_hw *fifo_virt;
360*4882a593Smuzhiyun 	dma_addr_t fifo_phys;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	/* fifo markers */
363*4882a593Smuzhiyun 	unsigned short head;		/* start of active descriptor entries */
364*4882a593Smuzhiyun 	unsigned short tail;		/* end of active descriptor entries */
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	unsigned int initialized;	/* is the channel hw initialized? */
367*4882a593Smuzhiyun 	unsigned int paused;		/* is the channel paused? */
368*4882a593Smuzhiyun 	unsigned int reconfigure;	/* new slave config? */
369*4882a593Smuzhiyun 	/* list of descriptors currently processed */
370*4882a593Smuzhiyun 	struct list_head desc_list;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	struct list_head node;
373*4882a593Smuzhiyun };
374*4882a593Smuzhiyun 
to_bam_chan(struct dma_chan * common)375*4882a593Smuzhiyun static inline struct bam_chan *to_bam_chan(struct dma_chan *common)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun 	return container_of(common, struct bam_chan, vc.chan);
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun struct bam_device {
381*4882a593Smuzhiyun 	void __iomem *regs;
382*4882a593Smuzhiyun 	struct device *dev;
383*4882a593Smuzhiyun 	struct dma_device common;
384*4882a593Smuzhiyun 	struct bam_chan *channels;
385*4882a593Smuzhiyun 	u32 num_channels;
386*4882a593Smuzhiyun 	u32 num_ees;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	/* execution environment ID, from DT */
389*4882a593Smuzhiyun 	u32 ee;
390*4882a593Smuzhiyun 	bool controlled_remotely;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	const struct reg_offset_data *layout;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	struct clk *bamclk;
395*4882a593Smuzhiyun 	int irq;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	/* dma start transaction tasklet */
398*4882a593Smuzhiyun 	struct tasklet_struct task;
399*4882a593Smuzhiyun };
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun /**
402*4882a593Smuzhiyun  * bam_addr - returns BAM register address
403*4882a593Smuzhiyun  * @bdev: bam device
404*4882a593Smuzhiyun  * @pipe: pipe instance (ignored when register doesn't have multiple instances)
405*4882a593Smuzhiyun  * @reg:  register enum
406*4882a593Smuzhiyun  */
bam_addr(struct bam_device * bdev,u32 pipe,enum bam_reg reg)407*4882a593Smuzhiyun static inline void __iomem *bam_addr(struct bam_device *bdev, u32 pipe,
408*4882a593Smuzhiyun 		enum bam_reg reg)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun 	const struct reg_offset_data r = bdev->layout[reg];
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	return bdev->regs + r.base_offset +
413*4882a593Smuzhiyun 		r.pipe_mult * pipe +
414*4882a593Smuzhiyun 		r.evnt_mult * pipe +
415*4882a593Smuzhiyun 		r.ee_mult * bdev->ee;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun /**
419*4882a593Smuzhiyun  * bam_reset_channel - Reset individual BAM DMA channel
420*4882a593Smuzhiyun  * @bchan: bam channel
421*4882a593Smuzhiyun  *
422*4882a593Smuzhiyun  * This function resets a specific BAM channel
423*4882a593Smuzhiyun  */
bam_reset_channel(struct bam_chan * bchan)424*4882a593Smuzhiyun static void bam_reset_channel(struct bam_chan *bchan)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun 	struct bam_device *bdev = bchan->bdev;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	lockdep_assert_held(&bchan->vc.lock);
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	/* reset channel */
431*4882a593Smuzhiyun 	writel_relaxed(1, bam_addr(bdev, bchan->id, BAM_P_RST));
432*4882a593Smuzhiyun 	writel_relaxed(0, bam_addr(bdev, bchan->id, BAM_P_RST));
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	/* don't allow cpu to reorder BAM register accesses done after this */
435*4882a593Smuzhiyun 	wmb();
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	/* make sure hw is initialized when channel is used the first time  */
438*4882a593Smuzhiyun 	bchan->initialized = 0;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun /**
442*4882a593Smuzhiyun  * bam_chan_init_hw - Initialize channel hardware
443*4882a593Smuzhiyun  * @bchan: bam channel
444*4882a593Smuzhiyun  * @dir: DMA transfer direction
445*4882a593Smuzhiyun  *
446*4882a593Smuzhiyun  * This function resets and initializes the BAM channel
447*4882a593Smuzhiyun  */
bam_chan_init_hw(struct bam_chan * bchan,enum dma_transfer_direction dir)448*4882a593Smuzhiyun static void bam_chan_init_hw(struct bam_chan *bchan,
449*4882a593Smuzhiyun 	enum dma_transfer_direction dir)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun 	struct bam_device *bdev = bchan->bdev;
452*4882a593Smuzhiyun 	u32 val;
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	/* Reset the channel to clear internal state of the FIFO */
455*4882a593Smuzhiyun 	bam_reset_channel(bchan);
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	/*
458*4882a593Smuzhiyun 	 * write out 8 byte aligned address.  We have enough space for this
459*4882a593Smuzhiyun 	 * because we allocated 1 more descriptor (8 bytes) than we can use
460*4882a593Smuzhiyun 	 */
461*4882a593Smuzhiyun 	writel_relaxed(ALIGN(bchan->fifo_phys, sizeof(struct bam_desc_hw)),
462*4882a593Smuzhiyun 			bam_addr(bdev, bchan->id, BAM_P_DESC_FIFO_ADDR));
463*4882a593Smuzhiyun 	writel_relaxed(BAM_FIFO_SIZE,
464*4882a593Smuzhiyun 			bam_addr(bdev, bchan->id, BAM_P_FIFO_SIZES));
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	/* enable the per pipe interrupts, enable EOT, ERR, and INT irqs */
467*4882a593Smuzhiyun 	writel_relaxed(P_DEFAULT_IRQS_EN,
468*4882a593Smuzhiyun 			bam_addr(bdev, bchan->id, BAM_P_IRQ_EN));
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	/* unmask the specific pipe and EE combo */
471*4882a593Smuzhiyun 	val = readl_relaxed(bam_addr(bdev, 0, BAM_IRQ_SRCS_MSK_EE));
472*4882a593Smuzhiyun 	val |= BIT(bchan->id);
473*4882a593Smuzhiyun 	writel_relaxed(val, bam_addr(bdev, 0, BAM_IRQ_SRCS_MSK_EE));
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	/* don't allow cpu to reorder the channel enable done below */
476*4882a593Smuzhiyun 	wmb();
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	/* set fixed direction and mode, then enable channel */
479*4882a593Smuzhiyun 	val = P_EN | P_SYS_MODE;
480*4882a593Smuzhiyun 	if (dir == DMA_DEV_TO_MEM)
481*4882a593Smuzhiyun 		val |= P_DIRECTION;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	writel_relaxed(val, bam_addr(bdev, bchan->id, BAM_P_CTRL));
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	bchan->initialized = 1;
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	/* init FIFO pointers */
488*4882a593Smuzhiyun 	bchan->head = 0;
489*4882a593Smuzhiyun 	bchan->tail = 0;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun /**
493*4882a593Smuzhiyun  * bam_alloc_chan - Allocate channel resources for DMA channel.
494*4882a593Smuzhiyun  * @chan: specified channel
495*4882a593Smuzhiyun  *
496*4882a593Smuzhiyun  * This function allocates the FIFO descriptor memory
497*4882a593Smuzhiyun  */
bam_alloc_chan(struct dma_chan * chan)498*4882a593Smuzhiyun static int bam_alloc_chan(struct dma_chan *chan)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun 	struct bam_chan *bchan = to_bam_chan(chan);
501*4882a593Smuzhiyun 	struct bam_device *bdev = bchan->bdev;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	if (bchan->fifo_virt)
504*4882a593Smuzhiyun 		return 0;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	/* allocate FIFO descriptor space, but only if necessary */
507*4882a593Smuzhiyun 	bchan->fifo_virt = dma_alloc_wc(bdev->dev, BAM_DESC_FIFO_SIZE,
508*4882a593Smuzhiyun 					&bchan->fifo_phys, GFP_KERNEL);
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	if (!bchan->fifo_virt) {
511*4882a593Smuzhiyun 		dev_err(bdev->dev, "Failed to allocate desc fifo\n");
512*4882a593Smuzhiyun 		return -ENOMEM;
513*4882a593Smuzhiyun 	}
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	return 0;
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun 
bam_pm_runtime_get_sync(struct device * dev)518*4882a593Smuzhiyun static int bam_pm_runtime_get_sync(struct device *dev)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun 	if (pm_runtime_enabled(dev))
521*4882a593Smuzhiyun 		return pm_runtime_get_sync(dev);
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	return 0;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun /**
527*4882a593Smuzhiyun  * bam_free_chan - Frees dma resources associated with specific channel
528*4882a593Smuzhiyun  * @chan: specified channel
529*4882a593Smuzhiyun  *
530*4882a593Smuzhiyun  * Free the allocated fifo descriptor memory and channel resources
531*4882a593Smuzhiyun  *
532*4882a593Smuzhiyun  */
bam_free_chan(struct dma_chan * chan)533*4882a593Smuzhiyun static void bam_free_chan(struct dma_chan *chan)
534*4882a593Smuzhiyun {
535*4882a593Smuzhiyun 	struct bam_chan *bchan = to_bam_chan(chan);
536*4882a593Smuzhiyun 	struct bam_device *bdev = bchan->bdev;
537*4882a593Smuzhiyun 	u32 val;
538*4882a593Smuzhiyun 	unsigned long flags;
539*4882a593Smuzhiyun 	int ret;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	ret = bam_pm_runtime_get_sync(bdev->dev);
542*4882a593Smuzhiyun 	if (ret < 0)
543*4882a593Smuzhiyun 		return;
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	vchan_free_chan_resources(to_virt_chan(chan));
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	if (!list_empty(&bchan->desc_list)) {
548*4882a593Smuzhiyun 		dev_err(bchan->bdev->dev, "Cannot free busy channel\n");
549*4882a593Smuzhiyun 		goto err;
550*4882a593Smuzhiyun 	}
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	spin_lock_irqsave(&bchan->vc.lock, flags);
553*4882a593Smuzhiyun 	bam_reset_channel(bchan);
554*4882a593Smuzhiyun 	spin_unlock_irqrestore(&bchan->vc.lock, flags);
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	dma_free_wc(bdev->dev, BAM_DESC_FIFO_SIZE, bchan->fifo_virt,
557*4882a593Smuzhiyun 		    bchan->fifo_phys);
558*4882a593Smuzhiyun 	bchan->fifo_virt = NULL;
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	/* mask irq for pipe/channel */
561*4882a593Smuzhiyun 	val = readl_relaxed(bam_addr(bdev, 0, BAM_IRQ_SRCS_MSK_EE));
562*4882a593Smuzhiyun 	val &= ~BIT(bchan->id);
563*4882a593Smuzhiyun 	writel_relaxed(val, bam_addr(bdev, 0, BAM_IRQ_SRCS_MSK_EE));
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	/* disable irq */
566*4882a593Smuzhiyun 	writel_relaxed(0, bam_addr(bdev, bchan->id, BAM_P_IRQ_EN));
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun err:
569*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(bdev->dev);
570*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(bdev->dev);
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun /**
574*4882a593Smuzhiyun  * bam_slave_config - set slave configuration for channel
575*4882a593Smuzhiyun  * @chan: dma channel
576*4882a593Smuzhiyun  * @cfg: slave configuration
577*4882a593Smuzhiyun  *
578*4882a593Smuzhiyun  * Sets slave configuration for channel
579*4882a593Smuzhiyun  *
580*4882a593Smuzhiyun  */
bam_slave_config(struct dma_chan * chan,struct dma_slave_config * cfg)581*4882a593Smuzhiyun static int bam_slave_config(struct dma_chan *chan,
582*4882a593Smuzhiyun 			    struct dma_slave_config *cfg)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun 	struct bam_chan *bchan = to_bam_chan(chan);
585*4882a593Smuzhiyun 	unsigned long flag;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	spin_lock_irqsave(&bchan->vc.lock, flag);
588*4882a593Smuzhiyun 	memcpy(&bchan->slave, cfg, sizeof(*cfg));
589*4882a593Smuzhiyun 	bchan->reconfigure = 1;
590*4882a593Smuzhiyun 	spin_unlock_irqrestore(&bchan->vc.lock, flag);
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	return 0;
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun /**
596*4882a593Smuzhiyun  * bam_prep_slave_sg - Prep slave sg transaction
597*4882a593Smuzhiyun  *
598*4882a593Smuzhiyun  * @chan: dma channel
599*4882a593Smuzhiyun  * @sgl: scatter gather list
600*4882a593Smuzhiyun  * @sg_len: length of sg
601*4882a593Smuzhiyun  * @direction: DMA transfer direction
602*4882a593Smuzhiyun  * @flags: DMA flags
603*4882a593Smuzhiyun  * @context: transfer context (unused)
604*4882a593Smuzhiyun  */
bam_prep_slave_sg(struct dma_chan * chan,struct scatterlist * sgl,unsigned int sg_len,enum dma_transfer_direction direction,unsigned long flags,void * context)605*4882a593Smuzhiyun static struct dma_async_tx_descriptor *bam_prep_slave_sg(struct dma_chan *chan,
606*4882a593Smuzhiyun 	struct scatterlist *sgl, unsigned int sg_len,
607*4882a593Smuzhiyun 	enum dma_transfer_direction direction, unsigned long flags,
608*4882a593Smuzhiyun 	void *context)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun 	struct bam_chan *bchan = to_bam_chan(chan);
611*4882a593Smuzhiyun 	struct bam_device *bdev = bchan->bdev;
612*4882a593Smuzhiyun 	struct bam_async_desc *async_desc;
613*4882a593Smuzhiyun 	struct scatterlist *sg;
614*4882a593Smuzhiyun 	u32 i;
615*4882a593Smuzhiyun 	struct bam_desc_hw *desc;
616*4882a593Smuzhiyun 	unsigned int num_alloc = 0;
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	if (!is_slave_direction(direction)) {
620*4882a593Smuzhiyun 		dev_err(bdev->dev, "invalid dma direction\n");
621*4882a593Smuzhiyun 		return NULL;
622*4882a593Smuzhiyun 	}
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	/* calculate number of required entries */
625*4882a593Smuzhiyun 	for_each_sg(sgl, sg, sg_len, i)
626*4882a593Smuzhiyun 		num_alloc += DIV_ROUND_UP(sg_dma_len(sg), BAM_FIFO_SIZE);
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	/* allocate enough room to accomodate the number of entries */
629*4882a593Smuzhiyun 	async_desc = kzalloc(struct_size(async_desc, desc, num_alloc),
630*4882a593Smuzhiyun 			     GFP_NOWAIT);
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	if (!async_desc)
633*4882a593Smuzhiyun 		goto err_out;
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	if (flags & DMA_PREP_FENCE)
636*4882a593Smuzhiyun 		async_desc->flags |= DESC_FLAG_NWD;
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	if (flags & DMA_PREP_INTERRUPT)
639*4882a593Smuzhiyun 		async_desc->flags |= DESC_FLAG_EOT;
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	async_desc->num_desc = num_alloc;
642*4882a593Smuzhiyun 	async_desc->curr_desc = async_desc->desc;
643*4882a593Smuzhiyun 	async_desc->dir = direction;
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	/* fill in temporary descriptors */
646*4882a593Smuzhiyun 	desc = async_desc->desc;
647*4882a593Smuzhiyun 	for_each_sg(sgl, sg, sg_len, i) {
648*4882a593Smuzhiyun 		unsigned int remainder = sg_dma_len(sg);
649*4882a593Smuzhiyun 		unsigned int curr_offset = 0;
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 		do {
652*4882a593Smuzhiyun 			if (flags & DMA_PREP_CMD)
653*4882a593Smuzhiyun 				desc->flags |= cpu_to_le16(DESC_FLAG_CMD);
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 			desc->addr = cpu_to_le32(sg_dma_address(sg) +
656*4882a593Smuzhiyun 						 curr_offset);
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 			if (remainder > BAM_FIFO_SIZE) {
659*4882a593Smuzhiyun 				desc->size = cpu_to_le16(BAM_FIFO_SIZE);
660*4882a593Smuzhiyun 				remainder -= BAM_FIFO_SIZE;
661*4882a593Smuzhiyun 				curr_offset += BAM_FIFO_SIZE;
662*4882a593Smuzhiyun 			} else {
663*4882a593Smuzhiyun 				desc->size = cpu_to_le16(remainder);
664*4882a593Smuzhiyun 				remainder = 0;
665*4882a593Smuzhiyun 			}
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 			async_desc->length += le16_to_cpu(desc->size);
668*4882a593Smuzhiyun 			desc++;
669*4882a593Smuzhiyun 		} while (remainder > 0);
670*4882a593Smuzhiyun 	}
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	return vchan_tx_prep(&bchan->vc, &async_desc->vd, flags);
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun err_out:
675*4882a593Smuzhiyun 	kfree(async_desc);
676*4882a593Smuzhiyun 	return NULL;
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun /**
680*4882a593Smuzhiyun  * bam_dma_terminate_all - terminate all transactions on a channel
681*4882a593Smuzhiyun  * @chan: bam dma channel
682*4882a593Smuzhiyun  *
683*4882a593Smuzhiyun  * Dequeues and frees all transactions
684*4882a593Smuzhiyun  * No callbacks are done
685*4882a593Smuzhiyun  *
686*4882a593Smuzhiyun  */
bam_dma_terminate_all(struct dma_chan * chan)687*4882a593Smuzhiyun static int bam_dma_terminate_all(struct dma_chan *chan)
688*4882a593Smuzhiyun {
689*4882a593Smuzhiyun 	struct bam_chan *bchan = to_bam_chan(chan);
690*4882a593Smuzhiyun 	struct bam_async_desc *async_desc, *tmp;
691*4882a593Smuzhiyun 	unsigned long flag;
692*4882a593Smuzhiyun 	LIST_HEAD(head);
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	/* remove all transactions, including active transaction */
695*4882a593Smuzhiyun 	spin_lock_irqsave(&bchan->vc.lock, flag);
696*4882a593Smuzhiyun 	/*
697*4882a593Smuzhiyun 	 * If we have transactions queued, then some might be committed to the
698*4882a593Smuzhiyun 	 * hardware in the desc fifo.  The only way to reset the desc fifo is
699*4882a593Smuzhiyun 	 * to do a hardware reset (either by pipe or the entire block).
700*4882a593Smuzhiyun 	 * bam_chan_init_hw() will trigger a pipe reset, and also reinit the
701*4882a593Smuzhiyun 	 * pipe.  If the pipe is left disabled (default state after pipe reset)
702*4882a593Smuzhiyun 	 * and is accessed by a connected hardware engine, a fatal error in
703*4882a593Smuzhiyun 	 * the BAM will occur.  There is a small window where this could happen
704*4882a593Smuzhiyun 	 * with bam_chan_init_hw(), but it is assumed that the caller has
705*4882a593Smuzhiyun 	 * stopped activity on any attached hardware engine.  Make sure to do
706*4882a593Smuzhiyun 	 * this first so that the BAM hardware doesn't cause memory corruption
707*4882a593Smuzhiyun 	 * by accessing freed resources.
708*4882a593Smuzhiyun 	 */
709*4882a593Smuzhiyun 	if (!list_empty(&bchan->desc_list)) {
710*4882a593Smuzhiyun 		async_desc = list_first_entry(&bchan->desc_list,
711*4882a593Smuzhiyun 					      struct bam_async_desc, desc_node);
712*4882a593Smuzhiyun 		bam_chan_init_hw(bchan, async_desc->dir);
713*4882a593Smuzhiyun 	}
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	list_for_each_entry_safe(async_desc, tmp,
716*4882a593Smuzhiyun 				 &bchan->desc_list, desc_node) {
717*4882a593Smuzhiyun 		list_add(&async_desc->vd.node, &bchan->vc.desc_issued);
718*4882a593Smuzhiyun 		list_del(&async_desc->desc_node);
719*4882a593Smuzhiyun 	}
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	vchan_get_all_descriptors(&bchan->vc, &head);
722*4882a593Smuzhiyun 	spin_unlock_irqrestore(&bchan->vc.lock, flag);
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	vchan_dma_desc_free_list(&bchan->vc, &head);
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	return 0;
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun /**
730*4882a593Smuzhiyun  * bam_pause - Pause DMA channel
731*4882a593Smuzhiyun  * @chan: dma channel
732*4882a593Smuzhiyun  *
733*4882a593Smuzhiyun  */
bam_pause(struct dma_chan * chan)734*4882a593Smuzhiyun static int bam_pause(struct dma_chan *chan)
735*4882a593Smuzhiyun {
736*4882a593Smuzhiyun 	struct bam_chan *bchan = to_bam_chan(chan);
737*4882a593Smuzhiyun 	struct bam_device *bdev = bchan->bdev;
738*4882a593Smuzhiyun 	unsigned long flag;
739*4882a593Smuzhiyun 	int ret;
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	ret = bam_pm_runtime_get_sync(bdev->dev);
742*4882a593Smuzhiyun 	if (ret < 0)
743*4882a593Smuzhiyun 		return ret;
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	spin_lock_irqsave(&bchan->vc.lock, flag);
746*4882a593Smuzhiyun 	writel_relaxed(1, bam_addr(bdev, bchan->id, BAM_P_HALT));
747*4882a593Smuzhiyun 	bchan->paused = 1;
748*4882a593Smuzhiyun 	spin_unlock_irqrestore(&bchan->vc.lock, flag);
749*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(bdev->dev);
750*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(bdev->dev);
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	return 0;
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun /**
756*4882a593Smuzhiyun  * bam_resume - Resume DMA channel operations
757*4882a593Smuzhiyun  * @chan: dma channel
758*4882a593Smuzhiyun  *
759*4882a593Smuzhiyun  */
bam_resume(struct dma_chan * chan)760*4882a593Smuzhiyun static int bam_resume(struct dma_chan *chan)
761*4882a593Smuzhiyun {
762*4882a593Smuzhiyun 	struct bam_chan *bchan = to_bam_chan(chan);
763*4882a593Smuzhiyun 	struct bam_device *bdev = bchan->bdev;
764*4882a593Smuzhiyun 	unsigned long flag;
765*4882a593Smuzhiyun 	int ret;
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	ret = bam_pm_runtime_get_sync(bdev->dev);
768*4882a593Smuzhiyun 	if (ret < 0)
769*4882a593Smuzhiyun 		return ret;
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	spin_lock_irqsave(&bchan->vc.lock, flag);
772*4882a593Smuzhiyun 	writel_relaxed(0, bam_addr(bdev, bchan->id, BAM_P_HALT));
773*4882a593Smuzhiyun 	bchan->paused = 0;
774*4882a593Smuzhiyun 	spin_unlock_irqrestore(&bchan->vc.lock, flag);
775*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(bdev->dev);
776*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(bdev->dev);
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	return 0;
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun /**
782*4882a593Smuzhiyun  * process_channel_irqs - processes the channel interrupts
783*4882a593Smuzhiyun  * @bdev: bam controller
784*4882a593Smuzhiyun  *
785*4882a593Smuzhiyun  * This function processes the channel interrupts
786*4882a593Smuzhiyun  *
787*4882a593Smuzhiyun  */
process_channel_irqs(struct bam_device * bdev)788*4882a593Smuzhiyun static u32 process_channel_irqs(struct bam_device *bdev)
789*4882a593Smuzhiyun {
790*4882a593Smuzhiyun 	u32 i, srcs, pipe_stts, offset, avail;
791*4882a593Smuzhiyun 	unsigned long flags;
792*4882a593Smuzhiyun 	struct bam_async_desc *async_desc, *tmp;
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	srcs = readl_relaxed(bam_addr(bdev, 0, BAM_IRQ_SRCS_EE));
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	/* return early if no pipe/channel interrupts are present */
797*4882a593Smuzhiyun 	if (!(srcs & P_IRQ))
798*4882a593Smuzhiyun 		return srcs;
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	for (i = 0; i < bdev->num_channels; i++) {
801*4882a593Smuzhiyun 		struct bam_chan *bchan = &bdev->channels[i];
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 		if (!(srcs & BIT(i)))
804*4882a593Smuzhiyun 			continue;
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 		/* clear pipe irq */
807*4882a593Smuzhiyun 		pipe_stts = readl_relaxed(bam_addr(bdev, i, BAM_P_IRQ_STTS));
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 		writel_relaxed(pipe_stts, bam_addr(bdev, i, BAM_P_IRQ_CLR));
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 		spin_lock_irqsave(&bchan->vc.lock, flags);
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 		offset = readl_relaxed(bam_addr(bdev, i, BAM_P_SW_OFSTS)) &
814*4882a593Smuzhiyun 				       P_SW_OFSTS_MASK;
815*4882a593Smuzhiyun 		offset /= sizeof(struct bam_desc_hw);
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 		/* Number of bytes available to read */
818*4882a593Smuzhiyun 		avail = CIRC_CNT(offset, bchan->head, MAX_DESCRIPTORS + 1);
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 		if (offset < bchan->head)
821*4882a593Smuzhiyun 			avail--;
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 		list_for_each_entry_safe(async_desc, tmp,
824*4882a593Smuzhiyun 					 &bchan->desc_list, desc_node) {
825*4882a593Smuzhiyun 			/* Not enough data to read */
826*4882a593Smuzhiyun 			if (avail < async_desc->xfer_len)
827*4882a593Smuzhiyun 				break;
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 			/* manage FIFO */
830*4882a593Smuzhiyun 			bchan->head += async_desc->xfer_len;
831*4882a593Smuzhiyun 			bchan->head %= MAX_DESCRIPTORS;
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 			async_desc->num_desc -= async_desc->xfer_len;
834*4882a593Smuzhiyun 			async_desc->curr_desc += async_desc->xfer_len;
835*4882a593Smuzhiyun 			avail -= async_desc->xfer_len;
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 			/*
838*4882a593Smuzhiyun 			 * if complete, process cookie. Otherwise
839*4882a593Smuzhiyun 			 * push back to front of desc_issued so that
840*4882a593Smuzhiyun 			 * it gets restarted by the tasklet
841*4882a593Smuzhiyun 			 */
842*4882a593Smuzhiyun 			if (!async_desc->num_desc) {
843*4882a593Smuzhiyun 				vchan_cookie_complete(&async_desc->vd);
844*4882a593Smuzhiyun 			} else {
845*4882a593Smuzhiyun 				list_add(&async_desc->vd.node,
846*4882a593Smuzhiyun 					 &bchan->vc.desc_issued);
847*4882a593Smuzhiyun 			}
848*4882a593Smuzhiyun 			list_del(&async_desc->desc_node);
849*4882a593Smuzhiyun 		}
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 		spin_unlock_irqrestore(&bchan->vc.lock, flags);
852*4882a593Smuzhiyun 	}
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	return srcs;
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun /**
858*4882a593Smuzhiyun  * bam_dma_irq - irq handler for bam controller
859*4882a593Smuzhiyun  * @irq: IRQ of interrupt
860*4882a593Smuzhiyun  * @data: callback data
861*4882a593Smuzhiyun  *
862*4882a593Smuzhiyun  * IRQ handler for the bam controller
863*4882a593Smuzhiyun  */
bam_dma_irq(int irq,void * data)864*4882a593Smuzhiyun static irqreturn_t bam_dma_irq(int irq, void *data)
865*4882a593Smuzhiyun {
866*4882a593Smuzhiyun 	struct bam_device *bdev = data;
867*4882a593Smuzhiyun 	u32 clr_mask = 0, srcs = 0;
868*4882a593Smuzhiyun 	int ret;
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	srcs |= process_channel_irqs(bdev);
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	/* kick off tasklet to start next dma transfer */
873*4882a593Smuzhiyun 	if (srcs & P_IRQ)
874*4882a593Smuzhiyun 		tasklet_schedule(&bdev->task);
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	ret = bam_pm_runtime_get_sync(bdev->dev);
877*4882a593Smuzhiyun 	if (ret < 0)
878*4882a593Smuzhiyun 		return ret;
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	if (srcs & BAM_IRQ) {
881*4882a593Smuzhiyun 		clr_mask = readl_relaxed(bam_addr(bdev, 0, BAM_IRQ_STTS));
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 		/*
884*4882a593Smuzhiyun 		 * don't allow reorder of the various accesses to the BAM
885*4882a593Smuzhiyun 		 * registers
886*4882a593Smuzhiyun 		 */
887*4882a593Smuzhiyun 		mb();
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 		writel_relaxed(clr_mask, bam_addr(bdev, 0, BAM_IRQ_CLR));
890*4882a593Smuzhiyun 	}
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(bdev->dev);
893*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(bdev->dev);
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	return IRQ_HANDLED;
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun /**
899*4882a593Smuzhiyun  * bam_tx_status - returns status of transaction
900*4882a593Smuzhiyun  * @chan: dma channel
901*4882a593Smuzhiyun  * @cookie: transaction cookie
902*4882a593Smuzhiyun  * @txstate: DMA transaction state
903*4882a593Smuzhiyun  *
904*4882a593Smuzhiyun  * Return status of dma transaction
905*4882a593Smuzhiyun  */
bam_tx_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * txstate)906*4882a593Smuzhiyun static enum dma_status bam_tx_status(struct dma_chan *chan, dma_cookie_t cookie,
907*4882a593Smuzhiyun 		struct dma_tx_state *txstate)
908*4882a593Smuzhiyun {
909*4882a593Smuzhiyun 	struct bam_chan *bchan = to_bam_chan(chan);
910*4882a593Smuzhiyun 	struct bam_async_desc *async_desc;
911*4882a593Smuzhiyun 	struct virt_dma_desc *vd;
912*4882a593Smuzhiyun 	int ret;
913*4882a593Smuzhiyun 	size_t residue = 0;
914*4882a593Smuzhiyun 	unsigned int i;
915*4882a593Smuzhiyun 	unsigned long flags;
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	ret = dma_cookie_status(chan, cookie, txstate);
918*4882a593Smuzhiyun 	if (ret == DMA_COMPLETE)
919*4882a593Smuzhiyun 		return ret;
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	if (!txstate)
922*4882a593Smuzhiyun 		return bchan->paused ? DMA_PAUSED : ret;
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	spin_lock_irqsave(&bchan->vc.lock, flags);
925*4882a593Smuzhiyun 	vd = vchan_find_desc(&bchan->vc, cookie);
926*4882a593Smuzhiyun 	if (vd) {
927*4882a593Smuzhiyun 		residue = container_of(vd, struct bam_async_desc, vd)->length;
928*4882a593Smuzhiyun 	} else {
929*4882a593Smuzhiyun 		list_for_each_entry(async_desc, &bchan->desc_list, desc_node) {
930*4882a593Smuzhiyun 			if (async_desc->vd.tx.cookie != cookie)
931*4882a593Smuzhiyun 				continue;
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 			for (i = 0; i < async_desc->num_desc; i++)
934*4882a593Smuzhiyun 				residue += le16_to_cpu(
935*4882a593Smuzhiyun 						async_desc->curr_desc[i].size);
936*4882a593Smuzhiyun 		}
937*4882a593Smuzhiyun 	}
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	spin_unlock_irqrestore(&bchan->vc.lock, flags);
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	dma_set_residue(txstate, residue);
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	if (ret == DMA_IN_PROGRESS && bchan->paused)
944*4882a593Smuzhiyun 		ret = DMA_PAUSED;
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	return ret;
947*4882a593Smuzhiyun }
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun /**
950*4882a593Smuzhiyun  * bam_apply_new_config
951*4882a593Smuzhiyun  * @bchan: bam dma channel
952*4882a593Smuzhiyun  * @dir: DMA direction
953*4882a593Smuzhiyun  */
bam_apply_new_config(struct bam_chan * bchan,enum dma_transfer_direction dir)954*4882a593Smuzhiyun static void bam_apply_new_config(struct bam_chan *bchan,
955*4882a593Smuzhiyun 	enum dma_transfer_direction dir)
956*4882a593Smuzhiyun {
957*4882a593Smuzhiyun 	struct bam_device *bdev = bchan->bdev;
958*4882a593Smuzhiyun 	u32 maxburst;
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	if (!bdev->controlled_remotely) {
961*4882a593Smuzhiyun 		if (dir == DMA_DEV_TO_MEM)
962*4882a593Smuzhiyun 			maxburst = bchan->slave.src_maxburst;
963*4882a593Smuzhiyun 		else
964*4882a593Smuzhiyun 			maxburst = bchan->slave.dst_maxburst;
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 		writel_relaxed(maxburst,
967*4882a593Smuzhiyun 			       bam_addr(bdev, 0, BAM_DESC_CNT_TRSHLD));
968*4882a593Smuzhiyun 	}
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 	bchan->reconfigure = 0;
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun /**
974*4882a593Smuzhiyun  * bam_start_dma - start next transaction
975*4882a593Smuzhiyun  * @bchan: bam dma channel
976*4882a593Smuzhiyun  */
bam_start_dma(struct bam_chan * bchan)977*4882a593Smuzhiyun static void bam_start_dma(struct bam_chan *bchan)
978*4882a593Smuzhiyun {
979*4882a593Smuzhiyun 	struct virt_dma_desc *vd = vchan_next_desc(&bchan->vc);
980*4882a593Smuzhiyun 	struct bam_device *bdev = bchan->bdev;
981*4882a593Smuzhiyun 	struct bam_async_desc *async_desc = NULL;
982*4882a593Smuzhiyun 	struct bam_desc_hw *desc;
983*4882a593Smuzhiyun 	struct bam_desc_hw *fifo = PTR_ALIGN(bchan->fifo_virt,
984*4882a593Smuzhiyun 					sizeof(struct bam_desc_hw));
985*4882a593Smuzhiyun 	int ret;
986*4882a593Smuzhiyun 	unsigned int avail;
987*4882a593Smuzhiyun 	struct dmaengine_desc_callback cb;
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	lockdep_assert_held(&bchan->vc.lock);
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	if (!vd)
992*4882a593Smuzhiyun 		return;
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun 	ret = bam_pm_runtime_get_sync(bdev->dev);
995*4882a593Smuzhiyun 	if (ret < 0)
996*4882a593Smuzhiyun 		return;
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 	while (vd && !IS_BUSY(bchan)) {
999*4882a593Smuzhiyun 		list_del(&vd->node);
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 		async_desc = container_of(vd, struct bam_async_desc, vd);
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 		/* on first use, initialize the channel hardware */
1004*4882a593Smuzhiyun 		if (!bchan->initialized)
1005*4882a593Smuzhiyun 			bam_chan_init_hw(bchan, async_desc->dir);
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 		/* apply new slave config changes, if necessary */
1008*4882a593Smuzhiyun 		if (bchan->reconfigure)
1009*4882a593Smuzhiyun 			bam_apply_new_config(bchan, async_desc->dir);
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 		desc = async_desc->curr_desc;
1012*4882a593Smuzhiyun 		avail = CIRC_SPACE(bchan->tail, bchan->head,
1013*4882a593Smuzhiyun 				   MAX_DESCRIPTORS + 1);
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 		if (async_desc->num_desc > avail)
1016*4882a593Smuzhiyun 			async_desc->xfer_len = avail;
1017*4882a593Smuzhiyun 		else
1018*4882a593Smuzhiyun 			async_desc->xfer_len = async_desc->num_desc;
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 		/* set any special flags on the last descriptor */
1021*4882a593Smuzhiyun 		if (async_desc->num_desc == async_desc->xfer_len)
1022*4882a593Smuzhiyun 			desc[async_desc->xfer_len - 1].flags |=
1023*4882a593Smuzhiyun 						cpu_to_le16(async_desc->flags);
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun 		vd = vchan_next_desc(&bchan->vc);
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 		dmaengine_desc_get_callback(&async_desc->vd.tx, &cb);
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 		/*
1030*4882a593Smuzhiyun 		 * An interrupt is generated at this desc, if
1031*4882a593Smuzhiyun 		 *  - FIFO is FULL.
1032*4882a593Smuzhiyun 		 *  - No more descriptors to add.
1033*4882a593Smuzhiyun 		 *  - If a callback completion was requested for this DESC,
1034*4882a593Smuzhiyun 		 *     In this case, BAM will deliver the completion callback
1035*4882a593Smuzhiyun 		 *     for this desc and continue processing the next desc.
1036*4882a593Smuzhiyun 		 */
1037*4882a593Smuzhiyun 		if (((avail <= async_desc->xfer_len) || !vd ||
1038*4882a593Smuzhiyun 		     dmaengine_desc_callback_valid(&cb)) &&
1039*4882a593Smuzhiyun 		    !(async_desc->flags & DESC_FLAG_EOT))
1040*4882a593Smuzhiyun 			desc[async_desc->xfer_len - 1].flags |=
1041*4882a593Smuzhiyun 				cpu_to_le16(DESC_FLAG_INT);
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 		if (bchan->tail + async_desc->xfer_len > MAX_DESCRIPTORS) {
1044*4882a593Smuzhiyun 			u32 partial = MAX_DESCRIPTORS - bchan->tail;
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 			memcpy(&fifo[bchan->tail], desc,
1047*4882a593Smuzhiyun 			       partial * sizeof(struct bam_desc_hw));
1048*4882a593Smuzhiyun 			memcpy(fifo, &desc[partial],
1049*4882a593Smuzhiyun 			       (async_desc->xfer_len - partial) *
1050*4882a593Smuzhiyun 				sizeof(struct bam_desc_hw));
1051*4882a593Smuzhiyun 		} else {
1052*4882a593Smuzhiyun 			memcpy(&fifo[bchan->tail], desc,
1053*4882a593Smuzhiyun 			       async_desc->xfer_len *
1054*4882a593Smuzhiyun 			       sizeof(struct bam_desc_hw));
1055*4882a593Smuzhiyun 		}
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun 		bchan->tail += async_desc->xfer_len;
1058*4882a593Smuzhiyun 		bchan->tail %= MAX_DESCRIPTORS;
1059*4882a593Smuzhiyun 		list_add_tail(&async_desc->desc_node, &bchan->desc_list);
1060*4882a593Smuzhiyun 	}
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	/* ensure descriptor writes and dma start not reordered */
1063*4882a593Smuzhiyun 	wmb();
1064*4882a593Smuzhiyun 	writel_relaxed(bchan->tail * sizeof(struct bam_desc_hw),
1065*4882a593Smuzhiyun 			bam_addr(bdev, bchan->id, BAM_P_EVNT_REG));
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(bdev->dev);
1068*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(bdev->dev);
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun /**
1072*4882a593Smuzhiyun  * dma_tasklet - DMA IRQ tasklet
1073*4882a593Smuzhiyun  * @t: tasklet argument (bam controller structure)
1074*4882a593Smuzhiyun  *
1075*4882a593Smuzhiyun  * Sets up next DMA operation and then processes all completed transactions
1076*4882a593Smuzhiyun  */
dma_tasklet(struct tasklet_struct * t)1077*4882a593Smuzhiyun static void dma_tasklet(struct tasklet_struct *t)
1078*4882a593Smuzhiyun {
1079*4882a593Smuzhiyun 	struct bam_device *bdev = from_tasklet(bdev, t, task);
1080*4882a593Smuzhiyun 	struct bam_chan *bchan;
1081*4882a593Smuzhiyun 	unsigned long flags;
1082*4882a593Smuzhiyun 	unsigned int i;
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	/* go through the channels and kick off transactions */
1085*4882a593Smuzhiyun 	for (i = 0; i < bdev->num_channels; i++) {
1086*4882a593Smuzhiyun 		bchan = &bdev->channels[i];
1087*4882a593Smuzhiyun 		spin_lock_irqsave(&bchan->vc.lock, flags);
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 		if (!list_empty(&bchan->vc.desc_issued) && !IS_BUSY(bchan))
1090*4882a593Smuzhiyun 			bam_start_dma(bchan);
1091*4882a593Smuzhiyun 		spin_unlock_irqrestore(&bchan->vc.lock, flags);
1092*4882a593Smuzhiyun 	}
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun /**
1097*4882a593Smuzhiyun  * bam_issue_pending - starts pending transactions
1098*4882a593Smuzhiyun  * @chan: dma channel
1099*4882a593Smuzhiyun  *
1100*4882a593Smuzhiyun  * Calls tasklet directly which in turn starts any pending transactions
1101*4882a593Smuzhiyun  */
bam_issue_pending(struct dma_chan * chan)1102*4882a593Smuzhiyun static void bam_issue_pending(struct dma_chan *chan)
1103*4882a593Smuzhiyun {
1104*4882a593Smuzhiyun 	struct bam_chan *bchan = to_bam_chan(chan);
1105*4882a593Smuzhiyun 	unsigned long flags;
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun 	spin_lock_irqsave(&bchan->vc.lock, flags);
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 	/* if work pending and idle, start a transaction */
1110*4882a593Smuzhiyun 	if (vchan_issue_pending(&bchan->vc) && !IS_BUSY(bchan))
1111*4882a593Smuzhiyun 		bam_start_dma(bchan);
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 	spin_unlock_irqrestore(&bchan->vc.lock, flags);
1114*4882a593Smuzhiyun }
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun /**
1117*4882a593Smuzhiyun  * bam_dma_free_desc - free descriptor memory
1118*4882a593Smuzhiyun  * @vd: virtual descriptor
1119*4882a593Smuzhiyun  *
1120*4882a593Smuzhiyun  */
bam_dma_free_desc(struct virt_dma_desc * vd)1121*4882a593Smuzhiyun static void bam_dma_free_desc(struct virt_dma_desc *vd)
1122*4882a593Smuzhiyun {
1123*4882a593Smuzhiyun 	struct bam_async_desc *async_desc = container_of(vd,
1124*4882a593Smuzhiyun 			struct bam_async_desc, vd);
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 	kfree(async_desc);
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun 
bam_dma_xlate(struct of_phandle_args * dma_spec,struct of_dma * of)1129*4882a593Smuzhiyun static struct dma_chan *bam_dma_xlate(struct of_phandle_args *dma_spec,
1130*4882a593Smuzhiyun 		struct of_dma *of)
1131*4882a593Smuzhiyun {
1132*4882a593Smuzhiyun 	struct bam_device *bdev = container_of(of->of_dma_data,
1133*4882a593Smuzhiyun 					struct bam_device, common);
1134*4882a593Smuzhiyun 	unsigned int request;
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	if (dma_spec->args_count != 1)
1137*4882a593Smuzhiyun 		return NULL;
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	request = dma_spec->args[0];
1140*4882a593Smuzhiyun 	if (request >= bdev->num_channels)
1141*4882a593Smuzhiyun 		return NULL;
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 	return dma_get_slave_channel(&(bdev->channels[request].vc.chan));
1144*4882a593Smuzhiyun }
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun /**
1147*4882a593Smuzhiyun  * bam_init
1148*4882a593Smuzhiyun  * @bdev: bam device
1149*4882a593Smuzhiyun  *
1150*4882a593Smuzhiyun  * Initialization helper for global bam registers
1151*4882a593Smuzhiyun  */
bam_init(struct bam_device * bdev)1152*4882a593Smuzhiyun static int bam_init(struct bam_device *bdev)
1153*4882a593Smuzhiyun {
1154*4882a593Smuzhiyun 	u32 val;
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 	/* read revision and configuration information */
1157*4882a593Smuzhiyun 	if (!bdev->num_ees) {
1158*4882a593Smuzhiyun 		val = readl_relaxed(bam_addr(bdev, 0, BAM_REVISION));
1159*4882a593Smuzhiyun 		bdev->num_ees = (val >> NUM_EES_SHIFT) & NUM_EES_MASK;
1160*4882a593Smuzhiyun 	}
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 	/* check that configured EE is within range */
1163*4882a593Smuzhiyun 	if (bdev->ee >= bdev->num_ees)
1164*4882a593Smuzhiyun 		return -EINVAL;
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 	if (!bdev->num_channels) {
1167*4882a593Smuzhiyun 		val = readl_relaxed(bam_addr(bdev, 0, BAM_NUM_PIPES));
1168*4882a593Smuzhiyun 		bdev->num_channels = val & BAM_NUM_PIPES_MASK;
1169*4882a593Smuzhiyun 	}
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 	if (bdev->controlled_remotely)
1172*4882a593Smuzhiyun 		return 0;
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 	/* s/w reset bam */
1175*4882a593Smuzhiyun 	/* after reset all pipes are disabled and idle */
1176*4882a593Smuzhiyun 	val = readl_relaxed(bam_addr(bdev, 0, BAM_CTRL));
1177*4882a593Smuzhiyun 	val |= BAM_SW_RST;
1178*4882a593Smuzhiyun 	writel_relaxed(val, bam_addr(bdev, 0, BAM_CTRL));
1179*4882a593Smuzhiyun 	val &= ~BAM_SW_RST;
1180*4882a593Smuzhiyun 	writel_relaxed(val, bam_addr(bdev, 0, BAM_CTRL));
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 	/* make sure previous stores are visible before enabling BAM */
1183*4882a593Smuzhiyun 	wmb();
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	/* enable bam */
1186*4882a593Smuzhiyun 	val |= BAM_EN;
1187*4882a593Smuzhiyun 	writel_relaxed(val, bam_addr(bdev, 0, BAM_CTRL));
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	/* set descriptor threshhold, start with 4 bytes */
1190*4882a593Smuzhiyun 	writel_relaxed(DEFAULT_CNT_THRSHLD,
1191*4882a593Smuzhiyun 			bam_addr(bdev, 0, BAM_DESC_CNT_TRSHLD));
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 	/* Enable default set of h/w workarounds, ie all except BAM_FULL_PIPE */
1194*4882a593Smuzhiyun 	writel_relaxed(BAM_CNFG_BITS_DEFAULT, bam_addr(bdev, 0, BAM_CNFG_BITS));
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	/* enable irqs for errors */
1197*4882a593Smuzhiyun 	writel_relaxed(BAM_ERROR_EN | BAM_HRESP_ERR_EN,
1198*4882a593Smuzhiyun 			bam_addr(bdev, 0, BAM_IRQ_EN));
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun 	/* unmask global bam interrupt */
1201*4882a593Smuzhiyun 	writel_relaxed(BAM_IRQ_MSK, bam_addr(bdev, 0, BAM_IRQ_SRCS_MSK_EE));
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 	return 0;
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun 
bam_channel_init(struct bam_device * bdev,struct bam_chan * bchan,u32 index)1206*4882a593Smuzhiyun static void bam_channel_init(struct bam_device *bdev, struct bam_chan *bchan,
1207*4882a593Smuzhiyun 	u32 index)
1208*4882a593Smuzhiyun {
1209*4882a593Smuzhiyun 	bchan->id = index;
1210*4882a593Smuzhiyun 	bchan->bdev = bdev;
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 	vchan_init(&bchan->vc, &bdev->common);
1213*4882a593Smuzhiyun 	bchan->vc.desc_free = bam_dma_free_desc;
1214*4882a593Smuzhiyun 	INIT_LIST_HEAD(&bchan->desc_list);
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun static const struct of_device_id bam_of_match[] = {
1218*4882a593Smuzhiyun 	{ .compatible = "qcom,bam-v1.3.0", .data = &bam_v1_3_reg_info },
1219*4882a593Smuzhiyun 	{ .compatible = "qcom,bam-v1.4.0", .data = &bam_v1_4_reg_info },
1220*4882a593Smuzhiyun 	{ .compatible = "qcom,bam-v1.7.0", .data = &bam_v1_7_reg_info },
1221*4882a593Smuzhiyun 	{}
1222*4882a593Smuzhiyun };
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, bam_of_match);
1225*4882a593Smuzhiyun 
bam_dma_probe(struct platform_device * pdev)1226*4882a593Smuzhiyun static int bam_dma_probe(struct platform_device *pdev)
1227*4882a593Smuzhiyun {
1228*4882a593Smuzhiyun 	struct bam_device *bdev;
1229*4882a593Smuzhiyun 	const struct of_device_id *match;
1230*4882a593Smuzhiyun 	struct resource *iores;
1231*4882a593Smuzhiyun 	int ret, i;
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun 	bdev = devm_kzalloc(&pdev->dev, sizeof(*bdev), GFP_KERNEL);
1234*4882a593Smuzhiyun 	if (!bdev)
1235*4882a593Smuzhiyun 		return -ENOMEM;
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun 	bdev->dev = &pdev->dev;
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun 	match = of_match_node(bam_of_match, pdev->dev.of_node);
1240*4882a593Smuzhiyun 	if (!match) {
1241*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Unsupported BAM module\n");
1242*4882a593Smuzhiyun 		return -ENODEV;
1243*4882a593Smuzhiyun 	}
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun 	bdev->layout = match->data;
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1248*4882a593Smuzhiyun 	bdev->regs = devm_ioremap_resource(&pdev->dev, iores);
1249*4882a593Smuzhiyun 	if (IS_ERR(bdev->regs))
1250*4882a593Smuzhiyun 		return PTR_ERR(bdev->regs);
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun 	bdev->irq = platform_get_irq(pdev, 0);
1253*4882a593Smuzhiyun 	if (bdev->irq < 0)
1254*4882a593Smuzhiyun 		return bdev->irq;
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun 	ret = of_property_read_u32(pdev->dev.of_node, "qcom,ee", &bdev->ee);
1257*4882a593Smuzhiyun 	if (ret) {
1258*4882a593Smuzhiyun 		dev_err(bdev->dev, "Execution environment unspecified\n");
1259*4882a593Smuzhiyun 		return ret;
1260*4882a593Smuzhiyun 	}
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 	bdev->controlled_remotely = of_property_read_bool(pdev->dev.of_node,
1263*4882a593Smuzhiyun 						"qcom,controlled-remotely");
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun 	if (bdev->controlled_remotely) {
1266*4882a593Smuzhiyun 		ret = of_property_read_u32(pdev->dev.of_node, "num-channels",
1267*4882a593Smuzhiyun 					   &bdev->num_channels);
1268*4882a593Smuzhiyun 		if (ret)
1269*4882a593Smuzhiyun 			dev_err(bdev->dev, "num-channels unspecified in dt\n");
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun 		ret = of_property_read_u32(pdev->dev.of_node, "qcom,num-ees",
1272*4882a593Smuzhiyun 					   &bdev->num_ees);
1273*4882a593Smuzhiyun 		if (ret)
1274*4882a593Smuzhiyun 			dev_err(bdev->dev, "num-ees unspecified in dt\n");
1275*4882a593Smuzhiyun 	}
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	bdev->bamclk = devm_clk_get(bdev->dev, "bam_clk");
1278*4882a593Smuzhiyun 	if (IS_ERR(bdev->bamclk)) {
1279*4882a593Smuzhiyun 		if (!bdev->controlled_remotely)
1280*4882a593Smuzhiyun 			return PTR_ERR(bdev->bamclk);
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun 		bdev->bamclk = NULL;
1283*4882a593Smuzhiyun 	}
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun 	ret = clk_prepare_enable(bdev->bamclk);
1286*4882a593Smuzhiyun 	if (ret) {
1287*4882a593Smuzhiyun 		dev_err(bdev->dev, "failed to prepare/enable clock\n");
1288*4882a593Smuzhiyun 		return ret;
1289*4882a593Smuzhiyun 	}
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun 	ret = bam_init(bdev);
1292*4882a593Smuzhiyun 	if (ret)
1293*4882a593Smuzhiyun 		goto err_disable_clk;
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun 	tasklet_setup(&bdev->task, dma_tasklet);
1296*4882a593Smuzhiyun 
1297*4882a593Smuzhiyun 	bdev->channels = devm_kcalloc(bdev->dev, bdev->num_channels,
1298*4882a593Smuzhiyun 				sizeof(*bdev->channels), GFP_KERNEL);
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun 	if (!bdev->channels) {
1301*4882a593Smuzhiyun 		ret = -ENOMEM;
1302*4882a593Smuzhiyun 		goto err_tasklet_kill;
1303*4882a593Smuzhiyun 	}
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun 	/* allocate and initialize channels */
1306*4882a593Smuzhiyun 	INIT_LIST_HEAD(&bdev->common.channels);
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun 	for (i = 0; i < bdev->num_channels; i++)
1309*4882a593Smuzhiyun 		bam_channel_init(bdev, &bdev->channels[i], i);
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun 	ret = devm_request_irq(bdev->dev, bdev->irq, bam_dma_irq,
1312*4882a593Smuzhiyun 			IRQF_TRIGGER_HIGH, "bam_dma", bdev);
1313*4882a593Smuzhiyun 	if (ret)
1314*4882a593Smuzhiyun 		goto err_bam_channel_exit;
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun 	/* set max dma segment size */
1317*4882a593Smuzhiyun 	bdev->common.dev = bdev->dev;
1318*4882a593Smuzhiyun 	ret = dma_set_max_seg_size(bdev->common.dev, BAM_FIFO_SIZE);
1319*4882a593Smuzhiyun 	if (ret) {
1320*4882a593Smuzhiyun 		dev_err(bdev->dev, "cannot set maximum segment size\n");
1321*4882a593Smuzhiyun 		goto err_bam_channel_exit;
1322*4882a593Smuzhiyun 	}
1323*4882a593Smuzhiyun 
1324*4882a593Smuzhiyun 	platform_set_drvdata(pdev, bdev);
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 	/* set capabilities */
1327*4882a593Smuzhiyun 	dma_cap_zero(bdev->common.cap_mask);
1328*4882a593Smuzhiyun 	dma_cap_set(DMA_SLAVE, bdev->common.cap_mask);
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun 	/* initialize dmaengine apis */
1331*4882a593Smuzhiyun 	bdev->common.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
1332*4882a593Smuzhiyun 	bdev->common.residue_granularity = DMA_RESIDUE_GRANULARITY_SEGMENT;
1333*4882a593Smuzhiyun 	bdev->common.src_addr_widths = DMA_SLAVE_BUSWIDTH_4_BYTES;
1334*4882a593Smuzhiyun 	bdev->common.dst_addr_widths = DMA_SLAVE_BUSWIDTH_4_BYTES;
1335*4882a593Smuzhiyun 	bdev->common.device_alloc_chan_resources = bam_alloc_chan;
1336*4882a593Smuzhiyun 	bdev->common.device_free_chan_resources = bam_free_chan;
1337*4882a593Smuzhiyun 	bdev->common.device_prep_slave_sg = bam_prep_slave_sg;
1338*4882a593Smuzhiyun 	bdev->common.device_config = bam_slave_config;
1339*4882a593Smuzhiyun 	bdev->common.device_pause = bam_pause;
1340*4882a593Smuzhiyun 	bdev->common.device_resume = bam_resume;
1341*4882a593Smuzhiyun 	bdev->common.device_terminate_all = bam_dma_terminate_all;
1342*4882a593Smuzhiyun 	bdev->common.device_issue_pending = bam_issue_pending;
1343*4882a593Smuzhiyun 	bdev->common.device_tx_status = bam_tx_status;
1344*4882a593Smuzhiyun 	bdev->common.dev = bdev->dev;
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun 	ret = dma_async_device_register(&bdev->common);
1347*4882a593Smuzhiyun 	if (ret) {
1348*4882a593Smuzhiyun 		dev_err(bdev->dev, "failed to register dma async device\n");
1349*4882a593Smuzhiyun 		goto err_bam_channel_exit;
1350*4882a593Smuzhiyun 	}
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun 	ret = of_dma_controller_register(pdev->dev.of_node, bam_dma_xlate,
1353*4882a593Smuzhiyun 					&bdev->common);
1354*4882a593Smuzhiyun 	if (ret)
1355*4882a593Smuzhiyun 		goto err_unregister_dma;
1356*4882a593Smuzhiyun 
1357*4882a593Smuzhiyun 	if (bdev->controlled_remotely) {
1358*4882a593Smuzhiyun 		pm_runtime_disable(&pdev->dev);
1359*4882a593Smuzhiyun 		return 0;
1360*4882a593Smuzhiyun 	}
1361*4882a593Smuzhiyun 
1362*4882a593Smuzhiyun 	pm_runtime_irq_safe(&pdev->dev);
1363*4882a593Smuzhiyun 	pm_runtime_set_autosuspend_delay(&pdev->dev, BAM_DMA_AUTOSUSPEND_DELAY);
1364*4882a593Smuzhiyun 	pm_runtime_use_autosuspend(&pdev->dev);
1365*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(&pdev->dev);
1366*4882a593Smuzhiyun 	pm_runtime_set_active(&pdev->dev);
1367*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 	return 0;
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun err_unregister_dma:
1372*4882a593Smuzhiyun 	dma_async_device_unregister(&bdev->common);
1373*4882a593Smuzhiyun err_bam_channel_exit:
1374*4882a593Smuzhiyun 	for (i = 0; i < bdev->num_channels; i++)
1375*4882a593Smuzhiyun 		tasklet_kill(&bdev->channels[i].vc.task);
1376*4882a593Smuzhiyun err_tasklet_kill:
1377*4882a593Smuzhiyun 	tasklet_kill(&bdev->task);
1378*4882a593Smuzhiyun err_disable_clk:
1379*4882a593Smuzhiyun 	clk_disable_unprepare(bdev->bamclk);
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun 	return ret;
1382*4882a593Smuzhiyun }
1383*4882a593Smuzhiyun 
bam_dma_remove(struct platform_device * pdev)1384*4882a593Smuzhiyun static int bam_dma_remove(struct platform_device *pdev)
1385*4882a593Smuzhiyun {
1386*4882a593Smuzhiyun 	struct bam_device *bdev = platform_get_drvdata(pdev);
1387*4882a593Smuzhiyun 	u32 i;
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun 	pm_runtime_force_suspend(&pdev->dev);
1390*4882a593Smuzhiyun 
1391*4882a593Smuzhiyun 	of_dma_controller_free(pdev->dev.of_node);
1392*4882a593Smuzhiyun 	dma_async_device_unregister(&bdev->common);
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun 	/* mask all interrupts for this execution environment */
1395*4882a593Smuzhiyun 	writel_relaxed(0, bam_addr(bdev, 0,  BAM_IRQ_SRCS_MSK_EE));
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun 	devm_free_irq(bdev->dev, bdev->irq, bdev);
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun 	for (i = 0; i < bdev->num_channels; i++) {
1400*4882a593Smuzhiyun 		bam_dma_terminate_all(&bdev->channels[i].vc.chan);
1401*4882a593Smuzhiyun 		tasklet_kill(&bdev->channels[i].vc.task);
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 		if (!bdev->channels[i].fifo_virt)
1404*4882a593Smuzhiyun 			continue;
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun 		dma_free_wc(bdev->dev, BAM_DESC_FIFO_SIZE,
1407*4882a593Smuzhiyun 			    bdev->channels[i].fifo_virt,
1408*4882a593Smuzhiyun 			    bdev->channels[i].fifo_phys);
1409*4882a593Smuzhiyun 	}
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun 	tasklet_kill(&bdev->task);
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 	clk_disable_unprepare(bdev->bamclk);
1414*4882a593Smuzhiyun 
1415*4882a593Smuzhiyun 	return 0;
1416*4882a593Smuzhiyun }
1417*4882a593Smuzhiyun 
bam_dma_runtime_suspend(struct device * dev)1418*4882a593Smuzhiyun static int __maybe_unused bam_dma_runtime_suspend(struct device *dev)
1419*4882a593Smuzhiyun {
1420*4882a593Smuzhiyun 	struct bam_device *bdev = dev_get_drvdata(dev);
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun 	clk_disable(bdev->bamclk);
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun 	return 0;
1425*4882a593Smuzhiyun }
1426*4882a593Smuzhiyun 
bam_dma_runtime_resume(struct device * dev)1427*4882a593Smuzhiyun static int __maybe_unused bam_dma_runtime_resume(struct device *dev)
1428*4882a593Smuzhiyun {
1429*4882a593Smuzhiyun 	struct bam_device *bdev = dev_get_drvdata(dev);
1430*4882a593Smuzhiyun 	int ret;
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun 	ret = clk_enable(bdev->bamclk);
1433*4882a593Smuzhiyun 	if (ret < 0) {
1434*4882a593Smuzhiyun 		dev_err(dev, "clk_enable failed: %d\n", ret);
1435*4882a593Smuzhiyun 		return ret;
1436*4882a593Smuzhiyun 	}
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun 	return 0;
1439*4882a593Smuzhiyun }
1440*4882a593Smuzhiyun 
bam_dma_suspend(struct device * dev)1441*4882a593Smuzhiyun static int __maybe_unused bam_dma_suspend(struct device *dev)
1442*4882a593Smuzhiyun {
1443*4882a593Smuzhiyun 	struct bam_device *bdev = dev_get_drvdata(dev);
1444*4882a593Smuzhiyun 
1445*4882a593Smuzhiyun 	if (!bdev->controlled_remotely)
1446*4882a593Smuzhiyun 		pm_runtime_force_suspend(dev);
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun 	clk_unprepare(bdev->bamclk);
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 	return 0;
1451*4882a593Smuzhiyun }
1452*4882a593Smuzhiyun 
bam_dma_resume(struct device * dev)1453*4882a593Smuzhiyun static int __maybe_unused bam_dma_resume(struct device *dev)
1454*4882a593Smuzhiyun {
1455*4882a593Smuzhiyun 	struct bam_device *bdev = dev_get_drvdata(dev);
1456*4882a593Smuzhiyun 	int ret;
1457*4882a593Smuzhiyun 
1458*4882a593Smuzhiyun 	ret = clk_prepare(bdev->bamclk);
1459*4882a593Smuzhiyun 	if (ret)
1460*4882a593Smuzhiyun 		return ret;
1461*4882a593Smuzhiyun 
1462*4882a593Smuzhiyun 	if (!bdev->controlled_remotely)
1463*4882a593Smuzhiyun 		pm_runtime_force_resume(dev);
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun 	return 0;
1466*4882a593Smuzhiyun }
1467*4882a593Smuzhiyun 
1468*4882a593Smuzhiyun static const struct dev_pm_ops bam_dma_pm_ops = {
1469*4882a593Smuzhiyun 	SET_LATE_SYSTEM_SLEEP_PM_OPS(bam_dma_suspend, bam_dma_resume)
1470*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(bam_dma_runtime_suspend, bam_dma_runtime_resume,
1471*4882a593Smuzhiyun 				NULL)
1472*4882a593Smuzhiyun };
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun static struct platform_driver bam_dma_driver = {
1475*4882a593Smuzhiyun 	.probe = bam_dma_probe,
1476*4882a593Smuzhiyun 	.remove = bam_dma_remove,
1477*4882a593Smuzhiyun 	.driver = {
1478*4882a593Smuzhiyun 		.name = "bam-dma-engine",
1479*4882a593Smuzhiyun 		.pm = &bam_dma_pm_ops,
1480*4882a593Smuzhiyun 		.of_match_table = bam_of_match,
1481*4882a593Smuzhiyun 	},
1482*4882a593Smuzhiyun };
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun module_platform_driver(bam_dma_driver);
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun MODULE_AUTHOR("Andy Gross <agross@codeaurora.org>");
1487*4882a593Smuzhiyun MODULE_DESCRIPTION("QCOM BAM DMA engine driver");
1488*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1489