1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2015 Robert Jarzmik <robert.jarzmik@free.fr>
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/err.h>
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/types.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/dma-mapping.h>
12*4882a593Smuzhiyun #include <linux/slab.h>
13*4882a593Smuzhiyun #include <linux/dmaengine.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/device.h>
16*4882a593Smuzhiyun #include <linux/platform_data/mmp_dma.h>
17*4882a593Smuzhiyun #include <linux/dmapool.h>
18*4882a593Smuzhiyun #include <linux/of_device.h>
19*4882a593Smuzhiyun #include <linux/of_dma.h>
20*4882a593Smuzhiyun #include <linux/of.h>
21*4882a593Smuzhiyun #include <linux/wait.h>
22*4882a593Smuzhiyun #include <linux/dma/pxa-dma.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include "dmaengine.h"
25*4882a593Smuzhiyun #include "virt-dma.h"
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define DCSR(n) (0x0000 + ((n) << 2))
28*4882a593Smuzhiyun #define DALGN(n) 0x00a0
29*4882a593Smuzhiyun #define DINT 0x00f0
30*4882a593Smuzhiyun #define DDADR(n) (0x0200 + ((n) << 4))
31*4882a593Smuzhiyun #define DSADR(n) (0x0204 + ((n) << 4))
32*4882a593Smuzhiyun #define DTADR(n) (0x0208 + ((n) << 4))
33*4882a593Smuzhiyun #define DCMD(n) (0x020c + ((n) << 4))
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define PXA_DCSR_RUN BIT(31) /* Run Bit (read / write) */
36*4882a593Smuzhiyun #define PXA_DCSR_NODESC BIT(30) /* No-Descriptor Fetch (read / write) */
37*4882a593Smuzhiyun #define PXA_DCSR_STOPIRQEN BIT(29) /* Stop Interrupt Enable (R/W) */
38*4882a593Smuzhiyun #define PXA_DCSR_REQPEND BIT(8) /* Request Pending (read-only) */
39*4882a593Smuzhiyun #define PXA_DCSR_STOPSTATE BIT(3) /* Stop State (read-only) */
40*4882a593Smuzhiyun #define PXA_DCSR_ENDINTR BIT(2) /* End Interrupt (read / write) */
41*4882a593Smuzhiyun #define PXA_DCSR_STARTINTR BIT(1) /* Start Interrupt (read / write) */
42*4882a593Smuzhiyun #define PXA_DCSR_BUSERR BIT(0) /* Bus Error Interrupt (read / write) */
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define PXA_DCSR_EORIRQEN BIT(28) /* End of Receive IRQ Enable (R/W) */
45*4882a593Smuzhiyun #define PXA_DCSR_EORJMPEN BIT(27) /* Jump to next descriptor on EOR */
46*4882a593Smuzhiyun #define PXA_DCSR_EORSTOPEN BIT(26) /* STOP on an EOR */
47*4882a593Smuzhiyun #define PXA_DCSR_SETCMPST BIT(25) /* Set Descriptor Compare Status */
48*4882a593Smuzhiyun #define PXA_DCSR_CLRCMPST BIT(24) /* Clear Descriptor Compare Status */
49*4882a593Smuzhiyun #define PXA_DCSR_CMPST BIT(10) /* The Descriptor Compare Status */
50*4882a593Smuzhiyun #define PXA_DCSR_EORINTR BIT(9) /* The end of Receive */
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define DRCMR_MAPVLD BIT(7) /* Map Valid (read / write) */
53*4882a593Smuzhiyun #define DRCMR_CHLNUM 0x1f /* mask for Channel Number (read / write) */
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define DDADR_DESCADDR 0xfffffff0 /* Address of next descriptor (mask) */
56*4882a593Smuzhiyun #define DDADR_STOP BIT(0) /* Stop (read / write) */
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define PXA_DCMD_INCSRCADDR BIT(31) /* Source Address Increment Setting. */
59*4882a593Smuzhiyun #define PXA_DCMD_INCTRGADDR BIT(30) /* Target Address Increment Setting. */
60*4882a593Smuzhiyun #define PXA_DCMD_FLOWSRC BIT(29) /* Flow Control by the source. */
61*4882a593Smuzhiyun #define PXA_DCMD_FLOWTRG BIT(28) /* Flow Control by the target. */
62*4882a593Smuzhiyun #define PXA_DCMD_STARTIRQEN BIT(22) /* Start Interrupt Enable */
63*4882a593Smuzhiyun #define PXA_DCMD_ENDIRQEN BIT(21) /* End Interrupt Enable */
64*4882a593Smuzhiyun #define PXA_DCMD_ENDIAN BIT(18) /* Device Endian-ness. */
65*4882a593Smuzhiyun #define PXA_DCMD_BURST8 (1 << 16) /* 8 byte burst */
66*4882a593Smuzhiyun #define PXA_DCMD_BURST16 (2 << 16) /* 16 byte burst */
67*4882a593Smuzhiyun #define PXA_DCMD_BURST32 (3 << 16) /* 32 byte burst */
68*4882a593Smuzhiyun #define PXA_DCMD_WIDTH1 (1 << 14) /* 1 byte width */
69*4882a593Smuzhiyun #define PXA_DCMD_WIDTH2 (2 << 14) /* 2 byte width (HalfWord) */
70*4882a593Smuzhiyun #define PXA_DCMD_WIDTH4 (3 << 14) /* 4 byte width (Word) */
71*4882a593Smuzhiyun #define PXA_DCMD_LENGTH 0x01fff /* length mask (max = 8K - 1) */
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #define PDMA_ALIGNMENT 3
74*4882a593Smuzhiyun #define PDMA_MAX_DESC_BYTES (PXA_DCMD_LENGTH & ~((1 << PDMA_ALIGNMENT) - 1))
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun struct pxad_desc_hw {
77*4882a593Smuzhiyun u32 ddadr; /* Points to the next descriptor + flags */
78*4882a593Smuzhiyun u32 dsadr; /* DSADR value for the current transfer */
79*4882a593Smuzhiyun u32 dtadr; /* DTADR value for the current transfer */
80*4882a593Smuzhiyun u32 dcmd; /* DCMD value for the current transfer */
81*4882a593Smuzhiyun } __aligned(16);
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun struct pxad_desc_sw {
84*4882a593Smuzhiyun struct virt_dma_desc vd; /* Virtual descriptor */
85*4882a593Smuzhiyun int nb_desc; /* Number of hw. descriptors */
86*4882a593Smuzhiyun size_t len; /* Number of bytes xfered */
87*4882a593Smuzhiyun dma_addr_t first; /* First descriptor's addr */
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* At least one descriptor has an src/dst address not multiple of 8 */
90*4882a593Smuzhiyun bool misaligned;
91*4882a593Smuzhiyun bool cyclic;
92*4882a593Smuzhiyun struct dma_pool *desc_pool; /* Channel's used allocator */
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun struct pxad_desc_hw *hw_desc[]; /* DMA coherent descriptors */
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun struct pxad_phy {
98*4882a593Smuzhiyun int idx;
99*4882a593Smuzhiyun void __iomem *base;
100*4882a593Smuzhiyun struct pxad_chan *vchan;
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun struct pxad_chan {
104*4882a593Smuzhiyun struct virt_dma_chan vc; /* Virtual channel */
105*4882a593Smuzhiyun u32 drcmr; /* Requestor of the channel */
106*4882a593Smuzhiyun enum pxad_chan_prio prio; /* Required priority of phy */
107*4882a593Smuzhiyun /*
108*4882a593Smuzhiyun * At least one desc_sw in submitted or issued transfers on this channel
109*4882a593Smuzhiyun * has one address such as: addr % 8 != 0. This implies the DALGN
110*4882a593Smuzhiyun * setting on the phy.
111*4882a593Smuzhiyun */
112*4882a593Smuzhiyun bool misaligned;
113*4882a593Smuzhiyun struct dma_slave_config cfg; /* Runtime config */
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun /* protected by vc->lock */
116*4882a593Smuzhiyun struct pxad_phy *phy;
117*4882a593Smuzhiyun struct dma_pool *desc_pool; /* Descriptors pool */
118*4882a593Smuzhiyun dma_cookie_t bus_error;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun wait_queue_head_t wq_state;
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun struct pxad_device {
124*4882a593Smuzhiyun struct dma_device slave;
125*4882a593Smuzhiyun int nr_chans;
126*4882a593Smuzhiyun int nr_requestors;
127*4882a593Smuzhiyun void __iomem *base;
128*4882a593Smuzhiyun struct pxad_phy *phys;
129*4882a593Smuzhiyun spinlock_t phy_lock; /* Phy association */
130*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
131*4882a593Smuzhiyun struct dentry *dbgfs_root;
132*4882a593Smuzhiyun struct dentry **dbgfs_chan;
133*4882a593Smuzhiyun #endif
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun #define tx_to_pxad_desc(tx) \
137*4882a593Smuzhiyun container_of(tx, struct pxad_desc_sw, async_tx)
138*4882a593Smuzhiyun #define to_pxad_chan(dchan) \
139*4882a593Smuzhiyun container_of(dchan, struct pxad_chan, vc.chan)
140*4882a593Smuzhiyun #define to_pxad_dev(dmadev) \
141*4882a593Smuzhiyun container_of(dmadev, struct pxad_device, slave)
142*4882a593Smuzhiyun #define to_pxad_sw_desc(_vd) \
143*4882a593Smuzhiyun container_of((_vd), struct pxad_desc_sw, vd)
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun #define _phy_readl_relaxed(phy, _reg) \
146*4882a593Smuzhiyun readl_relaxed((phy)->base + _reg((phy)->idx))
147*4882a593Smuzhiyun #define phy_readl_relaxed(phy, _reg) \
148*4882a593Smuzhiyun ({ \
149*4882a593Smuzhiyun u32 _v; \
150*4882a593Smuzhiyun _v = readl_relaxed((phy)->base + _reg((phy)->idx)); \
151*4882a593Smuzhiyun dev_vdbg(&phy->vchan->vc.chan.dev->device, \
152*4882a593Smuzhiyun "%s(): readl(%s): 0x%08x\n", __func__, #_reg, \
153*4882a593Smuzhiyun _v); \
154*4882a593Smuzhiyun _v; \
155*4882a593Smuzhiyun })
156*4882a593Smuzhiyun #define phy_writel(phy, val, _reg) \
157*4882a593Smuzhiyun do { \
158*4882a593Smuzhiyun writel((val), (phy)->base + _reg((phy)->idx)); \
159*4882a593Smuzhiyun dev_vdbg(&phy->vchan->vc.chan.dev->device, \
160*4882a593Smuzhiyun "%s(): writel(0x%08x, %s)\n", \
161*4882a593Smuzhiyun __func__, (u32)(val), #_reg); \
162*4882a593Smuzhiyun } while (0)
163*4882a593Smuzhiyun #define phy_writel_relaxed(phy, val, _reg) \
164*4882a593Smuzhiyun do { \
165*4882a593Smuzhiyun writel_relaxed((val), (phy)->base + _reg((phy)->idx)); \
166*4882a593Smuzhiyun dev_vdbg(&phy->vchan->vc.chan.dev->device, \
167*4882a593Smuzhiyun "%s(): writel_relaxed(0x%08x, %s)\n", \
168*4882a593Smuzhiyun __func__, (u32)(val), #_reg); \
169*4882a593Smuzhiyun } while (0)
170*4882a593Smuzhiyun
pxad_drcmr(unsigned int line)171*4882a593Smuzhiyun static unsigned int pxad_drcmr(unsigned int line)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun if (line < 64)
174*4882a593Smuzhiyun return 0x100 + line * 4;
175*4882a593Smuzhiyun return 0x1000 + line * 4;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun static bool pxad_filter_fn(struct dma_chan *chan, void *param);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /*
181*4882a593Smuzhiyun * Debug fs
182*4882a593Smuzhiyun */
183*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
184*4882a593Smuzhiyun #include <linux/debugfs.h>
185*4882a593Smuzhiyun #include <linux/uaccess.h>
186*4882a593Smuzhiyun #include <linux/seq_file.h>
187*4882a593Smuzhiyun
requester_chan_show(struct seq_file * s,void * p)188*4882a593Smuzhiyun static int requester_chan_show(struct seq_file *s, void *p)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun struct pxad_phy *phy = s->private;
191*4882a593Smuzhiyun int i;
192*4882a593Smuzhiyun u32 drcmr;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun seq_printf(s, "DMA channel %d requester :\n", phy->idx);
195*4882a593Smuzhiyun for (i = 0; i < 70; i++) {
196*4882a593Smuzhiyun drcmr = readl_relaxed(phy->base + pxad_drcmr(i));
197*4882a593Smuzhiyun if ((drcmr & DRCMR_CHLNUM) == phy->idx)
198*4882a593Smuzhiyun seq_printf(s, "\tRequester %d (MAPVLD=%d)\n", i,
199*4882a593Smuzhiyun !!(drcmr & DRCMR_MAPVLD));
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun return 0;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
dbg_burst_from_dcmd(u32 dcmd)204*4882a593Smuzhiyun static inline int dbg_burst_from_dcmd(u32 dcmd)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun int burst = (dcmd >> 16) & 0x3;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun return burst ? 4 << burst : 0;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
is_phys_valid(unsigned long addr)211*4882a593Smuzhiyun static int is_phys_valid(unsigned long addr)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun return pfn_valid(__phys_to_pfn(addr));
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun #define PXA_DCSR_STR(flag) (dcsr & PXA_DCSR_##flag ? #flag" " : "")
217*4882a593Smuzhiyun #define PXA_DCMD_STR(flag) (dcmd & PXA_DCMD_##flag ? #flag" " : "")
218*4882a593Smuzhiyun
descriptors_show(struct seq_file * s,void * p)219*4882a593Smuzhiyun static int descriptors_show(struct seq_file *s, void *p)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun struct pxad_phy *phy = s->private;
222*4882a593Smuzhiyun int i, max_show = 20, burst, width;
223*4882a593Smuzhiyun u32 dcmd;
224*4882a593Smuzhiyun unsigned long phys_desc, ddadr;
225*4882a593Smuzhiyun struct pxad_desc_hw *desc;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun phys_desc = ddadr = _phy_readl_relaxed(phy, DDADR);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun seq_printf(s, "DMA channel %d descriptors :\n", phy->idx);
230*4882a593Smuzhiyun seq_printf(s, "[%03d] First descriptor unknown\n", 0);
231*4882a593Smuzhiyun for (i = 1; i < max_show && is_phys_valid(phys_desc); i++) {
232*4882a593Smuzhiyun desc = phys_to_virt(phys_desc);
233*4882a593Smuzhiyun dcmd = desc->dcmd;
234*4882a593Smuzhiyun burst = dbg_burst_from_dcmd(dcmd);
235*4882a593Smuzhiyun width = (1 << ((dcmd >> 14) & 0x3)) >> 1;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun seq_printf(s, "[%03d] Desc at %08lx(virt %p)\n",
238*4882a593Smuzhiyun i, phys_desc, desc);
239*4882a593Smuzhiyun seq_printf(s, "\tDDADR = %08x\n", desc->ddadr);
240*4882a593Smuzhiyun seq_printf(s, "\tDSADR = %08x\n", desc->dsadr);
241*4882a593Smuzhiyun seq_printf(s, "\tDTADR = %08x\n", desc->dtadr);
242*4882a593Smuzhiyun seq_printf(s, "\tDCMD = %08x (%s%s%s%s%s%s%sburst=%d width=%d len=%d)\n",
243*4882a593Smuzhiyun dcmd,
244*4882a593Smuzhiyun PXA_DCMD_STR(INCSRCADDR), PXA_DCMD_STR(INCTRGADDR),
245*4882a593Smuzhiyun PXA_DCMD_STR(FLOWSRC), PXA_DCMD_STR(FLOWTRG),
246*4882a593Smuzhiyun PXA_DCMD_STR(STARTIRQEN), PXA_DCMD_STR(ENDIRQEN),
247*4882a593Smuzhiyun PXA_DCMD_STR(ENDIAN), burst, width,
248*4882a593Smuzhiyun dcmd & PXA_DCMD_LENGTH);
249*4882a593Smuzhiyun phys_desc = desc->ddadr;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun if (i == max_show)
252*4882a593Smuzhiyun seq_printf(s, "[%03d] Desc at %08lx ... max display reached\n",
253*4882a593Smuzhiyun i, phys_desc);
254*4882a593Smuzhiyun else
255*4882a593Smuzhiyun seq_printf(s, "[%03d] Desc at %08lx is %s\n",
256*4882a593Smuzhiyun i, phys_desc, phys_desc == DDADR_STOP ?
257*4882a593Smuzhiyun "DDADR_STOP" : "invalid");
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun return 0;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
chan_state_show(struct seq_file * s,void * p)262*4882a593Smuzhiyun static int chan_state_show(struct seq_file *s, void *p)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun struct pxad_phy *phy = s->private;
265*4882a593Smuzhiyun u32 dcsr, dcmd;
266*4882a593Smuzhiyun int burst, width;
267*4882a593Smuzhiyun static const char * const str_prio[] = {
268*4882a593Smuzhiyun "high", "normal", "low", "invalid"
269*4882a593Smuzhiyun };
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun dcsr = _phy_readl_relaxed(phy, DCSR);
272*4882a593Smuzhiyun dcmd = _phy_readl_relaxed(phy, DCMD);
273*4882a593Smuzhiyun burst = dbg_burst_from_dcmd(dcmd);
274*4882a593Smuzhiyun width = (1 << ((dcmd >> 14) & 0x3)) >> 1;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun seq_printf(s, "DMA channel %d\n", phy->idx);
277*4882a593Smuzhiyun seq_printf(s, "\tPriority : %s\n",
278*4882a593Smuzhiyun str_prio[(phy->idx & 0xf) / 4]);
279*4882a593Smuzhiyun seq_printf(s, "\tUnaligned transfer bit: %s\n",
280*4882a593Smuzhiyun _phy_readl_relaxed(phy, DALGN) & BIT(phy->idx) ?
281*4882a593Smuzhiyun "yes" : "no");
282*4882a593Smuzhiyun seq_printf(s, "\tDCSR = %08x (%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s)\n",
283*4882a593Smuzhiyun dcsr, PXA_DCSR_STR(RUN), PXA_DCSR_STR(NODESC),
284*4882a593Smuzhiyun PXA_DCSR_STR(STOPIRQEN), PXA_DCSR_STR(EORIRQEN),
285*4882a593Smuzhiyun PXA_DCSR_STR(EORJMPEN), PXA_DCSR_STR(EORSTOPEN),
286*4882a593Smuzhiyun PXA_DCSR_STR(SETCMPST), PXA_DCSR_STR(CLRCMPST),
287*4882a593Smuzhiyun PXA_DCSR_STR(CMPST), PXA_DCSR_STR(EORINTR),
288*4882a593Smuzhiyun PXA_DCSR_STR(REQPEND), PXA_DCSR_STR(STOPSTATE),
289*4882a593Smuzhiyun PXA_DCSR_STR(ENDINTR), PXA_DCSR_STR(STARTINTR),
290*4882a593Smuzhiyun PXA_DCSR_STR(BUSERR));
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun seq_printf(s, "\tDCMD = %08x (%s%s%s%s%s%s%sburst=%d width=%d len=%d)\n",
293*4882a593Smuzhiyun dcmd,
294*4882a593Smuzhiyun PXA_DCMD_STR(INCSRCADDR), PXA_DCMD_STR(INCTRGADDR),
295*4882a593Smuzhiyun PXA_DCMD_STR(FLOWSRC), PXA_DCMD_STR(FLOWTRG),
296*4882a593Smuzhiyun PXA_DCMD_STR(STARTIRQEN), PXA_DCMD_STR(ENDIRQEN),
297*4882a593Smuzhiyun PXA_DCMD_STR(ENDIAN), burst, width, dcmd & PXA_DCMD_LENGTH);
298*4882a593Smuzhiyun seq_printf(s, "\tDSADR = %08x\n", _phy_readl_relaxed(phy, DSADR));
299*4882a593Smuzhiyun seq_printf(s, "\tDTADR = %08x\n", _phy_readl_relaxed(phy, DTADR));
300*4882a593Smuzhiyun seq_printf(s, "\tDDADR = %08x\n", _phy_readl_relaxed(phy, DDADR));
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun return 0;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
state_show(struct seq_file * s,void * p)305*4882a593Smuzhiyun static int state_show(struct seq_file *s, void *p)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun struct pxad_device *pdev = s->private;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun /* basic device status */
310*4882a593Smuzhiyun seq_puts(s, "DMA engine status\n");
311*4882a593Smuzhiyun seq_printf(s, "\tChannel number: %d\n", pdev->nr_chans);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun return 0;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun DEFINE_SHOW_ATTRIBUTE(state);
317*4882a593Smuzhiyun DEFINE_SHOW_ATTRIBUTE(chan_state);
318*4882a593Smuzhiyun DEFINE_SHOW_ATTRIBUTE(descriptors);
319*4882a593Smuzhiyun DEFINE_SHOW_ATTRIBUTE(requester_chan);
320*4882a593Smuzhiyun
pxad_dbg_alloc_chan(struct pxad_device * pdev,int ch,struct dentry * chandir)321*4882a593Smuzhiyun static struct dentry *pxad_dbg_alloc_chan(struct pxad_device *pdev,
322*4882a593Smuzhiyun int ch, struct dentry *chandir)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun char chan_name[11];
325*4882a593Smuzhiyun struct dentry *chan;
326*4882a593Smuzhiyun void *dt;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun scnprintf(chan_name, sizeof(chan_name), "%d", ch);
329*4882a593Smuzhiyun chan = debugfs_create_dir(chan_name, chandir);
330*4882a593Smuzhiyun dt = (void *)&pdev->phys[ch];
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun debugfs_create_file("state", 0400, chan, dt, &chan_state_fops);
333*4882a593Smuzhiyun debugfs_create_file("descriptors", 0400, chan, dt, &descriptors_fops);
334*4882a593Smuzhiyun debugfs_create_file("requesters", 0400, chan, dt, &requester_chan_fops);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun return chan;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
pxad_init_debugfs(struct pxad_device * pdev)339*4882a593Smuzhiyun static void pxad_init_debugfs(struct pxad_device *pdev)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun int i;
342*4882a593Smuzhiyun struct dentry *chandir;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun pdev->dbgfs_chan =
345*4882a593Smuzhiyun kmalloc_array(pdev->nr_chans, sizeof(struct dentry *),
346*4882a593Smuzhiyun GFP_KERNEL);
347*4882a593Smuzhiyun if (!pdev->dbgfs_chan)
348*4882a593Smuzhiyun return;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun pdev->dbgfs_root = debugfs_create_dir(dev_name(pdev->slave.dev), NULL);
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun debugfs_create_file("state", 0400, pdev->dbgfs_root, pdev, &state_fops);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun chandir = debugfs_create_dir("channels", pdev->dbgfs_root);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun for (i = 0; i < pdev->nr_chans; i++)
357*4882a593Smuzhiyun pdev->dbgfs_chan[i] = pxad_dbg_alloc_chan(pdev, i, chandir);
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
pxad_cleanup_debugfs(struct pxad_device * pdev)360*4882a593Smuzhiyun static void pxad_cleanup_debugfs(struct pxad_device *pdev)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun debugfs_remove_recursive(pdev->dbgfs_root);
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun #else
pxad_init_debugfs(struct pxad_device * pdev)365*4882a593Smuzhiyun static inline void pxad_init_debugfs(struct pxad_device *pdev) {}
pxad_cleanup_debugfs(struct pxad_device * pdev)366*4882a593Smuzhiyun static inline void pxad_cleanup_debugfs(struct pxad_device *pdev) {}
367*4882a593Smuzhiyun #endif
368*4882a593Smuzhiyun
lookup_phy(struct pxad_chan * pchan)369*4882a593Smuzhiyun static struct pxad_phy *lookup_phy(struct pxad_chan *pchan)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun int prio, i;
372*4882a593Smuzhiyun struct pxad_device *pdev = to_pxad_dev(pchan->vc.chan.device);
373*4882a593Smuzhiyun struct pxad_phy *phy, *found = NULL;
374*4882a593Smuzhiyun unsigned long flags;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun /*
377*4882a593Smuzhiyun * dma channel priorities
378*4882a593Smuzhiyun * ch 0 - 3, 16 - 19 <--> (0)
379*4882a593Smuzhiyun * ch 4 - 7, 20 - 23 <--> (1)
380*4882a593Smuzhiyun * ch 8 - 11, 24 - 27 <--> (2)
381*4882a593Smuzhiyun * ch 12 - 15, 28 - 31 <--> (3)
382*4882a593Smuzhiyun */
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun spin_lock_irqsave(&pdev->phy_lock, flags);
385*4882a593Smuzhiyun for (prio = pchan->prio; prio >= PXAD_PRIO_HIGHEST; prio--) {
386*4882a593Smuzhiyun for (i = 0; i < pdev->nr_chans; i++) {
387*4882a593Smuzhiyun if (prio != (i & 0xf) >> 2)
388*4882a593Smuzhiyun continue;
389*4882a593Smuzhiyun phy = &pdev->phys[i];
390*4882a593Smuzhiyun if (!phy->vchan) {
391*4882a593Smuzhiyun phy->vchan = pchan;
392*4882a593Smuzhiyun found = phy;
393*4882a593Smuzhiyun goto out_unlock;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun out_unlock:
399*4882a593Smuzhiyun spin_unlock_irqrestore(&pdev->phy_lock, flags);
400*4882a593Smuzhiyun dev_dbg(&pchan->vc.chan.dev->device,
401*4882a593Smuzhiyun "%s(): phy=%p(%d)\n", __func__, found,
402*4882a593Smuzhiyun found ? found->idx : -1);
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun return found;
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
pxad_free_phy(struct pxad_chan * chan)407*4882a593Smuzhiyun static void pxad_free_phy(struct pxad_chan *chan)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun struct pxad_device *pdev = to_pxad_dev(chan->vc.chan.device);
410*4882a593Smuzhiyun unsigned long flags;
411*4882a593Smuzhiyun u32 reg;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun dev_dbg(&chan->vc.chan.dev->device,
414*4882a593Smuzhiyun "%s(): freeing\n", __func__);
415*4882a593Smuzhiyun if (!chan->phy)
416*4882a593Smuzhiyun return;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun /* clear the channel mapping in DRCMR */
419*4882a593Smuzhiyun if (chan->drcmr <= pdev->nr_requestors) {
420*4882a593Smuzhiyun reg = pxad_drcmr(chan->drcmr);
421*4882a593Smuzhiyun writel_relaxed(0, chan->phy->base + reg);
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun spin_lock_irqsave(&pdev->phy_lock, flags);
425*4882a593Smuzhiyun chan->phy->vchan = NULL;
426*4882a593Smuzhiyun chan->phy = NULL;
427*4882a593Smuzhiyun spin_unlock_irqrestore(&pdev->phy_lock, flags);
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
is_chan_running(struct pxad_chan * chan)430*4882a593Smuzhiyun static bool is_chan_running(struct pxad_chan *chan)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun u32 dcsr;
433*4882a593Smuzhiyun struct pxad_phy *phy = chan->phy;
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun if (!phy)
436*4882a593Smuzhiyun return false;
437*4882a593Smuzhiyun dcsr = phy_readl_relaxed(phy, DCSR);
438*4882a593Smuzhiyun return dcsr & PXA_DCSR_RUN;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
is_running_chan_misaligned(struct pxad_chan * chan)441*4882a593Smuzhiyun static bool is_running_chan_misaligned(struct pxad_chan *chan)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun u32 dalgn;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun BUG_ON(!chan->phy);
446*4882a593Smuzhiyun dalgn = phy_readl_relaxed(chan->phy, DALGN);
447*4882a593Smuzhiyun return dalgn & (BIT(chan->phy->idx));
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
phy_enable(struct pxad_phy * phy,bool misaligned)450*4882a593Smuzhiyun static void phy_enable(struct pxad_phy *phy, bool misaligned)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun struct pxad_device *pdev;
453*4882a593Smuzhiyun u32 reg, dalgn;
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun if (!phy->vchan)
456*4882a593Smuzhiyun return;
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun dev_dbg(&phy->vchan->vc.chan.dev->device,
459*4882a593Smuzhiyun "%s(); phy=%p(%d) misaligned=%d\n", __func__,
460*4882a593Smuzhiyun phy, phy->idx, misaligned);
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun pdev = to_pxad_dev(phy->vchan->vc.chan.device);
463*4882a593Smuzhiyun if (phy->vchan->drcmr <= pdev->nr_requestors) {
464*4882a593Smuzhiyun reg = pxad_drcmr(phy->vchan->drcmr);
465*4882a593Smuzhiyun writel_relaxed(DRCMR_MAPVLD | phy->idx, phy->base + reg);
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun dalgn = phy_readl_relaxed(phy, DALGN);
469*4882a593Smuzhiyun if (misaligned)
470*4882a593Smuzhiyun dalgn |= BIT(phy->idx);
471*4882a593Smuzhiyun else
472*4882a593Smuzhiyun dalgn &= ~BIT(phy->idx);
473*4882a593Smuzhiyun phy_writel_relaxed(phy, dalgn, DALGN);
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun phy_writel(phy, PXA_DCSR_STOPIRQEN | PXA_DCSR_ENDINTR |
476*4882a593Smuzhiyun PXA_DCSR_BUSERR | PXA_DCSR_RUN, DCSR);
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
phy_disable(struct pxad_phy * phy)479*4882a593Smuzhiyun static void phy_disable(struct pxad_phy *phy)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun u32 dcsr;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun if (!phy)
484*4882a593Smuzhiyun return;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun dcsr = phy_readl_relaxed(phy, DCSR);
487*4882a593Smuzhiyun dev_dbg(&phy->vchan->vc.chan.dev->device,
488*4882a593Smuzhiyun "%s(): phy=%p(%d)\n", __func__, phy, phy->idx);
489*4882a593Smuzhiyun phy_writel(phy, dcsr & ~PXA_DCSR_RUN & ~PXA_DCSR_STOPIRQEN, DCSR);
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
pxad_launch_chan(struct pxad_chan * chan,struct pxad_desc_sw * desc)492*4882a593Smuzhiyun static void pxad_launch_chan(struct pxad_chan *chan,
493*4882a593Smuzhiyun struct pxad_desc_sw *desc)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun dev_dbg(&chan->vc.chan.dev->device,
496*4882a593Smuzhiyun "%s(): desc=%p\n", __func__, desc);
497*4882a593Smuzhiyun if (!chan->phy) {
498*4882a593Smuzhiyun chan->phy = lookup_phy(chan);
499*4882a593Smuzhiyun if (!chan->phy) {
500*4882a593Smuzhiyun dev_dbg(&chan->vc.chan.dev->device,
501*4882a593Smuzhiyun "%s(): no free dma channel\n", __func__);
502*4882a593Smuzhiyun return;
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun chan->bus_error = 0;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun /*
508*4882a593Smuzhiyun * Program the descriptor's address into the DMA controller,
509*4882a593Smuzhiyun * then start the DMA transaction
510*4882a593Smuzhiyun */
511*4882a593Smuzhiyun phy_writel(chan->phy, desc->first, DDADR);
512*4882a593Smuzhiyun phy_enable(chan->phy, chan->misaligned);
513*4882a593Smuzhiyun wake_up(&chan->wq_state);
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
set_updater_desc(struct pxad_desc_sw * sw_desc,unsigned long flags)516*4882a593Smuzhiyun static void set_updater_desc(struct pxad_desc_sw *sw_desc,
517*4882a593Smuzhiyun unsigned long flags)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun struct pxad_desc_hw *updater =
520*4882a593Smuzhiyun sw_desc->hw_desc[sw_desc->nb_desc - 1];
521*4882a593Smuzhiyun dma_addr_t dma = sw_desc->hw_desc[sw_desc->nb_desc - 2]->ddadr;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun updater->ddadr = DDADR_STOP;
524*4882a593Smuzhiyun updater->dsadr = dma;
525*4882a593Smuzhiyun updater->dtadr = dma + 8;
526*4882a593Smuzhiyun updater->dcmd = PXA_DCMD_WIDTH4 | PXA_DCMD_BURST32 |
527*4882a593Smuzhiyun (PXA_DCMD_LENGTH & sizeof(u32));
528*4882a593Smuzhiyun if (flags & DMA_PREP_INTERRUPT)
529*4882a593Smuzhiyun updater->dcmd |= PXA_DCMD_ENDIRQEN;
530*4882a593Smuzhiyun if (sw_desc->cyclic)
531*4882a593Smuzhiyun sw_desc->hw_desc[sw_desc->nb_desc - 2]->ddadr = sw_desc->first;
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun
is_desc_completed(struct virt_dma_desc * vd)534*4882a593Smuzhiyun static bool is_desc_completed(struct virt_dma_desc *vd)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun struct pxad_desc_sw *sw_desc = to_pxad_sw_desc(vd);
537*4882a593Smuzhiyun struct pxad_desc_hw *updater =
538*4882a593Smuzhiyun sw_desc->hw_desc[sw_desc->nb_desc - 1];
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun return updater->dtadr != (updater->dsadr + 8);
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun
pxad_desc_chain(struct virt_dma_desc * vd1,struct virt_dma_desc * vd2)543*4882a593Smuzhiyun static void pxad_desc_chain(struct virt_dma_desc *vd1,
544*4882a593Smuzhiyun struct virt_dma_desc *vd2)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun struct pxad_desc_sw *desc1 = to_pxad_sw_desc(vd1);
547*4882a593Smuzhiyun struct pxad_desc_sw *desc2 = to_pxad_sw_desc(vd2);
548*4882a593Smuzhiyun dma_addr_t dma_to_chain;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun dma_to_chain = desc2->first;
551*4882a593Smuzhiyun desc1->hw_desc[desc1->nb_desc - 1]->ddadr = dma_to_chain;
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
pxad_try_hotchain(struct virt_dma_chan * vc,struct virt_dma_desc * vd)554*4882a593Smuzhiyun static bool pxad_try_hotchain(struct virt_dma_chan *vc,
555*4882a593Smuzhiyun struct virt_dma_desc *vd)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun struct virt_dma_desc *vd_last_issued = NULL;
558*4882a593Smuzhiyun struct pxad_chan *chan = to_pxad_chan(&vc->chan);
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun /*
561*4882a593Smuzhiyun * Attempt to hot chain the tx if the phy is still running. This is
562*4882a593Smuzhiyun * considered successful only if either the channel is still running
563*4882a593Smuzhiyun * after the chaining, or if the chained transfer is completed after
564*4882a593Smuzhiyun * having been hot chained.
565*4882a593Smuzhiyun * A change of alignment is not allowed, and forbids hotchaining.
566*4882a593Smuzhiyun */
567*4882a593Smuzhiyun if (is_chan_running(chan)) {
568*4882a593Smuzhiyun BUG_ON(list_empty(&vc->desc_issued));
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun if (!is_running_chan_misaligned(chan) &&
571*4882a593Smuzhiyun to_pxad_sw_desc(vd)->misaligned)
572*4882a593Smuzhiyun return false;
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun vd_last_issued = list_entry(vc->desc_issued.prev,
575*4882a593Smuzhiyun struct virt_dma_desc, node);
576*4882a593Smuzhiyun pxad_desc_chain(vd_last_issued, vd);
577*4882a593Smuzhiyun if (is_chan_running(chan) || is_desc_completed(vd))
578*4882a593Smuzhiyun return true;
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun return false;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
clear_chan_irq(struct pxad_phy * phy)584*4882a593Smuzhiyun static unsigned int clear_chan_irq(struct pxad_phy *phy)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun u32 dcsr;
587*4882a593Smuzhiyun u32 dint = readl(phy->base + DINT);
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun if (!(dint & BIT(phy->idx)))
590*4882a593Smuzhiyun return PXA_DCSR_RUN;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun /* clear irq */
593*4882a593Smuzhiyun dcsr = phy_readl_relaxed(phy, DCSR);
594*4882a593Smuzhiyun phy_writel(phy, dcsr, DCSR);
595*4882a593Smuzhiyun if ((dcsr & PXA_DCSR_BUSERR) && (phy->vchan))
596*4882a593Smuzhiyun dev_warn(&phy->vchan->vc.chan.dev->device,
597*4882a593Smuzhiyun "%s(chan=%p): PXA_DCSR_BUSERR\n",
598*4882a593Smuzhiyun __func__, &phy->vchan);
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun return dcsr & ~PXA_DCSR_RUN;
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun
pxad_chan_handler(int irq,void * dev_id)603*4882a593Smuzhiyun static irqreturn_t pxad_chan_handler(int irq, void *dev_id)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun struct pxad_phy *phy = dev_id;
606*4882a593Smuzhiyun struct pxad_chan *chan = phy->vchan;
607*4882a593Smuzhiyun struct virt_dma_desc *vd, *tmp;
608*4882a593Smuzhiyun unsigned int dcsr;
609*4882a593Smuzhiyun unsigned long flags;
610*4882a593Smuzhiyun bool vd_completed;
611*4882a593Smuzhiyun dma_cookie_t last_started = 0;
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun BUG_ON(!chan);
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun dcsr = clear_chan_irq(phy);
616*4882a593Smuzhiyun if (dcsr & PXA_DCSR_RUN)
617*4882a593Smuzhiyun return IRQ_NONE;
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun spin_lock_irqsave(&chan->vc.lock, flags);
620*4882a593Smuzhiyun list_for_each_entry_safe(vd, tmp, &chan->vc.desc_issued, node) {
621*4882a593Smuzhiyun vd_completed = is_desc_completed(vd);
622*4882a593Smuzhiyun dev_dbg(&chan->vc.chan.dev->device,
623*4882a593Smuzhiyun "%s(): checking txd %p[%x]: completed=%d dcsr=0x%x\n",
624*4882a593Smuzhiyun __func__, vd, vd->tx.cookie, vd_completed,
625*4882a593Smuzhiyun dcsr);
626*4882a593Smuzhiyun last_started = vd->tx.cookie;
627*4882a593Smuzhiyun if (to_pxad_sw_desc(vd)->cyclic) {
628*4882a593Smuzhiyun vchan_cyclic_callback(vd);
629*4882a593Smuzhiyun break;
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun if (vd_completed) {
632*4882a593Smuzhiyun list_del(&vd->node);
633*4882a593Smuzhiyun vchan_cookie_complete(vd);
634*4882a593Smuzhiyun } else {
635*4882a593Smuzhiyun break;
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun if (dcsr & PXA_DCSR_BUSERR) {
640*4882a593Smuzhiyun chan->bus_error = last_started;
641*4882a593Smuzhiyun phy_disable(phy);
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun if (!chan->bus_error && dcsr & PXA_DCSR_STOPSTATE) {
645*4882a593Smuzhiyun dev_dbg(&chan->vc.chan.dev->device,
646*4882a593Smuzhiyun "%s(): channel stopped, submitted_empty=%d issued_empty=%d",
647*4882a593Smuzhiyun __func__,
648*4882a593Smuzhiyun list_empty(&chan->vc.desc_submitted),
649*4882a593Smuzhiyun list_empty(&chan->vc.desc_issued));
650*4882a593Smuzhiyun phy_writel_relaxed(phy, dcsr & ~PXA_DCSR_STOPIRQEN, DCSR);
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun if (list_empty(&chan->vc.desc_issued)) {
653*4882a593Smuzhiyun chan->misaligned =
654*4882a593Smuzhiyun !list_empty(&chan->vc.desc_submitted);
655*4882a593Smuzhiyun } else {
656*4882a593Smuzhiyun vd = list_first_entry(&chan->vc.desc_issued,
657*4882a593Smuzhiyun struct virt_dma_desc, node);
658*4882a593Smuzhiyun pxad_launch_chan(chan, to_pxad_sw_desc(vd));
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun spin_unlock_irqrestore(&chan->vc.lock, flags);
662*4882a593Smuzhiyun wake_up(&chan->wq_state);
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun return IRQ_HANDLED;
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun
pxad_int_handler(int irq,void * dev_id)667*4882a593Smuzhiyun static irqreturn_t pxad_int_handler(int irq, void *dev_id)
668*4882a593Smuzhiyun {
669*4882a593Smuzhiyun struct pxad_device *pdev = dev_id;
670*4882a593Smuzhiyun struct pxad_phy *phy;
671*4882a593Smuzhiyun u32 dint = readl(pdev->base + DINT);
672*4882a593Smuzhiyun int i, ret = IRQ_NONE;
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun while (dint) {
675*4882a593Smuzhiyun i = __ffs(dint);
676*4882a593Smuzhiyun dint &= (dint - 1);
677*4882a593Smuzhiyun phy = &pdev->phys[i];
678*4882a593Smuzhiyun if (pxad_chan_handler(irq, phy) == IRQ_HANDLED)
679*4882a593Smuzhiyun ret = IRQ_HANDLED;
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun return ret;
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun
pxad_alloc_chan_resources(struct dma_chan * dchan)685*4882a593Smuzhiyun static int pxad_alloc_chan_resources(struct dma_chan *dchan)
686*4882a593Smuzhiyun {
687*4882a593Smuzhiyun struct pxad_chan *chan = to_pxad_chan(dchan);
688*4882a593Smuzhiyun struct pxad_device *pdev = to_pxad_dev(chan->vc.chan.device);
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun if (chan->desc_pool)
691*4882a593Smuzhiyun return 1;
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun chan->desc_pool = dma_pool_create(dma_chan_name(dchan),
694*4882a593Smuzhiyun pdev->slave.dev,
695*4882a593Smuzhiyun sizeof(struct pxad_desc_hw),
696*4882a593Smuzhiyun __alignof__(struct pxad_desc_hw),
697*4882a593Smuzhiyun 0);
698*4882a593Smuzhiyun if (!chan->desc_pool) {
699*4882a593Smuzhiyun dev_err(&chan->vc.chan.dev->device,
700*4882a593Smuzhiyun "%s(): unable to allocate descriptor pool\n",
701*4882a593Smuzhiyun __func__);
702*4882a593Smuzhiyun return -ENOMEM;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun return 1;
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun
pxad_free_chan_resources(struct dma_chan * dchan)708*4882a593Smuzhiyun static void pxad_free_chan_resources(struct dma_chan *dchan)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun struct pxad_chan *chan = to_pxad_chan(dchan);
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun vchan_free_chan_resources(&chan->vc);
713*4882a593Smuzhiyun dma_pool_destroy(chan->desc_pool);
714*4882a593Smuzhiyun chan->desc_pool = NULL;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun chan->drcmr = U32_MAX;
717*4882a593Smuzhiyun chan->prio = PXAD_PRIO_LOWEST;
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun
pxad_free_desc(struct virt_dma_desc * vd)720*4882a593Smuzhiyun static void pxad_free_desc(struct virt_dma_desc *vd)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun int i;
723*4882a593Smuzhiyun dma_addr_t dma;
724*4882a593Smuzhiyun struct pxad_desc_sw *sw_desc = to_pxad_sw_desc(vd);
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun BUG_ON(sw_desc->nb_desc == 0);
727*4882a593Smuzhiyun for (i = sw_desc->nb_desc - 1; i >= 0; i--) {
728*4882a593Smuzhiyun if (i > 0)
729*4882a593Smuzhiyun dma = sw_desc->hw_desc[i - 1]->ddadr;
730*4882a593Smuzhiyun else
731*4882a593Smuzhiyun dma = sw_desc->first;
732*4882a593Smuzhiyun dma_pool_free(sw_desc->desc_pool,
733*4882a593Smuzhiyun sw_desc->hw_desc[i], dma);
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun sw_desc->nb_desc = 0;
736*4882a593Smuzhiyun kfree(sw_desc);
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun static struct pxad_desc_sw *
pxad_alloc_desc(struct pxad_chan * chan,unsigned int nb_hw_desc)740*4882a593Smuzhiyun pxad_alloc_desc(struct pxad_chan *chan, unsigned int nb_hw_desc)
741*4882a593Smuzhiyun {
742*4882a593Smuzhiyun struct pxad_desc_sw *sw_desc;
743*4882a593Smuzhiyun dma_addr_t dma;
744*4882a593Smuzhiyun int i;
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun sw_desc = kzalloc(sizeof(*sw_desc) +
747*4882a593Smuzhiyun nb_hw_desc * sizeof(struct pxad_desc_hw *),
748*4882a593Smuzhiyun GFP_NOWAIT);
749*4882a593Smuzhiyun if (!sw_desc)
750*4882a593Smuzhiyun return NULL;
751*4882a593Smuzhiyun sw_desc->desc_pool = chan->desc_pool;
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun for (i = 0; i < nb_hw_desc; i++) {
754*4882a593Smuzhiyun sw_desc->hw_desc[i] = dma_pool_alloc(sw_desc->desc_pool,
755*4882a593Smuzhiyun GFP_NOWAIT, &dma);
756*4882a593Smuzhiyun if (!sw_desc->hw_desc[i]) {
757*4882a593Smuzhiyun dev_err(&chan->vc.chan.dev->device,
758*4882a593Smuzhiyun "%s(): Couldn't allocate the %dth hw_desc from dma_pool %p\n",
759*4882a593Smuzhiyun __func__, i, sw_desc->desc_pool);
760*4882a593Smuzhiyun goto err;
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun if (i == 0)
764*4882a593Smuzhiyun sw_desc->first = dma;
765*4882a593Smuzhiyun else
766*4882a593Smuzhiyun sw_desc->hw_desc[i - 1]->ddadr = dma;
767*4882a593Smuzhiyun sw_desc->nb_desc++;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun return sw_desc;
771*4882a593Smuzhiyun err:
772*4882a593Smuzhiyun pxad_free_desc(&sw_desc->vd);
773*4882a593Smuzhiyun return NULL;
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun
pxad_tx_submit(struct dma_async_tx_descriptor * tx)776*4882a593Smuzhiyun static dma_cookie_t pxad_tx_submit(struct dma_async_tx_descriptor *tx)
777*4882a593Smuzhiyun {
778*4882a593Smuzhiyun struct virt_dma_chan *vc = to_virt_chan(tx->chan);
779*4882a593Smuzhiyun struct pxad_chan *chan = to_pxad_chan(&vc->chan);
780*4882a593Smuzhiyun struct virt_dma_desc *vd_chained = NULL,
781*4882a593Smuzhiyun *vd = container_of(tx, struct virt_dma_desc, tx);
782*4882a593Smuzhiyun dma_cookie_t cookie;
783*4882a593Smuzhiyun unsigned long flags;
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun set_updater_desc(to_pxad_sw_desc(vd), tx->flags);
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun spin_lock_irqsave(&vc->lock, flags);
788*4882a593Smuzhiyun cookie = dma_cookie_assign(tx);
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun if (list_empty(&vc->desc_submitted) && pxad_try_hotchain(vc, vd)) {
791*4882a593Smuzhiyun list_move_tail(&vd->node, &vc->desc_issued);
792*4882a593Smuzhiyun dev_dbg(&chan->vc.chan.dev->device,
793*4882a593Smuzhiyun "%s(): txd %p[%x]: submitted (hot linked)\n",
794*4882a593Smuzhiyun __func__, vd, cookie);
795*4882a593Smuzhiyun goto out;
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun /*
799*4882a593Smuzhiyun * Fallback to placing the tx in the submitted queue
800*4882a593Smuzhiyun */
801*4882a593Smuzhiyun if (!list_empty(&vc->desc_submitted)) {
802*4882a593Smuzhiyun vd_chained = list_entry(vc->desc_submitted.prev,
803*4882a593Smuzhiyun struct virt_dma_desc, node);
804*4882a593Smuzhiyun /*
805*4882a593Smuzhiyun * Only chain the descriptors if no new misalignment is
806*4882a593Smuzhiyun * introduced. If a new misalignment is chained, let the channel
807*4882a593Smuzhiyun * stop, and be relaunched in misalign mode from the irq
808*4882a593Smuzhiyun * handler.
809*4882a593Smuzhiyun */
810*4882a593Smuzhiyun if (chan->misaligned || !to_pxad_sw_desc(vd)->misaligned)
811*4882a593Smuzhiyun pxad_desc_chain(vd_chained, vd);
812*4882a593Smuzhiyun else
813*4882a593Smuzhiyun vd_chained = NULL;
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun dev_dbg(&chan->vc.chan.dev->device,
816*4882a593Smuzhiyun "%s(): txd %p[%x]: submitted (%s linked)\n",
817*4882a593Smuzhiyun __func__, vd, cookie, vd_chained ? "cold" : "not");
818*4882a593Smuzhiyun list_move_tail(&vd->node, &vc->desc_submitted);
819*4882a593Smuzhiyun chan->misaligned |= to_pxad_sw_desc(vd)->misaligned;
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun out:
822*4882a593Smuzhiyun spin_unlock_irqrestore(&vc->lock, flags);
823*4882a593Smuzhiyun return cookie;
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun
pxad_issue_pending(struct dma_chan * dchan)826*4882a593Smuzhiyun static void pxad_issue_pending(struct dma_chan *dchan)
827*4882a593Smuzhiyun {
828*4882a593Smuzhiyun struct pxad_chan *chan = to_pxad_chan(dchan);
829*4882a593Smuzhiyun struct virt_dma_desc *vd_first;
830*4882a593Smuzhiyun unsigned long flags;
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun spin_lock_irqsave(&chan->vc.lock, flags);
833*4882a593Smuzhiyun if (list_empty(&chan->vc.desc_submitted))
834*4882a593Smuzhiyun goto out;
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun vd_first = list_first_entry(&chan->vc.desc_submitted,
837*4882a593Smuzhiyun struct virt_dma_desc, node);
838*4882a593Smuzhiyun dev_dbg(&chan->vc.chan.dev->device,
839*4882a593Smuzhiyun "%s(): txd %p[%x]", __func__, vd_first, vd_first->tx.cookie);
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun vchan_issue_pending(&chan->vc);
842*4882a593Smuzhiyun if (!pxad_try_hotchain(&chan->vc, vd_first))
843*4882a593Smuzhiyun pxad_launch_chan(chan, to_pxad_sw_desc(vd_first));
844*4882a593Smuzhiyun out:
845*4882a593Smuzhiyun spin_unlock_irqrestore(&chan->vc.lock, flags);
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun static inline struct dma_async_tx_descriptor *
pxad_tx_prep(struct virt_dma_chan * vc,struct virt_dma_desc * vd,unsigned long tx_flags)849*4882a593Smuzhiyun pxad_tx_prep(struct virt_dma_chan *vc, struct virt_dma_desc *vd,
850*4882a593Smuzhiyun unsigned long tx_flags)
851*4882a593Smuzhiyun {
852*4882a593Smuzhiyun struct dma_async_tx_descriptor *tx;
853*4882a593Smuzhiyun struct pxad_chan *chan = container_of(vc, struct pxad_chan, vc);
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun INIT_LIST_HEAD(&vd->node);
856*4882a593Smuzhiyun tx = vchan_tx_prep(vc, vd, tx_flags);
857*4882a593Smuzhiyun tx->tx_submit = pxad_tx_submit;
858*4882a593Smuzhiyun dev_dbg(&chan->vc.chan.dev->device,
859*4882a593Smuzhiyun "%s(): vc=%p txd=%p[%x] flags=0x%lx\n", __func__,
860*4882a593Smuzhiyun vc, vd, vd->tx.cookie,
861*4882a593Smuzhiyun tx_flags);
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun return tx;
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun
pxad_get_config(struct pxad_chan * chan,enum dma_transfer_direction dir,u32 * dcmd,u32 * dev_src,u32 * dev_dst)866*4882a593Smuzhiyun static void pxad_get_config(struct pxad_chan *chan,
867*4882a593Smuzhiyun enum dma_transfer_direction dir,
868*4882a593Smuzhiyun u32 *dcmd, u32 *dev_src, u32 *dev_dst)
869*4882a593Smuzhiyun {
870*4882a593Smuzhiyun u32 maxburst = 0, dev_addr = 0;
871*4882a593Smuzhiyun enum dma_slave_buswidth width = DMA_SLAVE_BUSWIDTH_UNDEFINED;
872*4882a593Smuzhiyun struct pxad_device *pdev = to_pxad_dev(chan->vc.chan.device);
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun *dcmd = 0;
875*4882a593Smuzhiyun if (dir == DMA_DEV_TO_MEM) {
876*4882a593Smuzhiyun maxburst = chan->cfg.src_maxburst;
877*4882a593Smuzhiyun width = chan->cfg.src_addr_width;
878*4882a593Smuzhiyun dev_addr = chan->cfg.src_addr;
879*4882a593Smuzhiyun *dev_src = dev_addr;
880*4882a593Smuzhiyun *dcmd |= PXA_DCMD_INCTRGADDR;
881*4882a593Smuzhiyun if (chan->drcmr <= pdev->nr_requestors)
882*4882a593Smuzhiyun *dcmd |= PXA_DCMD_FLOWSRC;
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun if (dir == DMA_MEM_TO_DEV) {
885*4882a593Smuzhiyun maxburst = chan->cfg.dst_maxburst;
886*4882a593Smuzhiyun width = chan->cfg.dst_addr_width;
887*4882a593Smuzhiyun dev_addr = chan->cfg.dst_addr;
888*4882a593Smuzhiyun *dev_dst = dev_addr;
889*4882a593Smuzhiyun *dcmd |= PXA_DCMD_INCSRCADDR;
890*4882a593Smuzhiyun if (chan->drcmr <= pdev->nr_requestors)
891*4882a593Smuzhiyun *dcmd |= PXA_DCMD_FLOWTRG;
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun if (dir == DMA_MEM_TO_MEM)
894*4882a593Smuzhiyun *dcmd |= PXA_DCMD_BURST32 | PXA_DCMD_INCTRGADDR |
895*4882a593Smuzhiyun PXA_DCMD_INCSRCADDR;
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun dev_dbg(&chan->vc.chan.dev->device,
898*4882a593Smuzhiyun "%s(): dev_addr=0x%x maxburst=%d width=%d dir=%d\n",
899*4882a593Smuzhiyun __func__, dev_addr, maxburst, width, dir);
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun if (width == DMA_SLAVE_BUSWIDTH_1_BYTE)
902*4882a593Smuzhiyun *dcmd |= PXA_DCMD_WIDTH1;
903*4882a593Smuzhiyun else if (width == DMA_SLAVE_BUSWIDTH_2_BYTES)
904*4882a593Smuzhiyun *dcmd |= PXA_DCMD_WIDTH2;
905*4882a593Smuzhiyun else if (width == DMA_SLAVE_BUSWIDTH_4_BYTES)
906*4882a593Smuzhiyun *dcmd |= PXA_DCMD_WIDTH4;
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun if (maxburst == 8)
909*4882a593Smuzhiyun *dcmd |= PXA_DCMD_BURST8;
910*4882a593Smuzhiyun else if (maxburst == 16)
911*4882a593Smuzhiyun *dcmd |= PXA_DCMD_BURST16;
912*4882a593Smuzhiyun else if (maxburst == 32)
913*4882a593Smuzhiyun *dcmd |= PXA_DCMD_BURST32;
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
pxad_prep_memcpy(struct dma_chan * dchan,dma_addr_t dma_dst,dma_addr_t dma_src,size_t len,unsigned long flags)917*4882a593Smuzhiyun pxad_prep_memcpy(struct dma_chan *dchan,
918*4882a593Smuzhiyun dma_addr_t dma_dst, dma_addr_t dma_src,
919*4882a593Smuzhiyun size_t len, unsigned long flags)
920*4882a593Smuzhiyun {
921*4882a593Smuzhiyun struct pxad_chan *chan = to_pxad_chan(dchan);
922*4882a593Smuzhiyun struct pxad_desc_sw *sw_desc;
923*4882a593Smuzhiyun struct pxad_desc_hw *hw_desc;
924*4882a593Smuzhiyun u32 dcmd;
925*4882a593Smuzhiyun unsigned int i, nb_desc = 0;
926*4882a593Smuzhiyun size_t copy;
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun if (!dchan || !len)
929*4882a593Smuzhiyun return NULL;
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun dev_dbg(&chan->vc.chan.dev->device,
932*4882a593Smuzhiyun "%s(): dma_dst=0x%lx dma_src=0x%lx len=%zu flags=%lx\n",
933*4882a593Smuzhiyun __func__, (unsigned long)dma_dst, (unsigned long)dma_src,
934*4882a593Smuzhiyun len, flags);
935*4882a593Smuzhiyun pxad_get_config(chan, DMA_MEM_TO_MEM, &dcmd, NULL, NULL);
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun nb_desc = DIV_ROUND_UP(len, PDMA_MAX_DESC_BYTES);
938*4882a593Smuzhiyun sw_desc = pxad_alloc_desc(chan, nb_desc + 1);
939*4882a593Smuzhiyun if (!sw_desc)
940*4882a593Smuzhiyun return NULL;
941*4882a593Smuzhiyun sw_desc->len = len;
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun if (!IS_ALIGNED(dma_src, 1 << PDMA_ALIGNMENT) ||
944*4882a593Smuzhiyun !IS_ALIGNED(dma_dst, 1 << PDMA_ALIGNMENT))
945*4882a593Smuzhiyun sw_desc->misaligned = true;
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun i = 0;
948*4882a593Smuzhiyun do {
949*4882a593Smuzhiyun hw_desc = sw_desc->hw_desc[i++];
950*4882a593Smuzhiyun copy = min_t(size_t, len, PDMA_MAX_DESC_BYTES);
951*4882a593Smuzhiyun hw_desc->dcmd = dcmd | (PXA_DCMD_LENGTH & copy);
952*4882a593Smuzhiyun hw_desc->dsadr = dma_src;
953*4882a593Smuzhiyun hw_desc->dtadr = dma_dst;
954*4882a593Smuzhiyun len -= copy;
955*4882a593Smuzhiyun dma_src += copy;
956*4882a593Smuzhiyun dma_dst += copy;
957*4882a593Smuzhiyun } while (len);
958*4882a593Smuzhiyun set_updater_desc(sw_desc, flags);
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun return pxad_tx_prep(&chan->vc, &sw_desc->vd, flags);
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
pxad_prep_slave_sg(struct dma_chan * dchan,struct scatterlist * sgl,unsigned int sg_len,enum dma_transfer_direction dir,unsigned long flags,void * context)964*4882a593Smuzhiyun pxad_prep_slave_sg(struct dma_chan *dchan, struct scatterlist *sgl,
965*4882a593Smuzhiyun unsigned int sg_len, enum dma_transfer_direction dir,
966*4882a593Smuzhiyun unsigned long flags, void *context)
967*4882a593Smuzhiyun {
968*4882a593Smuzhiyun struct pxad_chan *chan = to_pxad_chan(dchan);
969*4882a593Smuzhiyun struct pxad_desc_sw *sw_desc;
970*4882a593Smuzhiyun size_t len, avail;
971*4882a593Smuzhiyun struct scatterlist *sg;
972*4882a593Smuzhiyun dma_addr_t dma;
973*4882a593Smuzhiyun u32 dcmd, dsadr = 0, dtadr = 0;
974*4882a593Smuzhiyun unsigned int nb_desc = 0, i, j = 0;
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun if ((sgl == NULL) || (sg_len == 0))
977*4882a593Smuzhiyun return NULL;
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun pxad_get_config(chan, dir, &dcmd, &dsadr, &dtadr);
980*4882a593Smuzhiyun dev_dbg(&chan->vc.chan.dev->device,
981*4882a593Smuzhiyun "%s(): dir=%d flags=%lx\n", __func__, dir, flags);
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun for_each_sg(sgl, sg, sg_len, i)
984*4882a593Smuzhiyun nb_desc += DIV_ROUND_UP(sg_dma_len(sg), PDMA_MAX_DESC_BYTES);
985*4882a593Smuzhiyun sw_desc = pxad_alloc_desc(chan, nb_desc + 1);
986*4882a593Smuzhiyun if (!sw_desc)
987*4882a593Smuzhiyun return NULL;
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun for_each_sg(sgl, sg, sg_len, i) {
990*4882a593Smuzhiyun dma = sg_dma_address(sg);
991*4882a593Smuzhiyun avail = sg_dma_len(sg);
992*4882a593Smuzhiyun sw_desc->len += avail;
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun do {
995*4882a593Smuzhiyun len = min_t(size_t, avail, PDMA_MAX_DESC_BYTES);
996*4882a593Smuzhiyun if (dma & 0x7)
997*4882a593Smuzhiyun sw_desc->misaligned = true;
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun sw_desc->hw_desc[j]->dcmd =
1000*4882a593Smuzhiyun dcmd | (PXA_DCMD_LENGTH & len);
1001*4882a593Smuzhiyun sw_desc->hw_desc[j]->dsadr = dsadr ? dsadr : dma;
1002*4882a593Smuzhiyun sw_desc->hw_desc[j++]->dtadr = dtadr ? dtadr : dma;
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun dma += len;
1005*4882a593Smuzhiyun avail -= len;
1006*4882a593Smuzhiyun } while (avail);
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun set_updater_desc(sw_desc, flags);
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun return pxad_tx_prep(&chan->vc, &sw_desc->vd, flags);
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
pxad_prep_dma_cyclic(struct dma_chan * dchan,dma_addr_t buf_addr,size_t len,size_t period_len,enum dma_transfer_direction dir,unsigned long flags)1014*4882a593Smuzhiyun pxad_prep_dma_cyclic(struct dma_chan *dchan,
1015*4882a593Smuzhiyun dma_addr_t buf_addr, size_t len, size_t period_len,
1016*4882a593Smuzhiyun enum dma_transfer_direction dir, unsigned long flags)
1017*4882a593Smuzhiyun {
1018*4882a593Smuzhiyun struct pxad_chan *chan = to_pxad_chan(dchan);
1019*4882a593Smuzhiyun struct pxad_desc_sw *sw_desc;
1020*4882a593Smuzhiyun struct pxad_desc_hw **phw_desc;
1021*4882a593Smuzhiyun dma_addr_t dma;
1022*4882a593Smuzhiyun u32 dcmd, dsadr = 0, dtadr = 0;
1023*4882a593Smuzhiyun unsigned int nb_desc = 0;
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun if (!dchan || !len || !period_len)
1026*4882a593Smuzhiyun return NULL;
1027*4882a593Smuzhiyun if ((dir != DMA_DEV_TO_MEM) && (dir != DMA_MEM_TO_DEV)) {
1028*4882a593Smuzhiyun dev_err(&chan->vc.chan.dev->device,
1029*4882a593Smuzhiyun "Unsupported direction for cyclic DMA\n");
1030*4882a593Smuzhiyun return NULL;
1031*4882a593Smuzhiyun }
1032*4882a593Smuzhiyun /* the buffer length must be a multiple of period_len */
1033*4882a593Smuzhiyun if (len % period_len != 0 || period_len > PDMA_MAX_DESC_BYTES ||
1034*4882a593Smuzhiyun !IS_ALIGNED(period_len, 1 << PDMA_ALIGNMENT))
1035*4882a593Smuzhiyun return NULL;
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun pxad_get_config(chan, dir, &dcmd, &dsadr, &dtadr);
1038*4882a593Smuzhiyun dcmd |= PXA_DCMD_ENDIRQEN | (PXA_DCMD_LENGTH & period_len);
1039*4882a593Smuzhiyun dev_dbg(&chan->vc.chan.dev->device,
1040*4882a593Smuzhiyun "%s(): buf_addr=0x%lx len=%zu period=%zu dir=%d flags=%lx\n",
1041*4882a593Smuzhiyun __func__, (unsigned long)buf_addr, len, period_len, dir, flags);
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun nb_desc = DIV_ROUND_UP(period_len, PDMA_MAX_DESC_BYTES);
1044*4882a593Smuzhiyun nb_desc *= DIV_ROUND_UP(len, period_len);
1045*4882a593Smuzhiyun sw_desc = pxad_alloc_desc(chan, nb_desc + 1);
1046*4882a593Smuzhiyun if (!sw_desc)
1047*4882a593Smuzhiyun return NULL;
1048*4882a593Smuzhiyun sw_desc->cyclic = true;
1049*4882a593Smuzhiyun sw_desc->len = len;
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun phw_desc = sw_desc->hw_desc;
1052*4882a593Smuzhiyun dma = buf_addr;
1053*4882a593Smuzhiyun do {
1054*4882a593Smuzhiyun phw_desc[0]->dsadr = dsadr ? dsadr : dma;
1055*4882a593Smuzhiyun phw_desc[0]->dtadr = dtadr ? dtadr : dma;
1056*4882a593Smuzhiyun phw_desc[0]->dcmd = dcmd;
1057*4882a593Smuzhiyun phw_desc++;
1058*4882a593Smuzhiyun dma += period_len;
1059*4882a593Smuzhiyun len -= period_len;
1060*4882a593Smuzhiyun } while (len);
1061*4882a593Smuzhiyun set_updater_desc(sw_desc, flags);
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun return pxad_tx_prep(&chan->vc, &sw_desc->vd, flags);
1064*4882a593Smuzhiyun }
1065*4882a593Smuzhiyun
pxad_config(struct dma_chan * dchan,struct dma_slave_config * cfg)1066*4882a593Smuzhiyun static int pxad_config(struct dma_chan *dchan,
1067*4882a593Smuzhiyun struct dma_slave_config *cfg)
1068*4882a593Smuzhiyun {
1069*4882a593Smuzhiyun struct pxad_chan *chan = to_pxad_chan(dchan);
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun if (!dchan)
1072*4882a593Smuzhiyun return -EINVAL;
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun chan->cfg = *cfg;
1075*4882a593Smuzhiyun return 0;
1076*4882a593Smuzhiyun }
1077*4882a593Smuzhiyun
pxad_terminate_all(struct dma_chan * dchan)1078*4882a593Smuzhiyun static int pxad_terminate_all(struct dma_chan *dchan)
1079*4882a593Smuzhiyun {
1080*4882a593Smuzhiyun struct pxad_chan *chan = to_pxad_chan(dchan);
1081*4882a593Smuzhiyun struct pxad_device *pdev = to_pxad_dev(chan->vc.chan.device);
1082*4882a593Smuzhiyun struct virt_dma_desc *vd = NULL;
1083*4882a593Smuzhiyun unsigned long flags;
1084*4882a593Smuzhiyun struct pxad_phy *phy;
1085*4882a593Smuzhiyun LIST_HEAD(head);
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun dev_dbg(&chan->vc.chan.dev->device,
1088*4882a593Smuzhiyun "%s(): vchan %p: terminate all\n", __func__, &chan->vc);
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun spin_lock_irqsave(&chan->vc.lock, flags);
1091*4882a593Smuzhiyun vchan_get_all_descriptors(&chan->vc, &head);
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun list_for_each_entry(vd, &head, node) {
1094*4882a593Smuzhiyun dev_dbg(&chan->vc.chan.dev->device,
1095*4882a593Smuzhiyun "%s(): cancelling txd %p[%x] (completed=%d)", __func__,
1096*4882a593Smuzhiyun vd, vd->tx.cookie, is_desc_completed(vd));
1097*4882a593Smuzhiyun }
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun phy = chan->phy;
1100*4882a593Smuzhiyun if (phy) {
1101*4882a593Smuzhiyun phy_disable(chan->phy);
1102*4882a593Smuzhiyun pxad_free_phy(chan);
1103*4882a593Smuzhiyun chan->phy = NULL;
1104*4882a593Smuzhiyun spin_lock(&pdev->phy_lock);
1105*4882a593Smuzhiyun phy->vchan = NULL;
1106*4882a593Smuzhiyun spin_unlock(&pdev->phy_lock);
1107*4882a593Smuzhiyun }
1108*4882a593Smuzhiyun spin_unlock_irqrestore(&chan->vc.lock, flags);
1109*4882a593Smuzhiyun vchan_dma_desc_free_list(&chan->vc, &head);
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun return 0;
1112*4882a593Smuzhiyun }
1113*4882a593Smuzhiyun
pxad_residue(struct pxad_chan * chan,dma_cookie_t cookie)1114*4882a593Smuzhiyun static unsigned int pxad_residue(struct pxad_chan *chan,
1115*4882a593Smuzhiyun dma_cookie_t cookie)
1116*4882a593Smuzhiyun {
1117*4882a593Smuzhiyun struct virt_dma_desc *vd = NULL;
1118*4882a593Smuzhiyun struct pxad_desc_sw *sw_desc = NULL;
1119*4882a593Smuzhiyun struct pxad_desc_hw *hw_desc = NULL;
1120*4882a593Smuzhiyun u32 curr, start, len, end, residue = 0;
1121*4882a593Smuzhiyun unsigned long flags;
1122*4882a593Smuzhiyun bool passed = false;
1123*4882a593Smuzhiyun int i;
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun /*
1126*4882a593Smuzhiyun * If the channel does not have a phy pointer anymore, it has already
1127*4882a593Smuzhiyun * been completed. Therefore, its residue is 0.
1128*4882a593Smuzhiyun */
1129*4882a593Smuzhiyun if (!chan->phy)
1130*4882a593Smuzhiyun return 0;
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun spin_lock_irqsave(&chan->vc.lock, flags);
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun vd = vchan_find_desc(&chan->vc, cookie);
1135*4882a593Smuzhiyun if (!vd)
1136*4882a593Smuzhiyun goto out;
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun sw_desc = to_pxad_sw_desc(vd);
1139*4882a593Smuzhiyun if (sw_desc->hw_desc[0]->dcmd & PXA_DCMD_INCSRCADDR)
1140*4882a593Smuzhiyun curr = phy_readl_relaxed(chan->phy, DSADR);
1141*4882a593Smuzhiyun else
1142*4882a593Smuzhiyun curr = phy_readl_relaxed(chan->phy, DTADR);
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun /*
1145*4882a593Smuzhiyun * curr has to be actually read before checking descriptor
1146*4882a593Smuzhiyun * completion, so that a curr inside a status updater
1147*4882a593Smuzhiyun * descriptor implies the following test returns true, and
1148*4882a593Smuzhiyun * preventing reordering of curr load and the test.
1149*4882a593Smuzhiyun */
1150*4882a593Smuzhiyun rmb();
1151*4882a593Smuzhiyun if (is_desc_completed(vd))
1152*4882a593Smuzhiyun goto out;
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun for (i = 0; i < sw_desc->nb_desc - 1; i++) {
1155*4882a593Smuzhiyun hw_desc = sw_desc->hw_desc[i];
1156*4882a593Smuzhiyun if (sw_desc->hw_desc[0]->dcmd & PXA_DCMD_INCSRCADDR)
1157*4882a593Smuzhiyun start = hw_desc->dsadr;
1158*4882a593Smuzhiyun else
1159*4882a593Smuzhiyun start = hw_desc->dtadr;
1160*4882a593Smuzhiyun len = hw_desc->dcmd & PXA_DCMD_LENGTH;
1161*4882a593Smuzhiyun end = start + len;
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun /*
1164*4882a593Smuzhiyun * 'passed' will be latched once we found the descriptor
1165*4882a593Smuzhiyun * which lies inside the boundaries of the curr
1166*4882a593Smuzhiyun * pointer. All descriptors that occur in the list
1167*4882a593Smuzhiyun * _after_ we found that partially handled descriptor
1168*4882a593Smuzhiyun * are still to be processed and are hence added to the
1169*4882a593Smuzhiyun * residual bytes counter.
1170*4882a593Smuzhiyun */
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun if (passed) {
1173*4882a593Smuzhiyun residue += len;
1174*4882a593Smuzhiyun } else if (curr >= start && curr <= end) {
1175*4882a593Smuzhiyun residue += end - curr;
1176*4882a593Smuzhiyun passed = true;
1177*4882a593Smuzhiyun }
1178*4882a593Smuzhiyun }
1179*4882a593Smuzhiyun if (!passed)
1180*4882a593Smuzhiyun residue = sw_desc->len;
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun out:
1183*4882a593Smuzhiyun spin_unlock_irqrestore(&chan->vc.lock, flags);
1184*4882a593Smuzhiyun dev_dbg(&chan->vc.chan.dev->device,
1185*4882a593Smuzhiyun "%s(): txd %p[%x] sw_desc=%p: %d\n",
1186*4882a593Smuzhiyun __func__, vd, cookie, sw_desc, residue);
1187*4882a593Smuzhiyun return residue;
1188*4882a593Smuzhiyun }
1189*4882a593Smuzhiyun
pxad_tx_status(struct dma_chan * dchan,dma_cookie_t cookie,struct dma_tx_state * txstate)1190*4882a593Smuzhiyun static enum dma_status pxad_tx_status(struct dma_chan *dchan,
1191*4882a593Smuzhiyun dma_cookie_t cookie,
1192*4882a593Smuzhiyun struct dma_tx_state *txstate)
1193*4882a593Smuzhiyun {
1194*4882a593Smuzhiyun struct pxad_chan *chan = to_pxad_chan(dchan);
1195*4882a593Smuzhiyun enum dma_status ret;
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun if (cookie == chan->bus_error)
1198*4882a593Smuzhiyun return DMA_ERROR;
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun ret = dma_cookie_status(dchan, cookie, txstate);
1201*4882a593Smuzhiyun if (likely(txstate && (ret != DMA_ERROR)))
1202*4882a593Smuzhiyun dma_set_residue(txstate, pxad_residue(chan, cookie));
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun return ret;
1205*4882a593Smuzhiyun }
1206*4882a593Smuzhiyun
pxad_synchronize(struct dma_chan * dchan)1207*4882a593Smuzhiyun static void pxad_synchronize(struct dma_chan *dchan)
1208*4882a593Smuzhiyun {
1209*4882a593Smuzhiyun struct pxad_chan *chan = to_pxad_chan(dchan);
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun wait_event(chan->wq_state, !is_chan_running(chan));
1212*4882a593Smuzhiyun vchan_synchronize(&chan->vc);
1213*4882a593Smuzhiyun }
1214*4882a593Smuzhiyun
pxad_free_channels(struct dma_device * dmadev)1215*4882a593Smuzhiyun static void pxad_free_channels(struct dma_device *dmadev)
1216*4882a593Smuzhiyun {
1217*4882a593Smuzhiyun struct pxad_chan *c, *cn;
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun list_for_each_entry_safe(c, cn, &dmadev->channels,
1220*4882a593Smuzhiyun vc.chan.device_node) {
1221*4882a593Smuzhiyun list_del(&c->vc.chan.device_node);
1222*4882a593Smuzhiyun tasklet_kill(&c->vc.task);
1223*4882a593Smuzhiyun }
1224*4882a593Smuzhiyun }
1225*4882a593Smuzhiyun
pxad_remove(struct platform_device * op)1226*4882a593Smuzhiyun static int pxad_remove(struct platform_device *op)
1227*4882a593Smuzhiyun {
1228*4882a593Smuzhiyun struct pxad_device *pdev = platform_get_drvdata(op);
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun pxad_cleanup_debugfs(pdev);
1231*4882a593Smuzhiyun pxad_free_channels(&pdev->slave);
1232*4882a593Smuzhiyun return 0;
1233*4882a593Smuzhiyun }
1234*4882a593Smuzhiyun
pxad_init_phys(struct platform_device * op,struct pxad_device * pdev,unsigned int nb_phy_chans)1235*4882a593Smuzhiyun static int pxad_init_phys(struct platform_device *op,
1236*4882a593Smuzhiyun struct pxad_device *pdev,
1237*4882a593Smuzhiyun unsigned int nb_phy_chans)
1238*4882a593Smuzhiyun {
1239*4882a593Smuzhiyun int irq0, irq, nr_irq = 0, i, ret;
1240*4882a593Smuzhiyun struct pxad_phy *phy;
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun irq0 = platform_get_irq(op, 0);
1243*4882a593Smuzhiyun if (irq0 < 0)
1244*4882a593Smuzhiyun return irq0;
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun pdev->phys = devm_kcalloc(&op->dev, nb_phy_chans,
1247*4882a593Smuzhiyun sizeof(pdev->phys[0]), GFP_KERNEL);
1248*4882a593Smuzhiyun if (!pdev->phys)
1249*4882a593Smuzhiyun return -ENOMEM;
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun for (i = 0; i < nb_phy_chans; i++)
1252*4882a593Smuzhiyun if (platform_get_irq_optional(op, i) > 0)
1253*4882a593Smuzhiyun nr_irq++;
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun for (i = 0; i < nb_phy_chans; i++) {
1256*4882a593Smuzhiyun phy = &pdev->phys[i];
1257*4882a593Smuzhiyun phy->base = pdev->base;
1258*4882a593Smuzhiyun phy->idx = i;
1259*4882a593Smuzhiyun irq = platform_get_irq_optional(op, i);
1260*4882a593Smuzhiyun if ((nr_irq > 1) && (irq > 0))
1261*4882a593Smuzhiyun ret = devm_request_irq(&op->dev, irq,
1262*4882a593Smuzhiyun pxad_chan_handler,
1263*4882a593Smuzhiyun IRQF_SHARED, "pxa-dma", phy);
1264*4882a593Smuzhiyun if ((nr_irq == 1) && (i == 0))
1265*4882a593Smuzhiyun ret = devm_request_irq(&op->dev, irq0,
1266*4882a593Smuzhiyun pxad_int_handler,
1267*4882a593Smuzhiyun IRQF_SHARED, "pxa-dma", pdev);
1268*4882a593Smuzhiyun if (ret) {
1269*4882a593Smuzhiyun dev_err(pdev->slave.dev,
1270*4882a593Smuzhiyun "%s(): can't request irq %d:%d\n", __func__,
1271*4882a593Smuzhiyun irq, ret);
1272*4882a593Smuzhiyun return ret;
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun }
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun return 0;
1277*4882a593Smuzhiyun }
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun static const struct of_device_id pxad_dt_ids[] = {
1280*4882a593Smuzhiyun { .compatible = "marvell,pdma-1.0", },
1281*4882a593Smuzhiyun {}
1282*4882a593Smuzhiyun };
1283*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, pxad_dt_ids);
1284*4882a593Smuzhiyun
pxad_dma_xlate(struct of_phandle_args * dma_spec,struct of_dma * ofdma)1285*4882a593Smuzhiyun static struct dma_chan *pxad_dma_xlate(struct of_phandle_args *dma_spec,
1286*4882a593Smuzhiyun struct of_dma *ofdma)
1287*4882a593Smuzhiyun {
1288*4882a593Smuzhiyun struct pxad_device *d = ofdma->of_dma_data;
1289*4882a593Smuzhiyun struct dma_chan *chan;
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun chan = dma_get_any_slave_channel(&d->slave);
1292*4882a593Smuzhiyun if (!chan)
1293*4882a593Smuzhiyun return NULL;
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun to_pxad_chan(chan)->drcmr = dma_spec->args[0];
1296*4882a593Smuzhiyun to_pxad_chan(chan)->prio = dma_spec->args[1];
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun return chan;
1299*4882a593Smuzhiyun }
1300*4882a593Smuzhiyun
pxad_init_dmadev(struct platform_device * op,struct pxad_device * pdev,unsigned int nr_phy_chans,unsigned int nr_requestors)1301*4882a593Smuzhiyun static int pxad_init_dmadev(struct platform_device *op,
1302*4882a593Smuzhiyun struct pxad_device *pdev,
1303*4882a593Smuzhiyun unsigned int nr_phy_chans,
1304*4882a593Smuzhiyun unsigned int nr_requestors)
1305*4882a593Smuzhiyun {
1306*4882a593Smuzhiyun int ret;
1307*4882a593Smuzhiyun unsigned int i;
1308*4882a593Smuzhiyun struct pxad_chan *c;
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun pdev->nr_chans = nr_phy_chans;
1311*4882a593Smuzhiyun pdev->nr_requestors = nr_requestors;
1312*4882a593Smuzhiyun INIT_LIST_HEAD(&pdev->slave.channels);
1313*4882a593Smuzhiyun pdev->slave.device_alloc_chan_resources = pxad_alloc_chan_resources;
1314*4882a593Smuzhiyun pdev->slave.device_free_chan_resources = pxad_free_chan_resources;
1315*4882a593Smuzhiyun pdev->slave.device_tx_status = pxad_tx_status;
1316*4882a593Smuzhiyun pdev->slave.device_issue_pending = pxad_issue_pending;
1317*4882a593Smuzhiyun pdev->slave.device_config = pxad_config;
1318*4882a593Smuzhiyun pdev->slave.device_synchronize = pxad_synchronize;
1319*4882a593Smuzhiyun pdev->slave.device_terminate_all = pxad_terminate_all;
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun if (op->dev.coherent_dma_mask)
1322*4882a593Smuzhiyun dma_set_mask(&op->dev, op->dev.coherent_dma_mask);
1323*4882a593Smuzhiyun else
1324*4882a593Smuzhiyun dma_set_mask(&op->dev, DMA_BIT_MASK(32));
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun ret = pxad_init_phys(op, pdev, nr_phy_chans);
1327*4882a593Smuzhiyun if (ret)
1328*4882a593Smuzhiyun return ret;
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun for (i = 0; i < nr_phy_chans; i++) {
1331*4882a593Smuzhiyun c = devm_kzalloc(&op->dev, sizeof(*c), GFP_KERNEL);
1332*4882a593Smuzhiyun if (!c)
1333*4882a593Smuzhiyun return -ENOMEM;
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun c->drcmr = U32_MAX;
1336*4882a593Smuzhiyun c->prio = PXAD_PRIO_LOWEST;
1337*4882a593Smuzhiyun c->vc.desc_free = pxad_free_desc;
1338*4882a593Smuzhiyun vchan_init(&c->vc, &pdev->slave);
1339*4882a593Smuzhiyun init_waitqueue_head(&c->wq_state);
1340*4882a593Smuzhiyun }
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun return dmaenginem_async_device_register(&pdev->slave);
1343*4882a593Smuzhiyun }
1344*4882a593Smuzhiyun
pxad_probe(struct platform_device * op)1345*4882a593Smuzhiyun static int pxad_probe(struct platform_device *op)
1346*4882a593Smuzhiyun {
1347*4882a593Smuzhiyun struct pxad_device *pdev;
1348*4882a593Smuzhiyun const struct of_device_id *of_id;
1349*4882a593Smuzhiyun const struct dma_slave_map *slave_map = NULL;
1350*4882a593Smuzhiyun struct mmp_dma_platdata *pdata = dev_get_platdata(&op->dev);
1351*4882a593Smuzhiyun struct resource *iores;
1352*4882a593Smuzhiyun int ret, dma_channels = 0, nb_requestors = 0, slave_map_cnt = 0;
1353*4882a593Smuzhiyun const enum dma_slave_buswidth widths =
1354*4882a593Smuzhiyun DMA_SLAVE_BUSWIDTH_1_BYTE | DMA_SLAVE_BUSWIDTH_2_BYTES |
1355*4882a593Smuzhiyun DMA_SLAVE_BUSWIDTH_4_BYTES;
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun pdev = devm_kzalloc(&op->dev, sizeof(*pdev), GFP_KERNEL);
1358*4882a593Smuzhiyun if (!pdev)
1359*4882a593Smuzhiyun return -ENOMEM;
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun spin_lock_init(&pdev->phy_lock);
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun iores = platform_get_resource(op, IORESOURCE_MEM, 0);
1364*4882a593Smuzhiyun pdev->base = devm_ioremap_resource(&op->dev, iores);
1365*4882a593Smuzhiyun if (IS_ERR(pdev->base))
1366*4882a593Smuzhiyun return PTR_ERR(pdev->base);
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun of_id = of_match_device(pxad_dt_ids, &op->dev);
1369*4882a593Smuzhiyun if (of_id) {
1370*4882a593Smuzhiyun of_property_read_u32(op->dev.of_node, "#dma-channels",
1371*4882a593Smuzhiyun &dma_channels);
1372*4882a593Smuzhiyun ret = of_property_read_u32(op->dev.of_node, "#dma-requests",
1373*4882a593Smuzhiyun &nb_requestors);
1374*4882a593Smuzhiyun if (ret) {
1375*4882a593Smuzhiyun dev_warn(pdev->slave.dev,
1376*4882a593Smuzhiyun "#dma-requests set to default 32 as missing in OF: %d",
1377*4882a593Smuzhiyun ret);
1378*4882a593Smuzhiyun nb_requestors = 32;
1379*4882a593Smuzhiyun }
1380*4882a593Smuzhiyun } else if (pdata && pdata->dma_channels) {
1381*4882a593Smuzhiyun dma_channels = pdata->dma_channels;
1382*4882a593Smuzhiyun nb_requestors = pdata->nb_requestors;
1383*4882a593Smuzhiyun slave_map = pdata->slave_map;
1384*4882a593Smuzhiyun slave_map_cnt = pdata->slave_map_cnt;
1385*4882a593Smuzhiyun } else {
1386*4882a593Smuzhiyun dma_channels = 32; /* default 32 channel */
1387*4882a593Smuzhiyun }
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun dma_cap_set(DMA_SLAVE, pdev->slave.cap_mask);
1390*4882a593Smuzhiyun dma_cap_set(DMA_MEMCPY, pdev->slave.cap_mask);
1391*4882a593Smuzhiyun dma_cap_set(DMA_CYCLIC, pdev->slave.cap_mask);
1392*4882a593Smuzhiyun dma_cap_set(DMA_PRIVATE, pdev->slave.cap_mask);
1393*4882a593Smuzhiyun pdev->slave.device_prep_dma_memcpy = pxad_prep_memcpy;
1394*4882a593Smuzhiyun pdev->slave.device_prep_slave_sg = pxad_prep_slave_sg;
1395*4882a593Smuzhiyun pdev->slave.device_prep_dma_cyclic = pxad_prep_dma_cyclic;
1396*4882a593Smuzhiyun pdev->slave.filter.map = slave_map;
1397*4882a593Smuzhiyun pdev->slave.filter.mapcnt = slave_map_cnt;
1398*4882a593Smuzhiyun pdev->slave.filter.fn = pxad_filter_fn;
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun pdev->slave.copy_align = PDMA_ALIGNMENT;
1401*4882a593Smuzhiyun pdev->slave.src_addr_widths = widths;
1402*4882a593Smuzhiyun pdev->slave.dst_addr_widths = widths;
1403*4882a593Smuzhiyun pdev->slave.directions = BIT(DMA_MEM_TO_DEV) | BIT(DMA_DEV_TO_MEM);
1404*4882a593Smuzhiyun pdev->slave.residue_granularity = DMA_RESIDUE_GRANULARITY_DESCRIPTOR;
1405*4882a593Smuzhiyun pdev->slave.descriptor_reuse = true;
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun pdev->slave.dev = &op->dev;
1408*4882a593Smuzhiyun ret = pxad_init_dmadev(op, pdev, dma_channels, nb_requestors);
1409*4882a593Smuzhiyun if (ret) {
1410*4882a593Smuzhiyun dev_err(pdev->slave.dev, "unable to register\n");
1411*4882a593Smuzhiyun return ret;
1412*4882a593Smuzhiyun }
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun if (op->dev.of_node) {
1415*4882a593Smuzhiyun /* Device-tree DMA controller registration */
1416*4882a593Smuzhiyun ret = of_dma_controller_register(op->dev.of_node,
1417*4882a593Smuzhiyun pxad_dma_xlate, pdev);
1418*4882a593Smuzhiyun if (ret < 0) {
1419*4882a593Smuzhiyun dev_err(pdev->slave.dev,
1420*4882a593Smuzhiyun "of_dma_controller_register failed\n");
1421*4882a593Smuzhiyun return ret;
1422*4882a593Smuzhiyun }
1423*4882a593Smuzhiyun }
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun platform_set_drvdata(op, pdev);
1426*4882a593Smuzhiyun pxad_init_debugfs(pdev);
1427*4882a593Smuzhiyun dev_info(pdev->slave.dev, "initialized %d channels on %d requestors\n",
1428*4882a593Smuzhiyun dma_channels, nb_requestors);
1429*4882a593Smuzhiyun return 0;
1430*4882a593Smuzhiyun }
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun static const struct platform_device_id pxad_id_table[] = {
1433*4882a593Smuzhiyun { "pxa-dma", },
1434*4882a593Smuzhiyun { },
1435*4882a593Smuzhiyun };
1436*4882a593Smuzhiyun
1437*4882a593Smuzhiyun static struct platform_driver pxad_driver = {
1438*4882a593Smuzhiyun .driver = {
1439*4882a593Smuzhiyun .name = "pxa-dma",
1440*4882a593Smuzhiyun .of_match_table = pxad_dt_ids,
1441*4882a593Smuzhiyun },
1442*4882a593Smuzhiyun .id_table = pxad_id_table,
1443*4882a593Smuzhiyun .probe = pxad_probe,
1444*4882a593Smuzhiyun .remove = pxad_remove,
1445*4882a593Smuzhiyun };
1446*4882a593Smuzhiyun
pxad_filter_fn(struct dma_chan * chan,void * param)1447*4882a593Smuzhiyun static bool pxad_filter_fn(struct dma_chan *chan, void *param)
1448*4882a593Smuzhiyun {
1449*4882a593Smuzhiyun struct pxad_chan *c = to_pxad_chan(chan);
1450*4882a593Smuzhiyun struct pxad_param *p = param;
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun if (chan->device->dev->driver != &pxad_driver.driver)
1453*4882a593Smuzhiyun return false;
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun c->drcmr = p->drcmr;
1456*4882a593Smuzhiyun c->prio = p->prio;
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun return true;
1459*4882a593Smuzhiyun }
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun module_platform_driver(pxad_driver);
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun MODULE_DESCRIPTION("Marvell PXA Peripheral DMA Driver");
1464*4882a593Smuzhiyun MODULE_AUTHOR("Robert Jarzmik <robert.jarzmik@free.fr>");
1465*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1466