1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2006-2009 DENX Software Engineering.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author: Yuri Tikhonov <yur@emcraft.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Further porting to arch/powerpc by
8*4882a593Smuzhiyun * Anatolij Gustschin <agust@denx.de>
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun /*
12*4882a593Smuzhiyun * This driver supports the asynchrounous DMA copy and RAID engines available
13*4882a593Smuzhiyun * on the AMCC PPC440SPe Processors.
14*4882a593Smuzhiyun * Based on the Intel Xscale(R) family of I/O Processors (IOP 32x, 33x, 134x)
15*4882a593Smuzhiyun * ADMA driver written by D.Williams.
16*4882a593Smuzhiyun */
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <linux/init.h>
19*4882a593Smuzhiyun #include <linux/module.h>
20*4882a593Smuzhiyun #include <linux/async_tx.h>
21*4882a593Smuzhiyun #include <linux/delay.h>
22*4882a593Smuzhiyun #include <linux/dma-mapping.h>
23*4882a593Smuzhiyun #include <linux/spinlock.h>
24*4882a593Smuzhiyun #include <linux/interrupt.h>
25*4882a593Smuzhiyun #include <linux/slab.h>
26*4882a593Smuzhiyun #include <linux/uaccess.h>
27*4882a593Smuzhiyun #include <linux/proc_fs.h>
28*4882a593Smuzhiyun #include <linux/of.h>
29*4882a593Smuzhiyun #include <linux/of_address.h>
30*4882a593Smuzhiyun #include <linux/of_irq.h>
31*4882a593Smuzhiyun #include <linux/of_platform.h>
32*4882a593Smuzhiyun #include <asm/dcr.h>
33*4882a593Smuzhiyun #include <asm/dcr-regs.h>
34*4882a593Smuzhiyun #include "adma.h"
35*4882a593Smuzhiyun #include "../dmaengine.h"
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun enum ppc_adma_init_code {
38*4882a593Smuzhiyun PPC_ADMA_INIT_OK = 0,
39*4882a593Smuzhiyun PPC_ADMA_INIT_MEMRES,
40*4882a593Smuzhiyun PPC_ADMA_INIT_MEMREG,
41*4882a593Smuzhiyun PPC_ADMA_INIT_ALLOC,
42*4882a593Smuzhiyun PPC_ADMA_INIT_COHERENT,
43*4882a593Smuzhiyun PPC_ADMA_INIT_CHANNEL,
44*4882a593Smuzhiyun PPC_ADMA_INIT_IRQ1,
45*4882a593Smuzhiyun PPC_ADMA_INIT_IRQ2,
46*4882a593Smuzhiyun PPC_ADMA_INIT_REGISTER
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun static char *ppc_adma_errors[] = {
50*4882a593Smuzhiyun [PPC_ADMA_INIT_OK] = "ok",
51*4882a593Smuzhiyun [PPC_ADMA_INIT_MEMRES] = "failed to get memory resource",
52*4882a593Smuzhiyun [PPC_ADMA_INIT_MEMREG] = "failed to request memory region",
53*4882a593Smuzhiyun [PPC_ADMA_INIT_ALLOC] = "failed to allocate memory for adev "
54*4882a593Smuzhiyun "structure",
55*4882a593Smuzhiyun [PPC_ADMA_INIT_COHERENT] = "failed to allocate coherent memory for "
56*4882a593Smuzhiyun "hardware descriptors",
57*4882a593Smuzhiyun [PPC_ADMA_INIT_CHANNEL] = "failed to allocate memory for channel",
58*4882a593Smuzhiyun [PPC_ADMA_INIT_IRQ1] = "failed to request first irq",
59*4882a593Smuzhiyun [PPC_ADMA_INIT_IRQ2] = "failed to request second irq",
60*4882a593Smuzhiyun [PPC_ADMA_INIT_REGISTER] = "failed to register dma async device",
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun static enum ppc_adma_init_code
64*4882a593Smuzhiyun ppc440spe_adma_devices[PPC440SPE_ADMA_ENGINES_NUM];
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun struct ppc_dma_chan_ref {
67*4882a593Smuzhiyun struct dma_chan *chan;
68*4882a593Smuzhiyun struct list_head node;
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* The list of channels exported by ppc440spe ADMA */
72*4882a593Smuzhiyun struct list_head
73*4882a593Smuzhiyun ppc440spe_adma_chan_list = LIST_HEAD_INIT(ppc440spe_adma_chan_list);
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* This flag is set when want to refetch the xor chain in the interrupt
76*4882a593Smuzhiyun * handler
77*4882a593Smuzhiyun */
78*4882a593Smuzhiyun static u32 do_xor_refetch;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* Pointer to DMA0, DMA1 CP/CS FIFO */
81*4882a593Smuzhiyun static void *ppc440spe_dma_fifo_buf;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* Pointers to last submitted to DMA0, DMA1 CDBs */
84*4882a593Smuzhiyun static struct ppc440spe_adma_desc_slot *chan_last_sub[3];
85*4882a593Smuzhiyun static struct ppc440spe_adma_desc_slot *chan_first_cdb[3];
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* Pointer to last linked and submitted xor CB */
88*4882a593Smuzhiyun static struct ppc440spe_adma_desc_slot *xor_last_linked;
89*4882a593Smuzhiyun static struct ppc440spe_adma_desc_slot *xor_last_submit;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /* This array is used in data-check operations for storing a pattern */
92*4882a593Smuzhiyun static char ppc440spe_qword[16];
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun static atomic_t ppc440spe_adma_err_irq_ref;
95*4882a593Smuzhiyun static dcr_host_t ppc440spe_mq_dcr_host;
96*4882a593Smuzhiyun static unsigned int ppc440spe_mq_dcr_len;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* Since RXOR operations use the common register (MQ0_CF2H) for setting-up
99*4882a593Smuzhiyun * the block size in transactions, then we do not allow to activate more than
100*4882a593Smuzhiyun * only one RXOR transactions simultaneously. So use this var to store
101*4882a593Smuzhiyun * the information about is RXOR currently active (PPC440SPE_RXOR_RUN bit is
102*4882a593Smuzhiyun * set) or not (PPC440SPE_RXOR_RUN is clear).
103*4882a593Smuzhiyun */
104*4882a593Smuzhiyun static unsigned long ppc440spe_rxor_state;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* These are used in enable & check routines
107*4882a593Smuzhiyun */
108*4882a593Smuzhiyun static u32 ppc440spe_r6_enabled;
109*4882a593Smuzhiyun static struct ppc440spe_adma_chan *ppc440spe_r6_tchan;
110*4882a593Smuzhiyun static struct completion ppc440spe_r6_test_comp;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun static int ppc440spe_adma_dma2rxor_prep_src(
113*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *desc,
114*4882a593Smuzhiyun struct ppc440spe_rxor *cursor, int index,
115*4882a593Smuzhiyun int src_cnt, u32 addr);
116*4882a593Smuzhiyun static void ppc440spe_adma_dma2rxor_set_src(
117*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *desc,
118*4882a593Smuzhiyun int index, dma_addr_t addr);
119*4882a593Smuzhiyun static void ppc440spe_adma_dma2rxor_set_mult(
120*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *desc,
121*4882a593Smuzhiyun int index, u8 mult);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun #ifdef ADMA_LL_DEBUG
124*4882a593Smuzhiyun #define ADMA_LL_DBG(x) ({ if (1) x; 0; })
125*4882a593Smuzhiyun #else
126*4882a593Smuzhiyun #define ADMA_LL_DBG(x) ({ if (0) x; 0; })
127*4882a593Smuzhiyun #endif
128*4882a593Smuzhiyun
print_cb(struct ppc440spe_adma_chan * chan,void * block)129*4882a593Smuzhiyun static void print_cb(struct ppc440spe_adma_chan *chan, void *block)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun struct dma_cdb *cdb;
132*4882a593Smuzhiyun struct xor_cb *cb;
133*4882a593Smuzhiyun int i;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun switch (chan->device->id) {
136*4882a593Smuzhiyun case 0:
137*4882a593Smuzhiyun case 1:
138*4882a593Smuzhiyun cdb = block;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun pr_debug("CDB at %p [%d]:\n"
141*4882a593Smuzhiyun "\t attr 0x%02x opc 0x%02x cnt 0x%08x\n"
142*4882a593Smuzhiyun "\t sg1u 0x%08x sg1l 0x%08x\n"
143*4882a593Smuzhiyun "\t sg2u 0x%08x sg2l 0x%08x\n"
144*4882a593Smuzhiyun "\t sg3u 0x%08x sg3l 0x%08x\n",
145*4882a593Smuzhiyun cdb, chan->device->id,
146*4882a593Smuzhiyun cdb->attr, cdb->opc, le32_to_cpu(cdb->cnt),
147*4882a593Smuzhiyun le32_to_cpu(cdb->sg1u), le32_to_cpu(cdb->sg1l),
148*4882a593Smuzhiyun le32_to_cpu(cdb->sg2u), le32_to_cpu(cdb->sg2l),
149*4882a593Smuzhiyun le32_to_cpu(cdb->sg3u), le32_to_cpu(cdb->sg3l)
150*4882a593Smuzhiyun );
151*4882a593Smuzhiyun break;
152*4882a593Smuzhiyun case 2:
153*4882a593Smuzhiyun cb = block;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun pr_debug("CB at %p [%d]:\n"
156*4882a593Smuzhiyun "\t cbc 0x%08x cbbc 0x%08x cbs 0x%08x\n"
157*4882a593Smuzhiyun "\t cbtah 0x%08x cbtal 0x%08x\n"
158*4882a593Smuzhiyun "\t cblah 0x%08x cblal 0x%08x\n",
159*4882a593Smuzhiyun cb, chan->device->id,
160*4882a593Smuzhiyun cb->cbc, cb->cbbc, cb->cbs,
161*4882a593Smuzhiyun cb->cbtah, cb->cbtal,
162*4882a593Smuzhiyun cb->cblah, cb->cblal);
163*4882a593Smuzhiyun for (i = 0; i < 16; i++) {
164*4882a593Smuzhiyun if (i && !cb->ops[i].h && !cb->ops[i].l)
165*4882a593Smuzhiyun continue;
166*4882a593Smuzhiyun pr_debug("\t ops[%2d]: h 0x%08x l 0x%08x\n",
167*4882a593Smuzhiyun i, cb->ops[i].h, cb->ops[i].l);
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun break;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
print_cb_list(struct ppc440spe_adma_chan * chan,struct ppc440spe_adma_desc_slot * iter)173*4882a593Smuzhiyun static void print_cb_list(struct ppc440spe_adma_chan *chan,
174*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *iter)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun for (; iter; iter = iter->hw_next)
177*4882a593Smuzhiyun print_cb(chan, iter->hw_desc);
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
prep_dma_xor_dbg(int id,dma_addr_t dst,dma_addr_t * src,unsigned int src_cnt)180*4882a593Smuzhiyun static void prep_dma_xor_dbg(int id, dma_addr_t dst, dma_addr_t *src,
181*4882a593Smuzhiyun unsigned int src_cnt)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun int i;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun pr_debug("\n%s(%d):\nsrc: ", __func__, id);
186*4882a593Smuzhiyun for (i = 0; i < src_cnt; i++)
187*4882a593Smuzhiyun pr_debug("\t0x%016llx ", src[i]);
188*4882a593Smuzhiyun pr_debug("dst:\n\t0x%016llx\n", dst);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
prep_dma_pq_dbg(int id,dma_addr_t * dst,dma_addr_t * src,unsigned int src_cnt)191*4882a593Smuzhiyun static void prep_dma_pq_dbg(int id, dma_addr_t *dst, dma_addr_t *src,
192*4882a593Smuzhiyun unsigned int src_cnt)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun int i;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun pr_debug("\n%s(%d):\nsrc: ", __func__, id);
197*4882a593Smuzhiyun for (i = 0; i < src_cnt; i++)
198*4882a593Smuzhiyun pr_debug("\t0x%016llx ", src[i]);
199*4882a593Smuzhiyun pr_debug("dst: ");
200*4882a593Smuzhiyun for (i = 0; i < 2; i++)
201*4882a593Smuzhiyun pr_debug("\t0x%016llx ", dst[i]);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
prep_dma_pqzero_sum_dbg(int id,dma_addr_t * src,unsigned int src_cnt,const unsigned char * scf)204*4882a593Smuzhiyun static void prep_dma_pqzero_sum_dbg(int id, dma_addr_t *src,
205*4882a593Smuzhiyun unsigned int src_cnt,
206*4882a593Smuzhiyun const unsigned char *scf)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun int i;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun pr_debug("\n%s(%d):\nsrc(coef): ", __func__, id);
211*4882a593Smuzhiyun if (scf) {
212*4882a593Smuzhiyun for (i = 0; i < src_cnt; i++)
213*4882a593Smuzhiyun pr_debug("\t0x%016llx(0x%02x) ", src[i], scf[i]);
214*4882a593Smuzhiyun } else {
215*4882a593Smuzhiyun for (i = 0; i < src_cnt; i++)
216*4882a593Smuzhiyun pr_debug("\t0x%016llx(no) ", src[i]);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun pr_debug("dst: ");
220*4882a593Smuzhiyun for (i = 0; i < 2; i++)
221*4882a593Smuzhiyun pr_debug("\t0x%016llx ", src[src_cnt + i]);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun /******************************************************************************
225*4882a593Smuzhiyun * Command (Descriptor) Blocks low-level routines
226*4882a593Smuzhiyun ******************************************************************************/
227*4882a593Smuzhiyun /**
228*4882a593Smuzhiyun * ppc440spe_desc_init_interrupt - initialize the descriptor for INTERRUPT
229*4882a593Smuzhiyun * pseudo operation
230*4882a593Smuzhiyun */
ppc440spe_desc_init_interrupt(struct ppc440spe_adma_desc_slot * desc,struct ppc440spe_adma_chan * chan)231*4882a593Smuzhiyun static void ppc440spe_desc_init_interrupt(struct ppc440spe_adma_desc_slot *desc,
232*4882a593Smuzhiyun struct ppc440spe_adma_chan *chan)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun struct xor_cb *p;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun switch (chan->device->id) {
237*4882a593Smuzhiyun case PPC440SPE_XOR_ID:
238*4882a593Smuzhiyun p = desc->hw_desc;
239*4882a593Smuzhiyun memset(desc->hw_desc, 0, sizeof(struct xor_cb));
240*4882a593Smuzhiyun /* NOP with Command Block Complete Enable */
241*4882a593Smuzhiyun p->cbc = XOR_CBCR_CBCE_BIT;
242*4882a593Smuzhiyun break;
243*4882a593Smuzhiyun case PPC440SPE_DMA0_ID:
244*4882a593Smuzhiyun case PPC440SPE_DMA1_ID:
245*4882a593Smuzhiyun memset(desc->hw_desc, 0, sizeof(struct dma_cdb));
246*4882a593Smuzhiyun /* NOP with interrupt */
247*4882a593Smuzhiyun set_bit(PPC440SPE_DESC_INT, &desc->flags);
248*4882a593Smuzhiyun break;
249*4882a593Smuzhiyun default:
250*4882a593Smuzhiyun printk(KERN_ERR "Unsupported id %d in %s\n", chan->device->id,
251*4882a593Smuzhiyun __func__);
252*4882a593Smuzhiyun break;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun /**
257*4882a593Smuzhiyun * ppc440spe_desc_init_null_xor - initialize the descriptor for NULL XOR
258*4882a593Smuzhiyun * pseudo operation
259*4882a593Smuzhiyun */
ppc440spe_desc_init_null_xor(struct ppc440spe_adma_desc_slot * desc)260*4882a593Smuzhiyun static void ppc440spe_desc_init_null_xor(struct ppc440spe_adma_desc_slot *desc)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun memset(desc->hw_desc, 0, sizeof(struct xor_cb));
263*4882a593Smuzhiyun desc->hw_next = NULL;
264*4882a593Smuzhiyun desc->src_cnt = 0;
265*4882a593Smuzhiyun desc->dst_cnt = 1;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun /**
269*4882a593Smuzhiyun * ppc440spe_desc_init_xor - initialize the descriptor for XOR operation
270*4882a593Smuzhiyun */
ppc440spe_desc_init_xor(struct ppc440spe_adma_desc_slot * desc,int src_cnt,unsigned long flags)271*4882a593Smuzhiyun static void ppc440spe_desc_init_xor(struct ppc440spe_adma_desc_slot *desc,
272*4882a593Smuzhiyun int src_cnt, unsigned long flags)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun struct xor_cb *hw_desc = desc->hw_desc;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun memset(desc->hw_desc, 0, sizeof(struct xor_cb));
277*4882a593Smuzhiyun desc->hw_next = NULL;
278*4882a593Smuzhiyun desc->src_cnt = src_cnt;
279*4882a593Smuzhiyun desc->dst_cnt = 1;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun hw_desc->cbc = XOR_CBCR_TGT_BIT | src_cnt;
282*4882a593Smuzhiyun if (flags & DMA_PREP_INTERRUPT)
283*4882a593Smuzhiyun /* Enable interrupt on completion */
284*4882a593Smuzhiyun hw_desc->cbc |= XOR_CBCR_CBCE_BIT;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /**
288*4882a593Smuzhiyun * ppc440spe_desc_init_dma2pq - initialize the descriptor for PQ
289*4882a593Smuzhiyun * operation in DMA2 controller
290*4882a593Smuzhiyun */
ppc440spe_desc_init_dma2pq(struct ppc440spe_adma_desc_slot * desc,int dst_cnt,int src_cnt,unsigned long flags)291*4882a593Smuzhiyun static void ppc440spe_desc_init_dma2pq(struct ppc440spe_adma_desc_slot *desc,
292*4882a593Smuzhiyun int dst_cnt, int src_cnt, unsigned long flags)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun struct xor_cb *hw_desc = desc->hw_desc;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun memset(desc->hw_desc, 0, sizeof(struct xor_cb));
297*4882a593Smuzhiyun desc->hw_next = NULL;
298*4882a593Smuzhiyun desc->src_cnt = src_cnt;
299*4882a593Smuzhiyun desc->dst_cnt = dst_cnt;
300*4882a593Smuzhiyun memset(desc->reverse_flags, 0, sizeof(desc->reverse_flags));
301*4882a593Smuzhiyun desc->descs_per_op = 0;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun hw_desc->cbc = XOR_CBCR_TGT_BIT;
304*4882a593Smuzhiyun if (flags & DMA_PREP_INTERRUPT)
305*4882a593Smuzhiyun /* Enable interrupt on completion */
306*4882a593Smuzhiyun hw_desc->cbc |= XOR_CBCR_CBCE_BIT;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun #define DMA_CTRL_FLAGS_LAST DMA_PREP_FENCE
310*4882a593Smuzhiyun #define DMA_PREP_ZERO_P (DMA_CTRL_FLAGS_LAST << 1)
311*4882a593Smuzhiyun #define DMA_PREP_ZERO_Q (DMA_PREP_ZERO_P << 1)
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun /**
314*4882a593Smuzhiyun * ppc440spe_desc_init_dma01pq - initialize the descriptors for PQ operation
315*4882a593Smuzhiyun * with DMA0/1
316*4882a593Smuzhiyun */
ppc440spe_desc_init_dma01pq(struct ppc440spe_adma_desc_slot * desc,int dst_cnt,int src_cnt,unsigned long flags,unsigned long op)317*4882a593Smuzhiyun static void ppc440spe_desc_init_dma01pq(struct ppc440spe_adma_desc_slot *desc,
318*4882a593Smuzhiyun int dst_cnt, int src_cnt, unsigned long flags,
319*4882a593Smuzhiyun unsigned long op)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun struct dma_cdb *hw_desc;
322*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *iter;
323*4882a593Smuzhiyun u8 dopc;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /* Common initialization of a PQ descriptors chain */
326*4882a593Smuzhiyun set_bits(op, &desc->flags);
327*4882a593Smuzhiyun desc->src_cnt = src_cnt;
328*4882a593Smuzhiyun desc->dst_cnt = dst_cnt;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun /* WXOR MULTICAST if both P and Q are being computed
331*4882a593Smuzhiyun * MV_SG1_SG2 if Q only
332*4882a593Smuzhiyun */
333*4882a593Smuzhiyun dopc = (desc->dst_cnt == DMA_DEST_MAX_NUM) ?
334*4882a593Smuzhiyun DMA_CDB_OPC_MULTICAST : DMA_CDB_OPC_MV_SG1_SG2;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun list_for_each_entry(iter, &desc->group_list, chain_node) {
337*4882a593Smuzhiyun hw_desc = iter->hw_desc;
338*4882a593Smuzhiyun memset(iter->hw_desc, 0, sizeof(struct dma_cdb));
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun if (likely(!list_is_last(&iter->chain_node,
341*4882a593Smuzhiyun &desc->group_list))) {
342*4882a593Smuzhiyun /* set 'next' pointer */
343*4882a593Smuzhiyun iter->hw_next = list_entry(iter->chain_node.next,
344*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot, chain_node);
345*4882a593Smuzhiyun clear_bit(PPC440SPE_DESC_INT, &iter->flags);
346*4882a593Smuzhiyun } else {
347*4882a593Smuzhiyun /* this is the last descriptor.
348*4882a593Smuzhiyun * this slot will be pasted from ADMA level
349*4882a593Smuzhiyun * each time it wants to configure parameters
350*4882a593Smuzhiyun * of the transaction (src, dst, ...)
351*4882a593Smuzhiyun */
352*4882a593Smuzhiyun iter->hw_next = NULL;
353*4882a593Smuzhiyun if (flags & DMA_PREP_INTERRUPT)
354*4882a593Smuzhiyun set_bit(PPC440SPE_DESC_INT, &iter->flags);
355*4882a593Smuzhiyun else
356*4882a593Smuzhiyun clear_bit(PPC440SPE_DESC_INT, &iter->flags);
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun /* Set OPS depending on WXOR/RXOR type of operation */
361*4882a593Smuzhiyun if (!test_bit(PPC440SPE_DESC_RXOR, &desc->flags)) {
362*4882a593Smuzhiyun /* This is a WXOR only chain:
363*4882a593Smuzhiyun * - first descriptors are for zeroing destinations
364*4882a593Smuzhiyun * if PPC440SPE_ZERO_P/Q set;
365*4882a593Smuzhiyun * - descriptors remained are for GF-XOR operations.
366*4882a593Smuzhiyun */
367*4882a593Smuzhiyun iter = list_first_entry(&desc->group_list,
368*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot,
369*4882a593Smuzhiyun chain_node);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun if (test_bit(PPC440SPE_ZERO_P, &desc->flags)) {
372*4882a593Smuzhiyun hw_desc = iter->hw_desc;
373*4882a593Smuzhiyun hw_desc->opc = DMA_CDB_OPC_MV_SG1_SG2;
374*4882a593Smuzhiyun iter = list_first_entry(&iter->chain_node,
375*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot,
376*4882a593Smuzhiyun chain_node);
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun if (test_bit(PPC440SPE_ZERO_Q, &desc->flags)) {
380*4882a593Smuzhiyun hw_desc = iter->hw_desc;
381*4882a593Smuzhiyun hw_desc->opc = DMA_CDB_OPC_MV_SG1_SG2;
382*4882a593Smuzhiyun iter = list_first_entry(&iter->chain_node,
383*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot,
384*4882a593Smuzhiyun chain_node);
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun list_for_each_entry_from(iter, &desc->group_list, chain_node) {
388*4882a593Smuzhiyun hw_desc = iter->hw_desc;
389*4882a593Smuzhiyun hw_desc->opc = dopc;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun } else {
392*4882a593Smuzhiyun /* This is either RXOR-only or mixed RXOR/WXOR */
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun /* The first 1 or 2 slots in chain are always RXOR,
395*4882a593Smuzhiyun * if need to calculate P & Q, then there are two
396*4882a593Smuzhiyun * RXOR slots; if only P or only Q, then there is one
397*4882a593Smuzhiyun */
398*4882a593Smuzhiyun iter = list_first_entry(&desc->group_list,
399*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot,
400*4882a593Smuzhiyun chain_node);
401*4882a593Smuzhiyun hw_desc = iter->hw_desc;
402*4882a593Smuzhiyun hw_desc->opc = DMA_CDB_OPC_MV_SG1_SG2;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun if (desc->dst_cnt == DMA_DEST_MAX_NUM) {
405*4882a593Smuzhiyun iter = list_first_entry(&iter->chain_node,
406*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot,
407*4882a593Smuzhiyun chain_node);
408*4882a593Smuzhiyun hw_desc = iter->hw_desc;
409*4882a593Smuzhiyun hw_desc->opc = DMA_CDB_OPC_MV_SG1_SG2;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun /* The remaining descs (if any) are WXORs */
413*4882a593Smuzhiyun if (test_bit(PPC440SPE_DESC_WXOR, &desc->flags)) {
414*4882a593Smuzhiyun iter = list_first_entry(&iter->chain_node,
415*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot,
416*4882a593Smuzhiyun chain_node);
417*4882a593Smuzhiyun list_for_each_entry_from(iter, &desc->group_list,
418*4882a593Smuzhiyun chain_node) {
419*4882a593Smuzhiyun hw_desc = iter->hw_desc;
420*4882a593Smuzhiyun hw_desc->opc = dopc;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun /**
427*4882a593Smuzhiyun * ppc440spe_desc_init_dma01pqzero_sum - initialize the descriptor
428*4882a593Smuzhiyun * for PQ_ZERO_SUM operation
429*4882a593Smuzhiyun */
ppc440spe_desc_init_dma01pqzero_sum(struct ppc440spe_adma_desc_slot * desc,int dst_cnt,int src_cnt)430*4882a593Smuzhiyun static void ppc440spe_desc_init_dma01pqzero_sum(
431*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *desc,
432*4882a593Smuzhiyun int dst_cnt, int src_cnt)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun struct dma_cdb *hw_desc;
435*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *iter;
436*4882a593Smuzhiyun int i = 0;
437*4882a593Smuzhiyun u8 dopc = (dst_cnt == 2) ? DMA_CDB_OPC_MULTICAST :
438*4882a593Smuzhiyun DMA_CDB_OPC_MV_SG1_SG2;
439*4882a593Smuzhiyun /*
440*4882a593Smuzhiyun * Initialize starting from 2nd or 3rd descriptor dependent
441*4882a593Smuzhiyun * on dst_cnt. First one or two slots are for cloning P
442*4882a593Smuzhiyun * and/or Q to chan->pdest and/or chan->qdest as we have
443*4882a593Smuzhiyun * to preserve original P/Q.
444*4882a593Smuzhiyun */
445*4882a593Smuzhiyun iter = list_first_entry(&desc->group_list,
446*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot, chain_node);
447*4882a593Smuzhiyun iter = list_entry(iter->chain_node.next,
448*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot, chain_node);
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun if (dst_cnt > 1) {
451*4882a593Smuzhiyun iter = list_entry(iter->chain_node.next,
452*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot, chain_node);
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun /* initialize each source descriptor in chain */
455*4882a593Smuzhiyun list_for_each_entry_from(iter, &desc->group_list, chain_node) {
456*4882a593Smuzhiyun hw_desc = iter->hw_desc;
457*4882a593Smuzhiyun memset(iter->hw_desc, 0, sizeof(struct dma_cdb));
458*4882a593Smuzhiyun iter->src_cnt = 0;
459*4882a593Smuzhiyun iter->dst_cnt = 0;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun /* This is a ZERO_SUM operation:
462*4882a593Smuzhiyun * - <src_cnt> descriptors starting from 2nd or 3rd
463*4882a593Smuzhiyun * descriptor are for GF-XOR operations;
464*4882a593Smuzhiyun * - remaining <dst_cnt> descriptors are for checking the result
465*4882a593Smuzhiyun */
466*4882a593Smuzhiyun if (i++ < src_cnt)
467*4882a593Smuzhiyun /* MV_SG1_SG2 if only Q is being verified
468*4882a593Smuzhiyun * MULTICAST if both P and Q are being verified
469*4882a593Smuzhiyun */
470*4882a593Smuzhiyun hw_desc->opc = dopc;
471*4882a593Smuzhiyun else
472*4882a593Smuzhiyun /* DMA_CDB_OPC_DCHECK128 operation */
473*4882a593Smuzhiyun hw_desc->opc = DMA_CDB_OPC_DCHECK128;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun if (likely(!list_is_last(&iter->chain_node,
476*4882a593Smuzhiyun &desc->group_list))) {
477*4882a593Smuzhiyun /* set 'next' pointer */
478*4882a593Smuzhiyun iter->hw_next = list_entry(iter->chain_node.next,
479*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot,
480*4882a593Smuzhiyun chain_node);
481*4882a593Smuzhiyun } else {
482*4882a593Smuzhiyun /* this is the last descriptor.
483*4882a593Smuzhiyun * this slot will be pasted from ADMA level
484*4882a593Smuzhiyun * each time it wants to configure parameters
485*4882a593Smuzhiyun * of the transaction (src, dst, ...)
486*4882a593Smuzhiyun */
487*4882a593Smuzhiyun iter->hw_next = NULL;
488*4882a593Smuzhiyun /* always enable interrupt generation since we get
489*4882a593Smuzhiyun * the status of pqzero from the handler
490*4882a593Smuzhiyun */
491*4882a593Smuzhiyun set_bit(PPC440SPE_DESC_INT, &iter->flags);
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun desc->src_cnt = src_cnt;
495*4882a593Smuzhiyun desc->dst_cnt = dst_cnt;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun /**
499*4882a593Smuzhiyun * ppc440spe_desc_init_memcpy - initialize the descriptor for MEMCPY operation
500*4882a593Smuzhiyun */
ppc440spe_desc_init_memcpy(struct ppc440spe_adma_desc_slot * desc,unsigned long flags)501*4882a593Smuzhiyun static void ppc440spe_desc_init_memcpy(struct ppc440spe_adma_desc_slot *desc,
502*4882a593Smuzhiyun unsigned long flags)
503*4882a593Smuzhiyun {
504*4882a593Smuzhiyun struct dma_cdb *hw_desc = desc->hw_desc;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun memset(desc->hw_desc, 0, sizeof(struct dma_cdb));
507*4882a593Smuzhiyun desc->hw_next = NULL;
508*4882a593Smuzhiyun desc->src_cnt = 1;
509*4882a593Smuzhiyun desc->dst_cnt = 1;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun if (flags & DMA_PREP_INTERRUPT)
512*4882a593Smuzhiyun set_bit(PPC440SPE_DESC_INT, &desc->flags);
513*4882a593Smuzhiyun else
514*4882a593Smuzhiyun clear_bit(PPC440SPE_DESC_INT, &desc->flags);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun hw_desc->opc = DMA_CDB_OPC_MV_SG1_SG2;
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun /**
520*4882a593Smuzhiyun * ppc440spe_desc_set_src_addr - set source address into the descriptor
521*4882a593Smuzhiyun */
ppc440spe_desc_set_src_addr(struct ppc440spe_adma_desc_slot * desc,struct ppc440spe_adma_chan * chan,int src_idx,dma_addr_t addrh,dma_addr_t addrl)522*4882a593Smuzhiyun static void ppc440spe_desc_set_src_addr(struct ppc440spe_adma_desc_slot *desc,
523*4882a593Smuzhiyun struct ppc440spe_adma_chan *chan,
524*4882a593Smuzhiyun int src_idx, dma_addr_t addrh,
525*4882a593Smuzhiyun dma_addr_t addrl)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun struct dma_cdb *dma_hw_desc;
528*4882a593Smuzhiyun struct xor_cb *xor_hw_desc;
529*4882a593Smuzhiyun phys_addr_t addr64, tmplow, tmphi;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun switch (chan->device->id) {
532*4882a593Smuzhiyun case PPC440SPE_DMA0_ID:
533*4882a593Smuzhiyun case PPC440SPE_DMA1_ID:
534*4882a593Smuzhiyun if (!addrh) {
535*4882a593Smuzhiyun addr64 = addrl;
536*4882a593Smuzhiyun tmphi = (addr64 >> 32);
537*4882a593Smuzhiyun tmplow = (addr64 & 0xFFFFFFFF);
538*4882a593Smuzhiyun } else {
539*4882a593Smuzhiyun tmphi = addrh;
540*4882a593Smuzhiyun tmplow = addrl;
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun dma_hw_desc = desc->hw_desc;
543*4882a593Smuzhiyun dma_hw_desc->sg1l = cpu_to_le32((u32)tmplow);
544*4882a593Smuzhiyun dma_hw_desc->sg1u |= cpu_to_le32((u32)tmphi);
545*4882a593Smuzhiyun break;
546*4882a593Smuzhiyun case PPC440SPE_XOR_ID:
547*4882a593Smuzhiyun xor_hw_desc = desc->hw_desc;
548*4882a593Smuzhiyun xor_hw_desc->ops[src_idx].l = addrl;
549*4882a593Smuzhiyun xor_hw_desc->ops[src_idx].h |= addrh;
550*4882a593Smuzhiyun break;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun /**
555*4882a593Smuzhiyun * ppc440spe_desc_set_src_mult - set source address mult into the descriptor
556*4882a593Smuzhiyun */
ppc440spe_desc_set_src_mult(struct ppc440spe_adma_desc_slot * desc,struct ppc440spe_adma_chan * chan,u32 mult_index,int sg_index,unsigned char mult_value)557*4882a593Smuzhiyun static void ppc440spe_desc_set_src_mult(struct ppc440spe_adma_desc_slot *desc,
558*4882a593Smuzhiyun struct ppc440spe_adma_chan *chan, u32 mult_index,
559*4882a593Smuzhiyun int sg_index, unsigned char mult_value)
560*4882a593Smuzhiyun {
561*4882a593Smuzhiyun struct dma_cdb *dma_hw_desc;
562*4882a593Smuzhiyun struct xor_cb *xor_hw_desc;
563*4882a593Smuzhiyun u32 *psgu;
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun switch (chan->device->id) {
566*4882a593Smuzhiyun case PPC440SPE_DMA0_ID:
567*4882a593Smuzhiyun case PPC440SPE_DMA1_ID:
568*4882a593Smuzhiyun dma_hw_desc = desc->hw_desc;
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun switch (sg_index) {
571*4882a593Smuzhiyun /* for RXOR operations set multiplier
572*4882a593Smuzhiyun * into source cued address
573*4882a593Smuzhiyun */
574*4882a593Smuzhiyun case DMA_CDB_SG_SRC:
575*4882a593Smuzhiyun psgu = &dma_hw_desc->sg1u;
576*4882a593Smuzhiyun break;
577*4882a593Smuzhiyun /* for WXOR operations set multiplier
578*4882a593Smuzhiyun * into destination cued address(es)
579*4882a593Smuzhiyun */
580*4882a593Smuzhiyun case DMA_CDB_SG_DST1:
581*4882a593Smuzhiyun psgu = &dma_hw_desc->sg2u;
582*4882a593Smuzhiyun break;
583*4882a593Smuzhiyun case DMA_CDB_SG_DST2:
584*4882a593Smuzhiyun psgu = &dma_hw_desc->sg3u;
585*4882a593Smuzhiyun break;
586*4882a593Smuzhiyun default:
587*4882a593Smuzhiyun BUG();
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun *psgu |= cpu_to_le32(mult_value << mult_index);
591*4882a593Smuzhiyun break;
592*4882a593Smuzhiyun case PPC440SPE_XOR_ID:
593*4882a593Smuzhiyun xor_hw_desc = desc->hw_desc;
594*4882a593Smuzhiyun break;
595*4882a593Smuzhiyun default:
596*4882a593Smuzhiyun BUG();
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun /**
601*4882a593Smuzhiyun * ppc440spe_desc_set_dest_addr - set destination address into the descriptor
602*4882a593Smuzhiyun */
ppc440spe_desc_set_dest_addr(struct ppc440spe_adma_desc_slot * desc,struct ppc440spe_adma_chan * chan,dma_addr_t addrh,dma_addr_t addrl,u32 dst_idx)603*4882a593Smuzhiyun static void ppc440spe_desc_set_dest_addr(struct ppc440spe_adma_desc_slot *desc,
604*4882a593Smuzhiyun struct ppc440spe_adma_chan *chan,
605*4882a593Smuzhiyun dma_addr_t addrh, dma_addr_t addrl,
606*4882a593Smuzhiyun u32 dst_idx)
607*4882a593Smuzhiyun {
608*4882a593Smuzhiyun struct dma_cdb *dma_hw_desc;
609*4882a593Smuzhiyun struct xor_cb *xor_hw_desc;
610*4882a593Smuzhiyun phys_addr_t addr64, tmphi, tmplow;
611*4882a593Smuzhiyun u32 *psgu, *psgl;
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun switch (chan->device->id) {
614*4882a593Smuzhiyun case PPC440SPE_DMA0_ID:
615*4882a593Smuzhiyun case PPC440SPE_DMA1_ID:
616*4882a593Smuzhiyun if (!addrh) {
617*4882a593Smuzhiyun addr64 = addrl;
618*4882a593Smuzhiyun tmphi = (addr64 >> 32);
619*4882a593Smuzhiyun tmplow = (addr64 & 0xFFFFFFFF);
620*4882a593Smuzhiyun } else {
621*4882a593Smuzhiyun tmphi = addrh;
622*4882a593Smuzhiyun tmplow = addrl;
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun dma_hw_desc = desc->hw_desc;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun psgu = dst_idx ? &dma_hw_desc->sg3u : &dma_hw_desc->sg2u;
627*4882a593Smuzhiyun psgl = dst_idx ? &dma_hw_desc->sg3l : &dma_hw_desc->sg2l;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun *psgl = cpu_to_le32((u32)tmplow);
630*4882a593Smuzhiyun *psgu |= cpu_to_le32((u32)tmphi);
631*4882a593Smuzhiyun break;
632*4882a593Smuzhiyun case PPC440SPE_XOR_ID:
633*4882a593Smuzhiyun xor_hw_desc = desc->hw_desc;
634*4882a593Smuzhiyun xor_hw_desc->cbtal = addrl;
635*4882a593Smuzhiyun xor_hw_desc->cbtah |= addrh;
636*4882a593Smuzhiyun break;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun /**
641*4882a593Smuzhiyun * ppc440spe_desc_set_byte_count - set number of data bytes involved
642*4882a593Smuzhiyun * into the operation
643*4882a593Smuzhiyun */
ppc440spe_desc_set_byte_count(struct ppc440spe_adma_desc_slot * desc,struct ppc440spe_adma_chan * chan,u32 byte_count)644*4882a593Smuzhiyun static void ppc440spe_desc_set_byte_count(struct ppc440spe_adma_desc_slot *desc,
645*4882a593Smuzhiyun struct ppc440spe_adma_chan *chan,
646*4882a593Smuzhiyun u32 byte_count)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun struct dma_cdb *dma_hw_desc;
649*4882a593Smuzhiyun struct xor_cb *xor_hw_desc;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun switch (chan->device->id) {
652*4882a593Smuzhiyun case PPC440SPE_DMA0_ID:
653*4882a593Smuzhiyun case PPC440SPE_DMA1_ID:
654*4882a593Smuzhiyun dma_hw_desc = desc->hw_desc;
655*4882a593Smuzhiyun dma_hw_desc->cnt = cpu_to_le32(byte_count);
656*4882a593Smuzhiyun break;
657*4882a593Smuzhiyun case PPC440SPE_XOR_ID:
658*4882a593Smuzhiyun xor_hw_desc = desc->hw_desc;
659*4882a593Smuzhiyun xor_hw_desc->cbbc = byte_count;
660*4882a593Smuzhiyun break;
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun /**
665*4882a593Smuzhiyun * ppc440spe_desc_set_rxor_block_size - set RXOR block size
666*4882a593Smuzhiyun */
ppc440spe_desc_set_rxor_block_size(u32 byte_count)667*4882a593Smuzhiyun static inline void ppc440spe_desc_set_rxor_block_size(u32 byte_count)
668*4882a593Smuzhiyun {
669*4882a593Smuzhiyun /* assume that byte_count is aligned on the 512-boundary;
670*4882a593Smuzhiyun * thus write it directly to the register (bits 23:31 are
671*4882a593Smuzhiyun * reserved there).
672*4882a593Smuzhiyun */
673*4882a593Smuzhiyun dcr_write(ppc440spe_mq_dcr_host, DCRN_MQ0_CF2H, byte_count);
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun /**
677*4882a593Smuzhiyun * ppc440spe_desc_set_dcheck - set CHECK pattern
678*4882a593Smuzhiyun */
ppc440spe_desc_set_dcheck(struct ppc440spe_adma_desc_slot * desc,struct ppc440spe_adma_chan * chan,u8 * qword)679*4882a593Smuzhiyun static void ppc440spe_desc_set_dcheck(struct ppc440spe_adma_desc_slot *desc,
680*4882a593Smuzhiyun struct ppc440spe_adma_chan *chan, u8 *qword)
681*4882a593Smuzhiyun {
682*4882a593Smuzhiyun struct dma_cdb *dma_hw_desc;
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun switch (chan->device->id) {
685*4882a593Smuzhiyun case PPC440SPE_DMA0_ID:
686*4882a593Smuzhiyun case PPC440SPE_DMA1_ID:
687*4882a593Smuzhiyun dma_hw_desc = desc->hw_desc;
688*4882a593Smuzhiyun iowrite32(qword[0], &dma_hw_desc->sg3l);
689*4882a593Smuzhiyun iowrite32(qword[4], &dma_hw_desc->sg3u);
690*4882a593Smuzhiyun iowrite32(qword[8], &dma_hw_desc->sg2l);
691*4882a593Smuzhiyun iowrite32(qword[12], &dma_hw_desc->sg2u);
692*4882a593Smuzhiyun break;
693*4882a593Smuzhiyun default:
694*4882a593Smuzhiyun BUG();
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun /**
699*4882a593Smuzhiyun * ppc440spe_xor_set_link - set link address in xor CB
700*4882a593Smuzhiyun */
ppc440spe_xor_set_link(struct ppc440spe_adma_desc_slot * prev_desc,struct ppc440spe_adma_desc_slot * next_desc)701*4882a593Smuzhiyun static void ppc440spe_xor_set_link(struct ppc440spe_adma_desc_slot *prev_desc,
702*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *next_desc)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun struct xor_cb *xor_hw_desc = prev_desc->hw_desc;
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun if (unlikely(!next_desc || !(next_desc->phys))) {
707*4882a593Smuzhiyun printk(KERN_ERR "%s: next_desc=0x%p; next_desc->phys=0x%llx\n",
708*4882a593Smuzhiyun __func__, next_desc,
709*4882a593Smuzhiyun next_desc ? next_desc->phys : 0);
710*4882a593Smuzhiyun BUG();
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun xor_hw_desc->cbs = 0;
714*4882a593Smuzhiyun xor_hw_desc->cblal = next_desc->phys;
715*4882a593Smuzhiyun xor_hw_desc->cblah = 0;
716*4882a593Smuzhiyun xor_hw_desc->cbc |= XOR_CBCR_LNK_BIT;
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun /**
720*4882a593Smuzhiyun * ppc440spe_desc_set_link - set the address of descriptor following this
721*4882a593Smuzhiyun * descriptor in chain
722*4882a593Smuzhiyun */
ppc440spe_desc_set_link(struct ppc440spe_adma_chan * chan,struct ppc440spe_adma_desc_slot * prev_desc,struct ppc440spe_adma_desc_slot * next_desc)723*4882a593Smuzhiyun static void ppc440spe_desc_set_link(struct ppc440spe_adma_chan *chan,
724*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *prev_desc,
725*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *next_desc)
726*4882a593Smuzhiyun {
727*4882a593Smuzhiyun unsigned long flags;
728*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *tail = next_desc;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun if (unlikely(!prev_desc || !next_desc ||
731*4882a593Smuzhiyun (prev_desc->hw_next && prev_desc->hw_next != next_desc))) {
732*4882a593Smuzhiyun /* If previous next is overwritten something is wrong.
733*4882a593Smuzhiyun * though we may refetch from append to initiate list
734*4882a593Smuzhiyun * processing; in this case - it's ok.
735*4882a593Smuzhiyun */
736*4882a593Smuzhiyun printk(KERN_ERR "%s: prev_desc=0x%p; next_desc=0x%p; "
737*4882a593Smuzhiyun "prev->hw_next=0x%p\n", __func__, prev_desc,
738*4882a593Smuzhiyun next_desc, prev_desc ? prev_desc->hw_next : 0);
739*4882a593Smuzhiyun BUG();
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun local_irq_save(flags);
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun /* do s/w chaining both for DMA and XOR descriptors */
745*4882a593Smuzhiyun prev_desc->hw_next = next_desc;
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun switch (chan->device->id) {
748*4882a593Smuzhiyun case PPC440SPE_DMA0_ID:
749*4882a593Smuzhiyun case PPC440SPE_DMA1_ID:
750*4882a593Smuzhiyun break;
751*4882a593Smuzhiyun case PPC440SPE_XOR_ID:
752*4882a593Smuzhiyun /* bind descriptor to the chain */
753*4882a593Smuzhiyun while (tail->hw_next)
754*4882a593Smuzhiyun tail = tail->hw_next;
755*4882a593Smuzhiyun xor_last_linked = tail;
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun if (prev_desc == xor_last_submit)
758*4882a593Smuzhiyun /* do not link to the last submitted CB */
759*4882a593Smuzhiyun break;
760*4882a593Smuzhiyun ppc440spe_xor_set_link(prev_desc, next_desc);
761*4882a593Smuzhiyun break;
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun local_irq_restore(flags);
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun /**
768*4882a593Smuzhiyun * ppc440spe_desc_get_link - get the address of the descriptor that
769*4882a593Smuzhiyun * follows this one
770*4882a593Smuzhiyun */
ppc440spe_desc_get_link(struct ppc440spe_adma_desc_slot * desc,struct ppc440spe_adma_chan * chan)771*4882a593Smuzhiyun static inline u32 ppc440spe_desc_get_link(struct ppc440spe_adma_desc_slot *desc,
772*4882a593Smuzhiyun struct ppc440spe_adma_chan *chan)
773*4882a593Smuzhiyun {
774*4882a593Smuzhiyun if (!desc->hw_next)
775*4882a593Smuzhiyun return 0;
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun return desc->hw_next->phys;
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun /**
781*4882a593Smuzhiyun * ppc440spe_desc_is_aligned - check alignment
782*4882a593Smuzhiyun */
ppc440spe_desc_is_aligned(struct ppc440spe_adma_desc_slot * desc,int num_slots)783*4882a593Smuzhiyun static inline int ppc440spe_desc_is_aligned(
784*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *desc, int num_slots)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun return (desc->idx & (num_slots - 1)) ? 0 : 1;
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun /**
790*4882a593Smuzhiyun * ppc440spe_chan_xor_slot_count - get the number of slots necessary for
791*4882a593Smuzhiyun * XOR operation
792*4882a593Smuzhiyun */
ppc440spe_chan_xor_slot_count(size_t len,int src_cnt,int * slots_per_op)793*4882a593Smuzhiyun static int ppc440spe_chan_xor_slot_count(size_t len, int src_cnt,
794*4882a593Smuzhiyun int *slots_per_op)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun int slot_cnt;
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun /* each XOR descriptor provides up to 16 source operands */
799*4882a593Smuzhiyun slot_cnt = *slots_per_op = (src_cnt + XOR_MAX_OPS - 1)/XOR_MAX_OPS;
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun if (likely(len <= PPC440SPE_ADMA_XOR_MAX_BYTE_COUNT))
802*4882a593Smuzhiyun return slot_cnt;
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun printk(KERN_ERR "%s: len %d > max %d !!\n",
805*4882a593Smuzhiyun __func__, len, PPC440SPE_ADMA_XOR_MAX_BYTE_COUNT);
806*4882a593Smuzhiyun BUG();
807*4882a593Smuzhiyun return slot_cnt;
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun /**
811*4882a593Smuzhiyun * ppc440spe_dma2_pq_slot_count - get the number of slots necessary for
812*4882a593Smuzhiyun * DMA2 PQ operation
813*4882a593Smuzhiyun */
ppc440spe_dma2_pq_slot_count(dma_addr_t * srcs,int src_cnt,size_t len)814*4882a593Smuzhiyun static int ppc440spe_dma2_pq_slot_count(dma_addr_t *srcs,
815*4882a593Smuzhiyun int src_cnt, size_t len)
816*4882a593Smuzhiyun {
817*4882a593Smuzhiyun signed long long order = 0;
818*4882a593Smuzhiyun int state = 0;
819*4882a593Smuzhiyun int addr_count = 0;
820*4882a593Smuzhiyun int i;
821*4882a593Smuzhiyun for (i = 1; i < src_cnt; i++) {
822*4882a593Smuzhiyun dma_addr_t cur_addr = srcs[i];
823*4882a593Smuzhiyun dma_addr_t old_addr = srcs[i-1];
824*4882a593Smuzhiyun switch (state) {
825*4882a593Smuzhiyun case 0:
826*4882a593Smuzhiyun if (cur_addr == old_addr + len) {
827*4882a593Smuzhiyun /* direct RXOR */
828*4882a593Smuzhiyun order = 1;
829*4882a593Smuzhiyun state = 1;
830*4882a593Smuzhiyun if (i == src_cnt-1)
831*4882a593Smuzhiyun addr_count++;
832*4882a593Smuzhiyun } else if (old_addr == cur_addr + len) {
833*4882a593Smuzhiyun /* reverse RXOR */
834*4882a593Smuzhiyun order = -1;
835*4882a593Smuzhiyun state = 1;
836*4882a593Smuzhiyun if (i == src_cnt-1)
837*4882a593Smuzhiyun addr_count++;
838*4882a593Smuzhiyun } else {
839*4882a593Smuzhiyun state = 3;
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun break;
842*4882a593Smuzhiyun case 1:
843*4882a593Smuzhiyun if (i == src_cnt-2 || (order == -1
844*4882a593Smuzhiyun && cur_addr != old_addr - len)) {
845*4882a593Smuzhiyun order = 0;
846*4882a593Smuzhiyun state = 0;
847*4882a593Smuzhiyun addr_count++;
848*4882a593Smuzhiyun } else if (cur_addr == old_addr + len*order) {
849*4882a593Smuzhiyun state = 2;
850*4882a593Smuzhiyun if (i == src_cnt-1)
851*4882a593Smuzhiyun addr_count++;
852*4882a593Smuzhiyun } else if (cur_addr == old_addr + 2*len) {
853*4882a593Smuzhiyun state = 2;
854*4882a593Smuzhiyun if (i == src_cnt-1)
855*4882a593Smuzhiyun addr_count++;
856*4882a593Smuzhiyun } else if (cur_addr == old_addr + 3*len) {
857*4882a593Smuzhiyun state = 2;
858*4882a593Smuzhiyun if (i == src_cnt-1)
859*4882a593Smuzhiyun addr_count++;
860*4882a593Smuzhiyun } else {
861*4882a593Smuzhiyun order = 0;
862*4882a593Smuzhiyun state = 0;
863*4882a593Smuzhiyun addr_count++;
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun break;
866*4882a593Smuzhiyun case 2:
867*4882a593Smuzhiyun order = 0;
868*4882a593Smuzhiyun state = 0;
869*4882a593Smuzhiyun addr_count++;
870*4882a593Smuzhiyun break;
871*4882a593Smuzhiyun }
872*4882a593Smuzhiyun if (state == 3)
873*4882a593Smuzhiyun break;
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun if (src_cnt <= 1 || (state != 1 && state != 2)) {
876*4882a593Smuzhiyun pr_err("%s: src_cnt=%d, state=%d, addr_count=%d, order=%lld\n",
877*4882a593Smuzhiyun __func__, src_cnt, state, addr_count, order);
878*4882a593Smuzhiyun for (i = 0; i < src_cnt; i++)
879*4882a593Smuzhiyun pr_err("\t[%d] 0x%llx \n", i, srcs[i]);
880*4882a593Smuzhiyun BUG();
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun return (addr_count + XOR_MAX_OPS - 1) / XOR_MAX_OPS;
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun /******************************************************************************
888*4882a593Smuzhiyun * ADMA channel low-level routines
889*4882a593Smuzhiyun ******************************************************************************/
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun static u32
892*4882a593Smuzhiyun ppc440spe_chan_get_current_descriptor(struct ppc440spe_adma_chan *chan);
893*4882a593Smuzhiyun static void ppc440spe_chan_append(struct ppc440spe_adma_chan *chan);
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun /**
896*4882a593Smuzhiyun * ppc440spe_adma_device_clear_eot_status - interrupt ack to XOR or DMA engine
897*4882a593Smuzhiyun */
ppc440spe_adma_device_clear_eot_status(struct ppc440spe_adma_chan * chan)898*4882a593Smuzhiyun static void ppc440spe_adma_device_clear_eot_status(
899*4882a593Smuzhiyun struct ppc440spe_adma_chan *chan)
900*4882a593Smuzhiyun {
901*4882a593Smuzhiyun struct dma_regs *dma_reg;
902*4882a593Smuzhiyun struct xor_regs *xor_reg;
903*4882a593Smuzhiyun u8 *p = chan->device->dma_desc_pool_virt;
904*4882a593Smuzhiyun struct dma_cdb *cdb;
905*4882a593Smuzhiyun u32 rv, i;
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun switch (chan->device->id) {
908*4882a593Smuzhiyun case PPC440SPE_DMA0_ID:
909*4882a593Smuzhiyun case PPC440SPE_DMA1_ID:
910*4882a593Smuzhiyun /* read FIFO to ack */
911*4882a593Smuzhiyun dma_reg = chan->device->dma_reg;
912*4882a593Smuzhiyun while ((rv = ioread32(&dma_reg->csfpl))) {
913*4882a593Smuzhiyun i = rv & DMA_CDB_ADDR_MSK;
914*4882a593Smuzhiyun cdb = (struct dma_cdb *)&p[i -
915*4882a593Smuzhiyun (u32)chan->device->dma_desc_pool];
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun /* Clear opcode to ack. This is necessary for
918*4882a593Smuzhiyun * ZeroSum operations only
919*4882a593Smuzhiyun */
920*4882a593Smuzhiyun cdb->opc = 0;
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun if (test_bit(PPC440SPE_RXOR_RUN,
923*4882a593Smuzhiyun &ppc440spe_rxor_state)) {
924*4882a593Smuzhiyun /* probably this is a completed RXOR op,
925*4882a593Smuzhiyun * get pointer to CDB using the fact that
926*4882a593Smuzhiyun * physical and virtual addresses of CDB
927*4882a593Smuzhiyun * in pools have the same offsets
928*4882a593Smuzhiyun */
929*4882a593Smuzhiyun if (le32_to_cpu(cdb->sg1u) &
930*4882a593Smuzhiyun DMA_CUED_XOR_BASE) {
931*4882a593Smuzhiyun /* this is a RXOR */
932*4882a593Smuzhiyun clear_bit(PPC440SPE_RXOR_RUN,
933*4882a593Smuzhiyun &ppc440spe_rxor_state);
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun if (rv & DMA_CDB_STATUS_MSK) {
938*4882a593Smuzhiyun /* ZeroSum check failed
939*4882a593Smuzhiyun */
940*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *iter;
941*4882a593Smuzhiyun dma_addr_t phys = rv & ~DMA_CDB_MSK;
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun /*
944*4882a593Smuzhiyun * Update the status of corresponding
945*4882a593Smuzhiyun * descriptor.
946*4882a593Smuzhiyun */
947*4882a593Smuzhiyun list_for_each_entry(iter, &chan->chain,
948*4882a593Smuzhiyun chain_node) {
949*4882a593Smuzhiyun if (iter->phys == phys)
950*4882a593Smuzhiyun break;
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun /*
953*4882a593Smuzhiyun * if cannot find the corresponding
954*4882a593Smuzhiyun * slot it's a bug
955*4882a593Smuzhiyun */
956*4882a593Smuzhiyun BUG_ON(&iter->chain_node == &chan->chain);
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun if (iter->xor_check_result) {
959*4882a593Smuzhiyun if (test_bit(PPC440SPE_DESC_PCHECK,
960*4882a593Smuzhiyun &iter->flags)) {
961*4882a593Smuzhiyun *iter->xor_check_result |=
962*4882a593Smuzhiyun SUM_CHECK_P_RESULT;
963*4882a593Smuzhiyun } else
964*4882a593Smuzhiyun if (test_bit(PPC440SPE_DESC_QCHECK,
965*4882a593Smuzhiyun &iter->flags)) {
966*4882a593Smuzhiyun *iter->xor_check_result |=
967*4882a593Smuzhiyun SUM_CHECK_Q_RESULT;
968*4882a593Smuzhiyun } else
969*4882a593Smuzhiyun BUG();
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun }
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun rv = ioread32(&dma_reg->dsts);
975*4882a593Smuzhiyun if (rv) {
976*4882a593Smuzhiyun pr_err("DMA%d err status: 0x%x\n",
977*4882a593Smuzhiyun chan->device->id, rv);
978*4882a593Smuzhiyun /* write back to clear */
979*4882a593Smuzhiyun iowrite32(rv, &dma_reg->dsts);
980*4882a593Smuzhiyun }
981*4882a593Smuzhiyun break;
982*4882a593Smuzhiyun case PPC440SPE_XOR_ID:
983*4882a593Smuzhiyun /* reset status bits to ack */
984*4882a593Smuzhiyun xor_reg = chan->device->xor_reg;
985*4882a593Smuzhiyun rv = ioread32be(&xor_reg->sr);
986*4882a593Smuzhiyun iowrite32be(rv, &xor_reg->sr);
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun if (rv & (XOR_IE_ICBIE_BIT|XOR_IE_ICIE_BIT|XOR_IE_RPTIE_BIT)) {
989*4882a593Smuzhiyun if (rv & XOR_IE_RPTIE_BIT) {
990*4882a593Smuzhiyun /* Read PLB Timeout Error.
991*4882a593Smuzhiyun * Try to resubmit the CB
992*4882a593Smuzhiyun */
993*4882a593Smuzhiyun u32 val = ioread32be(&xor_reg->ccbalr);
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun iowrite32be(val, &xor_reg->cblalr);
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun val = ioread32be(&xor_reg->crsr);
998*4882a593Smuzhiyun iowrite32be(val | XOR_CRSR_XAE_BIT,
999*4882a593Smuzhiyun &xor_reg->crsr);
1000*4882a593Smuzhiyun } else
1001*4882a593Smuzhiyun pr_err("XOR ERR 0x%x status\n", rv);
1002*4882a593Smuzhiyun break;
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun /* if the XORcore is idle, but there are unprocessed CBs
1006*4882a593Smuzhiyun * then refetch the s/w chain here
1007*4882a593Smuzhiyun */
1008*4882a593Smuzhiyun if (!(ioread32be(&xor_reg->sr) & XOR_SR_XCP_BIT) &&
1009*4882a593Smuzhiyun do_xor_refetch)
1010*4882a593Smuzhiyun ppc440spe_chan_append(chan);
1011*4882a593Smuzhiyun break;
1012*4882a593Smuzhiyun }
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun /**
1016*4882a593Smuzhiyun * ppc440spe_chan_is_busy - get the channel status
1017*4882a593Smuzhiyun */
ppc440spe_chan_is_busy(struct ppc440spe_adma_chan * chan)1018*4882a593Smuzhiyun static int ppc440spe_chan_is_busy(struct ppc440spe_adma_chan *chan)
1019*4882a593Smuzhiyun {
1020*4882a593Smuzhiyun struct dma_regs *dma_reg;
1021*4882a593Smuzhiyun struct xor_regs *xor_reg;
1022*4882a593Smuzhiyun int busy = 0;
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun switch (chan->device->id) {
1025*4882a593Smuzhiyun case PPC440SPE_DMA0_ID:
1026*4882a593Smuzhiyun case PPC440SPE_DMA1_ID:
1027*4882a593Smuzhiyun dma_reg = chan->device->dma_reg;
1028*4882a593Smuzhiyun /* if command FIFO's head and tail pointers are equal and
1029*4882a593Smuzhiyun * status tail is the same as command, then channel is free
1030*4882a593Smuzhiyun */
1031*4882a593Smuzhiyun if (ioread16(&dma_reg->cpfhp) != ioread16(&dma_reg->cpftp) ||
1032*4882a593Smuzhiyun ioread16(&dma_reg->cpftp) != ioread16(&dma_reg->csftp))
1033*4882a593Smuzhiyun busy = 1;
1034*4882a593Smuzhiyun break;
1035*4882a593Smuzhiyun case PPC440SPE_XOR_ID:
1036*4882a593Smuzhiyun /* use the special status bit for the XORcore
1037*4882a593Smuzhiyun */
1038*4882a593Smuzhiyun xor_reg = chan->device->xor_reg;
1039*4882a593Smuzhiyun busy = (ioread32be(&xor_reg->sr) & XOR_SR_XCP_BIT) ? 1 : 0;
1040*4882a593Smuzhiyun break;
1041*4882a593Smuzhiyun }
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun return busy;
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun /**
1047*4882a593Smuzhiyun * ppc440spe_chan_set_first_xor_descriptor - init XORcore chain
1048*4882a593Smuzhiyun */
ppc440spe_chan_set_first_xor_descriptor(struct ppc440spe_adma_chan * chan,struct ppc440spe_adma_desc_slot * next_desc)1049*4882a593Smuzhiyun static void ppc440spe_chan_set_first_xor_descriptor(
1050*4882a593Smuzhiyun struct ppc440spe_adma_chan *chan,
1051*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *next_desc)
1052*4882a593Smuzhiyun {
1053*4882a593Smuzhiyun struct xor_regs *xor_reg = chan->device->xor_reg;
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun if (ioread32be(&xor_reg->sr) & XOR_SR_XCP_BIT)
1056*4882a593Smuzhiyun printk(KERN_INFO "%s: Warn: XORcore is running "
1057*4882a593Smuzhiyun "when try to set the first CDB!\n",
1058*4882a593Smuzhiyun __func__);
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun xor_last_submit = xor_last_linked = next_desc;
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun iowrite32be(XOR_CRSR_64BA_BIT, &xor_reg->crsr);
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun iowrite32be(next_desc->phys, &xor_reg->cblalr);
1065*4882a593Smuzhiyun iowrite32be(0, &xor_reg->cblahr);
1066*4882a593Smuzhiyun iowrite32be(ioread32be(&xor_reg->cbcr) | XOR_CBCR_LNK_BIT,
1067*4882a593Smuzhiyun &xor_reg->cbcr);
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun chan->hw_chain_inited = 1;
1070*4882a593Smuzhiyun }
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun /**
1073*4882a593Smuzhiyun * ppc440spe_dma_put_desc - put DMA0,1 descriptor to FIFO.
1074*4882a593Smuzhiyun * called with irqs disabled
1075*4882a593Smuzhiyun */
ppc440spe_dma_put_desc(struct ppc440spe_adma_chan * chan,struct ppc440spe_adma_desc_slot * desc)1076*4882a593Smuzhiyun static void ppc440spe_dma_put_desc(struct ppc440spe_adma_chan *chan,
1077*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *desc)
1078*4882a593Smuzhiyun {
1079*4882a593Smuzhiyun u32 pcdb;
1080*4882a593Smuzhiyun struct dma_regs *dma_reg = chan->device->dma_reg;
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun pcdb = desc->phys;
1083*4882a593Smuzhiyun if (!test_bit(PPC440SPE_DESC_INT, &desc->flags))
1084*4882a593Smuzhiyun pcdb |= DMA_CDB_NO_INT;
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun chan_last_sub[chan->device->id] = desc;
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun ADMA_LL_DBG(print_cb(chan, desc->hw_desc));
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun iowrite32(pcdb, &dma_reg->cpfpl);
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun /**
1094*4882a593Smuzhiyun * ppc440spe_chan_append - update the h/w chain in the channel
1095*4882a593Smuzhiyun */
ppc440spe_chan_append(struct ppc440spe_adma_chan * chan)1096*4882a593Smuzhiyun static void ppc440spe_chan_append(struct ppc440spe_adma_chan *chan)
1097*4882a593Smuzhiyun {
1098*4882a593Smuzhiyun struct xor_regs *xor_reg;
1099*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *iter;
1100*4882a593Smuzhiyun struct xor_cb *xcb;
1101*4882a593Smuzhiyun u32 cur_desc;
1102*4882a593Smuzhiyun unsigned long flags;
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun local_irq_save(flags);
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun switch (chan->device->id) {
1107*4882a593Smuzhiyun case PPC440SPE_DMA0_ID:
1108*4882a593Smuzhiyun case PPC440SPE_DMA1_ID:
1109*4882a593Smuzhiyun cur_desc = ppc440spe_chan_get_current_descriptor(chan);
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun if (likely(cur_desc)) {
1112*4882a593Smuzhiyun iter = chan_last_sub[chan->device->id];
1113*4882a593Smuzhiyun BUG_ON(!iter);
1114*4882a593Smuzhiyun } else {
1115*4882a593Smuzhiyun /* first peer */
1116*4882a593Smuzhiyun iter = chan_first_cdb[chan->device->id];
1117*4882a593Smuzhiyun BUG_ON(!iter);
1118*4882a593Smuzhiyun ppc440spe_dma_put_desc(chan, iter);
1119*4882a593Smuzhiyun chan->hw_chain_inited = 1;
1120*4882a593Smuzhiyun }
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun /* is there something new to append */
1123*4882a593Smuzhiyun if (!iter->hw_next)
1124*4882a593Smuzhiyun break;
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun /* flush descriptors from the s/w queue to fifo */
1127*4882a593Smuzhiyun list_for_each_entry_continue(iter, &chan->chain, chain_node) {
1128*4882a593Smuzhiyun ppc440spe_dma_put_desc(chan, iter);
1129*4882a593Smuzhiyun if (!iter->hw_next)
1130*4882a593Smuzhiyun break;
1131*4882a593Smuzhiyun }
1132*4882a593Smuzhiyun break;
1133*4882a593Smuzhiyun case PPC440SPE_XOR_ID:
1134*4882a593Smuzhiyun /* update h/w links and refetch */
1135*4882a593Smuzhiyun if (!xor_last_submit->hw_next)
1136*4882a593Smuzhiyun break;
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun xor_reg = chan->device->xor_reg;
1139*4882a593Smuzhiyun /* the last linked CDB has to generate an interrupt
1140*4882a593Smuzhiyun * that we'd be able to append the next lists to h/w
1141*4882a593Smuzhiyun * regardless of the XOR engine state at the moment of
1142*4882a593Smuzhiyun * appending of these next lists
1143*4882a593Smuzhiyun */
1144*4882a593Smuzhiyun xcb = xor_last_linked->hw_desc;
1145*4882a593Smuzhiyun xcb->cbc |= XOR_CBCR_CBCE_BIT;
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun if (!(ioread32be(&xor_reg->sr) & XOR_SR_XCP_BIT)) {
1148*4882a593Smuzhiyun /* XORcore is idle. Refetch now */
1149*4882a593Smuzhiyun do_xor_refetch = 0;
1150*4882a593Smuzhiyun ppc440spe_xor_set_link(xor_last_submit,
1151*4882a593Smuzhiyun xor_last_submit->hw_next);
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun ADMA_LL_DBG(print_cb_list(chan,
1154*4882a593Smuzhiyun xor_last_submit->hw_next));
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun xor_last_submit = xor_last_linked;
1157*4882a593Smuzhiyun iowrite32be(ioread32be(&xor_reg->crsr) |
1158*4882a593Smuzhiyun XOR_CRSR_RCBE_BIT | XOR_CRSR_64BA_BIT,
1159*4882a593Smuzhiyun &xor_reg->crsr);
1160*4882a593Smuzhiyun } else {
1161*4882a593Smuzhiyun /* XORcore is running. Refetch later in the handler */
1162*4882a593Smuzhiyun do_xor_refetch = 1;
1163*4882a593Smuzhiyun }
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun break;
1166*4882a593Smuzhiyun }
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun local_irq_restore(flags);
1169*4882a593Smuzhiyun }
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun /**
1172*4882a593Smuzhiyun * ppc440spe_chan_get_current_descriptor - get the currently executed descriptor
1173*4882a593Smuzhiyun */
1174*4882a593Smuzhiyun static u32
ppc440spe_chan_get_current_descriptor(struct ppc440spe_adma_chan * chan)1175*4882a593Smuzhiyun ppc440spe_chan_get_current_descriptor(struct ppc440spe_adma_chan *chan)
1176*4882a593Smuzhiyun {
1177*4882a593Smuzhiyun struct dma_regs *dma_reg;
1178*4882a593Smuzhiyun struct xor_regs *xor_reg;
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun if (unlikely(!chan->hw_chain_inited))
1181*4882a593Smuzhiyun /* h/w descriptor chain is not initialized yet */
1182*4882a593Smuzhiyun return 0;
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun switch (chan->device->id) {
1185*4882a593Smuzhiyun case PPC440SPE_DMA0_ID:
1186*4882a593Smuzhiyun case PPC440SPE_DMA1_ID:
1187*4882a593Smuzhiyun dma_reg = chan->device->dma_reg;
1188*4882a593Smuzhiyun return ioread32(&dma_reg->acpl) & (~DMA_CDB_MSK);
1189*4882a593Smuzhiyun case PPC440SPE_XOR_ID:
1190*4882a593Smuzhiyun xor_reg = chan->device->xor_reg;
1191*4882a593Smuzhiyun return ioread32be(&xor_reg->ccbalr);
1192*4882a593Smuzhiyun }
1193*4882a593Smuzhiyun return 0;
1194*4882a593Smuzhiyun }
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun /**
1197*4882a593Smuzhiyun * ppc440spe_chan_run - enable the channel
1198*4882a593Smuzhiyun */
ppc440spe_chan_run(struct ppc440spe_adma_chan * chan)1199*4882a593Smuzhiyun static void ppc440spe_chan_run(struct ppc440spe_adma_chan *chan)
1200*4882a593Smuzhiyun {
1201*4882a593Smuzhiyun struct xor_regs *xor_reg;
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun switch (chan->device->id) {
1204*4882a593Smuzhiyun case PPC440SPE_DMA0_ID:
1205*4882a593Smuzhiyun case PPC440SPE_DMA1_ID:
1206*4882a593Smuzhiyun /* DMAs are always enabled, do nothing */
1207*4882a593Smuzhiyun break;
1208*4882a593Smuzhiyun case PPC440SPE_XOR_ID:
1209*4882a593Smuzhiyun /* drain write buffer */
1210*4882a593Smuzhiyun xor_reg = chan->device->xor_reg;
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun /* fetch descriptor pointed to in <link> */
1213*4882a593Smuzhiyun iowrite32be(XOR_CRSR_64BA_BIT | XOR_CRSR_XAE_BIT,
1214*4882a593Smuzhiyun &xor_reg->crsr);
1215*4882a593Smuzhiyun break;
1216*4882a593Smuzhiyun }
1217*4882a593Smuzhiyun }
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun /******************************************************************************
1220*4882a593Smuzhiyun * ADMA device level
1221*4882a593Smuzhiyun ******************************************************************************/
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun static void ppc440spe_chan_start_null_xor(struct ppc440spe_adma_chan *chan);
1224*4882a593Smuzhiyun static int ppc440spe_adma_alloc_chan_resources(struct dma_chan *chan);
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun static dma_cookie_t
1227*4882a593Smuzhiyun ppc440spe_adma_tx_submit(struct dma_async_tx_descriptor *tx);
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun static void ppc440spe_adma_set_dest(struct ppc440spe_adma_desc_slot *tx,
1230*4882a593Smuzhiyun dma_addr_t addr, int index);
1231*4882a593Smuzhiyun static void
1232*4882a593Smuzhiyun ppc440spe_adma_memcpy_xor_set_src(struct ppc440spe_adma_desc_slot *tx,
1233*4882a593Smuzhiyun dma_addr_t addr, int index);
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun static void
1236*4882a593Smuzhiyun ppc440spe_adma_pq_set_dest(struct ppc440spe_adma_desc_slot *tx,
1237*4882a593Smuzhiyun dma_addr_t *paddr, unsigned long flags);
1238*4882a593Smuzhiyun static void
1239*4882a593Smuzhiyun ppc440spe_adma_pq_set_src(struct ppc440spe_adma_desc_slot *tx,
1240*4882a593Smuzhiyun dma_addr_t addr, int index);
1241*4882a593Smuzhiyun static void
1242*4882a593Smuzhiyun ppc440spe_adma_pq_set_src_mult(struct ppc440spe_adma_desc_slot *tx,
1243*4882a593Smuzhiyun unsigned char mult, int index, int dst_pos);
1244*4882a593Smuzhiyun static void
1245*4882a593Smuzhiyun ppc440spe_adma_pqzero_sum_set_dest(struct ppc440spe_adma_desc_slot *tx,
1246*4882a593Smuzhiyun dma_addr_t paddr, dma_addr_t qaddr);
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun static struct page *ppc440spe_rxor_srcs[32];
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun /**
1251*4882a593Smuzhiyun * ppc440spe_can_rxor - check if the operands may be processed with RXOR
1252*4882a593Smuzhiyun */
ppc440spe_can_rxor(struct page ** srcs,int src_cnt,size_t len)1253*4882a593Smuzhiyun static int ppc440spe_can_rxor(struct page **srcs, int src_cnt, size_t len)
1254*4882a593Smuzhiyun {
1255*4882a593Smuzhiyun int i, order = 0, state = 0;
1256*4882a593Smuzhiyun int idx = 0;
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun if (unlikely(!(src_cnt > 1)))
1259*4882a593Smuzhiyun return 0;
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun BUG_ON(src_cnt > ARRAY_SIZE(ppc440spe_rxor_srcs));
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun /* Skip holes in the source list before checking */
1264*4882a593Smuzhiyun for (i = 0; i < src_cnt; i++) {
1265*4882a593Smuzhiyun if (!srcs[i])
1266*4882a593Smuzhiyun continue;
1267*4882a593Smuzhiyun ppc440spe_rxor_srcs[idx++] = srcs[i];
1268*4882a593Smuzhiyun }
1269*4882a593Smuzhiyun src_cnt = idx;
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun for (i = 1; i < src_cnt; i++) {
1272*4882a593Smuzhiyun char *cur_addr = page_address(ppc440spe_rxor_srcs[i]);
1273*4882a593Smuzhiyun char *old_addr = page_address(ppc440spe_rxor_srcs[i - 1]);
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun switch (state) {
1276*4882a593Smuzhiyun case 0:
1277*4882a593Smuzhiyun if (cur_addr == old_addr + len) {
1278*4882a593Smuzhiyun /* direct RXOR */
1279*4882a593Smuzhiyun order = 1;
1280*4882a593Smuzhiyun state = 1;
1281*4882a593Smuzhiyun } else if (old_addr == cur_addr + len) {
1282*4882a593Smuzhiyun /* reverse RXOR */
1283*4882a593Smuzhiyun order = -1;
1284*4882a593Smuzhiyun state = 1;
1285*4882a593Smuzhiyun } else
1286*4882a593Smuzhiyun goto out;
1287*4882a593Smuzhiyun break;
1288*4882a593Smuzhiyun case 1:
1289*4882a593Smuzhiyun if ((i == src_cnt - 2) ||
1290*4882a593Smuzhiyun (order == -1 && cur_addr != old_addr - len)) {
1291*4882a593Smuzhiyun order = 0;
1292*4882a593Smuzhiyun state = 0;
1293*4882a593Smuzhiyun } else if ((cur_addr == old_addr + len * order) ||
1294*4882a593Smuzhiyun (cur_addr == old_addr + 2 * len) ||
1295*4882a593Smuzhiyun (cur_addr == old_addr + 3 * len)) {
1296*4882a593Smuzhiyun state = 2;
1297*4882a593Smuzhiyun } else {
1298*4882a593Smuzhiyun order = 0;
1299*4882a593Smuzhiyun state = 0;
1300*4882a593Smuzhiyun }
1301*4882a593Smuzhiyun break;
1302*4882a593Smuzhiyun case 2:
1303*4882a593Smuzhiyun order = 0;
1304*4882a593Smuzhiyun state = 0;
1305*4882a593Smuzhiyun break;
1306*4882a593Smuzhiyun }
1307*4882a593Smuzhiyun }
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun out:
1310*4882a593Smuzhiyun if (state == 1 || state == 2)
1311*4882a593Smuzhiyun return 1;
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun return 0;
1314*4882a593Smuzhiyun }
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun /**
1317*4882a593Smuzhiyun * ppc440spe_adma_device_estimate - estimate the efficiency of processing
1318*4882a593Smuzhiyun * the operation given on this channel. It's assumed that 'chan' is
1319*4882a593Smuzhiyun * capable to process 'cap' type of operation.
1320*4882a593Smuzhiyun * @chan: channel to use
1321*4882a593Smuzhiyun * @cap: type of transaction
1322*4882a593Smuzhiyun * @dst_lst: array of destination pointers
1323*4882a593Smuzhiyun * @dst_cnt: number of destination operands
1324*4882a593Smuzhiyun * @src_lst: array of source pointers
1325*4882a593Smuzhiyun * @src_cnt: number of source operands
1326*4882a593Smuzhiyun * @src_sz: size of each source operand
1327*4882a593Smuzhiyun */
ppc440spe_adma_estimate(struct dma_chan * chan,enum dma_transaction_type cap,struct page ** dst_lst,int dst_cnt,struct page ** src_lst,int src_cnt,size_t src_sz)1328*4882a593Smuzhiyun static int ppc440spe_adma_estimate(struct dma_chan *chan,
1329*4882a593Smuzhiyun enum dma_transaction_type cap, struct page **dst_lst, int dst_cnt,
1330*4882a593Smuzhiyun struct page **src_lst, int src_cnt, size_t src_sz)
1331*4882a593Smuzhiyun {
1332*4882a593Smuzhiyun int ef = 1;
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun if (cap == DMA_PQ || cap == DMA_PQ_VAL) {
1335*4882a593Smuzhiyun /* If RAID-6 capabilities were not activated don't try
1336*4882a593Smuzhiyun * to use them
1337*4882a593Smuzhiyun */
1338*4882a593Smuzhiyun if (unlikely(!ppc440spe_r6_enabled))
1339*4882a593Smuzhiyun return -1;
1340*4882a593Smuzhiyun }
1341*4882a593Smuzhiyun /* In the current implementation of ppc440spe ADMA driver it
1342*4882a593Smuzhiyun * makes sense to pick out only pq case, because it may be
1343*4882a593Smuzhiyun * processed:
1344*4882a593Smuzhiyun * (1) either using Biskup method on DMA2;
1345*4882a593Smuzhiyun * (2) or on DMA0/1.
1346*4882a593Smuzhiyun * Thus we give a favour to (1) if the sources are suitable;
1347*4882a593Smuzhiyun * else let it be processed on one of the DMA0/1 engines.
1348*4882a593Smuzhiyun * In the sum_product case where destination is also the
1349*4882a593Smuzhiyun * source process it on DMA0/1 only.
1350*4882a593Smuzhiyun */
1351*4882a593Smuzhiyun if (cap == DMA_PQ && chan->chan_id == PPC440SPE_XOR_ID) {
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun if (dst_cnt == 1 && src_cnt == 2 && dst_lst[0] == src_lst[1])
1354*4882a593Smuzhiyun ef = 0; /* sum_product case, process on DMA0/1 */
1355*4882a593Smuzhiyun else if (ppc440spe_can_rxor(src_lst, src_cnt, src_sz))
1356*4882a593Smuzhiyun ef = 3; /* override (DMA0/1 + idle) */
1357*4882a593Smuzhiyun else
1358*4882a593Smuzhiyun ef = 0; /* can't process on DMA2 if !rxor */
1359*4882a593Smuzhiyun }
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun /* channel idleness increases the priority */
1362*4882a593Smuzhiyun if (likely(ef) &&
1363*4882a593Smuzhiyun !ppc440spe_chan_is_busy(to_ppc440spe_adma_chan(chan)))
1364*4882a593Smuzhiyun ef++;
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun return ef;
1367*4882a593Smuzhiyun }
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun struct dma_chan *
ppc440spe_async_tx_find_best_channel(enum dma_transaction_type cap,struct page ** dst_lst,int dst_cnt,struct page ** src_lst,int src_cnt,size_t src_sz)1370*4882a593Smuzhiyun ppc440spe_async_tx_find_best_channel(enum dma_transaction_type cap,
1371*4882a593Smuzhiyun struct page **dst_lst, int dst_cnt, struct page **src_lst,
1372*4882a593Smuzhiyun int src_cnt, size_t src_sz)
1373*4882a593Smuzhiyun {
1374*4882a593Smuzhiyun struct dma_chan *best_chan = NULL;
1375*4882a593Smuzhiyun struct ppc_dma_chan_ref *ref;
1376*4882a593Smuzhiyun int best_rank = -1;
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun if (unlikely(!src_sz))
1379*4882a593Smuzhiyun return NULL;
1380*4882a593Smuzhiyun if (src_sz > PAGE_SIZE) {
1381*4882a593Smuzhiyun /*
1382*4882a593Smuzhiyun * should a user of the api ever pass > PAGE_SIZE requests
1383*4882a593Smuzhiyun * we sort out cases where temporary page-sized buffers
1384*4882a593Smuzhiyun * are used.
1385*4882a593Smuzhiyun */
1386*4882a593Smuzhiyun switch (cap) {
1387*4882a593Smuzhiyun case DMA_PQ:
1388*4882a593Smuzhiyun if (src_cnt == 1 && dst_lst[1] == src_lst[0])
1389*4882a593Smuzhiyun return NULL;
1390*4882a593Smuzhiyun if (src_cnt == 2 && dst_lst[1] == src_lst[1])
1391*4882a593Smuzhiyun return NULL;
1392*4882a593Smuzhiyun break;
1393*4882a593Smuzhiyun case DMA_PQ_VAL:
1394*4882a593Smuzhiyun case DMA_XOR_VAL:
1395*4882a593Smuzhiyun return NULL;
1396*4882a593Smuzhiyun default:
1397*4882a593Smuzhiyun break;
1398*4882a593Smuzhiyun }
1399*4882a593Smuzhiyun }
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun list_for_each_entry(ref, &ppc440spe_adma_chan_list, node) {
1402*4882a593Smuzhiyun if (dma_has_cap(cap, ref->chan->device->cap_mask)) {
1403*4882a593Smuzhiyun int rank;
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun rank = ppc440spe_adma_estimate(ref->chan, cap, dst_lst,
1406*4882a593Smuzhiyun dst_cnt, src_lst, src_cnt, src_sz);
1407*4882a593Smuzhiyun if (rank > best_rank) {
1408*4882a593Smuzhiyun best_rank = rank;
1409*4882a593Smuzhiyun best_chan = ref->chan;
1410*4882a593Smuzhiyun }
1411*4882a593Smuzhiyun }
1412*4882a593Smuzhiyun }
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun return best_chan;
1415*4882a593Smuzhiyun }
1416*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ppc440spe_async_tx_find_best_channel);
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun /**
1419*4882a593Smuzhiyun * ppc440spe_get_group_entry - get group entry with index idx
1420*4882a593Smuzhiyun * @tdesc: is the last allocated slot in the group.
1421*4882a593Smuzhiyun */
1422*4882a593Smuzhiyun static struct ppc440spe_adma_desc_slot *
ppc440spe_get_group_entry(struct ppc440spe_adma_desc_slot * tdesc,u32 entry_idx)1423*4882a593Smuzhiyun ppc440spe_get_group_entry(struct ppc440spe_adma_desc_slot *tdesc, u32 entry_idx)
1424*4882a593Smuzhiyun {
1425*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *iter = tdesc->group_head;
1426*4882a593Smuzhiyun int i = 0;
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun if (entry_idx < 0 || entry_idx >= (tdesc->src_cnt + tdesc->dst_cnt)) {
1429*4882a593Smuzhiyun printk("%s: entry_idx %d, src_cnt %d, dst_cnt %d\n",
1430*4882a593Smuzhiyun __func__, entry_idx, tdesc->src_cnt, tdesc->dst_cnt);
1431*4882a593Smuzhiyun BUG();
1432*4882a593Smuzhiyun }
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun list_for_each_entry(iter, &tdesc->group_list, chain_node) {
1435*4882a593Smuzhiyun if (i++ == entry_idx)
1436*4882a593Smuzhiyun break;
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun return iter;
1439*4882a593Smuzhiyun }
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun /**
1442*4882a593Smuzhiyun * ppc440spe_adma_free_slots - flags descriptor slots for reuse
1443*4882a593Smuzhiyun * @slot: Slot to free
1444*4882a593Smuzhiyun * Caller must hold &ppc440spe_chan->lock while calling this function
1445*4882a593Smuzhiyun */
ppc440spe_adma_free_slots(struct ppc440spe_adma_desc_slot * slot,struct ppc440spe_adma_chan * chan)1446*4882a593Smuzhiyun static void ppc440spe_adma_free_slots(struct ppc440spe_adma_desc_slot *slot,
1447*4882a593Smuzhiyun struct ppc440spe_adma_chan *chan)
1448*4882a593Smuzhiyun {
1449*4882a593Smuzhiyun int stride = slot->slots_per_op;
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun while (stride--) {
1452*4882a593Smuzhiyun slot->slots_per_op = 0;
1453*4882a593Smuzhiyun slot = list_entry(slot->slot_node.next,
1454*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot,
1455*4882a593Smuzhiyun slot_node);
1456*4882a593Smuzhiyun }
1457*4882a593Smuzhiyun }
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun /**
1460*4882a593Smuzhiyun * ppc440spe_adma_run_tx_complete_actions - call functions to be called
1461*4882a593Smuzhiyun * upon completion
1462*4882a593Smuzhiyun */
ppc440spe_adma_run_tx_complete_actions(struct ppc440spe_adma_desc_slot * desc,struct ppc440spe_adma_chan * chan,dma_cookie_t cookie)1463*4882a593Smuzhiyun static dma_cookie_t ppc440spe_adma_run_tx_complete_actions(
1464*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *desc,
1465*4882a593Smuzhiyun struct ppc440spe_adma_chan *chan,
1466*4882a593Smuzhiyun dma_cookie_t cookie)
1467*4882a593Smuzhiyun {
1468*4882a593Smuzhiyun BUG_ON(desc->async_tx.cookie < 0);
1469*4882a593Smuzhiyun if (desc->async_tx.cookie > 0) {
1470*4882a593Smuzhiyun cookie = desc->async_tx.cookie;
1471*4882a593Smuzhiyun desc->async_tx.cookie = 0;
1472*4882a593Smuzhiyun
1473*4882a593Smuzhiyun dma_descriptor_unmap(&desc->async_tx);
1474*4882a593Smuzhiyun /* call the callback (must not sleep or submit new
1475*4882a593Smuzhiyun * operations to this channel)
1476*4882a593Smuzhiyun */
1477*4882a593Smuzhiyun dmaengine_desc_get_callback_invoke(&desc->async_tx, NULL);
1478*4882a593Smuzhiyun }
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun /* run dependent operations */
1481*4882a593Smuzhiyun dma_run_dependencies(&desc->async_tx);
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun return cookie;
1484*4882a593Smuzhiyun }
1485*4882a593Smuzhiyun
1486*4882a593Smuzhiyun /**
1487*4882a593Smuzhiyun * ppc440spe_adma_clean_slot - clean up CDB slot (if ack is set)
1488*4882a593Smuzhiyun */
ppc440spe_adma_clean_slot(struct ppc440spe_adma_desc_slot * desc,struct ppc440spe_adma_chan * chan)1489*4882a593Smuzhiyun static int ppc440spe_adma_clean_slot(struct ppc440spe_adma_desc_slot *desc,
1490*4882a593Smuzhiyun struct ppc440spe_adma_chan *chan)
1491*4882a593Smuzhiyun {
1492*4882a593Smuzhiyun /* the client is allowed to attach dependent operations
1493*4882a593Smuzhiyun * until 'ack' is set
1494*4882a593Smuzhiyun */
1495*4882a593Smuzhiyun if (!async_tx_test_ack(&desc->async_tx))
1496*4882a593Smuzhiyun return 0;
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun /* leave the last descriptor in the chain
1499*4882a593Smuzhiyun * so we can append to it
1500*4882a593Smuzhiyun */
1501*4882a593Smuzhiyun if (list_is_last(&desc->chain_node, &chan->chain) ||
1502*4882a593Smuzhiyun desc->phys == ppc440spe_chan_get_current_descriptor(chan))
1503*4882a593Smuzhiyun return 1;
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun if (chan->device->id != PPC440SPE_XOR_ID) {
1506*4882a593Smuzhiyun /* our DMA interrupt handler clears opc field of
1507*4882a593Smuzhiyun * each processed descriptor. For all types of
1508*4882a593Smuzhiyun * operations except for ZeroSum we do not actually
1509*4882a593Smuzhiyun * need ack from the interrupt handler. ZeroSum is a
1510*4882a593Smuzhiyun * special case since the result of this operation
1511*4882a593Smuzhiyun * is available from the handler only, so if we see
1512*4882a593Smuzhiyun * such type of descriptor (which is unprocessed yet)
1513*4882a593Smuzhiyun * then leave it in chain.
1514*4882a593Smuzhiyun */
1515*4882a593Smuzhiyun struct dma_cdb *cdb = desc->hw_desc;
1516*4882a593Smuzhiyun if (cdb->opc == DMA_CDB_OPC_DCHECK128)
1517*4882a593Smuzhiyun return 1;
1518*4882a593Smuzhiyun }
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun dev_dbg(chan->device->common.dev, "\tfree slot %llx: %d stride: %d\n",
1521*4882a593Smuzhiyun desc->phys, desc->idx, desc->slots_per_op);
1522*4882a593Smuzhiyun
1523*4882a593Smuzhiyun list_del(&desc->chain_node);
1524*4882a593Smuzhiyun ppc440spe_adma_free_slots(desc, chan);
1525*4882a593Smuzhiyun return 0;
1526*4882a593Smuzhiyun }
1527*4882a593Smuzhiyun
1528*4882a593Smuzhiyun /**
1529*4882a593Smuzhiyun * __ppc440spe_adma_slot_cleanup - this is the common clean-up routine
1530*4882a593Smuzhiyun * which runs through the channel CDBs list until reach the descriptor
1531*4882a593Smuzhiyun * currently processed. When routine determines that all CDBs of group
1532*4882a593Smuzhiyun * are completed then corresponding callbacks (if any) are called and slots
1533*4882a593Smuzhiyun * are freed.
1534*4882a593Smuzhiyun */
__ppc440spe_adma_slot_cleanup(struct ppc440spe_adma_chan * chan)1535*4882a593Smuzhiyun static void __ppc440spe_adma_slot_cleanup(struct ppc440spe_adma_chan *chan)
1536*4882a593Smuzhiyun {
1537*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *iter, *_iter, *group_start = NULL;
1538*4882a593Smuzhiyun dma_cookie_t cookie = 0;
1539*4882a593Smuzhiyun u32 current_desc = ppc440spe_chan_get_current_descriptor(chan);
1540*4882a593Smuzhiyun int busy = ppc440spe_chan_is_busy(chan);
1541*4882a593Smuzhiyun int seen_current = 0, slot_cnt = 0, slots_per_op = 0;
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun dev_dbg(chan->device->common.dev, "ppc440spe adma%d: %s\n",
1544*4882a593Smuzhiyun chan->device->id, __func__);
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun if (!current_desc) {
1547*4882a593Smuzhiyun /* There were no transactions yet, so
1548*4882a593Smuzhiyun * nothing to clean
1549*4882a593Smuzhiyun */
1550*4882a593Smuzhiyun return;
1551*4882a593Smuzhiyun }
1552*4882a593Smuzhiyun
1553*4882a593Smuzhiyun /* free completed slots from the chain starting with
1554*4882a593Smuzhiyun * the oldest descriptor
1555*4882a593Smuzhiyun */
1556*4882a593Smuzhiyun list_for_each_entry_safe(iter, _iter, &chan->chain,
1557*4882a593Smuzhiyun chain_node) {
1558*4882a593Smuzhiyun dev_dbg(chan->device->common.dev, "\tcookie: %d slot: %d "
1559*4882a593Smuzhiyun "busy: %d this_desc: %#llx next_desc: %#x "
1560*4882a593Smuzhiyun "cur: %#x ack: %d\n",
1561*4882a593Smuzhiyun iter->async_tx.cookie, iter->idx, busy, iter->phys,
1562*4882a593Smuzhiyun ppc440spe_desc_get_link(iter, chan), current_desc,
1563*4882a593Smuzhiyun async_tx_test_ack(&iter->async_tx));
1564*4882a593Smuzhiyun prefetch(_iter);
1565*4882a593Smuzhiyun prefetch(&_iter->async_tx);
1566*4882a593Smuzhiyun
1567*4882a593Smuzhiyun /* do not advance past the current descriptor loaded into the
1568*4882a593Smuzhiyun * hardware channel,subsequent descriptors are either in process
1569*4882a593Smuzhiyun * or have not been submitted
1570*4882a593Smuzhiyun */
1571*4882a593Smuzhiyun if (seen_current)
1572*4882a593Smuzhiyun break;
1573*4882a593Smuzhiyun
1574*4882a593Smuzhiyun /* stop the search if we reach the current descriptor and the
1575*4882a593Smuzhiyun * channel is busy, or if it appears that the current descriptor
1576*4882a593Smuzhiyun * needs to be re-read (i.e. has been appended to)
1577*4882a593Smuzhiyun */
1578*4882a593Smuzhiyun if (iter->phys == current_desc) {
1579*4882a593Smuzhiyun BUG_ON(seen_current++);
1580*4882a593Smuzhiyun if (busy || ppc440spe_desc_get_link(iter, chan)) {
1581*4882a593Smuzhiyun /* not all descriptors of the group have
1582*4882a593Smuzhiyun * been completed; exit.
1583*4882a593Smuzhiyun */
1584*4882a593Smuzhiyun break;
1585*4882a593Smuzhiyun }
1586*4882a593Smuzhiyun }
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun /* detect the start of a group transaction */
1589*4882a593Smuzhiyun if (!slot_cnt && !slots_per_op) {
1590*4882a593Smuzhiyun slot_cnt = iter->slot_cnt;
1591*4882a593Smuzhiyun slots_per_op = iter->slots_per_op;
1592*4882a593Smuzhiyun if (slot_cnt <= slots_per_op) {
1593*4882a593Smuzhiyun slot_cnt = 0;
1594*4882a593Smuzhiyun slots_per_op = 0;
1595*4882a593Smuzhiyun }
1596*4882a593Smuzhiyun }
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun if (slot_cnt) {
1599*4882a593Smuzhiyun if (!group_start)
1600*4882a593Smuzhiyun group_start = iter;
1601*4882a593Smuzhiyun slot_cnt -= slots_per_op;
1602*4882a593Smuzhiyun }
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun /* all the members of a group are complete */
1605*4882a593Smuzhiyun if (slots_per_op != 0 && slot_cnt == 0) {
1606*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *grp_iter, *_grp_iter;
1607*4882a593Smuzhiyun int end_of_chain = 0;
1608*4882a593Smuzhiyun
1609*4882a593Smuzhiyun /* clean up the group */
1610*4882a593Smuzhiyun slot_cnt = group_start->slot_cnt;
1611*4882a593Smuzhiyun grp_iter = group_start;
1612*4882a593Smuzhiyun list_for_each_entry_safe_from(grp_iter, _grp_iter,
1613*4882a593Smuzhiyun &chan->chain, chain_node) {
1614*4882a593Smuzhiyun
1615*4882a593Smuzhiyun cookie = ppc440spe_adma_run_tx_complete_actions(
1616*4882a593Smuzhiyun grp_iter, chan, cookie);
1617*4882a593Smuzhiyun
1618*4882a593Smuzhiyun slot_cnt -= slots_per_op;
1619*4882a593Smuzhiyun end_of_chain = ppc440spe_adma_clean_slot(
1620*4882a593Smuzhiyun grp_iter, chan);
1621*4882a593Smuzhiyun if (end_of_chain && slot_cnt) {
1622*4882a593Smuzhiyun /* Should wait for ZeroSum completion */
1623*4882a593Smuzhiyun if (cookie > 0)
1624*4882a593Smuzhiyun chan->common.completed_cookie = cookie;
1625*4882a593Smuzhiyun return;
1626*4882a593Smuzhiyun }
1627*4882a593Smuzhiyun
1628*4882a593Smuzhiyun if (slot_cnt == 0 || end_of_chain)
1629*4882a593Smuzhiyun break;
1630*4882a593Smuzhiyun }
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun /* the group should be complete at this point */
1633*4882a593Smuzhiyun BUG_ON(slot_cnt);
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun slots_per_op = 0;
1636*4882a593Smuzhiyun group_start = NULL;
1637*4882a593Smuzhiyun if (end_of_chain)
1638*4882a593Smuzhiyun break;
1639*4882a593Smuzhiyun else
1640*4882a593Smuzhiyun continue;
1641*4882a593Smuzhiyun } else if (slots_per_op) /* wait for group completion */
1642*4882a593Smuzhiyun continue;
1643*4882a593Smuzhiyun
1644*4882a593Smuzhiyun cookie = ppc440spe_adma_run_tx_complete_actions(iter, chan,
1645*4882a593Smuzhiyun cookie);
1646*4882a593Smuzhiyun
1647*4882a593Smuzhiyun if (ppc440spe_adma_clean_slot(iter, chan))
1648*4882a593Smuzhiyun break;
1649*4882a593Smuzhiyun }
1650*4882a593Smuzhiyun
1651*4882a593Smuzhiyun BUG_ON(!seen_current);
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun if (cookie > 0) {
1654*4882a593Smuzhiyun chan->common.completed_cookie = cookie;
1655*4882a593Smuzhiyun pr_debug("\tcompleted cookie %d\n", cookie);
1656*4882a593Smuzhiyun }
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun }
1659*4882a593Smuzhiyun
1660*4882a593Smuzhiyun /**
1661*4882a593Smuzhiyun * ppc440spe_adma_tasklet - clean up watch-dog initiator
1662*4882a593Smuzhiyun */
ppc440spe_adma_tasklet(struct tasklet_struct * t)1663*4882a593Smuzhiyun static void ppc440spe_adma_tasklet(struct tasklet_struct *t)
1664*4882a593Smuzhiyun {
1665*4882a593Smuzhiyun struct ppc440spe_adma_chan *chan = from_tasklet(chan, t, irq_tasklet);
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun spin_lock_nested(&chan->lock, SINGLE_DEPTH_NESTING);
1668*4882a593Smuzhiyun __ppc440spe_adma_slot_cleanup(chan);
1669*4882a593Smuzhiyun spin_unlock(&chan->lock);
1670*4882a593Smuzhiyun }
1671*4882a593Smuzhiyun
1672*4882a593Smuzhiyun /**
1673*4882a593Smuzhiyun * ppc440spe_adma_slot_cleanup - clean up scheduled initiator
1674*4882a593Smuzhiyun */
ppc440spe_adma_slot_cleanup(struct ppc440spe_adma_chan * chan)1675*4882a593Smuzhiyun static void ppc440spe_adma_slot_cleanup(struct ppc440spe_adma_chan *chan)
1676*4882a593Smuzhiyun {
1677*4882a593Smuzhiyun spin_lock_bh(&chan->lock);
1678*4882a593Smuzhiyun __ppc440spe_adma_slot_cleanup(chan);
1679*4882a593Smuzhiyun spin_unlock_bh(&chan->lock);
1680*4882a593Smuzhiyun }
1681*4882a593Smuzhiyun
1682*4882a593Smuzhiyun /**
1683*4882a593Smuzhiyun * ppc440spe_adma_alloc_slots - allocate free slots (if any)
1684*4882a593Smuzhiyun */
ppc440spe_adma_alloc_slots(struct ppc440spe_adma_chan * chan,int num_slots,int slots_per_op)1685*4882a593Smuzhiyun static struct ppc440spe_adma_desc_slot *ppc440spe_adma_alloc_slots(
1686*4882a593Smuzhiyun struct ppc440spe_adma_chan *chan, int num_slots,
1687*4882a593Smuzhiyun int slots_per_op)
1688*4882a593Smuzhiyun {
1689*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *iter = NULL, *_iter;
1690*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *alloc_start = NULL;
1691*4882a593Smuzhiyun struct list_head chain = LIST_HEAD_INIT(chain);
1692*4882a593Smuzhiyun int slots_found, retry = 0;
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun
1695*4882a593Smuzhiyun BUG_ON(!num_slots || !slots_per_op);
1696*4882a593Smuzhiyun /* start search from the last allocated descrtiptor
1697*4882a593Smuzhiyun * if a contiguous allocation can not be found start searching
1698*4882a593Smuzhiyun * from the beginning of the list
1699*4882a593Smuzhiyun */
1700*4882a593Smuzhiyun retry:
1701*4882a593Smuzhiyun slots_found = 0;
1702*4882a593Smuzhiyun if (retry == 0)
1703*4882a593Smuzhiyun iter = chan->last_used;
1704*4882a593Smuzhiyun else
1705*4882a593Smuzhiyun iter = list_entry(&chan->all_slots,
1706*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot,
1707*4882a593Smuzhiyun slot_node);
1708*4882a593Smuzhiyun list_for_each_entry_safe_continue(iter, _iter, &chan->all_slots,
1709*4882a593Smuzhiyun slot_node) {
1710*4882a593Smuzhiyun prefetch(_iter);
1711*4882a593Smuzhiyun prefetch(&_iter->async_tx);
1712*4882a593Smuzhiyun if (iter->slots_per_op) {
1713*4882a593Smuzhiyun slots_found = 0;
1714*4882a593Smuzhiyun continue;
1715*4882a593Smuzhiyun }
1716*4882a593Smuzhiyun
1717*4882a593Smuzhiyun /* start the allocation if the slot is correctly aligned */
1718*4882a593Smuzhiyun if (!slots_found++)
1719*4882a593Smuzhiyun alloc_start = iter;
1720*4882a593Smuzhiyun
1721*4882a593Smuzhiyun if (slots_found == num_slots) {
1722*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *alloc_tail = NULL;
1723*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *last_used = NULL;
1724*4882a593Smuzhiyun
1725*4882a593Smuzhiyun iter = alloc_start;
1726*4882a593Smuzhiyun while (num_slots) {
1727*4882a593Smuzhiyun int i;
1728*4882a593Smuzhiyun /* pre-ack all but the last descriptor */
1729*4882a593Smuzhiyun if (num_slots != slots_per_op)
1730*4882a593Smuzhiyun async_tx_ack(&iter->async_tx);
1731*4882a593Smuzhiyun
1732*4882a593Smuzhiyun list_add_tail(&iter->chain_node, &chain);
1733*4882a593Smuzhiyun alloc_tail = iter;
1734*4882a593Smuzhiyun iter->async_tx.cookie = 0;
1735*4882a593Smuzhiyun iter->hw_next = NULL;
1736*4882a593Smuzhiyun iter->flags = 0;
1737*4882a593Smuzhiyun iter->slot_cnt = num_slots;
1738*4882a593Smuzhiyun iter->xor_check_result = NULL;
1739*4882a593Smuzhiyun for (i = 0; i < slots_per_op; i++) {
1740*4882a593Smuzhiyun iter->slots_per_op = slots_per_op - i;
1741*4882a593Smuzhiyun last_used = iter;
1742*4882a593Smuzhiyun iter = list_entry(iter->slot_node.next,
1743*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot,
1744*4882a593Smuzhiyun slot_node);
1745*4882a593Smuzhiyun }
1746*4882a593Smuzhiyun num_slots -= slots_per_op;
1747*4882a593Smuzhiyun }
1748*4882a593Smuzhiyun alloc_tail->group_head = alloc_start;
1749*4882a593Smuzhiyun alloc_tail->async_tx.cookie = -EBUSY;
1750*4882a593Smuzhiyun list_splice(&chain, &alloc_tail->group_list);
1751*4882a593Smuzhiyun chan->last_used = last_used;
1752*4882a593Smuzhiyun return alloc_tail;
1753*4882a593Smuzhiyun }
1754*4882a593Smuzhiyun }
1755*4882a593Smuzhiyun if (!retry++)
1756*4882a593Smuzhiyun goto retry;
1757*4882a593Smuzhiyun
1758*4882a593Smuzhiyun /* try to free some slots if the allocation fails */
1759*4882a593Smuzhiyun tasklet_schedule(&chan->irq_tasklet);
1760*4882a593Smuzhiyun return NULL;
1761*4882a593Smuzhiyun }
1762*4882a593Smuzhiyun
1763*4882a593Smuzhiyun /**
1764*4882a593Smuzhiyun * ppc440spe_adma_alloc_chan_resources - allocate pools for CDB slots
1765*4882a593Smuzhiyun */
ppc440spe_adma_alloc_chan_resources(struct dma_chan * chan)1766*4882a593Smuzhiyun static int ppc440spe_adma_alloc_chan_resources(struct dma_chan *chan)
1767*4882a593Smuzhiyun {
1768*4882a593Smuzhiyun struct ppc440spe_adma_chan *ppc440spe_chan;
1769*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *slot = NULL;
1770*4882a593Smuzhiyun char *hw_desc;
1771*4882a593Smuzhiyun int i, db_sz;
1772*4882a593Smuzhiyun int init;
1773*4882a593Smuzhiyun
1774*4882a593Smuzhiyun ppc440spe_chan = to_ppc440spe_adma_chan(chan);
1775*4882a593Smuzhiyun init = ppc440spe_chan->slots_allocated ? 0 : 1;
1776*4882a593Smuzhiyun chan->chan_id = ppc440spe_chan->device->id;
1777*4882a593Smuzhiyun
1778*4882a593Smuzhiyun /* Allocate descriptor slots */
1779*4882a593Smuzhiyun i = ppc440spe_chan->slots_allocated;
1780*4882a593Smuzhiyun if (ppc440spe_chan->device->id != PPC440SPE_XOR_ID)
1781*4882a593Smuzhiyun db_sz = sizeof(struct dma_cdb);
1782*4882a593Smuzhiyun else
1783*4882a593Smuzhiyun db_sz = sizeof(struct xor_cb);
1784*4882a593Smuzhiyun
1785*4882a593Smuzhiyun for (; i < (ppc440spe_chan->device->pool_size / db_sz); i++) {
1786*4882a593Smuzhiyun slot = kzalloc(sizeof(struct ppc440spe_adma_desc_slot),
1787*4882a593Smuzhiyun GFP_KERNEL);
1788*4882a593Smuzhiyun if (!slot) {
1789*4882a593Smuzhiyun printk(KERN_INFO "SPE ADMA Channel only initialized"
1790*4882a593Smuzhiyun " %d descriptor slots", i--);
1791*4882a593Smuzhiyun break;
1792*4882a593Smuzhiyun }
1793*4882a593Smuzhiyun
1794*4882a593Smuzhiyun hw_desc = (char *) ppc440spe_chan->device->dma_desc_pool_virt;
1795*4882a593Smuzhiyun slot->hw_desc = (void *) &hw_desc[i * db_sz];
1796*4882a593Smuzhiyun dma_async_tx_descriptor_init(&slot->async_tx, chan);
1797*4882a593Smuzhiyun slot->async_tx.tx_submit = ppc440spe_adma_tx_submit;
1798*4882a593Smuzhiyun INIT_LIST_HEAD(&slot->chain_node);
1799*4882a593Smuzhiyun INIT_LIST_HEAD(&slot->slot_node);
1800*4882a593Smuzhiyun INIT_LIST_HEAD(&slot->group_list);
1801*4882a593Smuzhiyun slot->phys = ppc440spe_chan->device->dma_desc_pool + i * db_sz;
1802*4882a593Smuzhiyun slot->idx = i;
1803*4882a593Smuzhiyun
1804*4882a593Smuzhiyun spin_lock_bh(&ppc440spe_chan->lock);
1805*4882a593Smuzhiyun ppc440spe_chan->slots_allocated++;
1806*4882a593Smuzhiyun list_add_tail(&slot->slot_node, &ppc440spe_chan->all_slots);
1807*4882a593Smuzhiyun spin_unlock_bh(&ppc440spe_chan->lock);
1808*4882a593Smuzhiyun }
1809*4882a593Smuzhiyun
1810*4882a593Smuzhiyun if (i && !ppc440spe_chan->last_used) {
1811*4882a593Smuzhiyun ppc440spe_chan->last_used =
1812*4882a593Smuzhiyun list_entry(ppc440spe_chan->all_slots.next,
1813*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot,
1814*4882a593Smuzhiyun slot_node);
1815*4882a593Smuzhiyun }
1816*4882a593Smuzhiyun
1817*4882a593Smuzhiyun dev_dbg(ppc440spe_chan->device->common.dev,
1818*4882a593Smuzhiyun "ppc440spe adma%d: allocated %d descriptor slots\n",
1819*4882a593Smuzhiyun ppc440spe_chan->device->id, i);
1820*4882a593Smuzhiyun
1821*4882a593Smuzhiyun /* initialize the channel and the chain with a null operation */
1822*4882a593Smuzhiyun if (init) {
1823*4882a593Smuzhiyun switch (ppc440spe_chan->device->id) {
1824*4882a593Smuzhiyun case PPC440SPE_DMA0_ID:
1825*4882a593Smuzhiyun case PPC440SPE_DMA1_ID:
1826*4882a593Smuzhiyun ppc440spe_chan->hw_chain_inited = 0;
1827*4882a593Smuzhiyun /* Use WXOR for self-testing */
1828*4882a593Smuzhiyun if (!ppc440spe_r6_tchan)
1829*4882a593Smuzhiyun ppc440spe_r6_tchan = ppc440spe_chan;
1830*4882a593Smuzhiyun break;
1831*4882a593Smuzhiyun case PPC440SPE_XOR_ID:
1832*4882a593Smuzhiyun ppc440spe_chan_start_null_xor(ppc440spe_chan);
1833*4882a593Smuzhiyun break;
1834*4882a593Smuzhiyun default:
1835*4882a593Smuzhiyun BUG();
1836*4882a593Smuzhiyun }
1837*4882a593Smuzhiyun ppc440spe_chan->needs_unmap = 1;
1838*4882a593Smuzhiyun }
1839*4882a593Smuzhiyun
1840*4882a593Smuzhiyun return (i > 0) ? i : -ENOMEM;
1841*4882a593Smuzhiyun }
1842*4882a593Smuzhiyun
1843*4882a593Smuzhiyun /**
1844*4882a593Smuzhiyun * ppc440spe_rxor_set_region_data -
1845*4882a593Smuzhiyun */
ppc440spe_rxor_set_region(struct ppc440spe_adma_desc_slot * desc,u8 xor_arg_no,u32 mask)1846*4882a593Smuzhiyun static void ppc440spe_rxor_set_region(struct ppc440spe_adma_desc_slot *desc,
1847*4882a593Smuzhiyun u8 xor_arg_no, u32 mask)
1848*4882a593Smuzhiyun {
1849*4882a593Smuzhiyun struct xor_cb *xcb = desc->hw_desc;
1850*4882a593Smuzhiyun
1851*4882a593Smuzhiyun xcb->ops[xor_arg_no].h |= mask;
1852*4882a593Smuzhiyun }
1853*4882a593Smuzhiyun
1854*4882a593Smuzhiyun /**
1855*4882a593Smuzhiyun * ppc440spe_rxor_set_src -
1856*4882a593Smuzhiyun */
ppc440spe_rxor_set_src(struct ppc440spe_adma_desc_slot * desc,u8 xor_arg_no,dma_addr_t addr)1857*4882a593Smuzhiyun static void ppc440spe_rxor_set_src(struct ppc440spe_adma_desc_slot *desc,
1858*4882a593Smuzhiyun u8 xor_arg_no, dma_addr_t addr)
1859*4882a593Smuzhiyun {
1860*4882a593Smuzhiyun struct xor_cb *xcb = desc->hw_desc;
1861*4882a593Smuzhiyun
1862*4882a593Smuzhiyun xcb->ops[xor_arg_no].h |= DMA_CUED_XOR_BASE;
1863*4882a593Smuzhiyun xcb->ops[xor_arg_no].l = addr;
1864*4882a593Smuzhiyun }
1865*4882a593Smuzhiyun
1866*4882a593Smuzhiyun /**
1867*4882a593Smuzhiyun * ppc440spe_rxor_set_mult -
1868*4882a593Smuzhiyun */
ppc440spe_rxor_set_mult(struct ppc440spe_adma_desc_slot * desc,u8 xor_arg_no,u8 idx,u8 mult)1869*4882a593Smuzhiyun static void ppc440spe_rxor_set_mult(struct ppc440spe_adma_desc_slot *desc,
1870*4882a593Smuzhiyun u8 xor_arg_no, u8 idx, u8 mult)
1871*4882a593Smuzhiyun {
1872*4882a593Smuzhiyun struct xor_cb *xcb = desc->hw_desc;
1873*4882a593Smuzhiyun
1874*4882a593Smuzhiyun xcb->ops[xor_arg_no].h |= mult << (DMA_CUED_MULT1_OFF + idx * 8);
1875*4882a593Smuzhiyun }
1876*4882a593Smuzhiyun
1877*4882a593Smuzhiyun /**
1878*4882a593Smuzhiyun * ppc440spe_adma_check_threshold - append CDBs to h/w chain if threshold
1879*4882a593Smuzhiyun * has been achieved
1880*4882a593Smuzhiyun */
ppc440spe_adma_check_threshold(struct ppc440spe_adma_chan * chan)1881*4882a593Smuzhiyun static void ppc440spe_adma_check_threshold(struct ppc440spe_adma_chan *chan)
1882*4882a593Smuzhiyun {
1883*4882a593Smuzhiyun dev_dbg(chan->device->common.dev, "ppc440spe adma%d: pending: %d\n",
1884*4882a593Smuzhiyun chan->device->id, chan->pending);
1885*4882a593Smuzhiyun
1886*4882a593Smuzhiyun if (chan->pending >= PPC440SPE_ADMA_THRESHOLD) {
1887*4882a593Smuzhiyun chan->pending = 0;
1888*4882a593Smuzhiyun ppc440spe_chan_append(chan);
1889*4882a593Smuzhiyun }
1890*4882a593Smuzhiyun }
1891*4882a593Smuzhiyun
1892*4882a593Smuzhiyun /**
1893*4882a593Smuzhiyun * ppc440spe_adma_tx_submit - submit new descriptor group to the channel
1894*4882a593Smuzhiyun * (it's not necessary that descriptors will be submitted to the h/w
1895*4882a593Smuzhiyun * chains too right now)
1896*4882a593Smuzhiyun */
ppc440spe_adma_tx_submit(struct dma_async_tx_descriptor * tx)1897*4882a593Smuzhiyun static dma_cookie_t ppc440spe_adma_tx_submit(struct dma_async_tx_descriptor *tx)
1898*4882a593Smuzhiyun {
1899*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *sw_desc;
1900*4882a593Smuzhiyun struct ppc440spe_adma_chan *chan = to_ppc440spe_adma_chan(tx->chan);
1901*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *group_start, *old_chain_tail;
1902*4882a593Smuzhiyun int slot_cnt;
1903*4882a593Smuzhiyun int slots_per_op;
1904*4882a593Smuzhiyun dma_cookie_t cookie;
1905*4882a593Smuzhiyun
1906*4882a593Smuzhiyun sw_desc = tx_to_ppc440spe_adma_slot(tx);
1907*4882a593Smuzhiyun
1908*4882a593Smuzhiyun group_start = sw_desc->group_head;
1909*4882a593Smuzhiyun slot_cnt = group_start->slot_cnt;
1910*4882a593Smuzhiyun slots_per_op = group_start->slots_per_op;
1911*4882a593Smuzhiyun
1912*4882a593Smuzhiyun spin_lock_bh(&chan->lock);
1913*4882a593Smuzhiyun cookie = dma_cookie_assign(tx);
1914*4882a593Smuzhiyun
1915*4882a593Smuzhiyun if (unlikely(list_empty(&chan->chain))) {
1916*4882a593Smuzhiyun /* first peer */
1917*4882a593Smuzhiyun list_splice_init(&sw_desc->group_list, &chan->chain);
1918*4882a593Smuzhiyun chan_first_cdb[chan->device->id] = group_start;
1919*4882a593Smuzhiyun } else {
1920*4882a593Smuzhiyun /* isn't first peer, bind CDBs to chain */
1921*4882a593Smuzhiyun old_chain_tail = list_entry(chan->chain.prev,
1922*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot,
1923*4882a593Smuzhiyun chain_node);
1924*4882a593Smuzhiyun list_splice_init(&sw_desc->group_list,
1925*4882a593Smuzhiyun &old_chain_tail->chain_node);
1926*4882a593Smuzhiyun /* fix up the hardware chain */
1927*4882a593Smuzhiyun ppc440spe_desc_set_link(chan, old_chain_tail, group_start);
1928*4882a593Smuzhiyun }
1929*4882a593Smuzhiyun
1930*4882a593Smuzhiyun /* increment the pending count by the number of operations */
1931*4882a593Smuzhiyun chan->pending += slot_cnt / slots_per_op;
1932*4882a593Smuzhiyun ppc440spe_adma_check_threshold(chan);
1933*4882a593Smuzhiyun spin_unlock_bh(&chan->lock);
1934*4882a593Smuzhiyun
1935*4882a593Smuzhiyun dev_dbg(chan->device->common.dev,
1936*4882a593Smuzhiyun "ppc440spe adma%d: %s cookie: %d slot: %d tx %p\n",
1937*4882a593Smuzhiyun chan->device->id, __func__,
1938*4882a593Smuzhiyun sw_desc->async_tx.cookie, sw_desc->idx, sw_desc);
1939*4882a593Smuzhiyun
1940*4882a593Smuzhiyun return cookie;
1941*4882a593Smuzhiyun }
1942*4882a593Smuzhiyun
1943*4882a593Smuzhiyun /**
1944*4882a593Smuzhiyun * ppc440spe_adma_prep_dma_interrupt - prepare CDB for a pseudo DMA operation
1945*4882a593Smuzhiyun */
ppc440spe_adma_prep_dma_interrupt(struct dma_chan * chan,unsigned long flags)1946*4882a593Smuzhiyun static struct dma_async_tx_descriptor *ppc440spe_adma_prep_dma_interrupt(
1947*4882a593Smuzhiyun struct dma_chan *chan, unsigned long flags)
1948*4882a593Smuzhiyun {
1949*4882a593Smuzhiyun struct ppc440spe_adma_chan *ppc440spe_chan;
1950*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *sw_desc, *group_start;
1951*4882a593Smuzhiyun int slot_cnt, slots_per_op;
1952*4882a593Smuzhiyun
1953*4882a593Smuzhiyun ppc440spe_chan = to_ppc440spe_adma_chan(chan);
1954*4882a593Smuzhiyun
1955*4882a593Smuzhiyun dev_dbg(ppc440spe_chan->device->common.dev,
1956*4882a593Smuzhiyun "ppc440spe adma%d: %s\n", ppc440spe_chan->device->id,
1957*4882a593Smuzhiyun __func__);
1958*4882a593Smuzhiyun
1959*4882a593Smuzhiyun spin_lock_bh(&ppc440spe_chan->lock);
1960*4882a593Smuzhiyun slot_cnt = slots_per_op = 1;
1961*4882a593Smuzhiyun sw_desc = ppc440spe_adma_alloc_slots(ppc440spe_chan, slot_cnt,
1962*4882a593Smuzhiyun slots_per_op);
1963*4882a593Smuzhiyun if (sw_desc) {
1964*4882a593Smuzhiyun group_start = sw_desc->group_head;
1965*4882a593Smuzhiyun ppc440spe_desc_init_interrupt(group_start, ppc440spe_chan);
1966*4882a593Smuzhiyun group_start->unmap_len = 0;
1967*4882a593Smuzhiyun sw_desc->async_tx.flags = flags;
1968*4882a593Smuzhiyun }
1969*4882a593Smuzhiyun spin_unlock_bh(&ppc440spe_chan->lock);
1970*4882a593Smuzhiyun
1971*4882a593Smuzhiyun return sw_desc ? &sw_desc->async_tx : NULL;
1972*4882a593Smuzhiyun }
1973*4882a593Smuzhiyun
1974*4882a593Smuzhiyun /**
1975*4882a593Smuzhiyun * ppc440spe_adma_prep_dma_memcpy - prepare CDB for a MEMCPY operation
1976*4882a593Smuzhiyun */
ppc440spe_adma_prep_dma_memcpy(struct dma_chan * chan,dma_addr_t dma_dest,dma_addr_t dma_src,size_t len,unsigned long flags)1977*4882a593Smuzhiyun static struct dma_async_tx_descriptor *ppc440spe_adma_prep_dma_memcpy(
1978*4882a593Smuzhiyun struct dma_chan *chan, dma_addr_t dma_dest,
1979*4882a593Smuzhiyun dma_addr_t dma_src, size_t len, unsigned long flags)
1980*4882a593Smuzhiyun {
1981*4882a593Smuzhiyun struct ppc440spe_adma_chan *ppc440spe_chan;
1982*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *sw_desc, *group_start;
1983*4882a593Smuzhiyun int slot_cnt, slots_per_op;
1984*4882a593Smuzhiyun
1985*4882a593Smuzhiyun ppc440spe_chan = to_ppc440spe_adma_chan(chan);
1986*4882a593Smuzhiyun
1987*4882a593Smuzhiyun if (unlikely(!len))
1988*4882a593Smuzhiyun return NULL;
1989*4882a593Smuzhiyun
1990*4882a593Smuzhiyun BUG_ON(len > PPC440SPE_ADMA_DMA_MAX_BYTE_COUNT);
1991*4882a593Smuzhiyun
1992*4882a593Smuzhiyun spin_lock_bh(&ppc440spe_chan->lock);
1993*4882a593Smuzhiyun
1994*4882a593Smuzhiyun dev_dbg(ppc440spe_chan->device->common.dev,
1995*4882a593Smuzhiyun "ppc440spe adma%d: %s len: %u int_en %d\n",
1996*4882a593Smuzhiyun ppc440spe_chan->device->id, __func__, len,
1997*4882a593Smuzhiyun flags & DMA_PREP_INTERRUPT ? 1 : 0);
1998*4882a593Smuzhiyun slot_cnt = slots_per_op = 1;
1999*4882a593Smuzhiyun sw_desc = ppc440spe_adma_alloc_slots(ppc440spe_chan, slot_cnt,
2000*4882a593Smuzhiyun slots_per_op);
2001*4882a593Smuzhiyun if (sw_desc) {
2002*4882a593Smuzhiyun group_start = sw_desc->group_head;
2003*4882a593Smuzhiyun ppc440spe_desc_init_memcpy(group_start, flags);
2004*4882a593Smuzhiyun ppc440spe_adma_set_dest(group_start, dma_dest, 0);
2005*4882a593Smuzhiyun ppc440spe_adma_memcpy_xor_set_src(group_start, dma_src, 0);
2006*4882a593Smuzhiyun ppc440spe_desc_set_byte_count(group_start, ppc440spe_chan, len);
2007*4882a593Smuzhiyun sw_desc->unmap_len = len;
2008*4882a593Smuzhiyun sw_desc->async_tx.flags = flags;
2009*4882a593Smuzhiyun }
2010*4882a593Smuzhiyun spin_unlock_bh(&ppc440spe_chan->lock);
2011*4882a593Smuzhiyun
2012*4882a593Smuzhiyun return sw_desc ? &sw_desc->async_tx : NULL;
2013*4882a593Smuzhiyun }
2014*4882a593Smuzhiyun
2015*4882a593Smuzhiyun /**
2016*4882a593Smuzhiyun * ppc440spe_adma_prep_dma_xor - prepare CDB for a XOR operation
2017*4882a593Smuzhiyun */
ppc440spe_adma_prep_dma_xor(struct dma_chan * chan,dma_addr_t dma_dest,dma_addr_t * dma_src,u32 src_cnt,size_t len,unsigned long flags)2018*4882a593Smuzhiyun static struct dma_async_tx_descriptor *ppc440spe_adma_prep_dma_xor(
2019*4882a593Smuzhiyun struct dma_chan *chan, dma_addr_t dma_dest,
2020*4882a593Smuzhiyun dma_addr_t *dma_src, u32 src_cnt, size_t len,
2021*4882a593Smuzhiyun unsigned long flags)
2022*4882a593Smuzhiyun {
2023*4882a593Smuzhiyun struct ppc440spe_adma_chan *ppc440spe_chan;
2024*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *sw_desc, *group_start;
2025*4882a593Smuzhiyun int slot_cnt, slots_per_op;
2026*4882a593Smuzhiyun
2027*4882a593Smuzhiyun ppc440spe_chan = to_ppc440spe_adma_chan(chan);
2028*4882a593Smuzhiyun
2029*4882a593Smuzhiyun ADMA_LL_DBG(prep_dma_xor_dbg(ppc440spe_chan->device->id,
2030*4882a593Smuzhiyun dma_dest, dma_src, src_cnt));
2031*4882a593Smuzhiyun if (unlikely(!len))
2032*4882a593Smuzhiyun return NULL;
2033*4882a593Smuzhiyun BUG_ON(len > PPC440SPE_ADMA_XOR_MAX_BYTE_COUNT);
2034*4882a593Smuzhiyun
2035*4882a593Smuzhiyun dev_dbg(ppc440spe_chan->device->common.dev,
2036*4882a593Smuzhiyun "ppc440spe adma%d: %s src_cnt: %d len: %u int_en: %d\n",
2037*4882a593Smuzhiyun ppc440spe_chan->device->id, __func__, src_cnt, len,
2038*4882a593Smuzhiyun flags & DMA_PREP_INTERRUPT ? 1 : 0);
2039*4882a593Smuzhiyun
2040*4882a593Smuzhiyun spin_lock_bh(&ppc440spe_chan->lock);
2041*4882a593Smuzhiyun slot_cnt = ppc440spe_chan_xor_slot_count(len, src_cnt, &slots_per_op);
2042*4882a593Smuzhiyun sw_desc = ppc440spe_adma_alloc_slots(ppc440spe_chan, slot_cnt,
2043*4882a593Smuzhiyun slots_per_op);
2044*4882a593Smuzhiyun if (sw_desc) {
2045*4882a593Smuzhiyun group_start = sw_desc->group_head;
2046*4882a593Smuzhiyun ppc440spe_desc_init_xor(group_start, src_cnt, flags);
2047*4882a593Smuzhiyun ppc440spe_adma_set_dest(group_start, dma_dest, 0);
2048*4882a593Smuzhiyun while (src_cnt--)
2049*4882a593Smuzhiyun ppc440spe_adma_memcpy_xor_set_src(group_start,
2050*4882a593Smuzhiyun dma_src[src_cnt], src_cnt);
2051*4882a593Smuzhiyun ppc440spe_desc_set_byte_count(group_start, ppc440spe_chan, len);
2052*4882a593Smuzhiyun sw_desc->unmap_len = len;
2053*4882a593Smuzhiyun sw_desc->async_tx.flags = flags;
2054*4882a593Smuzhiyun }
2055*4882a593Smuzhiyun spin_unlock_bh(&ppc440spe_chan->lock);
2056*4882a593Smuzhiyun
2057*4882a593Smuzhiyun return sw_desc ? &sw_desc->async_tx : NULL;
2058*4882a593Smuzhiyun }
2059*4882a593Smuzhiyun
2060*4882a593Smuzhiyun static inline void
2061*4882a593Smuzhiyun ppc440spe_desc_set_xor_src_cnt(struct ppc440spe_adma_desc_slot *desc,
2062*4882a593Smuzhiyun int src_cnt);
2063*4882a593Smuzhiyun static void ppc440spe_init_rxor_cursor(struct ppc440spe_rxor *cursor);
2064*4882a593Smuzhiyun
2065*4882a593Smuzhiyun /**
2066*4882a593Smuzhiyun * ppc440spe_adma_init_dma2rxor_slot -
2067*4882a593Smuzhiyun */
ppc440spe_adma_init_dma2rxor_slot(struct ppc440spe_adma_desc_slot * desc,dma_addr_t * src,int src_cnt)2068*4882a593Smuzhiyun static void ppc440spe_adma_init_dma2rxor_slot(
2069*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *desc,
2070*4882a593Smuzhiyun dma_addr_t *src, int src_cnt)
2071*4882a593Smuzhiyun {
2072*4882a593Smuzhiyun int i;
2073*4882a593Smuzhiyun
2074*4882a593Smuzhiyun /* initialize CDB */
2075*4882a593Smuzhiyun for (i = 0; i < src_cnt; i++) {
2076*4882a593Smuzhiyun ppc440spe_adma_dma2rxor_prep_src(desc, &desc->rxor_cursor, i,
2077*4882a593Smuzhiyun desc->src_cnt, (u32)src[i]);
2078*4882a593Smuzhiyun }
2079*4882a593Smuzhiyun }
2080*4882a593Smuzhiyun
2081*4882a593Smuzhiyun /**
2082*4882a593Smuzhiyun * ppc440spe_dma01_prep_mult -
2083*4882a593Smuzhiyun * for Q operation where destination is also the source
2084*4882a593Smuzhiyun */
ppc440spe_dma01_prep_mult(struct ppc440spe_adma_chan * ppc440spe_chan,dma_addr_t * dst,int dst_cnt,dma_addr_t * src,int src_cnt,const unsigned char * scf,size_t len,unsigned long flags)2085*4882a593Smuzhiyun static struct ppc440spe_adma_desc_slot *ppc440spe_dma01_prep_mult(
2086*4882a593Smuzhiyun struct ppc440spe_adma_chan *ppc440spe_chan,
2087*4882a593Smuzhiyun dma_addr_t *dst, int dst_cnt, dma_addr_t *src, int src_cnt,
2088*4882a593Smuzhiyun const unsigned char *scf, size_t len, unsigned long flags)
2089*4882a593Smuzhiyun {
2090*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *sw_desc = NULL;
2091*4882a593Smuzhiyun unsigned long op = 0;
2092*4882a593Smuzhiyun int slot_cnt;
2093*4882a593Smuzhiyun
2094*4882a593Smuzhiyun set_bit(PPC440SPE_DESC_WXOR, &op);
2095*4882a593Smuzhiyun slot_cnt = 2;
2096*4882a593Smuzhiyun
2097*4882a593Smuzhiyun spin_lock_bh(&ppc440spe_chan->lock);
2098*4882a593Smuzhiyun
2099*4882a593Smuzhiyun /* use WXOR, each descriptor occupies one slot */
2100*4882a593Smuzhiyun sw_desc = ppc440spe_adma_alloc_slots(ppc440spe_chan, slot_cnt, 1);
2101*4882a593Smuzhiyun if (sw_desc) {
2102*4882a593Smuzhiyun struct ppc440spe_adma_chan *chan;
2103*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *iter;
2104*4882a593Smuzhiyun struct dma_cdb *hw_desc;
2105*4882a593Smuzhiyun
2106*4882a593Smuzhiyun chan = to_ppc440spe_adma_chan(sw_desc->async_tx.chan);
2107*4882a593Smuzhiyun set_bits(op, &sw_desc->flags);
2108*4882a593Smuzhiyun sw_desc->src_cnt = src_cnt;
2109*4882a593Smuzhiyun sw_desc->dst_cnt = dst_cnt;
2110*4882a593Smuzhiyun /* First descriptor, zero data in the destination and copy it
2111*4882a593Smuzhiyun * to q page using MULTICAST transfer.
2112*4882a593Smuzhiyun */
2113*4882a593Smuzhiyun iter = list_first_entry(&sw_desc->group_list,
2114*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot,
2115*4882a593Smuzhiyun chain_node);
2116*4882a593Smuzhiyun memset(iter->hw_desc, 0, sizeof(struct dma_cdb));
2117*4882a593Smuzhiyun /* set 'next' pointer */
2118*4882a593Smuzhiyun iter->hw_next = list_entry(iter->chain_node.next,
2119*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot,
2120*4882a593Smuzhiyun chain_node);
2121*4882a593Smuzhiyun clear_bit(PPC440SPE_DESC_INT, &iter->flags);
2122*4882a593Smuzhiyun hw_desc = iter->hw_desc;
2123*4882a593Smuzhiyun hw_desc->opc = DMA_CDB_OPC_MULTICAST;
2124*4882a593Smuzhiyun
2125*4882a593Smuzhiyun ppc440spe_desc_set_dest_addr(iter, chan,
2126*4882a593Smuzhiyun DMA_CUED_XOR_BASE, dst[0], 0);
2127*4882a593Smuzhiyun ppc440spe_desc_set_dest_addr(iter, chan, 0, dst[1], 1);
2128*4882a593Smuzhiyun ppc440spe_desc_set_src_addr(iter, chan, 0, DMA_CUED_XOR_HB,
2129*4882a593Smuzhiyun src[0]);
2130*4882a593Smuzhiyun ppc440spe_desc_set_byte_count(iter, ppc440spe_chan, len);
2131*4882a593Smuzhiyun iter->unmap_len = len;
2132*4882a593Smuzhiyun
2133*4882a593Smuzhiyun /*
2134*4882a593Smuzhiyun * Second descriptor, multiply data from the q page
2135*4882a593Smuzhiyun * and store the result in real destination.
2136*4882a593Smuzhiyun */
2137*4882a593Smuzhiyun iter = list_first_entry(&iter->chain_node,
2138*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot,
2139*4882a593Smuzhiyun chain_node);
2140*4882a593Smuzhiyun memset(iter->hw_desc, 0, sizeof(struct dma_cdb));
2141*4882a593Smuzhiyun iter->hw_next = NULL;
2142*4882a593Smuzhiyun if (flags & DMA_PREP_INTERRUPT)
2143*4882a593Smuzhiyun set_bit(PPC440SPE_DESC_INT, &iter->flags);
2144*4882a593Smuzhiyun else
2145*4882a593Smuzhiyun clear_bit(PPC440SPE_DESC_INT, &iter->flags);
2146*4882a593Smuzhiyun
2147*4882a593Smuzhiyun hw_desc = iter->hw_desc;
2148*4882a593Smuzhiyun hw_desc->opc = DMA_CDB_OPC_MV_SG1_SG2;
2149*4882a593Smuzhiyun ppc440spe_desc_set_src_addr(iter, chan, 0,
2150*4882a593Smuzhiyun DMA_CUED_XOR_HB, dst[1]);
2151*4882a593Smuzhiyun ppc440spe_desc_set_dest_addr(iter, chan,
2152*4882a593Smuzhiyun DMA_CUED_XOR_BASE, dst[0], 0);
2153*4882a593Smuzhiyun
2154*4882a593Smuzhiyun ppc440spe_desc_set_src_mult(iter, chan, DMA_CUED_MULT1_OFF,
2155*4882a593Smuzhiyun DMA_CDB_SG_DST1, scf[0]);
2156*4882a593Smuzhiyun ppc440spe_desc_set_byte_count(iter, ppc440spe_chan, len);
2157*4882a593Smuzhiyun iter->unmap_len = len;
2158*4882a593Smuzhiyun sw_desc->async_tx.flags = flags;
2159*4882a593Smuzhiyun }
2160*4882a593Smuzhiyun
2161*4882a593Smuzhiyun spin_unlock_bh(&ppc440spe_chan->lock);
2162*4882a593Smuzhiyun
2163*4882a593Smuzhiyun return sw_desc;
2164*4882a593Smuzhiyun }
2165*4882a593Smuzhiyun
2166*4882a593Smuzhiyun /**
2167*4882a593Smuzhiyun * ppc440spe_dma01_prep_sum_product -
2168*4882a593Smuzhiyun * Dx = A*(P+Pxy) + B*(Q+Qxy) operation where destination is also
2169*4882a593Smuzhiyun * the source.
2170*4882a593Smuzhiyun */
ppc440spe_dma01_prep_sum_product(struct ppc440spe_adma_chan * ppc440spe_chan,dma_addr_t * dst,dma_addr_t * src,int src_cnt,const unsigned char * scf,size_t len,unsigned long flags)2171*4882a593Smuzhiyun static struct ppc440spe_adma_desc_slot *ppc440spe_dma01_prep_sum_product(
2172*4882a593Smuzhiyun struct ppc440spe_adma_chan *ppc440spe_chan,
2173*4882a593Smuzhiyun dma_addr_t *dst, dma_addr_t *src, int src_cnt,
2174*4882a593Smuzhiyun const unsigned char *scf, size_t len, unsigned long flags)
2175*4882a593Smuzhiyun {
2176*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *sw_desc = NULL;
2177*4882a593Smuzhiyun unsigned long op = 0;
2178*4882a593Smuzhiyun int slot_cnt;
2179*4882a593Smuzhiyun
2180*4882a593Smuzhiyun set_bit(PPC440SPE_DESC_WXOR, &op);
2181*4882a593Smuzhiyun slot_cnt = 3;
2182*4882a593Smuzhiyun
2183*4882a593Smuzhiyun spin_lock_bh(&ppc440spe_chan->lock);
2184*4882a593Smuzhiyun
2185*4882a593Smuzhiyun /* WXOR, each descriptor occupies one slot */
2186*4882a593Smuzhiyun sw_desc = ppc440spe_adma_alloc_slots(ppc440spe_chan, slot_cnt, 1);
2187*4882a593Smuzhiyun if (sw_desc) {
2188*4882a593Smuzhiyun struct ppc440spe_adma_chan *chan;
2189*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *iter;
2190*4882a593Smuzhiyun struct dma_cdb *hw_desc;
2191*4882a593Smuzhiyun
2192*4882a593Smuzhiyun chan = to_ppc440spe_adma_chan(sw_desc->async_tx.chan);
2193*4882a593Smuzhiyun set_bits(op, &sw_desc->flags);
2194*4882a593Smuzhiyun sw_desc->src_cnt = src_cnt;
2195*4882a593Smuzhiyun sw_desc->dst_cnt = 1;
2196*4882a593Smuzhiyun /* 1st descriptor, src[1] data to q page and zero destination */
2197*4882a593Smuzhiyun iter = list_first_entry(&sw_desc->group_list,
2198*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot,
2199*4882a593Smuzhiyun chain_node);
2200*4882a593Smuzhiyun memset(iter->hw_desc, 0, sizeof(struct dma_cdb));
2201*4882a593Smuzhiyun iter->hw_next = list_entry(iter->chain_node.next,
2202*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot,
2203*4882a593Smuzhiyun chain_node);
2204*4882a593Smuzhiyun clear_bit(PPC440SPE_DESC_INT, &iter->flags);
2205*4882a593Smuzhiyun hw_desc = iter->hw_desc;
2206*4882a593Smuzhiyun hw_desc->opc = DMA_CDB_OPC_MULTICAST;
2207*4882a593Smuzhiyun
2208*4882a593Smuzhiyun ppc440spe_desc_set_dest_addr(iter, chan, DMA_CUED_XOR_BASE,
2209*4882a593Smuzhiyun *dst, 0);
2210*4882a593Smuzhiyun ppc440spe_desc_set_dest_addr(iter, chan, 0,
2211*4882a593Smuzhiyun ppc440spe_chan->qdest, 1);
2212*4882a593Smuzhiyun ppc440spe_desc_set_src_addr(iter, chan, 0, DMA_CUED_XOR_HB,
2213*4882a593Smuzhiyun src[1]);
2214*4882a593Smuzhiyun ppc440spe_desc_set_byte_count(iter, ppc440spe_chan, len);
2215*4882a593Smuzhiyun iter->unmap_len = len;
2216*4882a593Smuzhiyun
2217*4882a593Smuzhiyun /* 2nd descriptor, multiply src[1] data and store the
2218*4882a593Smuzhiyun * result in destination */
2219*4882a593Smuzhiyun iter = list_first_entry(&iter->chain_node,
2220*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot,
2221*4882a593Smuzhiyun chain_node);
2222*4882a593Smuzhiyun memset(iter->hw_desc, 0, sizeof(struct dma_cdb));
2223*4882a593Smuzhiyun /* set 'next' pointer */
2224*4882a593Smuzhiyun iter->hw_next = list_entry(iter->chain_node.next,
2225*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot,
2226*4882a593Smuzhiyun chain_node);
2227*4882a593Smuzhiyun if (flags & DMA_PREP_INTERRUPT)
2228*4882a593Smuzhiyun set_bit(PPC440SPE_DESC_INT, &iter->flags);
2229*4882a593Smuzhiyun else
2230*4882a593Smuzhiyun clear_bit(PPC440SPE_DESC_INT, &iter->flags);
2231*4882a593Smuzhiyun
2232*4882a593Smuzhiyun hw_desc = iter->hw_desc;
2233*4882a593Smuzhiyun hw_desc->opc = DMA_CDB_OPC_MV_SG1_SG2;
2234*4882a593Smuzhiyun ppc440spe_desc_set_src_addr(iter, chan, 0, DMA_CUED_XOR_HB,
2235*4882a593Smuzhiyun ppc440spe_chan->qdest);
2236*4882a593Smuzhiyun ppc440spe_desc_set_dest_addr(iter, chan, DMA_CUED_XOR_BASE,
2237*4882a593Smuzhiyun *dst, 0);
2238*4882a593Smuzhiyun ppc440spe_desc_set_src_mult(iter, chan, DMA_CUED_MULT1_OFF,
2239*4882a593Smuzhiyun DMA_CDB_SG_DST1, scf[1]);
2240*4882a593Smuzhiyun ppc440spe_desc_set_byte_count(iter, ppc440spe_chan, len);
2241*4882a593Smuzhiyun iter->unmap_len = len;
2242*4882a593Smuzhiyun
2243*4882a593Smuzhiyun /*
2244*4882a593Smuzhiyun * 3rd descriptor, multiply src[0] data and xor it
2245*4882a593Smuzhiyun * with destination
2246*4882a593Smuzhiyun */
2247*4882a593Smuzhiyun iter = list_first_entry(&iter->chain_node,
2248*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot,
2249*4882a593Smuzhiyun chain_node);
2250*4882a593Smuzhiyun memset(iter->hw_desc, 0, sizeof(struct dma_cdb));
2251*4882a593Smuzhiyun iter->hw_next = NULL;
2252*4882a593Smuzhiyun if (flags & DMA_PREP_INTERRUPT)
2253*4882a593Smuzhiyun set_bit(PPC440SPE_DESC_INT, &iter->flags);
2254*4882a593Smuzhiyun else
2255*4882a593Smuzhiyun clear_bit(PPC440SPE_DESC_INT, &iter->flags);
2256*4882a593Smuzhiyun
2257*4882a593Smuzhiyun hw_desc = iter->hw_desc;
2258*4882a593Smuzhiyun hw_desc->opc = DMA_CDB_OPC_MV_SG1_SG2;
2259*4882a593Smuzhiyun ppc440spe_desc_set_src_addr(iter, chan, 0, DMA_CUED_XOR_HB,
2260*4882a593Smuzhiyun src[0]);
2261*4882a593Smuzhiyun ppc440spe_desc_set_dest_addr(iter, chan, DMA_CUED_XOR_BASE,
2262*4882a593Smuzhiyun *dst, 0);
2263*4882a593Smuzhiyun ppc440spe_desc_set_src_mult(iter, chan, DMA_CUED_MULT1_OFF,
2264*4882a593Smuzhiyun DMA_CDB_SG_DST1, scf[0]);
2265*4882a593Smuzhiyun ppc440spe_desc_set_byte_count(iter, ppc440spe_chan, len);
2266*4882a593Smuzhiyun iter->unmap_len = len;
2267*4882a593Smuzhiyun sw_desc->async_tx.flags = flags;
2268*4882a593Smuzhiyun }
2269*4882a593Smuzhiyun
2270*4882a593Smuzhiyun spin_unlock_bh(&ppc440spe_chan->lock);
2271*4882a593Smuzhiyun
2272*4882a593Smuzhiyun return sw_desc;
2273*4882a593Smuzhiyun }
2274*4882a593Smuzhiyun
ppc440spe_dma01_prep_pq(struct ppc440spe_adma_chan * ppc440spe_chan,dma_addr_t * dst,int dst_cnt,dma_addr_t * src,int src_cnt,const unsigned char * scf,size_t len,unsigned long flags)2275*4882a593Smuzhiyun static struct ppc440spe_adma_desc_slot *ppc440spe_dma01_prep_pq(
2276*4882a593Smuzhiyun struct ppc440spe_adma_chan *ppc440spe_chan,
2277*4882a593Smuzhiyun dma_addr_t *dst, int dst_cnt, dma_addr_t *src, int src_cnt,
2278*4882a593Smuzhiyun const unsigned char *scf, size_t len, unsigned long flags)
2279*4882a593Smuzhiyun {
2280*4882a593Smuzhiyun int slot_cnt;
2281*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *sw_desc = NULL, *iter;
2282*4882a593Smuzhiyun unsigned long op = 0;
2283*4882a593Smuzhiyun unsigned char mult = 1;
2284*4882a593Smuzhiyun
2285*4882a593Smuzhiyun pr_debug("%s: dst_cnt %d, src_cnt %d, len %d\n",
2286*4882a593Smuzhiyun __func__, dst_cnt, src_cnt, len);
2287*4882a593Smuzhiyun /* select operations WXOR/RXOR depending on the
2288*4882a593Smuzhiyun * source addresses of operators and the number
2289*4882a593Smuzhiyun * of destinations (RXOR support only Q-parity calculations)
2290*4882a593Smuzhiyun */
2291*4882a593Smuzhiyun set_bit(PPC440SPE_DESC_WXOR, &op);
2292*4882a593Smuzhiyun if (!test_and_set_bit(PPC440SPE_RXOR_RUN, &ppc440spe_rxor_state)) {
2293*4882a593Smuzhiyun /* no active RXOR;
2294*4882a593Smuzhiyun * do RXOR if:
2295*4882a593Smuzhiyun * - there are more than 1 source,
2296*4882a593Smuzhiyun * - len is aligned on 512-byte boundary,
2297*4882a593Smuzhiyun * - source addresses fit to one of 4 possible regions.
2298*4882a593Smuzhiyun */
2299*4882a593Smuzhiyun if (src_cnt > 1 &&
2300*4882a593Smuzhiyun !(len & MQ0_CF2H_RXOR_BS_MASK) &&
2301*4882a593Smuzhiyun (src[0] + len) == src[1]) {
2302*4882a593Smuzhiyun /* may do RXOR R1 R2 */
2303*4882a593Smuzhiyun set_bit(PPC440SPE_DESC_RXOR, &op);
2304*4882a593Smuzhiyun if (src_cnt != 2) {
2305*4882a593Smuzhiyun /* may try to enhance region of RXOR */
2306*4882a593Smuzhiyun if ((src[1] + len) == src[2]) {
2307*4882a593Smuzhiyun /* do RXOR R1 R2 R3 */
2308*4882a593Smuzhiyun set_bit(PPC440SPE_DESC_RXOR123,
2309*4882a593Smuzhiyun &op);
2310*4882a593Smuzhiyun } else if ((src[1] + len * 2) == src[2]) {
2311*4882a593Smuzhiyun /* do RXOR R1 R2 R4 */
2312*4882a593Smuzhiyun set_bit(PPC440SPE_DESC_RXOR124, &op);
2313*4882a593Smuzhiyun } else if ((src[1] + len * 3) == src[2]) {
2314*4882a593Smuzhiyun /* do RXOR R1 R2 R5 */
2315*4882a593Smuzhiyun set_bit(PPC440SPE_DESC_RXOR125,
2316*4882a593Smuzhiyun &op);
2317*4882a593Smuzhiyun } else {
2318*4882a593Smuzhiyun /* do RXOR R1 R2 */
2319*4882a593Smuzhiyun set_bit(PPC440SPE_DESC_RXOR12,
2320*4882a593Smuzhiyun &op);
2321*4882a593Smuzhiyun }
2322*4882a593Smuzhiyun } else {
2323*4882a593Smuzhiyun /* do RXOR R1 R2 */
2324*4882a593Smuzhiyun set_bit(PPC440SPE_DESC_RXOR12, &op);
2325*4882a593Smuzhiyun }
2326*4882a593Smuzhiyun }
2327*4882a593Smuzhiyun
2328*4882a593Smuzhiyun if (!test_bit(PPC440SPE_DESC_RXOR, &op)) {
2329*4882a593Smuzhiyun /* can not do this operation with RXOR */
2330*4882a593Smuzhiyun clear_bit(PPC440SPE_RXOR_RUN,
2331*4882a593Smuzhiyun &ppc440spe_rxor_state);
2332*4882a593Smuzhiyun } else {
2333*4882a593Smuzhiyun /* can do; set block size right now */
2334*4882a593Smuzhiyun ppc440spe_desc_set_rxor_block_size(len);
2335*4882a593Smuzhiyun }
2336*4882a593Smuzhiyun }
2337*4882a593Smuzhiyun
2338*4882a593Smuzhiyun /* Number of necessary slots depends on operation type selected */
2339*4882a593Smuzhiyun if (!test_bit(PPC440SPE_DESC_RXOR, &op)) {
2340*4882a593Smuzhiyun /* This is a WXOR only chain. Need descriptors for each
2341*4882a593Smuzhiyun * source to GF-XOR them with WXOR, and need descriptors
2342*4882a593Smuzhiyun * for each destination to zero them with WXOR
2343*4882a593Smuzhiyun */
2344*4882a593Smuzhiyun slot_cnt = src_cnt;
2345*4882a593Smuzhiyun
2346*4882a593Smuzhiyun if (flags & DMA_PREP_ZERO_P) {
2347*4882a593Smuzhiyun slot_cnt++;
2348*4882a593Smuzhiyun set_bit(PPC440SPE_ZERO_P, &op);
2349*4882a593Smuzhiyun }
2350*4882a593Smuzhiyun if (flags & DMA_PREP_ZERO_Q) {
2351*4882a593Smuzhiyun slot_cnt++;
2352*4882a593Smuzhiyun set_bit(PPC440SPE_ZERO_Q, &op);
2353*4882a593Smuzhiyun }
2354*4882a593Smuzhiyun } else {
2355*4882a593Smuzhiyun /* Need 1/2 descriptor for RXOR operation, and
2356*4882a593Smuzhiyun * need (src_cnt - (2 or 3)) for WXOR of sources
2357*4882a593Smuzhiyun * remained (if any)
2358*4882a593Smuzhiyun */
2359*4882a593Smuzhiyun slot_cnt = dst_cnt;
2360*4882a593Smuzhiyun
2361*4882a593Smuzhiyun if (flags & DMA_PREP_ZERO_P)
2362*4882a593Smuzhiyun set_bit(PPC440SPE_ZERO_P, &op);
2363*4882a593Smuzhiyun if (flags & DMA_PREP_ZERO_Q)
2364*4882a593Smuzhiyun set_bit(PPC440SPE_ZERO_Q, &op);
2365*4882a593Smuzhiyun
2366*4882a593Smuzhiyun if (test_bit(PPC440SPE_DESC_RXOR12, &op))
2367*4882a593Smuzhiyun slot_cnt += src_cnt - 2;
2368*4882a593Smuzhiyun else
2369*4882a593Smuzhiyun slot_cnt += src_cnt - 3;
2370*4882a593Smuzhiyun
2371*4882a593Smuzhiyun /* Thus we have either RXOR only chain or
2372*4882a593Smuzhiyun * mixed RXOR/WXOR
2373*4882a593Smuzhiyun */
2374*4882a593Smuzhiyun if (slot_cnt == dst_cnt)
2375*4882a593Smuzhiyun /* RXOR only chain */
2376*4882a593Smuzhiyun clear_bit(PPC440SPE_DESC_WXOR, &op);
2377*4882a593Smuzhiyun }
2378*4882a593Smuzhiyun
2379*4882a593Smuzhiyun spin_lock_bh(&ppc440spe_chan->lock);
2380*4882a593Smuzhiyun /* for both RXOR/WXOR each descriptor occupies one slot */
2381*4882a593Smuzhiyun sw_desc = ppc440spe_adma_alloc_slots(ppc440spe_chan, slot_cnt, 1);
2382*4882a593Smuzhiyun if (sw_desc) {
2383*4882a593Smuzhiyun ppc440spe_desc_init_dma01pq(sw_desc, dst_cnt, src_cnt,
2384*4882a593Smuzhiyun flags, op);
2385*4882a593Smuzhiyun
2386*4882a593Smuzhiyun /* setup dst/src/mult */
2387*4882a593Smuzhiyun pr_debug("%s: set dst descriptor 0, 1: 0x%016llx, 0x%016llx\n",
2388*4882a593Smuzhiyun __func__, dst[0], dst[1]);
2389*4882a593Smuzhiyun ppc440spe_adma_pq_set_dest(sw_desc, dst, flags);
2390*4882a593Smuzhiyun while (src_cnt--) {
2391*4882a593Smuzhiyun ppc440spe_adma_pq_set_src(sw_desc, src[src_cnt],
2392*4882a593Smuzhiyun src_cnt);
2393*4882a593Smuzhiyun
2394*4882a593Smuzhiyun /* NOTE: "Multi = 0 is equivalent to = 1" as it
2395*4882a593Smuzhiyun * stated in 440SPSPe_RAID6_Addendum_UM_1_17.pdf
2396*4882a593Smuzhiyun * doesn't work for RXOR with DMA0/1! Instead, multi=0
2397*4882a593Smuzhiyun * leads to zeroing source data after RXOR.
2398*4882a593Smuzhiyun * So, for P case set-up mult=1 explicitly.
2399*4882a593Smuzhiyun */
2400*4882a593Smuzhiyun if (!(flags & DMA_PREP_PQ_DISABLE_Q))
2401*4882a593Smuzhiyun mult = scf[src_cnt];
2402*4882a593Smuzhiyun ppc440spe_adma_pq_set_src_mult(sw_desc,
2403*4882a593Smuzhiyun mult, src_cnt, dst_cnt - 1);
2404*4882a593Smuzhiyun }
2405*4882a593Smuzhiyun
2406*4882a593Smuzhiyun /* Setup byte count foreach slot just allocated */
2407*4882a593Smuzhiyun sw_desc->async_tx.flags = flags;
2408*4882a593Smuzhiyun list_for_each_entry(iter, &sw_desc->group_list,
2409*4882a593Smuzhiyun chain_node) {
2410*4882a593Smuzhiyun ppc440spe_desc_set_byte_count(iter,
2411*4882a593Smuzhiyun ppc440spe_chan, len);
2412*4882a593Smuzhiyun iter->unmap_len = len;
2413*4882a593Smuzhiyun }
2414*4882a593Smuzhiyun }
2415*4882a593Smuzhiyun spin_unlock_bh(&ppc440spe_chan->lock);
2416*4882a593Smuzhiyun
2417*4882a593Smuzhiyun return sw_desc;
2418*4882a593Smuzhiyun }
2419*4882a593Smuzhiyun
ppc440spe_dma2_prep_pq(struct ppc440spe_adma_chan * ppc440spe_chan,dma_addr_t * dst,int dst_cnt,dma_addr_t * src,int src_cnt,const unsigned char * scf,size_t len,unsigned long flags)2420*4882a593Smuzhiyun static struct ppc440spe_adma_desc_slot *ppc440spe_dma2_prep_pq(
2421*4882a593Smuzhiyun struct ppc440spe_adma_chan *ppc440spe_chan,
2422*4882a593Smuzhiyun dma_addr_t *dst, int dst_cnt, dma_addr_t *src, int src_cnt,
2423*4882a593Smuzhiyun const unsigned char *scf, size_t len, unsigned long flags)
2424*4882a593Smuzhiyun {
2425*4882a593Smuzhiyun int slot_cnt, descs_per_op;
2426*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *sw_desc = NULL, *iter;
2427*4882a593Smuzhiyun unsigned long op = 0;
2428*4882a593Smuzhiyun unsigned char mult = 1;
2429*4882a593Smuzhiyun
2430*4882a593Smuzhiyun BUG_ON(!dst_cnt);
2431*4882a593Smuzhiyun /*pr_debug("%s: dst_cnt %d, src_cnt %d, len %d\n",
2432*4882a593Smuzhiyun __func__, dst_cnt, src_cnt, len);*/
2433*4882a593Smuzhiyun
2434*4882a593Smuzhiyun spin_lock_bh(&ppc440spe_chan->lock);
2435*4882a593Smuzhiyun descs_per_op = ppc440spe_dma2_pq_slot_count(src, src_cnt, len);
2436*4882a593Smuzhiyun if (descs_per_op < 0) {
2437*4882a593Smuzhiyun spin_unlock_bh(&ppc440spe_chan->lock);
2438*4882a593Smuzhiyun return NULL;
2439*4882a593Smuzhiyun }
2440*4882a593Smuzhiyun
2441*4882a593Smuzhiyun /* depending on number of sources we have 1 or 2 RXOR chains */
2442*4882a593Smuzhiyun slot_cnt = descs_per_op * dst_cnt;
2443*4882a593Smuzhiyun
2444*4882a593Smuzhiyun sw_desc = ppc440spe_adma_alloc_slots(ppc440spe_chan, slot_cnt, 1);
2445*4882a593Smuzhiyun if (sw_desc) {
2446*4882a593Smuzhiyun op = slot_cnt;
2447*4882a593Smuzhiyun sw_desc->async_tx.flags = flags;
2448*4882a593Smuzhiyun list_for_each_entry(iter, &sw_desc->group_list, chain_node) {
2449*4882a593Smuzhiyun ppc440spe_desc_init_dma2pq(iter, dst_cnt, src_cnt,
2450*4882a593Smuzhiyun --op ? 0 : flags);
2451*4882a593Smuzhiyun ppc440spe_desc_set_byte_count(iter, ppc440spe_chan,
2452*4882a593Smuzhiyun len);
2453*4882a593Smuzhiyun iter->unmap_len = len;
2454*4882a593Smuzhiyun
2455*4882a593Smuzhiyun ppc440spe_init_rxor_cursor(&(iter->rxor_cursor));
2456*4882a593Smuzhiyun iter->rxor_cursor.len = len;
2457*4882a593Smuzhiyun iter->descs_per_op = descs_per_op;
2458*4882a593Smuzhiyun }
2459*4882a593Smuzhiyun op = 0;
2460*4882a593Smuzhiyun list_for_each_entry(iter, &sw_desc->group_list, chain_node) {
2461*4882a593Smuzhiyun op++;
2462*4882a593Smuzhiyun if (op % descs_per_op == 0)
2463*4882a593Smuzhiyun ppc440spe_adma_init_dma2rxor_slot(iter, src,
2464*4882a593Smuzhiyun src_cnt);
2465*4882a593Smuzhiyun if (likely(!list_is_last(&iter->chain_node,
2466*4882a593Smuzhiyun &sw_desc->group_list))) {
2467*4882a593Smuzhiyun /* set 'next' pointer */
2468*4882a593Smuzhiyun iter->hw_next =
2469*4882a593Smuzhiyun list_entry(iter->chain_node.next,
2470*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot,
2471*4882a593Smuzhiyun chain_node);
2472*4882a593Smuzhiyun ppc440spe_xor_set_link(iter, iter->hw_next);
2473*4882a593Smuzhiyun } else {
2474*4882a593Smuzhiyun /* this is the last descriptor. */
2475*4882a593Smuzhiyun iter->hw_next = NULL;
2476*4882a593Smuzhiyun }
2477*4882a593Smuzhiyun }
2478*4882a593Smuzhiyun
2479*4882a593Smuzhiyun /* fixup head descriptor */
2480*4882a593Smuzhiyun sw_desc->dst_cnt = dst_cnt;
2481*4882a593Smuzhiyun if (flags & DMA_PREP_ZERO_P)
2482*4882a593Smuzhiyun set_bit(PPC440SPE_ZERO_P, &sw_desc->flags);
2483*4882a593Smuzhiyun if (flags & DMA_PREP_ZERO_Q)
2484*4882a593Smuzhiyun set_bit(PPC440SPE_ZERO_Q, &sw_desc->flags);
2485*4882a593Smuzhiyun
2486*4882a593Smuzhiyun /* setup dst/src/mult */
2487*4882a593Smuzhiyun ppc440spe_adma_pq_set_dest(sw_desc, dst, flags);
2488*4882a593Smuzhiyun
2489*4882a593Smuzhiyun while (src_cnt--) {
2490*4882a593Smuzhiyun /* handle descriptors (if dst_cnt == 2) inside
2491*4882a593Smuzhiyun * the ppc440spe_adma_pq_set_srcxxx() functions
2492*4882a593Smuzhiyun */
2493*4882a593Smuzhiyun ppc440spe_adma_pq_set_src(sw_desc, src[src_cnt],
2494*4882a593Smuzhiyun src_cnt);
2495*4882a593Smuzhiyun if (!(flags & DMA_PREP_PQ_DISABLE_Q))
2496*4882a593Smuzhiyun mult = scf[src_cnt];
2497*4882a593Smuzhiyun ppc440spe_adma_pq_set_src_mult(sw_desc,
2498*4882a593Smuzhiyun mult, src_cnt, dst_cnt - 1);
2499*4882a593Smuzhiyun }
2500*4882a593Smuzhiyun }
2501*4882a593Smuzhiyun spin_unlock_bh(&ppc440spe_chan->lock);
2502*4882a593Smuzhiyun ppc440spe_desc_set_rxor_block_size(len);
2503*4882a593Smuzhiyun return sw_desc;
2504*4882a593Smuzhiyun }
2505*4882a593Smuzhiyun
2506*4882a593Smuzhiyun /**
2507*4882a593Smuzhiyun * ppc440spe_adma_prep_dma_pq - prepare CDB (group) for a GF-XOR operation
2508*4882a593Smuzhiyun */
ppc440spe_adma_prep_dma_pq(struct dma_chan * chan,dma_addr_t * dst,dma_addr_t * src,unsigned int src_cnt,const unsigned char * scf,size_t len,unsigned long flags)2509*4882a593Smuzhiyun static struct dma_async_tx_descriptor *ppc440spe_adma_prep_dma_pq(
2510*4882a593Smuzhiyun struct dma_chan *chan, dma_addr_t *dst, dma_addr_t *src,
2511*4882a593Smuzhiyun unsigned int src_cnt, const unsigned char *scf,
2512*4882a593Smuzhiyun size_t len, unsigned long flags)
2513*4882a593Smuzhiyun {
2514*4882a593Smuzhiyun struct ppc440spe_adma_chan *ppc440spe_chan;
2515*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *sw_desc = NULL;
2516*4882a593Smuzhiyun int dst_cnt = 0;
2517*4882a593Smuzhiyun
2518*4882a593Smuzhiyun ppc440spe_chan = to_ppc440spe_adma_chan(chan);
2519*4882a593Smuzhiyun
2520*4882a593Smuzhiyun ADMA_LL_DBG(prep_dma_pq_dbg(ppc440spe_chan->device->id,
2521*4882a593Smuzhiyun dst, src, src_cnt));
2522*4882a593Smuzhiyun BUG_ON(!len);
2523*4882a593Smuzhiyun BUG_ON(len > PPC440SPE_ADMA_XOR_MAX_BYTE_COUNT);
2524*4882a593Smuzhiyun BUG_ON(!src_cnt);
2525*4882a593Smuzhiyun
2526*4882a593Smuzhiyun if (src_cnt == 1 && dst[1] == src[0]) {
2527*4882a593Smuzhiyun dma_addr_t dest[2];
2528*4882a593Smuzhiyun
2529*4882a593Smuzhiyun /* dst[1] is real destination (Q) */
2530*4882a593Smuzhiyun dest[0] = dst[1];
2531*4882a593Smuzhiyun /* this is the page to multicast source data to */
2532*4882a593Smuzhiyun dest[1] = ppc440spe_chan->qdest;
2533*4882a593Smuzhiyun sw_desc = ppc440spe_dma01_prep_mult(ppc440spe_chan,
2534*4882a593Smuzhiyun dest, 2, src, src_cnt, scf, len, flags);
2535*4882a593Smuzhiyun return sw_desc ? &sw_desc->async_tx : NULL;
2536*4882a593Smuzhiyun }
2537*4882a593Smuzhiyun
2538*4882a593Smuzhiyun if (src_cnt == 2 && dst[1] == src[1]) {
2539*4882a593Smuzhiyun sw_desc = ppc440spe_dma01_prep_sum_product(ppc440spe_chan,
2540*4882a593Smuzhiyun &dst[1], src, 2, scf, len, flags);
2541*4882a593Smuzhiyun return sw_desc ? &sw_desc->async_tx : NULL;
2542*4882a593Smuzhiyun }
2543*4882a593Smuzhiyun
2544*4882a593Smuzhiyun if (!(flags & DMA_PREP_PQ_DISABLE_P)) {
2545*4882a593Smuzhiyun BUG_ON(!dst[0]);
2546*4882a593Smuzhiyun dst_cnt++;
2547*4882a593Smuzhiyun flags |= DMA_PREP_ZERO_P;
2548*4882a593Smuzhiyun }
2549*4882a593Smuzhiyun
2550*4882a593Smuzhiyun if (!(flags & DMA_PREP_PQ_DISABLE_Q)) {
2551*4882a593Smuzhiyun BUG_ON(!dst[1]);
2552*4882a593Smuzhiyun dst_cnt++;
2553*4882a593Smuzhiyun flags |= DMA_PREP_ZERO_Q;
2554*4882a593Smuzhiyun }
2555*4882a593Smuzhiyun
2556*4882a593Smuzhiyun BUG_ON(!dst_cnt);
2557*4882a593Smuzhiyun
2558*4882a593Smuzhiyun dev_dbg(ppc440spe_chan->device->common.dev,
2559*4882a593Smuzhiyun "ppc440spe adma%d: %s src_cnt: %d len: %u int_en: %d\n",
2560*4882a593Smuzhiyun ppc440spe_chan->device->id, __func__, src_cnt, len,
2561*4882a593Smuzhiyun flags & DMA_PREP_INTERRUPT ? 1 : 0);
2562*4882a593Smuzhiyun
2563*4882a593Smuzhiyun switch (ppc440spe_chan->device->id) {
2564*4882a593Smuzhiyun case PPC440SPE_DMA0_ID:
2565*4882a593Smuzhiyun case PPC440SPE_DMA1_ID:
2566*4882a593Smuzhiyun sw_desc = ppc440spe_dma01_prep_pq(ppc440spe_chan,
2567*4882a593Smuzhiyun dst, dst_cnt, src, src_cnt, scf,
2568*4882a593Smuzhiyun len, flags);
2569*4882a593Smuzhiyun break;
2570*4882a593Smuzhiyun
2571*4882a593Smuzhiyun case PPC440SPE_XOR_ID:
2572*4882a593Smuzhiyun sw_desc = ppc440spe_dma2_prep_pq(ppc440spe_chan,
2573*4882a593Smuzhiyun dst, dst_cnt, src, src_cnt, scf,
2574*4882a593Smuzhiyun len, flags);
2575*4882a593Smuzhiyun break;
2576*4882a593Smuzhiyun }
2577*4882a593Smuzhiyun
2578*4882a593Smuzhiyun return sw_desc ? &sw_desc->async_tx : NULL;
2579*4882a593Smuzhiyun }
2580*4882a593Smuzhiyun
2581*4882a593Smuzhiyun /**
2582*4882a593Smuzhiyun * ppc440spe_adma_prep_dma_pqzero_sum - prepare CDB group for
2583*4882a593Smuzhiyun * a PQ_ZERO_SUM operation
2584*4882a593Smuzhiyun */
ppc440spe_adma_prep_dma_pqzero_sum(struct dma_chan * chan,dma_addr_t * pq,dma_addr_t * src,unsigned int src_cnt,const unsigned char * scf,size_t len,enum sum_check_flags * pqres,unsigned long flags)2585*4882a593Smuzhiyun static struct dma_async_tx_descriptor *ppc440spe_adma_prep_dma_pqzero_sum(
2586*4882a593Smuzhiyun struct dma_chan *chan, dma_addr_t *pq, dma_addr_t *src,
2587*4882a593Smuzhiyun unsigned int src_cnt, const unsigned char *scf, size_t len,
2588*4882a593Smuzhiyun enum sum_check_flags *pqres, unsigned long flags)
2589*4882a593Smuzhiyun {
2590*4882a593Smuzhiyun struct ppc440spe_adma_chan *ppc440spe_chan;
2591*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *sw_desc, *iter;
2592*4882a593Smuzhiyun dma_addr_t pdest, qdest;
2593*4882a593Smuzhiyun int slot_cnt, slots_per_op, idst, dst_cnt;
2594*4882a593Smuzhiyun
2595*4882a593Smuzhiyun ppc440spe_chan = to_ppc440spe_adma_chan(chan);
2596*4882a593Smuzhiyun
2597*4882a593Smuzhiyun if (flags & DMA_PREP_PQ_DISABLE_P)
2598*4882a593Smuzhiyun pdest = 0;
2599*4882a593Smuzhiyun else
2600*4882a593Smuzhiyun pdest = pq[0];
2601*4882a593Smuzhiyun
2602*4882a593Smuzhiyun if (flags & DMA_PREP_PQ_DISABLE_Q)
2603*4882a593Smuzhiyun qdest = 0;
2604*4882a593Smuzhiyun else
2605*4882a593Smuzhiyun qdest = pq[1];
2606*4882a593Smuzhiyun
2607*4882a593Smuzhiyun ADMA_LL_DBG(prep_dma_pqzero_sum_dbg(ppc440spe_chan->device->id,
2608*4882a593Smuzhiyun src, src_cnt, scf));
2609*4882a593Smuzhiyun
2610*4882a593Smuzhiyun /* Always use WXOR for P/Q calculations (two destinations).
2611*4882a593Smuzhiyun * Need 1 or 2 extra slots to verify results are zero.
2612*4882a593Smuzhiyun */
2613*4882a593Smuzhiyun idst = dst_cnt = (pdest && qdest) ? 2 : 1;
2614*4882a593Smuzhiyun
2615*4882a593Smuzhiyun /* One additional slot per destination to clone P/Q
2616*4882a593Smuzhiyun * before calculation (we have to preserve destinations).
2617*4882a593Smuzhiyun */
2618*4882a593Smuzhiyun slot_cnt = src_cnt + dst_cnt * 2;
2619*4882a593Smuzhiyun slots_per_op = 1;
2620*4882a593Smuzhiyun
2621*4882a593Smuzhiyun spin_lock_bh(&ppc440spe_chan->lock);
2622*4882a593Smuzhiyun sw_desc = ppc440spe_adma_alloc_slots(ppc440spe_chan, slot_cnt,
2623*4882a593Smuzhiyun slots_per_op);
2624*4882a593Smuzhiyun if (sw_desc) {
2625*4882a593Smuzhiyun ppc440spe_desc_init_dma01pqzero_sum(sw_desc, dst_cnt, src_cnt);
2626*4882a593Smuzhiyun
2627*4882a593Smuzhiyun /* Setup byte count for each slot just allocated */
2628*4882a593Smuzhiyun sw_desc->async_tx.flags = flags;
2629*4882a593Smuzhiyun list_for_each_entry(iter, &sw_desc->group_list, chain_node) {
2630*4882a593Smuzhiyun ppc440spe_desc_set_byte_count(iter, ppc440spe_chan,
2631*4882a593Smuzhiyun len);
2632*4882a593Smuzhiyun iter->unmap_len = len;
2633*4882a593Smuzhiyun }
2634*4882a593Smuzhiyun
2635*4882a593Smuzhiyun if (pdest) {
2636*4882a593Smuzhiyun struct dma_cdb *hw_desc;
2637*4882a593Smuzhiyun struct ppc440spe_adma_chan *chan;
2638*4882a593Smuzhiyun
2639*4882a593Smuzhiyun iter = sw_desc->group_head;
2640*4882a593Smuzhiyun chan = to_ppc440spe_adma_chan(iter->async_tx.chan);
2641*4882a593Smuzhiyun memset(iter->hw_desc, 0, sizeof(struct dma_cdb));
2642*4882a593Smuzhiyun iter->hw_next = list_entry(iter->chain_node.next,
2643*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot,
2644*4882a593Smuzhiyun chain_node);
2645*4882a593Smuzhiyun hw_desc = iter->hw_desc;
2646*4882a593Smuzhiyun hw_desc->opc = DMA_CDB_OPC_MV_SG1_SG2;
2647*4882a593Smuzhiyun iter->src_cnt = 0;
2648*4882a593Smuzhiyun iter->dst_cnt = 0;
2649*4882a593Smuzhiyun ppc440spe_desc_set_dest_addr(iter, chan, 0,
2650*4882a593Smuzhiyun ppc440spe_chan->pdest, 0);
2651*4882a593Smuzhiyun ppc440spe_desc_set_src_addr(iter, chan, 0, 0, pdest);
2652*4882a593Smuzhiyun ppc440spe_desc_set_byte_count(iter, ppc440spe_chan,
2653*4882a593Smuzhiyun len);
2654*4882a593Smuzhiyun iter->unmap_len = 0;
2655*4882a593Smuzhiyun /* override pdest to preserve original P */
2656*4882a593Smuzhiyun pdest = ppc440spe_chan->pdest;
2657*4882a593Smuzhiyun }
2658*4882a593Smuzhiyun if (qdest) {
2659*4882a593Smuzhiyun struct dma_cdb *hw_desc;
2660*4882a593Smuzhiyun struct ppc440spe_adma_chan *chan;
2661*4882a593Smuzhiyun
2662*4882a593Smuzhiyun iter = list_first_entry(&sw_desc->group_list,
2663*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot,
2664*4882a593Smuzhiyun chain_node);
2665*4882a593Smuzhiyun chan = to_ppc440spe_adma_chan(iter->async_tx.chan);
2666*4882a593Smuzhiyun
2667*4882a593Smuzhiyun if (pdest) {
2668*4882a593Smuzhiyun iter = list_entry(iter->chain_node.next,
2669*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot,
2670*4882a593Smuzhiyun chain_node);
2671*4882a593Smuzhiyun }
2672*4882a593Smuzhiyun
2673*4882a593Smuzhiyun memset(iter->hw_desc, 0, sizeof(struct dma_cdb));
2674*4882a593Smuzhiyun iter->hw_next = list_entry(iter->chain_node.next,
2675*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot,
2676*4882a593Smuzhiyun chain_node);
2677*4882a593Smuzhiyun hw_desc = iter->hw_desc;
2678*4882a593Smuzhiyun hw_desc->opc = DMA_CDB_OPC_MV_SG1_SG2;
2679*4882a593Smuzhiyun iter->src_cnt = 0;
2680*4882a593Smuzhiyun iter->dst_cnt = 0;
2681*4882a593Smuzhiyun ppc440spe_desc_set_dest_addr(iter, chan, 0,
2682*4882a593Smuzhiyun ppc440spe_chan->qdest, 0);
2683*4882a593Smuzhiyun ppc440spe_desc_set_src_addr(iter, chan, 0, 0, qdest);
2684*4882a593Smuzhiyun ppc440spe_desc_set_byte_count(iter, ppc440spe_chan,
2685*4882a593Smuzhiyun len);
2686*4882a593Smuzhiyun iter->unmap_len = 0;
2687*4882a593Smuzhiyun /* override qdest to preserve original Q */
2688*4882a593Smuzhiyun qdest = ppc440spe_chan->qdest;
2689*4882a593Smuzhiyun }
2690*4882a593Smuzhiyun
2691*4882a593Smuzhiyun /* Setup destinations for P/Q ops */
2692*4882a593Smuzhiyun ppc440spe_adma_pqzero_sum_set_dest(sw_desc, pdest, qdest);
2693*4882a593Smuzhiyun
2694*4882a593Smuzhiyun /* Setup zero QWORDs into DCHECK CDBs */
2695*4882a593Smuzhiyun idst = dst_cnt;
2696*4882a593Smuzhiyun list_for_each_entry_reverse(iter, &sw_desc->group_list,
2697*4882a593Smuzhiyun chain_node) {
2698*4882a593Smuzhiyun /*
2699*4882a593Smuzhiyun * The last CDB corresponds to Q-parity check,
2700*4882a593Smuzhiyun * the one before last CDB corresponds
2701*4882a593Smuzhiyun * P-parity check
2702*4882a593Smuzhiyun */
2703*4882a593Smuzhiyun if (idst == DMA_DEST_MAX_NUM) {
2704*4882a593Smuzhiyun if (idst == dst_cnt) {
2705*4882a593Smuzhiyun set_bit(PPC440SPE_DESC_QCHECK,
2706*4882a593Smuzhiyun &iter->flags);
2707*4882a593Smuzhiyun } else {
2708*4882a593Smuzhiyun set_bit(PPC440SPE_DESC_PCHECK,
2709*4882a593Smuzhiyun &iter->flags);
2710*4882a593Smuzhiyun }
2711*4882a593Smuzhiyun } else {
2712*4882a593Smuzhiyun if (qdest) {
2713*4882a593Smuzhiyun set_bit(PPC440SPE_DESC_QCHECK,
2714*4882a593Smuzhiyun &iter->flags);
2715*4882a593Smuzhiyun } else {
2716*4882a593Smuzhiyun set_bit(PPC440SPE_DESC_PCHECK,
2717*4882a593Smuzhiyun &iter->flags);
2718*4882a593Smuzhiyun }
2719*4882a593Smuzhiyun }
2720*4882a593Smuzhiyun iter->xor_check_result = pqres;
2721*4882a593Smuzhiyun
2722*4882a593Smuzhiyun /*
2723*4882a593Smuzhiyun * set it to zero, if check fail then result will
2724*4882a593Smuzhiyun * be updated
2725*4882a593Smuzhiyun */
2726*4882a593Smuzhiyun *iter->xor_check_result = 0;
2727*4882a593Smuzhiyun ppc440spe_desc_set_dcheck(iter, ppc440spe_chan,
2728*4882a593Smuzhiyun ppc440spe_qword);
2729*4882a593Smuzhiyun
2730*4882a593Smuzhiyun if (!(--dst_cnt))
2731*4882a593Smuzhiyun break;
2732*4882a593Smuzhiyun }
2733*4882a593Smuzhiyun
2734*4882a593Smuzhiyun /* Setup sources and mults for P/Q ops */
2735*4882a593Smuzhiyun list_for_each_entry_continue_reverse(iter, &sw_desc->group_list,
2736*4882a593Smuzhiyun chain_node) {
2737*4882a593Smuzhiyun struct ppc440spe_adma_chan *chan;
2738*4882a593Smuzhiyun u32 mult_dst;
2739*4882a593Smuzhiyun
2740*4882a593Smuzhiyun chan = to_ppc440spe_adma_chan(iter->async_tx.chan);
2741*4882a593Smuzhiyun ppc440spe_desc_set_src_addr(iter, chan, 0,
2742*4882a593Smuzhiyun DMA_CUED_XOR_HB,
2743*4882a593Smuzhiyun src[src_cnt - 1]);
2744*4882a593Smuzhiyun if (qdest) {
2745*4882a593Smuzhiyun mult_dst = (dst_cnt - 1) ? DMA_CDB_SG_DST2 :
2746*4882a593Smuzhiyun DMA_CDB_SG_DST1;
2747*4882a593Smuzhiyun ppc440spe_desc_set_src_mult(iter, chan,
2748*4882a593Smuzhiyun DMA_CUED_MULT1_OFF,
2749*4882a593Smuzhiyun mult_dst,
2750*4882a593Smuzhiyun scf[src_cnt - 1]);
2751*4882a593Smuzhiyun }
2752*4882a593Smuzhiyun if (!(--src_cnt))
2753*4882a593Smuzhiyun break;
2754*4882a593Smuzhiyun }
2755*4882a593Smuzhiyun }
2756*4882a593Smuzhiyun spin_unlock_bh(&ppc440spe_chan->lock);
2757*4882a593Smuzhiyun return sw_desc ? &sw_desc->async_tx : NULL;
2758*4882a593Smuzhiyun }
2759*4882a593Smuzhiyun
2760*4882a593Smuzhiyun /**
2761*4882a593Smuzhiyun * ppc440spe_adma_prep_dma_xor_zero_sum - prepare CDB group for
2762*4882a593Smuzhiyun * XOR ZERO_SUM operation
2763*4882a593Smuzhiyun */
ppc440spe_adma_prep_dma_xor_zero_sum(struct dma_chan * chan,dma_addr_t * src,unsigned int src_cnt,size_t len,enum sum_check_flags * result,unsigned long flags)2764*4882a593Smuzhiyun static struct dma_async_tx_descriptor *ppc440spe_adma_prep_dma_xor_zero_sum(
2765*4882a593Smuzhiyun struct dma_chan *chan, dma_addr_t *src, unsigned int src_cnt,
2766*4882a593Smuzhiyun size_t len, enum sum_check_flags *result, unsigned long flags)
2767*4882a593Smuzhiyun {
2768*4882a593Smuzhiyun struct dma_async_tx_descriptor *tx;
2769*4882a593Smuzhiyun dma_addr_t pq[2];
2770*4882a593Smuzhiyun
2771*4882a593Smuzhiyun /* validate P, disable Q */
2772*4882a593Smuzhiyun pq[0] = src[0];
2773*4882a593Smuzhiyun pq[1] = 0;
2774*4882a593Smuzhiyun flags |= DMA_PREP_PQ_DISABLE_Q;
2775*4882a593Smuzhiyun
2776*4882a593Smuzhiyun tx = ppc440spe_adma_prep_dma_pqzero_sum(chan, pq, &src[1],
2777*4882a593Smuzhiyun src_cnt - 1, 0, len,
2778*4882a593Smuzhiyun result, flags);
2779*4882a593Smuzhiyun return tx;
2780*4882a593Smuzhiyun }
2781*4882a593Smuzhiyun
2782*4882a593Smuzhiyun /**
2783*4882a593Smuzhiyun * ppc440spe_adma_set_dest - set destination address into descriptor
2784*4882a593Smuzhiyun */
ppc440spe_adma_set_dest(struct ppc440spe_adma_desc_slot * sw_desc,dma_addr_t addr,int index)2785*4882a593Smuzhiyun static void ppc440spe_adma_set_dest(struct ppc440spe_adma_desc_slot *sw_desc,
2786*4882a593Smuzhiyun dma_addr_t addr, int index)
2787*4882a593Smuzhiyun {
2788*4882a593Smuzhiyun struct ppc440spe_adma_chan *chan;
2789*4882a593Smuzhiyun
2790*4882a593Smuzhiyun BUG_ON(index >= sw_desc->dst_cnt);
2791*4882a593Smuzhiyun
2792*4882a593Smuzhiyun chan = to_ppc440spe_adma_chan(sw_desc->async_tx.chan);
2793*4882a593Smuzhiyun
2794*4882a593Smuzhiyun switch (chan->device->id) {
2795*4882a593Smuzhiyun case PPC440SPE_DMA0_ID:
2796*4882a593Smuzhiyun case PPC440SPE_DMA1_ID:
2797*4882a593Smuzhiyun /* to do: support transfers lengths >
2798*4882a593Smuzhiyun * PPC440SPE_ADMA_DMA/XOR_MAX_BYTE_COUNT
2799*4882a593Smuzhiyun */
2800*4882a593Smuzhiyun ppc440spe_desc_set_dest_addr(sw_desc->group_head,
2801*4882a593Smuzhiyun chan, 0, addr, index);
2802*4882a593Smuzhiyun break;
2803*4882a593Smuzhiyun case PPC440SPE_XOR_ID:
2804*4882a593Smuzhiyun sw_desc = ppc440spe_get_group_entry(sw_desc, index);
2805*4882a593Smuzhiyun ppc440spe_desc_set_dest_addr(sw_desc,
2806*4882a593Smuzhiyun chan, 0, addr, index);
2807*4882a593Smuzhiyun break;
2808*4882a593Smuzhiyun }
2809*4882a593Smuzhiyun }
2810*4882a593Smuzhiyun
ppc440spe_adma_pq_zero_op(struct ppc440spe_adma_desc_slot * iter,struct ppc440spe_adma_chan * chan,dma_addr_t addr)2811*4882a593Smuzhiyun static void ppc440spe_adma_pq_zero_op(struct ppc440spe_adma_desc_slot *iter,
2812*4882a593Smuzhiyun struct ppc440spe_adma_chan *chan, dma_addr_t addr)
2813*4882a593Smuzhiyun {
2814*4882a593Smuzhiyun /* To clear destinations update the descriptor
2815*4882a593Smuzhiyun * (P or Q depending on index) as follows:
2816*4882a593Smuzhiyun * addr is destination (0 corresponds to SG2):
2817*4882a593Smuzhiyun */
2818*4882a593Smuzhiyun ppc440spe_desc_set_dest_addr(iter, chan, DMA_CUED_XOR_BASE, addr, 0);
2819*4882a593Smuzhiyun
2820*4882a593Smuzhiyun /* ... and the addr is source: */
2821*4882a593Smuzhiyun ppc440spe_desc_set_src_addr(iter, chan, 0, DMA_CUED_XOR_HB, addr);
2822*4882a593Smuzhiyun
2823*4882a593Smuzhiyun /* addr is always SG2 then the mult is always DST1 */
2824*4882a593Smuzhiyun ppc440spe_desc_set_src_mult(iter, chan, DMA_CUED_MULT1_OFF,
2825*4882a593Smuzhiyun DMA_CDB_SG_DST1, 1);
2826*4882a593Smuzhiyun }
2827*4882a593Smuzhiyun
2828*4882a593Smuzhiyun /**
2829*4882a593Smuzhiyun * ppc440spe_adma_pq_set_dest - set destination address into descriptor
2830*4882a593Smuzhiyun * for the PQXOR operation
2831*4882a593Smuzhiyun */
ppc440spe_adma_pq_set_dest(struct ppc440spe_adma_desc_slot * sw_desc,dma_addr_t * addrs,unsigned long flags)2832*4882a593Smuzhiyun static void ppc440spe_adma_pq_set_dest(struct ppc440spe_adma_desc_slot *sw_desc,
2833*4882a593Smuzhiyun dma_addr_t *addrs, unsigned long flags)
2834*4882a593Smuzhiyun {
2835*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *iter;
2836*4882a593Smuzhiyun struct ppc440spe_adma_chan *chan;
2837*4882a593Smuzhiyun dma_addr_t paddr, qaddr;
2838*4882a593Smuzhiyun dma_addr_t addr = 0, ppath, qpath;
2839*4882a593Smuzhiyun int index = 0, i;
2840*4882a593Smuzhiyun
2841*4882a593Smuzhiyun chan = to_ppc440spe_adma_chan(sw_desc->async_tx.chan);
2842*4882a593Smuzhiyun
2843*4882a593Smuzhiyun if (flags & DMA_PREP_PQ_DISABLE_P)
2844*4882a593Smuzhiyun paddr = 0;
2845*4882a593Smuzhiyun else
2846*4882a593Smuzhiyun paddr = addrs[0];
2847*4882a593Smuzhiyun
2848*4882a593Smuzhiyun if (flags & DMA_PREP_PQ_DISABLE_Q)
2849*4882a593Smuzhiyun qaddr = 0;
2850*4882a593Smuzhiyun else
2851*4882a593Smuzhiyun qaddr = addrs[1];
2852*4882a593Smuzhiyun
2853*4882a593Smuzhiyun if (!paddr || !qaddr)
2854*4882a593Smuzhiyun addr = paddr ? paddr : qaddr;
2855*4882a593Smuzhiyun
2856*4882a593Smuzhiyun switch (chan->device->id) {
2857*4882a593Smuzhiyun case PPC440SPE_DMA0_ID:
2858*4882a593Smuzhiyun case PPC440SPE_DMA1_ID:
2859*4882a593Smuzhiyun /* walk through the WXOR source list and set P/Q-destinations
2860*4882a593Smuzhiyun * for each slot:
2861*4882a593Smuzhiyun */
2862*4882a593Smuzhiyun if (!test_bit(PPC440SPE_DESC_RXOR, &sw_desc->flags)) {
2863*4882a593Smuzhiyun /* This is WXOR-only chain; may have 1/2 zero descs */
2864*4882a593Smuzhiyun if (test_bit(PPC440SPE_ZERO_P, &sw_desc->flags))
2865*4882a593Smuzhiyun index++;
2866*4882a593Smuzhiyun if (test_bit(PPC440SPE_ZERO_Q, &sw_desc->flags))
2867*4882a593Smuzhiyun index++;
2868*4882a593Smuzhiyun
2869*4882a593Smuzhiyun iter = ppc440spe_get_group_entry(sw_desc, index);
2870*4882a593Smuzhiyun if (addr) {
2871*4882a593Smuzhiyun /* one destination */
2872*4882a593Smuzhiyun list_for_each_entry_from(iter,
2873*4882a593Smuzhiyun &sw_desc->group_list, chain_node)
2874*4882a593Smuzhiyun ppc440spe_desc_set_dest_addr(iter, chan,
2875*4882a593Smuzhiyun DMA_CUED_XOR_BASE, addr, 0);
2876*4882a593Smuzhiyun } else {
2877*4882a593Smuzhiyun /* two destinations */
2878*4882a593Smuzhiyun list_for_each_entry_from(iter,
2879*4882a593Smuzhiyun &sw_desc->group_list, chain_node) {
2880*4882a593Smuzhiyun ppc440spe_desc_set_dest_addr(iter, chan,
2881*4882a593Smuzhiyun DMA_CUED_XOR_BASE, paddr, 0);
2882*4882a593Smuzhiyun ppc440spe_desc_set_dest_addr(iter, chan,
2883*4882a593Smuzhiyun DMA_CUED_XOR_BASE, qaddr, 1);
2884*4882a593Smuzhiyun }
2885*4882a593Smuzhiyun }
2886*4882a593Smuzhiyun
2887*4882a593Smuzhiyun if (index) {
2888*4882a593Smuzhiyun /* To clear destinations update the descriptor
2889*4882a593Smuzhiyun * (1st,2nd, or both depending on flags)
2890*4882a593Smuzhiyun */
2891*4882a593Smuzhiyun index = 0;
2892*4882a593Smuzhiyun if (test_bit(PPC440SPE_ZERO_P,
2893*4882a593Smuzhiyun &sw_desc->flags)) {
2894*4882a593Smuzhiyun iter = ppc440spe_get_group_entry(
2895*4882a593Smuzhiyun sw_desc, index++);
2896*4882a593Smuzhiyun ppc440spe_adma_pq_zero_op(iter, chan,
2897*4882a593Smuzhiyun paddr);
2898*4882a593Smuzhiyun }
2899*4882a593Smuzhiyun
2900*4882a593Smuzhiyun if (test_bit(PPC440SPE_ZERO_Q,
2901*4882a593Smuzhiyun &sw_desc->flags)) {
2902*4882a593Smuzhiyun iter = ppc440spe_get_group_entry(
2903*4882a593Smuzhiyun sw_desc, index++);
2904*4882a593Smuzhiyun ppc440spe_adma_pq_zero_op(iter, chan,
2905*4882a593Smuzhiyun qaddr);
2906*4882a593Smuzhiyun }
2907*4882a593Smuzhiyun
2908*4882a593Smuzhiyun return;
2909*4882a593Smuzhiyun }
2910*4882a593Smuzhiyun } else {
2911*4882a593Smuzhiyun /* This is RXOR-only or RXOR/WXOR mixed chain */
2912*4882a593Smuzhiyun
2913*4882a593Smuzhiyun /* If we want to include destination into calculations,
2914*4882a593Smuzhiyun * then make dest addresses cued with mult=1 (XOR).
2915*4882a593Smuzhiyun */
2916*4882a593Smuzhiyun ppath = test_bit(PPC440SPE_ZERO_P, &sw_desc->flags) ?
2917*4882a593Smuzhiyun DMA_CUED_XOR_HB :
2918*4882a593Smuzhiyun DMA_CUED_XOR_BASE |
2919*4882a593Smuzhiyun (1 << DMA_CUED_MULT1_OFF);
2920*4882a593Smuzhiyun qpath = test_bit(PPC440SPE_ZERO_Q, &sw_desc->flags) ?
2921*4882a593Smuzhiyun DMA_CUED_XOR_HB :
2922*4882a593Smuzhiyun DMA_CUED_XOR_BASE |
2923*4882a593Smuzhiyun (1 << DMA_CUED_MULT1_OFF);
2924*4882a593Smuzhiyun
2925*4882a593Smuzhiyun /* Setup destination(s) in RXOR slot(s) */
2926*4882a593Smuzhiyun iter = ppc440spe_get_group_entry(sw_desc, index++);
2927*4882a593Smuzhiyun ppc440spe_desc_set_dest_addr(iter, chan,
2928*4882a593Smuzhiyun paddr ? ppath : qpath,
2929*4882a593Smuzhiyun paddr ? paddr : qaddr, 0);
2930*4882a593Smuzhiyun if (!addr) {
2931*4882a593Smuzhiyun /* two destinations */
2932*4882a593Smuzhiyun iter = ppc440spe_get_group_entry(sw_desc,
2933*4882a593Smuzhiyun index++);
2934*4882a593Smuzhiyun ppc440spe_desc_set_dest_addr(iter, chan,
2935*4882a593Smuzhiyun qpath, qaddr, 0);
2936*4882a593Smuzhiyun }
2937*4882a593Smuzhiyun
2938*4882a593Smuzhiyun if (test_bit(PPC440SPE_DESC_WXOR, &sw_desc->flags)) {
2939*4882a593Smuzhiyun /* Setup destination(s) in remaining WXOR
2940*4882a593Smuzhiyun * slots
2941*4882a593Smuzhiyun */
2942*4882a593Smuzhiyun iter = ppc440spe_get_group_entry(sw_desc,
2943*4882a593Smuzhiyun index);
2944*4882a593Smuzhiyun if (addr) {
2945*4882a593Smuzhiyun /* one destination */
2946*4882a593Smuzhiyun list_for_each_entry_from(iter,
2947*4882a593Smuzhiyun &sw_desc->group_list,
2948*4882a593Smuzhiyun chain_node)
2949*4882a593Smuzhiyun ppc440spe_desc_set_dest_addr(
2950*4882a593Smuzhiyun iter, chan,
2951*4882a593Smuzhiyun DMA_CUED_XOR_BASE,
2952*4882a593Smuzhiyun addr, 0);
2953*4882a593Smuzhiyun
2954*4882a593Smuzhiyun } else {
2955*4882a593Smuzhiyun /* two destinations */
2956*4882a593Smuzhiyun list_for_each_entry_from(iter,
2957*4882a593Smuzhiyun &sw_desc->group_list,
2958*4882a593Smuzhiyun chain_node) {
2959*4882a593Smuzhiyun ppc440spe_desc_set_dest_addr(
2960*4882a593Smuzhiyun iter, chan,
2961*4882a593Smuzhiyun DMA_CUED_XOR_BASE,
2962*4882a593Smuzhiyun paddr, 0);
2963*4882a593Smuzhiyun ppc440spe_desc_set_dest_addr(
2964*4882a593Smuzhiyun iter, chan,
2965*4882a593Smuzhiyun DMA_CUED_XOR_BASE,
2966*4882a593Smuzhiyun qaddr, 1);
2967*4882a593Smuzhiyun }
2968*4882a593Smuzhiyun }
2969*4882a593Smuzhiyun }
2970*4882a593Smuzhiyun
2971*4882a593Smuzhiyun }
2972*4882a593Smuzhiyun break;
2973*4882a593Smuzhiyun
2974*4882a593Smuzhiyun case PPC440SPE_XOR_ID:
2975*4882a593Smuzhiyun /* DMA2 descriptors have only 1 destination, so there are
2976*4882a593Smuzhiyun * two chains - one for each dest.
2977*4882a593Smuzhiyun * If we want to include destination into calculations,
2978*4882a593Smuzhiyun * then make dest addresses cued with mult=1 (XOR).
2979*4882a593Smuzhiyun */
2980*4882a593Smuzhiyun ppath = test_bit(PPC440SPE_ZERO_P, &sw_desc->flags) ?
2981*4882a593Smuzhiyun DMA_CUED_XOR_HB :
2982*4882a593Smuzhiyun DMA_CUED_XOR_BASE |
2983*4882a593Smuzhiyun (1 << DMA_CUED_MULT1_OFF);
2984*4882a593Smuzhiyun
2985*4882a593Smuzhiyun qpath = test_bit(PPC440SPE_ZERO_Q, &sw_desc->flags) ?
2986*4882a593Smuzhiyun DMA_CUED_XOR_HB :
2987*4882a593Smuzhiyun DMA_CUED_XOR_BASE |
2988*4882a593Smuzhiyun (1 << DMA_CUED_MULT1_OFF);
2989*4882a593Smuzhiyun
2990*4882a593Smuzhiyun iter = ppc440spe_get_group_entry(sw_desc, 0);
2991*4882a593Smuzhiyun for (i = 0; i < sw_desc->descs_per_op; i++) {
2992*4882a593Smuzhiyun ppc440spe_desc_set_dest_addr(iter, chan,
2993*4882a593Smuzhiyun paddr ? ppath : qpath,
2994*4882a593Smuzhiyun paddr ? paddr : qaddr, 0);
2995*4882a593Smuzhiyun iter = list_entry(iter->chain_node.next,
2996*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot,
2997*4882a593Smuzhiyun chain_node);
2998*4882a593Smuzhiyun }
2999*4882a593Smuzhiyun
3000*4882a593Smuzhiyun if (!addr) {
3001*4882a593Smuzhiyun /* Two destinations; setup Q here */
3002*4882a593Smuzhiyun iter = ppc440spe_get_group_entry(sw_desc,
3003*4882a593Smuzhiyun sw_desc->descs_per_op);
3004*4882a593Smuzhiyun for (i = 0; i < sw_desc->descs_per_op; i++) {
3005*4882a593Smuzhiyun ppc440spe_desc_set_dest_addr(iter,
3006*4882a593Smuzhiyun chan, qpath, qaddr, 0);
3007*4882a593Smuzhiyun iter = list_entry(iter->chain_node.next,
3008*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot,
3009*4882a593Smuzhiyun chain_node);
3010*4882a593Smuzhiyun }
3011*4882a593Smuzhiyun }
3012*4882a593Smuzhiyun
3013*4882a593Smuzhiyun break;
3014*4882a593Smuzhiyun }
3015*4882a593Smuzhiyun }
3016*4882a593Smuzhiyun
3017*4882a593Smuzhiyun /**
3018*4882a593Smuzhiyun * ppc440spe_adma_pq_zero_sum_set_dest - set destination address into descriptor
3019*4882a593Smuzhiyun * for the PQ_ZERO_SUM operation
3020*4882a593Smuzhiyun */
ppc440spe_adma_pqzero_sum_set_dest(struct ppc440spe_adma_desc_slot * sw_desc,dma_addr_t paddr,dma_addr_t qaddr)3021*4882a593Smuzhiyun static void ppc440spe_adma_pqzero_sum_set_dest(
3022*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *sw_desc,
3023*4882a593Smuzhiyun dma_addr_t paddr, dma_addr_t qaddr)
3024*4882a593Smuzhiyun {
3025*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *iter, *end;
3026*4882a593Smuzhiyun struct ppc440spe_adma_chan *chan;
3027*4882a593Smuzhiyun dma_addr_t addr = 0;
3028*4882a593Smuzhiyun int idx;
3029*4882a593Smuzhiyun
3030*4882a593Smuzhiyun chan = to_ppc440spe_adma_chan(sw_desc->async_tx.chan);
3031*4882a593Smuzhiyun
3032*4882a593Smuzhiyun /* walk through the WXOR source list and set P/Q-destinations
3033*4882a593Smuzhiyun * for each slot
3034*4882a593Smuzhiyun */
3035*4882a593Smuzhiyun idx = (paddr && qaddr) ? 2 : 1;
3036*4882a593Smuzhiyun /* set end */
3037*4882a593Smuzhiyun list_for_each_entry_reverse(end, &sw_desc->group_list,
3038*4882a593Smuzhiyun chain_node) {
3039*4882a593Smuzhiyun if (!(--idx))
3040*4882a593Smuzhiyun break;
3041*4882a593Smuzhiyun }
3042*4882a593Smuzhiyun /* set start */
3043*4882a593Smuzhiyun idx = (paddr && qaddr) ? 2 : 1;
3044*4882a593Smuzhiyun iter = ppc440spe_get_group_entry(sw_desc, idx);
3045*4882a593Smuzhiyun
3046*4882a593Smuzhiyun if (paddr && qaddr) {
3047*4882a593Smuzhiyun /* two destinations */
3048*4882a593Smuzhiyun list_for_each_entry_from(iter, &sw_desc->group_list,
3049*4882a593Smuzhiyun chain_node) {
3050*4882a593Smuzhiyun if (unlikely(iter == end))
3051*4882a593Smuzhiyun break;
3052*4882a593Smuzhiyun ppc440spe_desc_set_dest_addr(iter, chan,
3053*4882a593Smuzhiyun DMA_CUED_XOR_BASE, paddr, 0);
3054*4882a593Smuzhiyun ppc440spe_desc_set_dest_addr(iter, chan,
3055*4882a593Smuzhiyun DMA_CUED_XOR_BASE, qaddr, 1);
3056*4882a593Smuzhiyun }
3057*4882a593Smuzhiyun } else {
3058*4882a593Smuzhiyun /* one destination */
3059*4882a593Smuzhiyun addr = paddr ? paddr : qaddr;
3060*4882a593Smuzhiyun list_for_each_entry_from(iter, &sw_desc->group_list,
3061*4882a593Smuzhiyun chain_node) {
3062*4882a593Smuzhiyun if (unlikely(iter == end))
3063*4882a593Smuzhiyun break;
3064*4882a593Smuzhiyun ppc440spe_desc_set_dest_addr(iter, chan,
3065*4882a593Smuzhiyun DMA_CUED_XOR_BASE, addr, 0);
3066*4882a593Smuzhiyun }
3067*4882a593Smuzhiyun }
3068*4882a593Smuzhiyun
3069*4882a593Smuzhiyun /* The remaining descriptors are DATACHECK. These have no need in
3070*4882a593Smuzhiyun * destination. Actually, these destinations are used there
3071*4882a593Smuzhiyun * as sources for check operation. So, set addr as source.
3072*4882a593Smuzhiyun */
3073*4882a593Smuzhiyun ppc440spe_desc_set_src_addr(end, chan, 0, 0, addr ? addr : paddr);
3074*4882a593Smuzhiyun
3075*4882a593Smuzhiyun if (!addr) {
3076*4882a593Smuzhiyun end = list_entry(end->chain_node.next,
3077*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot, chain_node);
3078*4882a593Smuzhiyun ppc440spe_desc_set_src_addr(end, chan, 0, 0, qaddr);
3079*4882a593Smuzhiyun }
3080*4882a593Smuzhiyun }
3081*4882a593Smuzhiyun
3082*4882a593Smuzhiyun /**
3083*4882a593Smuzhiyun * ppc440spe_desc_set_xor_src_cnt - set source count into descriptor
3084*4882a593Smuzhiyun */
ppc440spe_desc_set_xor_src_cnt(struct ppc440spe_adma_desc_slot * desc,int src_cnt)3085*4882a593Smuzhiyun static inline void ppc440spe_desc_set_xor_src_cnt(
3086*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *desc,
3087*4882a593Smuzhiyun int src_cnt)
3088*4882a593Smuzhiyun {
3089*4882a593Smuzhiyun struct xor_cb *hw_desc = desc->hw_desc;
3090*4882a593Smuzhiyun
3091*4882a593Smuzhiyun hw_desc->cbc &= ~XOR_CDCR_OAC_MSK;
3092*4882a593Smuzhiyun hw_desc->cbc |= src_cnt;
3093*4882a593Smuzhiyun }
3094*4882a593Smuzhiyun
3095*4882a593Smuzhiyun /**
3096*4882a593Smuzhiyun * ppc440spe_adma_pq_set_src - set source address into descriptor
3097*4882a593Smuzhiyun */
ppc440spe_adma_pq_set_src(struct ppc440spe_adma_desc_slot * sw_desc,dma_addr_t addr,int index)3098*4882a593Smuzhiyun static void ppc440spe_adma_pq_set_src(struct ppc440spe_adma_desc_slot *sw_desc,
3099*4882a593Smuzhiyun dma_addr_t addr, int index)
3100*4882a593Smuzhiyun {
3101*4882a593Smuzhiyun struct ppc440spe_adma_chan *chan;
3102*4882a593Smuzhiyun dma_addr_t haddr = 0;
3103*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *iter = NULL;
3104*4882a593Smuzhiyun
3105*4882a593Smuzhiyun chan = to_ppc440spe_adma_chan(sw_desc->async_tx.chan);
3106*4882a593Smuzhiyun
3107*4882a593Smuzhiyun switch (chan->device->id) {
3108*4882a593Smuzhiyun case PPC440SPE_DMA0_ID:
3109*4882a593Smuzhiyun case PPC440SPE_DMA1_ID:
3110*4882a593Smuzhiyun /* DMA0,1 may do: WXOR, RXOR, RXOR+WXORs chain
3111*4882a593Smuzhiyun */
3112*4882a593Smuzhiyun if (test_bit(PPC440SPE_DESC_RXOR, &sw_desc->flags)) {
3113*4882a593Smuzhiyun /* RXOR-only or RXOR/WXOR operation */
3114*4882a593Smuzhiyun int iskip = test_bit(PPC440SPE_DESC_RXOR12,
3115*4882a593Smuzhiyun &sw_desc->flags) ? 2 : 3;
3116*4882a593Smuzhiyun
3117*4882a593Smuzhiyun if (index == 0) {
3118*4882a593Smuzhiyun /* 1st slot (RXOR) */
3119*4882a593Smuzhiyun /* setup sources region (R1-2-3, R1-2-4,
3120*4882a593Smuzhiyun * or R1-2-5)
3121*4882a593Smuzhiyun */
3122*4882a593Smuzhiyun if (test_bit(PPC440SPE_DESC_RXOR12,
3123*4882a593Smuzhiyun &sw_desc->flags))
3124*4882a593Smuzhiyun haddr = DMA_RXOR12 <<
3125*4882a593Smuzhiyun DMA_CUED_REGION_OFF;
3126*4882a593Smuzhiyun else if (test_bit(PPC440SPE_DESC_RXOR123,
3127*4882a593Smuzhiyun &sw_desc->flags))
3128*4882a593Smuzhiyun haddr = DMA_RXOR123 <<
3129*4882a593Smuzhiyun DMA_CUED_REGION_OFF;
3130*4882a593Smuzhiyun else if (test_bit(PPC440SPE_DESC_RXOR124,
3131*4882a593Smuzhiyun &sw_desc->flags))
3132*4882a593Smuzhiyun haddr = DMA_RXOR124 <<
3133*4882a593Smuzhiyun DMA_CUED_REGION_OFF;
3134*4882a593Smuzhiyun else if (test_bit(PPC440SPE_DESC_RXOR125,
3135*4882a593Smuzhiyun &sw_desc->flags))
3136*4882a593Smuzhiyun haddr = DMA_RXOR125 <<
3137*4882a593Smuzhiyun DMA_CUED_REGION_OFF;
3138*4882a593Smuzhiyun else
3139*4882a593Smuzhiyun BUG();
3140*4882a593Smuzhiyun haddr |= DMA_CUED_XOR_BASE;
3141*4882a593Smuzhiyun iter = ppc440spe_get_group_entry(sw_desc, 0);
3142*4882a593Smuzhiyun } else if (index < iskip) {
3143*4882a593Smuzhiyun /* 1st slot (RXOR)
3144*4882a593Smuzhiyun * shall actually set source address only once
3145*4882a593Smuzhiyun * instead of first <iskip>
3146*4882a593Smuzhiyun */
3147*4882a593Smuzhiyun iter = NULL;
3148*4882a593Smuzhiyun } else {
3149*4882a593Smuzhiyun /* 2nd/3d and next slots (WXOR);
3150*4882a593Smuzhiyun * skip first slot with RXOR
3151*4882a593Smuzhiyun */
3152*4882a593Smuzhiyun haddr = DMA_CUED_XOR_HB;
3153*4882a593Smuzhiyun iter = ppc440spe_get_group_entry(sw_desc,
3154*4882a593Smuzhiyun index - iskip + sw_desc->dst_cnt);
3155*4882a593Smuzhiyun }
3156*4882a593Smuzhiyun } else {
3157*4882a593Smuzhiyun int znum = 0;
3158*4882a593Smuzhiyun
3159*4882a593Smuzhiyun /* WXOR-only operation; skip first slots with
3160*4882a593Smuzhiyun * zeroing destinations
3161*4882a593Smuzhiyun */
3162*4882a593Smuzhiyun if (test_bit(PPC440SPE_ZERO_P, &sw_desc->flags))
3163*4882a593Smuzhiyun znum++;
3164*4882a593Smuzhiyun if (test_bit(PPC440SPE_ZERO_Q, &sw_desc->flags))
3165*4882a593Smuzhiyun znum++;
3166*4882a593Smuzhiyun
3167*4882a593Smuzhiyun haddr = DMA_CUED_XOR_HB;
3168*4882a593Smuzhiyun iter = ppc440spe_get_group_entry(sw_desc,
3169*4882a593Smuzhiyun index + znum);
3170*4882a593Smuzhiyun }
3171*4882a593Smuzhiyun
3172*4882a593Smuzhiyun if (likely(iter)) {
3173*4882a593Smuzhiyun ppc440spe_desc_set_src_addr(iter, chan, 0, haddr, addr);
3174*4882a593Smuzhiyun
3175*4882a593Smuzhiyun if (!index &&
3176*4882a593Smuzhiyun test_bit(PPC440SPE_DESC_RXOR, &sw_desc->flags) &&
3177*4882a593Smuzhiyun sw_desc->dst_cnt == 2) {
3178*4882a593Smuzhiyun /* if we have two destinations for RXOR, then
3179*4882a593Smuzhiyun * setup source in the second descr too
3180*4882a593Smuzhiyun */
3181*4882a593Smuzhiyun iter = ppc440spe_get_group_entry(sw_desc, 1);
3182*4882a593Smuzhiyun ppc440spe_desc_set_src_addr(iter, chan, 0,
3183*4882a593Smuzhiyun haddr, addr);
3184*4882a593Smuzhiyun }
3185*4882a593Smuzhiyun }
3186*4882a593Smuzhiyun break;
3187*4882a593Smuzhiyun
3188*4882a593Smuzhiyun case PPC440SPE_XOR_ID:
3189*4882a593Smuzhiyun /* DMA2 may do Biskup */
3190*4882a593Smuzhiyun iter = sw_desc->group_head;
3191*4882a593Smuzhiyun if (iter->dst_cnt == 2) {
3192*4882a593Smuzhiyun /* both P & Q calculations required; set P src here */
3193*4882a593Smuzhiyun ppc440spe_adma_dma2rxor_set_src(iter, index, addr);
3194*4882a593Smuzhiyun
3195*4882a593Smuzhiyun /* this is for Q */
3196*4882a593Smuzhiyun iter = ppc440spe_get_group_entry(sw_desc,
3197*4882a593Smuzhiyun sw_desc->descs_per_op);
3198*4882a593Smuzhiyun }
3199*4882a593Smuzhiyun ppc440spe_adma_dma2rxor_set_src(iter, index, addr);
3200*4882a593Smuzhiyun break;
3201*4882a593Smuzhiyun }
3202*4882a593Smuzhiyun }
3203*4882a593Smuzhiyun
3204*4882a593Smuzhiyun /**
3205*4882a593Smuzhiyun * ppc440spe_adma_memcpy_xor_set_src - set source address into descriptor
3206*4882a593Smuzhiyun */
ppc440spe_adma_memcpy_xor_set_src(struct ppc440spe_adma_desc_slot * sw_desc,dma_addr_t addr,int index)3207*4882a593Smuzhiyun static void ppc440spe_adma_memcpy_xor_set_src(
3208*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *sw_desc,
3209*4882a593Smuzhiyun dma_addr_t addr, int index)
3210*4882a593Smuzhiyun {
3211*4882a593Smuzhiyun struct ppc440spe_adma_chan *chan;
3212*4882a593Smuzhiyun
3213*4882a593Smuzhiyun chan = to_ppc440spe_adma_chan(sw_desc->async_tx.chan);
3214*4882a593Smuzhiyun sw_desc = sw_desc->group_head;
3215*4882a593Smuzhiyun
3216*4882a593Smuzhiyun if (likely(sw_desc))
3217*4882a593Smuzhiyun ppc440spe_desc_set_src_addr(sw_desc, chan, index, 0, addr);
3218*4882a593Smuzhiyun }
3219*4882a593Smuzhiyun
3220*4882a593Smuzhiyun /**
3221*4882a593Smuzhiyun * ppc440spe_adma_dma2rxor_inc_addr -
3222*4882a593Smuzhiyun */
ppc440spe_adma_dma2rxor_inc_addr(struct ppc440spe_adma_desc_slot * desc,struct ppc440spe_rxor * cursor,int index,int src_cnt)3223*4882a593Smuzhiyun static void ppc440spe_adma_dma2rxor_inc_addr(
3224*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *desc,
3225*4882a593Smuzhiyun struct ppc440spe_rxor *cursor, int index, int src_cnt)
3226*4882a593Smuzhiyun {
3227*4882a593Smuzhiyun cursor->addr_count++;
3228*4882a593Smuzhiyun if (index == src_cnt - 1) {
3229*4882a593Smuzhiyun ppc440spe_desc_set_xor_src_cnt(desc, cursor->addr_count);
3230*4882a593Smuzhiyun } else if (cursor->addr_count == XOR_MAX_OPS) {
3231*4882a593Smuzhiyun ppc440spe_desc_set_xor_src_cnt(desc, cursor->addr_count);
3232*4882a593Smuzhiyun cursor->addr_count = 0;
3233*4882a593Smuzhiyun cursor->desc_count++;
3234*4882a593Smuzhiyun }
3235*4882a593Smuzhiyun }
3236*4882a593Smuzhiyun
3237*4882a593Smuzhiyun /**
3238*4882a593Smuzhiyun * ppc440spe_adma_dma2rxor_prep_src - setup RXOR types in DMA2 CDB
3239*4882a593Smuzhiyun */
ppc440spe_adma_dma2rxor_prep_src(struct ppc440spe_adma_desc_slot * hdesc,struct ppc440spe_rxor * cursor,int index,int src_cnt,u32 addr)3240*4882a593Smuzhiyun static int ppc440spe_adma_dma2rxor_prep_src(
3241*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *hdesc,
3242*4882a593Smuzhiyun struct ppc440spe_rxor *cursor, int index,
3243*4882a593Smuzhiyun int src_cnt, u32 addr)
3244*4882a593Smuzhiyun {
3245*4882a593Smuzhiyun int rval = 0;
3246*4882a593Smuzhiyun u32 sign;
3247*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *desc = hdesc;
3248*4882a593Smuzhiyun int i;
3249*4882a593Smuzhiyun
3250*4882a593Smuzhiyun for (i = 0; i < cursor->desc_count; i++) {
3251*4882a593Smuzhiyun desc = list_entry(hdesc->chain_node.next,
3252*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot,
3253*4882a593Smuzhiyun chain_node);
3254*4882a593Smuzhiyun }
3255*4882a593Smuzhiyun
3256*4882a593Smuzhiyun switch (cursor->state) {
3257*4882a593Smuzhiyun case 0:
3258*4882a593Smuzhiyun if (addr == cursor->addrl + cursor->len) {
3259*4882a593Smuzhiyun /* direct RXOR */
3260*4882a593Smuzhiyun cursor->state = 1;
3261*4882a593Smuzhiyun cursor->xor_count++;
3262*4882a593Smuzhiyun if (index == src_cnt-1) {
3263*4882a593Smuzhiyun ppc440spe_rxor_set_region(desc,
3264*4882a593Smuzhiyun cursor->addr_count,
3265*4882a593Smuzhiyun DMA_RXOR12 << DMA_CUED_REGION_OFF);
3266*4882a593Smuzhiyun ppc440spe_adma_dma2rxor_inc_addr(
3267*4882a593Smuzhiyun desc, cursor, index, src_cnt);
3268*4882a593Smuzhiyun }
3269*4882a593Smuzhiyun } else if (cursor->addrl == addr + cursor->len) {
3270*4882a593Smuzhiyun /* reverse RXOR */
3271*4882a593Smuzhiyun cursor->state = 1;
3272*4882a593Smuzhiyun cursor->xor_count++;
3273*4882a593Smuzhiyun set_bit(cursor->addr_count, &desc->reverse_flags[0]);
3274*4882a593Smuzhiyun if (index == src_cnt-1) {
3275*4882a593Smuzhiyun ppc440spe_rxor_set_region(desc,
3276*4882a593Smuzhiyun cursor->addr_count,
3277*4882a593Smuzhiyun DMA_RXOR12 << DMA_CUED_REGION_OFF);
3278*4882a593Smuzhiyun ppc440spe_adma_dma2rxor_inc_addr(
3279*4882a593Smuzhiyun desc, cursor, index, src_cnt);
3280*4882a593Smuzhiyun }
3281*4882a593Smuzhiyun } else {
3282*4882a593Smuzhiyun printk(KERN_ERR "Cannot build "
3283*4882a593Smuzhiyun "DMA2 RXOR command block.\n");
3284*4882a593Smuzhiyun BUG();
3285*4882a593Smuzhiyun }
3286*4882a593Smuzhiyun break;
3287*4882a593Smuzhiyun case 1:
3288*4882a593Smuzhiyun sign = test_bit(cursor->addr_count,
3289*4882a593Smuzhiyun desc->reverse_flags)
3290*4882a593Smuzhiyun ? -1 : 1;
3291*4882a593Smuzhiyun if (index == src_cnt-2 || (sign == -1
3292*4882a593Smuzhiyun && addr != cursor->addrl - 2*cursor->len)) {
3293*4882a593Smuzhiyun cursor->state = 0;
3294*4882a593Smuzhiyun cursor->xor_count = 1;
3295*4882a593Smuzhiyun cursor->addrl = addr;
3296*4882a593Smuzhiyun ppc440spe_rxor_set_region(desc,
3297*4882a593Smuzhiyun cursor->addr_count,
3298*4882a593Smuzhiyun DMA_RXOR12 << DMA_CUED_REGION_OFF);
3299*4882a593Smuzhiyun ppc440spe_adma_dma2rxor_inc_addr(
3300*4882a593Smuzhiyun desc, cursor, index, src_cnt);
3301*4882a593Smuzhiyun } else if (addr == cursor->addrl + 2*sign*cursor->len) {
3302*4882a593Smuzhiyun cursor->state = 2;
3303*4882a593Smuzhiyun cursor->xor_count = 0;
3304*4882a593Smuzhiyun ppc440spe_rxor_set_region(desc,
3305*4882a593Smuzhiyun cursor->addr_count,
3306*4882a593Smuzhiyun DMA_RXOR123 << DMA_CUED_REGION_OFF);
3307*4882a593Smuzhiyun if (index == src_cnt-1) {
3308*4882a593Smuzhiyun ppc440spe_adma_dma2rxor_inc_addr(
3309*4882a593Smuzhiyun desc, cursor, index, src_cnt);
3310*4882a593Smuzhiyun }
3311*4882a593Smuzhiyun } else if (addr == cursor->addrl + 3*cursor->len) {
3312*4882a593Smuzhiyun cursor->state = 2;
3313*4882a593Smuzhiyun cursor->xor_count = 0;
3314*4882a593Smuzhiyun ppc440spe_rxor_set_region(desc,
3315*4882a593Smuzhiyun cursor->addr_count,
3316*4882a593Smuzhiyun DMA_RXOR124 << DMA_CUED_REGION_OFF);
3317*4882a593Smuzhiyun if (index == src_cnt-1) {
3318*4882a593Smuzhiyun ppc440spe_adma_dma2rxor_inc_addr(
3319*4882a593Smuzhiyun desc, cursor, index, src_cnt);
3320*4882a593Smuzhiyun }
3321*4882a593Smuzhiyun } else if (addr == cursor->addrl + 4*cursor->len) {
3322*4882a593Smuzhiyun cursor->state = 2;
3323*4882a593Smuzhiyun cursor->xor_count = 0;
3324*4882a593Smuzhiyun ppc440spe_rxor_set_region(desc,
3325*4882a593Smuzhiyun cursor->addr_count,
3326*4882a593Smuzhiyun DMA_RXOR125 << DMA_CUED_REGION_OFF);
3327*4882a593Smuzhiyun if (index == src_cnt-1) {
3328*4882a593Smuzhiyun ppc440spe_adma_dma2rxor_inc_addr(
3329*4882a593Smuzhiyun desc, cursor, index, src_cnt);
3330*4882a593Smuzhiyun }
3331*4882a593Smuzhiyun } else {
3332*4882a593Smuzhiyun cursor->state = 0;
3333*4882a593Smuzhiyun cursor->xor_count = 1;
3334*4882a593Smuzhiyun cursor->addrl = addr;
3335*4882a593Smuzhiyun ppc440spe_rxor_set_region(desc,
3336*4882a593Smuzhiyun cursor->addr_count,
3337*4882a593Smuzhiyun DMA_RXOR12 << DMA_CUED_REGION_OFF);
3338*4882a593Smuzhiyun ppc440spe_adma_dma2rxor_inc_addr(
3339*4882a593Smuzhiyun desc, cursor, index, src_cnt);
3340*4882a593Smuzhiyun }
3341*4882a593Smuzhiyun break;
3342*4882a593Smuzhiyun case 2:
3343*4882a593Smuzhiyun cursor->state = 0;
3344*4882a593Smuzhiyun cursor->addrl = addr;
3345*4882a593Smuzhiyun cursor->xor_count++;
3346*4882a593Smuzhiyun if (index) {
3347*4882a593Smuzhiyun ppc440spe_adma_dma2rxor_inc_addr(
3348*4882a593Smuzhiyun desc, cursor, index, src_cnt);
3349*4882a593Smuzhiyun }
3350*4882a593Smuzhiyun break;
3351*4882a593Smuzhiyun }
3352*4882a593Smuzhiyun
3353*4882a593Smuzhiyun return rval;
3354*4882a593Smuzhiyun }
3355*4882a593Smuzhiyun
3356*4882a593Smuzhiyun /**
3357*4882a593Smuzhiyun * ppc440spe_adma_dma2rxor_set_src - set RXOR source address; it's assumed that
3358*4882a593Smuzhiyun * ppc440spe_adma_dma2rxor_prep_src() has already done prior this call
3359*4882a593Smuzhiyun */
ppc440spe_adma_dma2rxor_set_src(struct ppc440spe_adma_desc_slot * desc,int index,dma_addr_t addr)3360*4882a593Smuzhiyun static void ppc440spe_adma_dma2rxor_set_src(
3361*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *desc,
3362*4882a593Smuzhiyun int index, dma_addr_t addr)
3363*4882a593Smuzhiyun {
3364*4882a593Smuzhiyun struct xor_cb *xcb = desc->hw_desc;
3365*4882a593Smuzhiyun int k = 0, op = 0, lop = 0;
3366*4882a593Smuzhiyun
3367*4882a593Smuzhiyun /* get the RXOR operand which corresponds to index addr */
3368*4882a593Smuzhiyun while (op <= index) {
3369*4882a593Smuzhiyun lop = op;
3370*4882a593Smuzhiyun if (k == XOR_MAX_OPS) {
3371*4882a593Smuzhiyun k = 0;
3372*4882a593Smuzhiyun desc = list_entry(desc->chain_node.next,
3373*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot, chain_node);
3374*4882a593Smuzhiyun xcb = desc->hw_desc;
3375*4882a593Smuzhiyun
3376*4882a593Smuzhiyun }
3377*4882a593Smuzhiyun if ((xcb->ops[k++].h & (DMA_RXOR12 << DMA_CUED_REGION_OFF)) ==
3378*4882a593Smuzhiyun (DMA_RXOR12 << DMA_CUED_REGION_OFF))
3379*4882a593Smuzhiyun op += 2;
3380*4882a593Smuzhiyun else
3381*4882a593Smuzhiyun op += 3;
3382*4882a593Smuzhiyun }
3383*4882a593Smuzhiyun
3384*4882a593Smuzhiyun BUG_ON(k < 1);
3385*4882a593Smuzhiyun
3386*4882a593Smuzhiyun if (test_bit(k-1, desc->reverse_flags)) {
3387*4882a593Smuzhiyun /* reverse operand order; put last op in RXOR group */
3388*4882a593Smuzhiyun if (index == op - 1)
3389*4882a593Smuzhiyun ppc440spe_rxor_set_src(desc, k - 1, addr);
3390*4882a593Smuzhiyun } else {
3391*4882a593Smuzhiyun /* direct operand order; put first op in RXOR group */
3392*4882a593Smuzhiyun if (index == lop)
3393*4882a593Smuzhiyun ppc440spe_rxor_set_src(desc, k - 1, addr);
3394*4882a593Smuzhiyun }
3395*4882a593Smuzhiyun }
3396*4882a593Smuzhiyun
3397*4882a593Smuzhiyun /**
3398*4882a593Smuzhiyun * ppc440spe_adma_dma2rxor_set_mult - set RXOR multipliers; it's assumed that
3399*4882a593Smuzhiyun * ppc440spe_adma_dma2rxor_prep_src() has already done prior this call
3400*4882a593Smuzhiyun */
ppc440spe_adma_dma2rxor_set_mult(struct ppc440spe_adma_desc_slot * desc,int index,u8 mult)3401*4882a593Smuzhiyun static void ppc440spe_adma_dma2rxor_set_mult(
3402*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *desc,
3403*4882a593Smuzhiyun int index, u8 mult)
3404*4882a593Smuzhiyun {
3405*4882a593Smuzhiyun struct xor_cb *xcb = desc->hw_desc;
3406*4882a593Smuzhiyun int k = 0, op = 0, lop = 0;
3407*4882a593Smuzhiyun
3408*4882a593Smuzhiyun /* get the RXOR operand which corresponds to index mult */
3409*4882a593Smuzhiyun while (op <= index) {
3410*4882a593Smuzhiyun lop = op;
3411*4882a593Smuzhiyun if (k == XOR_MAX_OPS) {
3412*4882a593Smuzhiyun k = 0;
3413*4882a593Smuzhiyun desc = list_entry(desc->chain_node.next,
3414*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot,
3415*4882a593Smuzhiyun chain_node);
3416*4882a593Smuzhiyun xcb = desc->hw_desc;
3417*4882a593Smuzhiyun
3418*4882a593Smuzhiyun }
3419*4882a593Smuzhiyun if ((xcb->ops[k++].h & (DMA_RXOR12 << DMA_CUED_REGION_OFF)) ==
3420*4882a593Smuzhiyun (DMA_RXOR12 << DMA_CUED_REGION_OFF))
3421*4882a593Smuzhiyun op += 2;
3422*4882a593Smuzhiyun else
3423*4882a593Smuzhiyun op += 3;
3424*4882a593Smuzhiyun }
3425*4882a593Smuzhiyun
3426*4882a593Smuzhiyun BUG_ON(k < 1);
3427*4882a593Smuzhiyun if (test_bit(k-1, desc->reverse_flags)) {
3428*4882a593Smuzhiyun /* reverse order */
3429*4882a593Smuzhiyun ppc440spe_rxor_set_mult(desc, k - 1, op - index - 1, mult);
3430*4882a593Smuzhiyun } else {
3431*4882a593Smuzhiyun /* direct order */
3432*4882a593Smuzhiyun ppc440spe_rxor_set_mult(desc, k - 1, index - lop, mult);
3433*4882a593Smuzhiyun }
3434*4882a593Smuzhiyun }
3435*4882a593Smuzhiyun
3436*4882a593Smuzhiyun /**
3437*4882a593Smuzhiyun * ppc440spe_init_rxor_cursor -
3438*4882a593Smuzhiyun */
ppc440spe_init_rxor_cursor(struct ppc440spe_rxor * cursor)3439*4882a593Smuzhiyun static void ppc440spe_init_rxor_cursor(struct ppc440spe_rxor *cursor)
3440*4882a593Smuzhiyun {
3441*4882a593Smuzhiyun memset(cursor, 0, sizeof(struct ppc440spe_rxor));
3442*4882a593Smuzhiyun cursor->state = 2;
3443*4882a593Smuzhiyun }
3444*4882a593Smuzhiyun
3445*4882a593Smuzhiyun /**
3446*4882a593Smuzhiyun * ppc440spe_adma_pq_set_src_mult - set multiplication coefficient into
3447*4882a593Smuzhiyun * descriptor for the PQXOR operation
3448*4882a593Smuzhiyun */
ppc440spe_adma_pq_set_src_mult(struct ppc440spe_adma_desc_slot * sw_desc,unsigned char mult,int index,int dst_pos)3449*4882a593Smuzhiyun static void ppc440spe_adma_pq_set_src_mult(
3450*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *sw_desc,
3451*4882a593Smuzhiyun unsigned char mult, int index, int dst_pos)
3452*4882a593Smuzhiyun {
3453*4882a593Smuzhiyun struct ppc440spe_adma_chan *chan;
3454*4882a593Smuzhiyun u32 mult_idx, mult_dst;
3455*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *iter = NULL, *iter1 = NULL;
3456*4882a593Smuzhiyun
3457*4882a593Smuzhiyun chan = to_ppc440spe_adma_chan(sw_desc->async_tx.chan);
3458*4882a593Smuzhiyun
3459*4882a593Smuzhiyun switch (chan->device->id) {
3460*4882a593Smuzhiyun case PPC440SPE_DMA0_ID:
3461*4882a593Smuzhiyun case PPC440SPE_DMA1_ID:
3462*4882a593Smuzhiyun if (test_bit(PPC440SPE_DESC_RXOR, &sw_desc->flags)) {
3463*4882a593Smuzhiyun int region = test_bit(PPC440SPE_DESC_RXOR12,
3464*4882a593Smuzhiyun &sw_desc->flags) ? 2 : 3;
3465*4882a593Smuzhiyun
3466*4882a593Smuzhiyun if (index < region) {
3467*4882a593Smuzhiyun /* RXOR multipliers */
3468*4882a593Smuzhiyun iter = ppc440spe_get_group_entry(sw_desc,
3469*4882a593Smuzhiyun sw_desc->dst_cnt - 1);
3470*4882a593Smuzhiyun if (sw_desc->dst_cnt == 2)
3471*4882a593Smuzhiyun iter1 = ppc440spe_get_group_entry(
3472*4882a593Smuzhiyun sw_desc, 0);
3473*4882a593Smuzhiyun
3474*4882a593Smuzhiyun mult_idx = DMA_CUED_MULT1_OFF + (index << 3);
3475*4882a593Smuzhiyun mult_dst = DMA_CDB_SG_SRC;
3476*4882a593Smuzhiyun } else {
3477*4882a593Smuzhiyun /* WXOR multiplier */
3478*4882a593Smuzhiyun iter = ppc440spe_get_group_entry(sw_desc,
3479*4882a593Smuzhiyun index - region +
3480*4882a593Smuzhiyun sw_desc->dst_cnt);
3481*4882a593Smuzhiyun mult_idx = DMA_CUED_MULT1_OFF;
3482*4882a593Smuzhiyun mult_dst = dst_pos ? DMA_CDB_SG_DST2 :
3483*4882a593Smuzhiyun DMA_CDB_SG_DST1;
3484*4882a593Smuzhiyun }
3485*4882a593Smuzhiyun } else {
3486*4882a593Smuzhiyun int znum = 0;
3487*4882a593Smuzhiyun
3488*4882a593Smuzhiyun /* WXOR-only;
3489*4882a593Smuzhiyun * skip first slots with destinations (if ZERO_DST has
3490*4882a593Smuzhiyun * place)
3491*4882a593Smuzhiyun */
3492*4882a593Smuzhiyun if (test_bit(PPC440SPE_ZERO_P, &sw_desc->flags))
3493*4882a593Smuzhiyun znum++;
3494*4882a593Smuzhiyun if (test_bit(PPC440SPE_ZERO_Q, &sw_desc->flags))
3495*4882a593Smuzhiyun znum++;
3496*4882a593Smuzhiyun
3497*4882a593Smuzhiyun iter = ppc440spe_get_group_entry(sw_desc, index + znum);
3498*4882a593Smuzhiyun mult_idx = DMA_CUED_MULT1_OFF;
3499*4882a593Smuzhiyun mult_dst = dst_pos ? DMA_CDB_SG_DST2 : DMA_CDB_SG_DST1;
3500*4882a593Smuzhiyun }
3501*4882a593Smuzhiyun
3502*4882a593Smuzhiyun if (likely(iter)) {
3503*4882a593Smuzhiyun ppc440spe_desc_set_src_mult(iter, chan,
3504*4882a593Smuzhiyun mult_idx, mult_dst, mult);
3505*4882a593Smuzhiyun
3506*4882a593Smuzhiyun if (unlikely(iter1)) {
3507*4882a593Smuzhiyun /* if we have two destinations for RXOR, then
3508*4882a593Smuzhiyun * we've just set Q mult. Set-up P now.
3509*4882a593Smuzhiyun */
3510*4882a593Smuzhiyun ppc440spe_desc_set_src_mult(iter1, chan,
3511*4882a593Smuzhiyun mult_idx, mult_dst, 1);
3512*4882a593Smuzhiyun }
3513*4882a593Smuzhiyun
3514*4882a593Smuzhiyun }
3515*4882a593Smuzhiyun break;
3516*4882a593Smuzhiyun
3517*4882a593Smuzhiyun case PPC440SPE_XOR_ID:
3518*4882a593Smuzhiyun iter = sw_desc->group_head;
3519*4882a593Smuzhiyun if (sw_desc->dst_cnt == 2) {
3520*4882a593Smuzhiyun /* both P & Q calculations required; set P mult here */
3521*4882a593Smuzhiyun ppc440spe_adma_dma2rxor_set_mult(iter, index, 1);
3522*4882a593Smuzhiyun
3523*4882a593Smuzhiyun /* and then set Q mult */
3524*4882a593Smuzhiyun iter = ppc440spe_get_group_entry(sw_desc,
3525*4882a593Smuzhiyun sw_desc->descs_per_op);
3526*4882a593Smuzhiyun }
3527*4882a593Smuzhiyun ppc440spe_adma_dma2rxor_set_mult(iter, index, mult);
3528*4882a593Smuzhiyun break;
3529*4882a593Smuzhiyun }
3530*4882a593Smuzhiyun }
3531*4882a593Smuzhiyun
3532*4882a593Smuzhiyun /**
3533*4882a593Smuzhiyun * ppc440spe_adma_free_chan_resources - free the resources allocated
3534*4882a593Smuzhiyun */
ppc440spe_adma_free_chan_resources(struct dma_chan * chan)3535*4882a593Smuzhiyun static void ppc440spe_adma_free_chan_resources(struct dma_chan *chan)
3536*4882a593Smuzhiyun {
3537*4882a593Smuzhiyun struct ppc440spe_adma_chan *ppc440spe_chan;
3538*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *iter, *_iter;
3539*4882a593Smuzhiyun int in_use_descs = 0;
3540*4882a593Smuzhiyun
3541*4882a593Smuzhiyun ppc440spe_chan = to_ppc440spe_adma_chan(chan);
3542*4882a593Smuzhiyun ppc440spe_adma_slot_cleanup(ppc440spe_chan);
3543*4882a593Smuzhiyun
3544*4882a593Smuzhiyun spin_lock_bh(&ppc440spe_chan->lock);
3545*4882a593Smuzhiyun list_for_each_entry_safe(iter, _iter, &ppc440spe_chan->chain,
3546*4882a593Smuzhiyun chain_node) {
3547*4882a593Smuzhiyun in_use_descs++;
3548*4882a593Smuzhiyun list_del(&iter->chain_node);
3549*4882a593Smuzhiyun }
3550*4882a593Smuzhiyun list_for_each_entry_safe_reverse(iter, _iter,
3551*4882a593Smuzhiyun &ppc440spe_chan->all_slots, slot_node) {
3552*4882a593Smuzhiyun list_del(&iter->slot_node);
3553*4882a593Smuzhiyun kfree(iter);
3554*4882a593Smuzhiyun ppc440spe_chan->slots_allocated--;
3555*4882a593Smuzhiyun }
3556*4882a593Smuzhiyun ppc440spe_chan->last_used = NULL;
3557*4882a593Smuzhiyun
3558*4882a593Smuzhiyun dev_dbg(ppc440spe_chan->device->common.dev,
3559*4882a593Smuzhiyun "ppc440spe adma%d %s slots_allocated %d\n",
3560*4882a593Smuzhiyun ppc440spe_chan->device->id,
3561*4882a593Smuzhiyun __func__, ppc440spe_chan->slots_allocated);
3562*4882a593Smuzhiyun spin_unlock_bh(&ppc440spe_chan->lock);
3563*4882a593Smuzhiyun
3564*4882a593Smuzhiyun /* one is ok since we left it on there on purpose */
3565*4882a593Smuzhiyun if (in_use_descs > 1)
3566*4882a593Smuzhiyun printk(KERN_ERR "SPE: Freeing %d in use descriptors!\n",
3567*4882a593Smuzhiyun in_use_descs - 1);
3568*4882a593Smuzhiyun }
3569*4882a593Smuzhiyun
3570*4882a593Smuzhiyun /**
3571*4882a593Smuzhiyun * ppc440spe_adma_tx_status - poll the status of an ADMA transaction
3572*4882a593Smuzhiyun * @chan: ADMA channel handle
3573*4882a593Smuzhiyun * @cookie: ADMA transaction identifier
3574*4882a593Smuzhiyun * @txstate: a holder for the current state of the channel
3575*4882a593Smuzhiyun */
ppc440spe_adma_tx_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * txstate)3576*4882a593Smuzhiyun static enum dma_status ppc440spe_adma_tx_status(struct dma_chan *chan,
3577*4882a593Smuzhiyun dma_cookie_t cookie, struct dma_tx_state *txstate)
3578*4882a593Smuzhiyun {
3579*4882a593Smuzhiyun struct ppc440spe_adma_chan *ppc440spe_chan;
3580*4882a593Smuzhiyun enum dma_status ret;
3581*4882a593Smuzhiyun
3582*4882a593Smuzhiyun ppc440spe_chan = to_ppc440spe_adma_chan(chan);
3583*4882a593Smuzhiyun ret = dma_cookie_status(chan, cookie, txstate);
3584*4882a593Smuzhiyun if (ret == DMA_COMPLETE)
3585*4882a593Smuzhiyun return ret;
3586*4882a593Smuzhiyun
3587*4882a593Smuzhiyun ppc440spe_adma_slot_cleanup(ppc440spe_chan);
3588*4882a593Smuzhiyun
3589*4882a593Smuzhiyun return dma_cookie_status(chan, cookie, txstate);
3590*4882a593Smuzhiyun }
3591*4882a593Smuzhiyun
3592*4882a593Smuzhiyun /**
3593*4882a593Smuzhiyun * ppc440spe_adma_eot_handler - end of transfer interrupt handler
3594*4882a593Smuzhiyun */
ppc440spe_adma_eot_handler(int irq,void * data)3595*4882a593Smuzhiyun static irqreturn_t ppc440spe_adma_eot_handler(int irq, void *data)
3596*4882a593Smuzhiyun {
3597*4882a593Smuzhiyun struct ppc440spe_adma_chan *chan = data;
3598*4882a593Smuzhiyun
3599*4882a593Smuzhiyun dev_dbg(chan->device->common.dev,
3600*4882a593Smuzhiyun "ppc440spe adma%d: %s\n", chan->device->id, __func__);
3601*4882a593Smuzhiyun
3602*4882a593Smuzhiyun tasklet_schedule(&chan->irq_tasklet);
3603*4882a593Smuzhiyun ppc440spe_adma_device_clear_eot_status(chan);
3604*4882a593Smuzhiyun
3605*4882a593Smuzhiyun return IRQ_HANDLED;
3606*4882a593Smuzhiyun }
3607*4882a593Smuzhiyun
3608*4882a593Smuzhiyun /**
3609*4882a593Smuzhiyun * ppc440spe_adma_err_handler - DMA error interrupt handler;
3610*4882a593Smuzhiyun * do the same things as a eot handler
3611*4882a593Smuzhiyun */
ppc440spe_adma_err_handler(int irq,void * data)3612*4882a593Smuzhiyun static irqreturn_t ppc440spe_adma_err_handler(int irq, void *data)
3613*4882a593Smuzhiyun {
3614*4882a593Smuzhiyun struct ppc440spe_adma_chan *chan = data;
3615*4882a593Smuzhiyun
3616*4882a593Smuzhiyun dev_dbg(chan->device->common.dev,
3617*4882a593Smuzhiyun "ppc440spe adma%d: %s\n", chan->device->id, __func__);
3618*4882a593Smuzhiyun
3619*4882a593Smuzhiyun tasklet_schedule(&chan->irq_tasklet);
3620*4882a593Smuzhiyun ppc440spe_adma_device_clear_eot_status(chan);
3621*4882a593Smuzhiyun
3622*4882a593Smuzhiyun return IRQ_HANDLED;
3623*4882a593Smuzhiyun }
3624*4882a593Smuzhiyun
3625*4882a593Smuzhiyun /**
3626*4882a593Smuzhiyun * ppc440spe_test_callback - called when test operation has been done
3627*4882a593Smuzhiyun */
ppc440spe_test_callback(void * unused)3628*4882a593Smuzhiyun static void ppc440spe_test_callback(void *unused)
3629*4882a593Smuzhiyun {
3630*4882a593Smuzhiyun complete(&ppc440spe_r6_test_comp);
3631*4882a593Smuzhiyun }
3632*4882a593Smuzhiyun
3633*4882a593Smuzhiyun /**
3634*4882a593Smuzhiyun * ppc440spe_adma_issue_pending - flush all pending descriptors to h/w
3635*4882a593Smuzhiyun */
ppc440spe_adma_issue_pending(struct dma_chan * chan)3636*4882a593Smuzhiyun static void ppc440spe_adma_issue_pending(struct dma_chan *chan)
3637*4882a593Smuzhiyun {
3638*4882a593Smuzhiyun struct ppc440spe_adma_chan *ppc440spe_chan;
3639*4882a593Smuzhiyun
3640*4882a593Smuzhiyun ppc440spe_chan = to_ppc440spe_adma_chan(chan);
3641*4882a593Smuzhiyun dev_dbg(ppc440spe_chan->device->common.dev,
3642*4882a593Smuzhiyun "ppc440spe adma%d: %s %d \n", ppc440spe_chan->device->id,
3643*4882a593Smuzhiyun __func__, ppc440spe_chan->pending);
3644*4882a593Smuzhiyun
3645*4882a593Smuzhiyun if (ppc440spe_chan->pending) {
3646*4882a593Smuzhiyun ppc440spe_chan->pending = 0;
3647*4882a593Smuzhiyun ppc440spe_chan_append(ppc440spe_chan);
3648*4882a593Smuzhiyun }
3649*4882a593Smuzhiyun }
3650*4882a593Smuzhiyun
3651*4882a593Smuzhiyun /**
3652*4882a593Smuzhiyun * ppc440spe_chan_start_null_xor - initiate the first XOR operation (DMA engines
3653*4882a593Smuzhiyun * use FIFOs (as opposite to chains used in XOR) so this is a XOR
3654*4882a593Smuzhiyun * specific operation)
3655*4882a593Smuzhiyun */
ppc440spe_chan_start_null_xor(struct ppc440spe_adma_chan * chan)3656*4882a593Smuzhiyun static void ppc440spe_chan_start_null_xor(struct ppc440spe_adma_chan *chan)
3657*4882a593Smuzhiyun {
3658*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *sw_desc, *group_start;
3659*4882a593Smuzhiyun dma_cookie_t cookie;
3660*4882a593Smuzhiyun int slot_cnt, slots_per_op;
3661*4882a593Smuzhiyun
3662*4882a593Smuzhiyun dev_dbg(chan->device->common.dev,
3663*4882a593Smuzhiyun "ppc440spe adma%d: %s\n", chan->device->id, __func__);
3664*4882a593Smuzhiyun
3665*4882a593Smuzhiyun spin_lock_bh(&chan->lock);
3666*4882a593Smuzhiyun slot_cnt = ppc440spe_chan_xor_slot_count(0, 2, &slots_per_op);
3667*4882a593Smuzhiyun sw_desc = ppc440spe_adma_alloc_slots(chan, slot_cnt, slots_per_op);
3668*4882a593Smuzhiyun if (sw_desc) {
3669*4882a593Smuzhiyun group_start = sw_desc->group_head;
3670*4882a593Smuzhiyun list_splice_init(&sw_desc->group_list, &chan->chain);
3671*4882a593Smuzhiyun async_tx_ack(&sw_desc->async_tx);
3672*4882a593Smuzhiyun ppc440spe_desc_init_null_xor(group_start);
3673*4882a593Smuzhiyun
3674*4882a593Smuzhiyun cookie = dma_cookie_assign(&sw_desc->async_tx);
3675*4882a593Smuzhiyun
3676*4882a593Smuzhiyun /* initialize the completed cookie to be less than
3677*4882a593Smuzhiyun * the most recently used cookie
3678*4882a593Smuzhiyun */
3679*4882a593Smuzhiyun chan->common.completed_cookie = cookie - 1;
3680*4882a593Smuzhiyun
3681*4882a593Smuzhiyun /* channel should not be busy */
3682*4882a593Smuzhiyun BUG_ON(ppc440spe_chan_is_busy(chan));
3683*4882a593Smuzhiyun
3684*4882a593Smuzhiyun /* set the descriptor address */
3685*4882a593Smuzhiyun ppc440spe_chan_set_first_xor_descriptor(chan, sw_desc);
3686*4882a593Smuzhiyun
3687*4882a593Smuzhiyun /* run the descriptor */
3688*4882a593Smuzhiyun ppc440spe_chan_run(chan);
3689*4882a593Smuzhiyun } else
3690*4882a593Smuzhiyun printk(KERN_ERR "ppc440spe adma%d"
3691*4882a593Smuzhiyun " failed to allocate null descriptor\n",
3692*4882a593Smuzhiyun chan->device->id);
3693*4882a593Smuzhiyun spin_unlock_bh(&chan->lock);
3694*4882a593Smuzhiyun }
3695*4882a593Smuzhiyun
3696*4882a593Smuzhiyun /**
3697*4882a593Smuzhiyun * ppc440spe_test_raid6 - test are RAID-6 capabilities enabled successfully.
3698*4882a593Smuzhiyun * For this we just perform one WXOR operation with the same source
3699*4882a593Smuzhiyun * and destination addresses, the GF-multiplier is 1; so if RAID-6
3700*4882a593Smuzhiyun * capabilities are enabled then we'll get src/dst filled with zero.
3701*4882a593Smuzhiyun */
ppc440spe_test_raid6(struct ppc440spe_adma_chan * chan)3702*4882a593Smuzhiyun static int ppc440spe_test_raid6(struct ppc440spe_adma_chan *chan)
3703*4882a593Smuzhiyun {
3704*4882a593Smuzhiyun struct ppc440spe_adma_desc_slot *sw_desc, *iter;
3705*4882a593Smuzhiyun struct page *pg;
3706*4882a593Smuzhiyun char *a;
3707*4882a593Smuzhiyun dma_addr_t dma_addr, addrs[2];
3708*4882a593Smuzhiyun unsigned long op = 0;
3709*4882a593Smuzhiyun int rval = 0;
3710*4882a593Smuzhiyun
3711*4882a593Smuzhiyun set_bit(PPC440SPE_DESC_WXOR, &op);
3712*4882a593Smuzhiyun
3713*4882a593Smuzhiyun pg = alloc_page(GFP_KERNEL);
3714*4882a593Smuzhiyun if (!pg)
3715*4882a593Smuzhiyun return -ENOMEM;
3716*4882a593Smuzhiyun
3717*4882a593Smuzhiyun spin_lock_bh(&chan->lock);
3718*4882a593Smuzhiyun sw_desc = ppc440spe_adma_alloc_slots(chan, 1, 1);
3719*4882a593Smuzhiyun if (sw_desc) {
3720*4882a593Smuzhiyun /* 1 src, 1 dsr, int_ena, WXOR */
3721*4882a593Smuzhiyun ppc440spe_desc_init_dma01pq(sw_desc, 1, 1, 1, op);
3722*4882a593Smuzhiyun list_for_each_entry(iter, &sw_desc->group_list, chain_node) {
3723*4882a593Smuzhiyun ppc440spe_desc_set_byte_count(iter, chan, PAGE_SIZE);
3724*4882a593Smuzhiyun iter->unmap_len = PAGE_SIZE;
3725*4882a593Smuzhiyun }
3726*4882a593Smuzhiyun } else {
3727*4882a593Smuzhiyun rval = -EFAULT;
3728*4882a593Smuzhiyun spin_unlock_bh(&chan->lock);
3729*4882a593Smuzhiyun goto exit;
3730*4882a593Smuzhiyun }
3731*4882a593Smuzhiyun spin_unlock_bh(&chan->lock);
3732*4882a593Smuzhiyun
3733*4882a593Smuzhiyun /* Fill the test page with ones */
3734*4882a593Smuzhiyun memset(page_address(pg), 0xFF, PAGE_SIZE);
3735*4882a593Smuzhiyun dma_addr = dma_map_page(chan->device->dev, pg, 0,
3736*4882a593Smuzhiyun PAGE_SIZE, DMA_BIDIRECTIONAL);
3737*4882a593Smuzhiyun
3738*4882a593Smuzhiyun /* Setup addresses */
3739*4882a593Smuzhiyun ppc440spe_adma_pq_set_src(sw_desc, dma_addr, 0);
3740*4882a593Smuzhiyun ppc440spe_adma_pq_set_src_mult(sw_desc, 1, 0, 0);
3741*4882a593Smuzhiyun addrs[0] = dma_addr;
3742*4882a593Smuzhiyun addrs[1] = 0;
3743*4882a593Smuzhiyun ppc440spe_adma_pq_set_dest(sw_desc, addrs, DMA_PREP_PQ_DISABLE_Q);
3744*4882a593Smuzhiyun
3745*4882a593Smuzhiyun async_tx_ack(&sw_desc->async_tx);
3746*4882a593Smuzhiyun sw_desc->async_tx.callback = ppc440spe_test_callback;
3747*4882a593Smuzhiyun sw_desc->async_tx.callback_param = NULL;
3748*4882a593Smuzhiyun
3749*4882a593Smuzhiyun init_completion(&ppc440spe_r6_test_comp);
3750*4882a593Smuzhiyun
3751*4882a593Smuzhiyun ppc440spe_adma_tx_submit(&sw_desc->async_tx);
3752*4882a593Smuzhiyun ppc440spe_adma_issue_pending(&chan->common);
3753*4882a593Smuzhiyun
3754*4882a593Smuzhiyun wait_for_completion(&ppc440spe_r6_test_comp);
3755*4882a593Smuzhiyun
3756*4882a593Smuzhiyun /* Now check if the test page is zeroed */
3757*4882a593Smuzhiyun a = page_address(pg);
3758*4882a593Smuzhiyun if ((*(u32 *)a) == 0 && memcmp(a, a+4, PAGE_SIZE-4) == 0) {
3759*4882a593Smuzhiyun /* page is zero - RAID-6 enabled */
3760*4882a593Smuzhiyun rval = 0;
3761*4882a593Smuzhiyun } else {
3762*4882a593Smuzhiyun /* RAID-6 was not enabled */
3763*4882a593Smuzhiyun rval = -EINVAL;
3764*4882a593Smuzhiyun }
3765*4882a593Smuzhiyun exit:
3766*4882a593Smuzhiyun __free_page(pg);
3767*4882a593Smuzhiyun return rval;
3768*4882a593Smuzhiyun }
3769*4882a593Smuzhiyun
ppc440spe_adma_init_capabilities(struct ppc440spe_adma_device * adev)3770*4882a593Smuzhiyun static void ppc440spe_adma_init_capabilities(struct ppc440spe_adma_device *adev)
3771*4882a593Smuzhiyun {
3772*4882a593Smuzhiyun switch (adev->id) {
3773*4882a593Smuzhiyun case PPC440SPE_DMA0_ID:
3774*4882a593Smuzhiyun case PPC440SPE_DMA1_ID:
3775*4882a593Smuzhiyun dma_cap_set(DMA_MEMCPY, adev->common.cap_mask);
3776*4882a593Smuzhiyun dma_cap_set(DMA_INTERRUPT, adev->common.cap_mask);
3777*4882a593Smuzhiyun dma_cap_set(DMA_PQ, adev->common.cap_mask);
3778*4882a593Smuzhiyun dma_cap_set(DMA_PQ_VAL, adev->common.cap_mask);
3779*4882a593Smuzhiyun dma_cap_set(DMA_XOR_VAL, adev->common.cap_mask);
3780*4882a593Smuzhiyun break;
3781*4882a593Smuzhiyun case PPC440SPE_XOR_ID:
3782*4882a593Smuzhiyun dma_cap_set(DMA_XOR, adev->common.cap_mask);
3783*4882a593Smuzhiyun dma_cap_set(DMA_PQ, adev->common.cap_mask);
3784*4882a593Smuzhiyun dma_cap_set(DMA_INTERRUPT, adev->common.cap_mask);
3785*4882a593Smuzhiyun adev->common.cap_mask = adev->common.cap_mask;
3786*4882a593Smuzhiyun break;
3787*4882a593Smuzhiyun }
3788*4882a593Smuzhiyun
3789*4882a593Smuzhiyun /* Set base routines */
3790*4882a593Smuzhiyun adev->common.device_alloc_chan_resources =
3791*4882a593Smuzhiyun ppc440spe_adma_alloc_chan_resources;
3792*4882a593Smuzhiyun adev->common.device_free_chan_resources =
3793*4882a593Smuzhiyun ppc440spe_adma_free_chan_resources;
3794*4882a593Smuzhiyun adev->common.device_tx_status = ppc440spe_adma_tx_status;
3795*4882a593Smuzhiyun adev->common.device_issue_pending = ppc440spe_adma_issue_pending;
3796*4882a593Smuzhiyun
3797*4882a593Smuzhiyun /* Set prep routines based on capability */
3798*4882a593Smuzhiyun if (dma_has_cap(DMA_MEMCPY, adev->common.cap_mask)) {
3799*4882a593Smuzhiyun adev->common.device_prep_dma_memcpy =
3800*4882a593Smuzhiyun ppc440spe_adma_prep_dma_memcpy;
3801*4882a593Smuzhiyun }
3802*4882a593Smuzhiyun if (dma_has_cap(DMA_XOR, adev->common.cap_mask)) {
3803*4882a593Smuzhiyun adev->common.max_xor = XOR_MAX_OPS;
3804*4882a593Smuzhiyun adev->common.device_prep_dma_xor =
3805*4882a593Smuzhiyun ppc440spe_adma_prep_dma_xor;
3806*4882a593Smuzhiyun }
3807*4882a593Smuzhiyun if (dma_has_cap(DMA_PQ, adev->common.cap_mask)) {
3808*4882a593Smuzhiyun switch (adev->id) {
3809*4882a593Smuzhiyun case PPC440SPE_DMA0_ID:
3810*4882a593Smuzhiyun dma_set_maxpq(&adev->common,
3811*4882a593Smuzhiyun DMA0_FIFO_SIZE / sizeof(struct dma_cdb), 0);
3812*4882a593Smuzhiyun break;
3813*4882a593Smuzhiyun case PPC440SPE_DMA1_ID:
3814*4882a593Smuzhiyun dma_set_maxpq(&adev->common,
3815*4882a593Smuzhiyun DMA1_FIFO_SIZE / sizeof(struct dma_cdb), 0);
3816*4882a593Smuzhiyun break;
3817*4882a593Smuzhiyun case PPC440SPE_XOR_ID:
3818*4882a593Smuzhiyun adev->common.max_pq = XOR_MAX_OPS * 3;
3819*4882a593Smuzhiyun break;
3820*4882a593Smuzhiyun }
3821*4882a593Smuzhiyun adev->common.device_prep_dma_pq =
3822*4882a593Smuzhiyun ppc440spe_adma_prep_dma_pq;
3823*4882a593Smuzhiyun }
3824*4882a593Smuzhiyun if (dma_has_cap(DMA_PQ_VAL, adev->common.cap_mask)) {
3825*4882a593Smuzhiyun switch (adev->id) {
3826*4882a593Smuzhiyun case PPC440SPE_DMA0_ID:
3827*4882a593Smuzhiyun adev->common.max_pq = DMA0_FIFO_SIZE /
3828*4882a593Smuzhiyun sizeof(struct dma_cdb);
3829*4882a593Smuzhiyun break;
3830*4882a593Smuzhiyun case PPC440SPE_DMA1_ID:
3831*4882a593Smuzhiyun adev->common.max_pq = DMA1_FIFO_SIZE /
3832*4882a593Smuzhiyun sizeof(struct dma_cdb);
3833*4882a593Smuzhiyun break;
3834*4882a593Smuzhiyun }
3835*4882a593Smuzhiyun adev->common.device_prep_dma_pq_val =
3836*4882a593Smuzhiyun ppc440spe_adma_prep_dma_pqzero_sum;
3837*4882a593Smuzhiyun }
3838*4882a593Smuzhiyun if (dma_has_cap(DMA_XOR_VAL, adev->common.cap_mask)) {
3839*4882a593Smuzhiyun switch (adev->id) {
3840*4882a593Smuzhiyun case PPC440SPE_DMA0_ID:
3841*4882a593Smuzhiyun adev->common.max_xor = DMA0_FIFO_SIZE /
3842*4882a593Smuzhiyun sizeof(struct dma_cdb);
3843*4882a593Smuzhiyun break;
3844*4882a593Smuzhiyun case PPC440SPE_DMA1_ID:
3845*4882a593Smuzhiyun adev->common.max_xor = DMA1_FIFO_SIZE /
3846*4882a593Smuzhiyun sizeof(struct dma_cdb);
3847*4882a593Smuzhiyun break;
3848*4882a593Smuzhiyun }
3849*4882a593Smuzhiyun adev->common.device_prep_dma_xor_val =
3850*4882a593Smuzhiyun ppc440spe_adma_prep_dma_xor_zero_sum;
3851*4882a593Smuzhiyun }
3852*4882a593Smuzhiyun if (dma_has_cap(DMA_INTERRUPT, adev->common.cap_mask)) {
3853*4882a593Smuzhiyun adev->common.device_prep_dma_interrupt =
3854*4882a593Smuzhiyun ppc440spe_adma_prep_dma_interrupt;
3855*4882a593Smuzhiyun }
3856*4882a593Smuzhiyun pr_info("%s: AMCC(R) PPC440SP(E) ADMA Engine: "
3857*4882a593Smuzhiyun "( %s%s%s%s%s%s)\n",
3858*4882a593Smuzhiyun dev_name(adev->dev),
3859*4882a593Smuzhiyun dma_has_cap(DMA_PQ, adev->common.cap_mask) ? "pq " : "",
3860*4882a593Smuzhiyun dma_has_cap(DMA_PQ_VAL, adev->common.cap_mask) ? "pq_val " : "",
3861*4882a593Smuzhiyun dma_has_cap(DMA_XOR, adev->common.cap_mask) ? "xor " : "",
3862*4882a593Smuzhiyun dma_has_cap(DMA_XOR_VAL, adev->common.cap_mask) ? "xor_val " : "",
3863*4882a593Smuzhiyun dma_has_cap(DMA_MEMCPY, adev->common.cap_mask) ? "memcpy " : "",
3864*4882a593Smuzhiyun dma_has_cap(DMA_INTERRUPT, adev->common.cap_mask) ? "intr " : "");
3865*4882a593Smuzhiyun }
3866*4882a593Smuzhiyun
ppc440spe_adma_setup_irqs(struct ppc440spe_adma_device * adev,struct ppc440spe_adma_chan * chan,int * initcode)3867*4882a593Smuzhiyun static int ppc440spe_adma_setup_irqs(struct ppc440spe_adma_device *adev,
3868*4882a593Smuzhiyun struct ppc440spe_adma_chan *chan,
3869*4882a593Smuzhiyun int *initcode)
3870*4882a593Smuzhiyun {
3871*4882a593Smuzhiyun struct platform_device *ofdev;
3872*4882a593Smuzhiyun struct device_node *np;
3873*4882a593Smuzhiyun int ret;
3874*4882a593Smuzhiyun
3875*4882a593Smuzhiyun ofdev = container_of(adev->dev, struct platform_device, dev);
3876*4882a593Smuzhiyun np = ofdev->dev.of_node;
3877*4882a593Smuzhiyun if (adev->id != PPC440SPE_XOR_ID) {
3878*4882a593Smuzhiyun adev->err_irq = irq_of_parse_and_map(np, 1);
3879*4882a593Smuzhiyun if (!adev->err_irq) {
3880*4882a593Smuzhiyun dev_warn(adev->dev, "no err irq resource?\n");
3881*4882a593Smuzhiyun *initcode = PPC_ADMA_INIT_IRQ2;
3882*4882a593Smuzhiyun adev->err_irq = -ENXIO;
3883*4882a593Smuzhiyun } else
3884*4882a593Smuzhiyun atomic_inc(&ppc440spe_adma_err_irq_ref);
3885*4882a593Smuzhiyun } else {
3886*4882a593Smuzhiyun adev->err_irq = -ENXIO;
3887*4882a593Smuzhiyun }
3888*4882a593Smuzhiyun
3889*4882a593Smuzhiyun adev->irq = irq_of_parse_and_map(np, 0);
3890*4882a593Smuzhiyun if (!adev->irq) {
3891*4882a593Smuzhiyun dev_err(adev->dev, "no irq resource\n");
3892*4882a593Smuzhiyun *initcode = PPC_ADMA_INIT_IRQ1;
3893*4882a593Smuzhiyun ret = -ENXIO;
3894*4882a593Smuzhiyun goto err_irq_map;
3895*4882a593Smuzhiyun }
3896*4882a593Smuzhiyun dev_dbg(adev->dev, "irq %d, err irq %d\n",
3897*4882a593Smuzhiyun adev->irq, adev->err_irq);
3898*4882a593Smuzhiyun
3899*4882a593Smuzhiyun ret = request_irq(adev->irq, ppc440spe_adma_eot_handler,
3900*4882a593Smuzhiyun 0, dev_driver_string(adev->dev), chan);
3901*4882a593Smuzhiyun if (ret) {
3902*4882a593Smuzhiyun dev_err(adev->dev, "can't request irq %d\n",
3903*4882a593Smuzhiyun adev->irq);
3904*4882a593Smuzhiyun *initcode = PPC_ADMA_INIT_IRQ1;
3905*4882a593Smuzhiyun ret = -EIO;
3906*4882a593Smuzhiyun goto err_req1;
3907*4882a593Smuzhiyun }
3908*4882a593Smuzhiyun
3909*4882a593Smuzhiyun /* only DMA engines have a separate error IRQ
3910*4882a593Smuzhiyun * so it's Ok if err_irq < 0 in XOR engine case.
3911*4882a593Smuzhiyun */
3912*4882a593Smuzhiyun if (adev->err_irq > 0) {
3913*4882a593Smuzhiyun /* both DMA engines share common error IRQ */
3914*4882a593Smuzhiyun ret = request_irq(adev->err_irq,
3915*4882a593Smuzhiyun ppc440spe_adma_err_handler,
3916*4882a593Smuzhiyun IRQF_SHARED,
3917*4882a593Smuzhiyun dev_driver_string(adev->dev),
3918*4882a593Smuzhiyun chan);
3919*4882a593Smuzhiyun if (ret) {
3920*4882a593Smuzhiyun dev_err(adev->dev, "can't request irq %d\n",
3921*4882a593Smuzhiyun adev->err_irq);
3922*4882a593Smuzhiyun *initcode = PPC_ADMA_INIT_IRQ2;
3923*4882a593Smuzhiyun ret = -EIO;
3924*4882a593Smuzhiyun goto err_req2;
3925*4882a593Smuzhiyun }
3926*4882a593Smuzhiyun }
3927*4882a593Smuzhiyun
3928*4882a593Smuzhiyun if (adev->id == PPC440SPE_XOR_ID) {
3929*4882a593Smuzhiyun /* enable XOR engine interrupts */
3930*4882a593Smuzhiyun iowrite32be(XOR_IE_CBCIE_BIT | XOR_IE_ICBIE_BIT |
3931*4882a593Smuzhiyun XOR_IE_ICIE_BIT | XOR_IE_RPTIE_BIT,
3932*4882a593Smuzhiyun &adev->xor_reg->ier);
3933*4882a593Smuzhiyun } else {
3934*4882a593Smuzhiyun u32 mask, enable;
3935*4882a593Smuzhiyun
3936*4882a593Smuzhiyun np = of_find_compatible_node(NULL, NULL, "ibm,i2o-440spe");
3937*4882a593Smuzhiyun if (!np) {
3938*4882a593Smuzhiyun pr_err("%s: can't find I2O device tree node\n",
3939*4882a593Smuzhiyun __func__);
3940*4882a593Smuzhiyun ret = -ENODEV;
3941*4882a593Smuzhiyun goto err_req2;
3942*4882a593Smuzhiyun }
3943*4882a593Smuzhiyun adev->i2o_reg = of_iomap(np, 0);
3944*4882a593Smuzhiyun if (!adev->i2o_reg) {
3945*4882a593Smuzhiyun pr_err("%s: failed to map I2O registers\n", __func__);
3946*4882a593Smuzhiyun of_node_put(np);
3947*4882a593Smuzhiyun ret = -EINVAL;
3948*4882a593Smuzhiyun goto err_req2;
3949*4882a593Smuzhiyun }
3950*4882a593Smuzhiyun of_node_put(np);
3951*4882a593Smuzhiyun /* Unmask 'CS FIFO Attention' interrupts and
3952*4882a593Smuzhiyun * enable generating interrupts on errors
3953*4882a593Smuzhiyun */
3954*4882a593Smuzhiyun enable = (adev->id == PPC440SPE_DMA0_ID) ?
3955*4882a593Smuzhiyun ~(I2O_IOPIM_P0SNE | I2O_IOPIM_P0EM) :
3956*4882a593Smuzhiyun ~(I2O_IOPIM_P1SNE | I2O_IOPIM_P1EM);
3957*4882a593Smuzhiyun mask = ioread32(&adev->i2o_reg->iopim) & enable;
3958*4882a593Smuzhiyun iowrite32(mask, &adev->i2o_reg->iopim);
3959*4882a593Smuzhiyun }
3960*4882a593Smuzhiyun return 0;
3961*4882a593Smuzhiyun
3962*4882a593Smuzhiyun err_req2:
3963*4882a593Smuzhiyun free_irq(adev->irq, chan);
3964*4882a593Smuzhiyun err_req1:
3965*4882a593Smuzhiyun irq_dispose_mapping(adev->irq);
3966*4882a593Smuzhiyun err_irq_map:
3967*4882a593Smuzhiyun if (adev->err_irq > 0) {
3968*4882a593Smuzhiyun if (atomic_dec_and_test(&ppc440spe_adma_err_irq_ref))
3969*4882a593Smuzhiyun irq_dispose_mapping(adev->err_irq);
3970*4882a593Smuzhiyun }
3971*4882a593Smuzhiyun return ret;
3972*4882a593Smuzhiyun }
3973*4882a593Smuzhiyun
ppc440spe_adma_release_irqs(struct ppc440spe_adma_device * adev,struct ppc440spe_adma_chan * chan)3974*4882a593Smuzhiyun static void ppc440spe_adma_release_irqs(struct ppc440spe_adma_device *adev,
3975*4882a593Smuzhiyun struct ppc440spe_adma_chan *chan)
3976*4882a593Smuzhiyun {
3977*4882a593Smuzhiyun u32 mask, disable;
3978*4882a593Smuzhiyun
3979*4882a593Smuzhiyun if (adev->id == PPC440SPE_XOR_ID) {
3980*4882a593Smuzhiyun /* disable XOR engine interrupts */
3981*4882a593Smuzhiyun mask = ioread32be(&adev->xor_reg->ier);
3982*4882a593Smuzhiyun mask &= ~(XOR_IE_CBCIE_BIT | XOR_IE_ICBIE_BIT |
3983*4882a593Smuzhiyun XOR_IE_ICIE_BIT | XOR_IE_RPTIE_BIT);
3984*4882a593Smuzhiyun iowrite32be(mask, &adev->xor_reg->ier);
3985*4882a593Smuzhiyun } else {
3986*4882a593Smuzhiyun /* disable DMAx engine interrupts */
3987*4882a593Smuzhiyun disable = (adev->id == PPC440SPE_DMA0_ID) ?
3988*4882a593Smuzhiyun (I2O_IOPIM_P0SNE | I2O_IOPIM_P0EM) :
3989*4882a593Smuzhiyun (I2O_IOPIM_P1SNE | I2O_IOPIM_P1EM);
3990*4882a593Smuzhiyun mask = ioread32(&adev->i2o_reg->iopim) | disable;
3991*4882a593Smuzhiyun iowrite32(mask, &adev->i2o_reg->iopim);
3992*4882a593Smuzhiyun }
3993*4882a593Smuzhiyun free_irq(adev->irq, chan);
3994*4882a593Smuzhiyun irq_dispose_mapping(adev->irq);
3995*4882a593Smuzhiyun if (adev->err_irq > 0) {
3996*4882a593Smuzhiyun free_irq(adev->err_irq, chan);
3997*4882a593Smuzhiyun if (atomic_dec_and_test(&ppc440spe_adma_err_irq_ref)) {
3998*4882a593Smuzhiyun irq_dispose_mapping(adev->err_irq);
3999*4882a593Smuzhiyun iounmap(adev->i2o_reg);
4000*4882a593Smuzhiyun }
4001*4882a593Smuzhiyun }
4002*4882a593Smuzhiyun }
4003*4882a593Smuzhiyun
4004*4882a593Smuzhiyun /**
4005*4882a593Smuzhiyun * ppc440spe_adma_probe - probe the asynch device
4006*4882a593Smuzhiyun */
ppc440spe_adma_probe(struct platform_device * ofdev)4007*4882a593Smuzhiyun static int ppc440spe_adma_probe(struct platform_device *ofdev)
4008*4882a593Smuzhiyun {
4009*4882a593Smuzhiyun struct device_node *np = ofdev->dev.of_node;
4010*4882a593Smuzhiyun struct resource res;
4011*4882a593Smuzhiyun struct ppc440spe_adma_device *adev;
4012*4882a593Smuzhiyun struct ppc440spe_adma_chan *chan;
4013*4882a593Smuzhiyun struct ppc_dma_chan_ref *ref, *_ref;
4014*4882a593Smuzhiyun int ret = 0, initcode = PPC_ADMA_INIT_OK;
4015*4882a593Smuzhiyun const u32 *idx;
4016*4882a593Smuzhiyun int len;
4017*4882a593Smuzhiyun void *regs;
4018*4882a593Smuzhiyun u32 id, pool_size;
4019*4882a593Smuzhiyun
4020*4882a593Smuzhiyun if (of_device_is_compatible(np, "amcc,xor-accelerator")) {
4021*4882a593Smuzhiyun id = PPC440SPE_XOR_ID;
4022*4882a593Smuzhiyun /* As far as the XOR engine is concerned, it does not
4023*4882a593Smuzhiyun * use FIFOs but uses linked list. So there is no dependency
4024*4882a593Smuzhiyun * between pool size to allocate and the engine configuration.
4025*4882a593Smuzhiyun */
4026*4882a593Smuzhiyun pool_size = PAGE_SIZE << 1;
4027*4882a593Smuzhiyun } else {
4028*4882a593Smuzhiyun /* it is DMA0 or DMA1 */
4029*4882a593Smuzhiyun idx = of_get_property(np, "cell-index", &len);
4030*4882a593Smuzhiyun if (!idx || (len != sizeof(u32))) {
4031*4882a593Smuzhiyun dev_err(&ofdev->dev, "Device node %pOF has missing "
4032*4882a593Smuzhiyun "or invalid cell-index property\n",
4033*4882a593Smuzhiyun np);
4034*4882a593Smuzhiyun return -EINVAL;
4035*4882a593Smuzhiyun }
4036*4882a593Smuzhiyun id = *idx;
4037*4882a593Smuzhiyun /* DMA0,1 engines use FIFO to maintain CDBs, so we
4038*4882a593Smuzhiyun * should allocate the pool accordingly to size of this
4039*4882a593Smuzhiyun * FIFO. Thus, the pool size depends on the FIFO depth:
4040*4882a593Smuzhiyun * how much CDBs pointers the FIFO may contain then so
4041*4882a593Smuzhiyun * much CDBs we should provide in the pool.
4042*4882a593Smuzhiyun * That is
4043*4882a593Smuzhiyun * CDB size = 32B;
4044*4882a593Smuzhiyun * CDBs number = (DMA0_FIFO_SIZE >> 3);
4045*4882a593Smuzhiyun * Pool size = CDBs number * CDB size =
4046*4882a593Smuzhiyun * = (DMA0_FIFO_SIZE >> 3) << 5 = DMA0_FIFO_SIZE << 2.
4047*4882a593Smuzhiyun */
4048*4882a593Smuzhiyun pool_size = (id == PPC440SPE_DMA0_ID) ?
4049*4882a593Smuzhiyun DMA0_FIFO_SIZE : DMA1_FIFO_SIZE;
4050*4882a593Smuzhiyun pool_size <<= 2;
4051*4882a593Smuzhiyun }
4052*4882a593Smuzhiyun
4053*4882a593Smuzhiyun if (of_address_to_resource(np, 0, &res)) {
4054*4882a593Smuzhiyun dev_err(&ofdev->dev, "failed to get memory resource\n");
4055*4882a593Smuzhiyun initcode = PPC_ADMA_INIT_MEMRES;
4056*4882a593Smuzhiyun ret = -ENODEV;
4057*4882a593Smuzhiyun goto out;
4058*4882a593Smuzhiyun }
4059*4882a593Smuzhiyun
4060*4882a593Smuzhiyun if (!request_mem_region(res.start, resource_size(&res),
4061*4882a593Smuzhiyun dev_driver_string(&ofdev->dev))) {
4062*4882a593Smuzhiyun dev_err(&ofdev->dev, "failed to request memory region %pR\n",
4063*4882a593Smuzhiyun &res);
4064*4882a593Smuzhiyun initcode = PPC_ADMA_INIT_MEMREG;
4065*4882a593Smuzhiyun ret = -EBUSY;
4066*4882a593Smuzhiyun goto out;
4067*4882a593Smuzhiyun }
4068*4882a593Smuzhiyun
4069*4882a593Smuzhiyun /* create a device */
4070*4882a593Smuzhiyun adev = kzalloc(sizeof(*adev), GFP_KERNEL);
4071*4882a593Smuzhiyun if (!adev) {
4072*4882a593Smuzhiyun initcode = PPC_ADMA_INIT_ALLOC;
4073*4882a593Smuzhiyun ret = -ENOMEM;
4074*4882a593Smuzhiyun goto err_adev_alloc;
4075*4882a593Smuzhiyun }
4076*4882a593Smuzhiyun
4077*4882a593Smuzhiyun adev->id = id;
4078*4882a593Smuzhiyun adev->pool_size = pool_size;
4079*4882a593Smuzhiyun /* allocate coherent memory for hardware descriptors */
4080*4882a593Smuzhiyun adev->dma_desc_pool_virt = dma_alloc_coherent(&ofdev->dev,
4081*4882a593Smuzhiyun adev->pool_size, &adev->dma_desc_pool,
4082*4882a593Smuzhiyun GFP_KERNEL);
4083*4882a593Smuzhiyun if (adev->dma_desc_pool_virt == NULL) {
4084*4882a593Smuzhiyun dev_err(&ofdev->dev, "failed to allocate %d bytes of coherent "
4085*4882a593Smuzhiyun "memory for hardware descriptors\n",
4086*4882a593Smuzhiyun adev->pool_size);
4087*4882a593Smuzhiyun initcode = PPC_ADMA_INIT_COHERENT;
4088*4882a593Smuzhiyun ret = -ENOMEM;
4089*4882a593Smuzhiyun goto err_dma_alloc;
4090*4882a593Smuzhiyun }
4091*4882a593Smuzhiyun dev_dbg(&ofdev->dev, "allocated descriptor pool virt 0x%p phys 0x%llx\n",
4092*4882a593Smuzhiyun adev->dma_desc_pool_virt, (u64)adev->dma_desc_pool);
4093*4882a593Smuzhiyun
4094*4882a593Smuzhiyun regs = ioremap(res.start, resource_size(&res));
4095*4882a593Smuzhiyun if (!regs) {
4096*4882a593Smuzhiyun dev_err(&ofdev->dev, "failed to ioremap regs!\n");
4097*4882a593Smuzhiyun ret = -ENOMEM;
4098*4882a593Smuzhiyun goto err_regs_alloc;
4099*4882a593Smuzhiyun }
4100*4882a593Smuzhiyun
4101*4882a593Smuzhiyun if (adev->id == PPC440SPE_XOR_ID) {
4102*4882a593Smuzhiyun adev->xor_reg = regs;
4103*4882a593Smuzhiyun /* Reset XOR */
4104*4882a593Smuzhiyun iowrite32be(XOR_CRSR_XASR_BIT, &adev->xor_reg->crsr);
4105*4882a593Smuzhiyun iowrite32be(XOR_CRSR_64BA_BIT, &adev->xor_reg->crrr);
4106*4882a593Smuzhiyun } else {
4107*4882a593Smuzhiyun size_t fifo_size = (adev->id == PPC440SPE_DMA0_ID) ?
4108*4882a593Smuzhiyun DMA0_FIFO_SIZE : DMA1_FIFO_SIZE;
4109*4882a593Smuzhiyun adev->dma_reg = regs;
4110*4882a593Smuzhiyun /* DMAx_FIFO_SIZE is defined in bytes,
4111*4882a593Smuzhiyun * <fsiz> - is defined in number of CDB pointers (8byte).
4112*4882a593Smuzhiyun * DMA FIFO Length = CSlength + CPlength, where
4113*4882a593Smuzhiyun * CSlength = CPlength = (fsiz + 1) * 8.
4114*4882a593Smuzhiyun */
4115*4882a593Smuzhiyun iowrite32(DMA_FIFO_ENABLE | ((fifo_size >> 3) - 2),
4116*4882a593Smuzhiyun &adev->dma_reg->fsiz);
4117*4882a593Smuzhiyun /* Configure DMA engine */
4118*4882a593Smuzhiyun iowrite32(DMA_CFG_DXEPR_HP | DMA_CFG_DFMPP_HP | DMA_CFG_FALGN,
4119*4882a593Smuzhiyun &adev->dma_reg->cfg);
4120*4882a593Smuzhiyun /* Clear Status */
4121*4882a593Smuzhiyun iowrite32(~0, &adev->dma_reg->dsts);
4122*4882a593Smuzhiyun }
4123*4882a593Smuzhiyun
4124*4882a593Smuzhiyun adev->dev = &ofdev->dev;
4125*4882a593Smuzhiyun adev->common.dev = &ofdev->dev;
4126*4882a593Smuzhiyun INIT_LIST_HEAD(&adev->common.channels);
4127*4882a593Smuzhiyun platform_set_drvdata(ofdev, adev);
4128*4882a593Smuzhiyun
4129*4882a593Smuzhiyun /* create a channel */
4130*4882a593Smuzhiyun chan = kzalloc(sizeof(*chan), GFP_KERNEL);
4131*4882a593Smuzhiyun if (!chan) {
4132*4882a593Smuzhiyun initcode = PPC_ADMA_INIT_CHANNEL;
4133*4882a593Smuzhiyun ret = -ENOMEM;
4134*4882a593Smuzhiyun goto err_chan_alloc;
4135*4882a593Smuzhiyun }
4136*4882a593Smuzhiyun
4137*4882a593Smuzhiyun spin_lock_init(&chan->lock);
4138*4882a593Smuzhiyun INIT_LIST_HEAD(&chan->chain);
4139*4882a593Smuzhiyun INIT_LIST_HEAD(&chan->all_slots);
4140*4882a593Smuzhiyun chan->device = adev;
4141*4882a593Smuzhiyun chan->common.device = &adev->common;
4142*4882a593Smuzhiyun dma_cookie_init(&chan->common);
4143*4882a593Smuzhiyun list_add_tail(&chan->common.device_node, &adev->common.channels);
4144*4882a593Smuzhiyun tasklet_setup(&chan->irq_tasklet, ppc440spe_adma_tasklet);
4145*4882a593Smuzhiyun
4146*4882a593Smuzhiyun /* allocate and map helper pages for async validation or
4147*4882a593Smuzhiyun * async_mult/async_sum_product operations on DMA0/1.
4148*4882a593Smuzhiyun */
4149*4882a593Smuzhiyun if (adev->id != PPC440SPE_XOR_ID) {
4150*4882a593Smuzhiyun chan->pdest_page = alloc_page(GFP_KERNEL);
4151*4882a593Smuzhiyun chan->qdest_page = alloc_page(GFP_KERNEL);
4152*4882a593Smuzhiyun if (!chan->pdest_page ||
4153*4882a593Smuzhiyun !chan->qdest_page) {
4154*4882a593Smuzhiyun if (chan->pdest_page)
4155*4882a593Smuzhiyun __free_page(chan->pdest_page);
4156*4882a593Smuzhiyun if (chan->qdest_page)
4157*4882a593Smuzhiyun __free_page(chan->qdest_page);
4158*4882a593Smuzhiyun ret = -ENOMEM;
4159*4882a593Smuzhiyun goto err_page_alloc;
4160*4882a593Smuzhiyun }
4161*4882a593Smuzhiyun chan->pdest = dma_map_page(&ofdev->dev, chan->pdest_page, 0,
4162*4882a593Smuzhiyun PAGE_SIZE, DMA_BIDIRECTIONAL);
4163*4882a593Smuzhiyun chan->qdest = dma_map_page(&ofdev->dev, chan->qdest_page, 0,
4164*4882a593Smuzhiyun PAGE_SIZE, DMA_BIDIRECTIONAL);
4165*4882a593Smuzhiyun }
4166*4882a593Smuzhiyun
4167*4882a593Smuzhiyun ref = kmalloc(sizeof(*ref), GFP_KERNEL);
4168*4882a593Smuzhiyun if (ref) {
4169*4882a593Smuzhiyun ref->chan = &chan->common;
4170*4882a593Smuzhiyun INIT_LIST_HEAD(&ref->node);
4171*4882a593Smuzhiyun list_add_tail(&ref->node, &ppc440spe_adma_chan_list);
4172*4882a593Smuzhiyun } else {
4173*4882a593Smuzhiyun dev_err(&ofdev->dev, "failed to allocate channel reference!\n");
4174*4882a593Smuzhiyun ret = -ENOMEM;
4175*4882a593Smuzhiyun goto err_ref_alloc;
4176*4882a593Smuzhiyun }
4177*4882a593Smuzhiyun
4178*4882a593Smuzhiyun ret = ppc440spe_adma_setup_irqs(adev, chan, &initcode);
4179*4882a593Smuzhiyun if (ret)
4180*4882a593Smuzhiyun goto err_irq;
4181*4882a593Smuzhiyun
4182*4882a593Smuzhiyun ppc440spe_adma_init_capabilities(adev);
4183*4882a593Smuzhiyun
4184*4882a593Smuzhiyun ret = dma_async_device_register(&adev->common);
4185*4882a593Smuzhiyun if (ret) {
4186*4882a593Smuzhiyun initcode = PPC_ADMA_INIT_REGISTER;
4187*4882a593Smuzhiyun dev_err(&ofdev->dev, "failed to register dma device\n");
4188*4882a593Smuzhiyun goto err_dev_reg;
4189*4882a593Smuzhiyun }
4190*4882a593Smuzhiyun
4191*4882a593Smuzhiyun goto out;
4192*4882a593Smuzhiyun
4193*4882a593Smuzhiyun err_dev_reg:
4194*4882a593Smuzhiyun ppc440spe_adma_release_irqs(adev, chan);
4195*4882a593Smuzhiyun err_irq:
4196*4882a593Smuzhiyun list_for_each_entry_safe(ref, _ref, &ppc440spe_adma_chan_list, node) {
4197*4882a593Smuzhiyun if (chan == to_ppc440spe_adma_chan(ref->chan)) {
4198*4882a593Smuzhiyun list_del(&ref->node);
4199*4882a593Smuzhiyun kfree(ref);
4200*4882a593Smuzhiyun }
4201*4882a593Smuzhiyun }
4202*4882a593Smuzhiyun err_ref_alloc:
4203*4882a593Smuzhiyun if (adev->id != PPC440SPE_XOR_ID) {
4204*4882a593Smuzhiyun dma_unmap_page(&ofdev->dev, chan->pdest,
4205*4882a593Smuzhiyun PAGE_SIZE, DMA_BIDIRECTIONAL);
4206*4882a593Smuzhiyun dma_unmap_page(&ofdev->dev, chan->qdest,
4207*4882a593Smuzhiyun PAGE_SIZE, DMA_BIDIRECTIONAL);
4208*4882a593Smuzhiyun __free_page(chan->pdest_page);
4209*4882a593Smuzhiyun __free_page(chan->qdest_page);
4210*4882a593Smuzhiyun }
4211*4882a593Smuzhiyun err_page_alloc:
4212*4882a593Smuzhiyun kfree(chan);
4213*4882a593Smuzhiyun err_chan_alloc:
4214*4882a593Smuzhiyun if (adev->id == PPC440SPE_XOR_ID)
4215*4882a593Smuzhiyun iounmap(adev->xor_reg);
4216*4882a593Smuzhiyun else
4217*4882a593Smuzhiyun iounmap(adev->dma_reg);
4218*4882a593Smuzhiyun err_regs_alloc:
4219*4882a593Smuzhiyun dma_free_coherent(adev->dev, adev->pool_size,
4220*4882a593Smuzhiyun adev->dma_desc_pool_virt,
4221*4882a593Smuzhiyun adev->dma_desc_pool);
4222*4882a593Smuzhiyun err_dma_alloc:
4223*4882a593Smuzhiyun kfree(adev);
4224*4882a593Smuzhiyun err_adev_alloc:
4225*4882a593Smuzhiyun release_mem_region(res.start, resource_size(&res));
4226*4882a593Smuzhiyun out:
4227*4882a593Smuzhiyun if (id < PPC440SPE_ADMA_ENGINES_NUM)
4228*4882a593Smuzhiyun ppc440spe_adma_devices[id] = initcode;
4229*4882a593Smuzhiyun
4230*4882a593Smuzhiyun return ret;
4231*4882a593Smuzhiyun }
4232*4882a593Smuzhiyun
4233*4882a593Smuzhiyun /**
4234*4882a593Smuzhiyun * ppc440spe_adma_remove - remove the asynch device
4235*4882a593Smuzhiyun */
ppc440spe_adma_remove(struct platform_device * ofdev)4236*4882a593Smuzhiyun static int ppc440spe_adma_remove(struct platform_device *ofdev)
4237*4882a593Smuzhiyun {
4238*4882a593Smuzhiyun struct ppc440spe_adma_device *adev = platform_get_drvdata(ofdev);
4239*4882a593Smuzhiyun struct device_node *np = ofdev->dev.of_node;
4240*4882a593Smuzhiyun struct resource res;
4241*4882a593Smuzhiyun struct dma_chan *chan, *_chan;
4242*4882a593Smuzhiyun struct ppc_dma_chan_ref *ref, *_ref;
4243*4882a593Smuzhiyun struct ppc440spe_adma_chan *ppc440spe_chan;
4244*4882a593Smuzhiyun
4245*4882a593Smuzhiyun if (adev->id < PPC440SPE_ADMA_ENGINES_NUM)
4246*4882a593Smuzhiyun ppc440spe_adma_devices[adev->id] = -1;
4247*4882a593Smuzhiyun
4248*4882a593Smuzhiyun dma_async_device_unregister(&adev->common);
4249*4882a593Smuzhiyun
4250*4882a593Smuzhiyun list_for_each_entry_safe(chan, _chan, &adev->common.channels,
4251*4882a593Smuzhiyun device_node) {
4252*4882a593Smuzhiyun ppc440spe_chan = to_ppc440spe_adma_chan(chan);
4253*4882a593Smuzhiyun ppc440spe_adma_release_irqs(adev, ppc440spe_chan);
4254*4882a593Smuzhiyun tasklet_kill(&ppc440spe_chan->irq_tasklet);
4255*4882a593Smuzhiyun if (adev->id != PPC440SPE_XOR_ID) {
4256*4882a593Smuzhiyun dma_unmap_page(&ofdev->dev, ppc440spe_chan->pdest,
4257*4882a593Smuzhiyun PAGE_SIZE, DMA_BIDIRECTIONAL);
4258*4882a593Smuzhiyun dma_unmap_page(&ofdev->dev, ppc440spe_chan->qdest,
4259*4882a593Smuzhiyun PAGE_SIZE, DMA_BIDIRECTIONAL);
4260*4882a593Smuzhiyun __free_page(ppc440spe_chan->pdest_page);
4261*4882a593Smuzhiyun __free_page(ppc440spe_chan->qdest_page);
4262*4882a593Smuzhiyun }
4263*4882a593Smuzhiyun list_for_each_entry_safe(ref, _ref, &ppc440spe_adma_chan_list,
4264*4882a593Smuzhiyun node) {
4265*4882a593Smuzhiyun if (ppc440spe_chan ==
4266*4882a593Smuzhiyun to_ppc440spe_adma_chan(ref->chan)) {
4267*4882a593Smuzhiyun list_del(&ref->node);
4268*4882a593Smuzhiyun kfree(ref);
4269*4882a593Smuzhiyun }
4270*4882a593Smuzhiyun }
4271*4882a593Smuzhiyun list_del(&chan->device_node);
4272*4882a593Smuzhiyun kfree(ppc440spe_chan);
4273*4882a593Smuzhiyun }
4274*4882a593Smuzhiyun
4275*4882a593Smuzhiyun dma_free_coherent(adev->dev, adev->pool_size,
4276*4882a593Smuzhiyun adev->dma_desc_pool_virt, adev->dma_desc_pool);
4277*4882a593Smuzhiyun if (adev->id == PPC440SPE_XOR_ID)
4278*4882a593Smuzhiyun iounmap(adev->xor_reg);
4279*4882a593Smuzhiyun else
4280*4882a593Smuzhiyun iounmap(adev->dma_reg);
4281*4882a593Smuzhiyun of_address_to_resource(np, 0, &res);
4282*4882a593Smuzhiyun release_mem_region(res.start, resource_size(&res));
4283*4882a593Smuzhiyun kfree(adev);
4284*4882a593Smuzhiyun return 0;
4285*4882a593Smuzhiyun }
4286*4882a593Smuzhiyun
4287*4882a593Smuzhiyun /*
4288*4882a593Smuzhiyun * /sys driver interface to enable h/w RAID-6 capabilities
4289*4882a593Smuzhiyun * Files created in e.g. /sys/devices/plb.0/400100100.dma0/driver/
4290*4882a593Smuzhiyun * directory are "devices", "enable" and "poly".
4291*4882a593Smuzhiyun * "devices" shows available engines.
4292*4882a593Smuzhiyun * "enable" is used to enable RAID-6 capabilities or to check
4293*4882a593Smuzhiyun * whether these has been activated.
4294*4882a593Smuzhiyun * "poly" allows setting/checking used polynomial (for PPC440SPe only).
4295*4882a593Smuzhiyun */
4296*4882a593Smuzhiyun
devices_show(struct device_driver * dev,char * buf)4297*4882a593Smuzhiyun static ssize_t devices_show(struct device_driver *dev, char *buf)
4298*4882a593Smuzhiyun {
4299*4882a593Smuzhiyun ssize_t size = 0;
4300*4882a593Smuzhiyun int i;
4301*4882a593Smuzhiyun
4302*4882a593Smuzhiyun for (i = 0; i < PPC440SPE_ADMA_ENGINES_NUM; i++) {
4303*4882a593Smuzhiyun if (ppc440spe_adma_devices[i] == -1)
4304*4882a593Smuzhiyun continue;
4305*4882a593Smuzhiyun size += scnprintf(buf + size, PAGE_SIZE - size,
4306*4882a593Smuzhiyun "PPC440SP(E)-ADMA.%d: %s\n", i,
4307*4882a593Smuzhiyun ppc_adma_errors[ppc440spe_adma_devices[i]]);
4308*4882a593Smuzhiyun }
4309*4882a593Smuzhiyun return size;
4310*4882a593Smuzhiyun }
4311*4882a593Smuzhiyun static DRIVER_ATTR_RO(devices);
4312*4882a593Smuzhiyun
enable_show(struct device_driver * dev,char * buf)4313*4882a593Smuzhiyun static ssize_t enable_show(struct device_driver *dev, char *buf)
4314*4882a593Smuzhiyun {
4315*4882a593Smuzhiyun return snprintf(buf, PAGE_SIZE,
4316*4882a593Smuzhiyun "PPC440SP(e) RAID-6 capabilities are %sABLED.\n",
4317*4882a593Smuzhiyun ppc440spe_r6_enabled ? "EN" : "DIS");
4318*4882a593Smuzhiyun }
4319*4882a593Smuzhiyun
enable_store(struct device_driver * dev,const char * buf,size_t count)4320*4882a593Smuzhiyun static ssize_t enable_store(struct device_driver *dev, const char *buf,
4321*4882a593Smuzhiyun size_t count)
4322*4882a593Smuzhiyun {
4323*4882a593Smuzhiyun unsigned long val;
4324*4882a593Smuzhiyun
4325*4882a593Smuzhiyun if (!count || count > 11)
4326*4882a593Smuzhiyun return -EINVAL;
4327*4882a593Smuzhiyun
4328*4882a593Smuzhiyun if (!ppc440spe_r6_tchan)
4329*4882a593Smuzhiyun return -EFAULT;
4330*4882a593Smuzhiyun
4331*4882a593Smuzhiyun /* Write a key */
4332*4882a593Smuzhiyun sscanf(buf, "%lx", &val);
4333*4882a593Smuzhiyun dcr_write(ppc440spe_mq_dcr_host, DCRN_MQ0_XORBA, val);
4334*4882a593Smuzhiyun isync();
4335*4882a593Smuzhiyun
4336*4882a593Smuzhiyun /* Verify whether it really works now */
4337*4882a593Smuzhiyun if (ppc440spe_test_raid6(ppc440spe_r6_tchan) == 0) {
4338*4882a593Smuzhiyun pr_info("PPC440SP(e) RAID-6 has been activated "
4339*4882a593Smuzhiyun "successfully\n");
4340*4882a593Smuzhiyun ppc440spe_r6_enabled = 1;
4341*4882a593Smuzhiyun } else {
4342*4882a593Smuzhiyun pr_info("PPC440SP(e) RAID-6 hasn't been activated!"
4343*4882a593Smuzhiyun " Error key ?\n");
4344*4882a593Smuzhiyun ppc440spe_r6_enabled = 0;
4345*4882a593Smuzhiyun }
4346*4882a593Smuzhiyun return count;
4347*4882a593Smuzhiyun }
4348*4882a593Smuzhiyun static DRIVER_ATTR_RW(enable);
4349*4882a593Smuzhiyun
poly_show(struct device_driver * dev,char * buf)4350*4882a593Smuzhiyun static ssize_t poly_show(struct device_driver *dev, char *buf)
4351*4882a593Smuzhiyun {
4352*4882a593Smuzhiyun ssize_t size = 0;
4353*4882a593Smuzhiyun u32 reg;
4354*4882a593Smuzhiyun
4355*4882a593Smuzhiyun #ifdef CONFIG_440SP
4356*4882a593Smuzhiyun /* 440SP has fixed polynomial */
4357*4882a593Smuzhiyun reg = 0x4d;
4358*4882a593Smuzhiyun #else
4359*4882a593Smuzhiyun reg = dcr_read(ppc440spe_mq_dcr_host, DCRN_MQ0_CFBHL);
4360*4882a593Smuzhiyun reg >>= MQ0_CFBHL_POLY;
4361*4882a593Smuzhiyun reg &= 0xFF;
4362*4882a593Smuzhiyun #endif
4363*4882a593Smuzhiyun
4364*4882a593Smuzhiyun size = snprintf(buf, PAGE_SIZE, "PPC440SP(e) RAID-6 driver "
4365*4882a593Smuzhiyun "uses 0x1%02x polynomial.\n", reg);
4366*4882a593Smuzhiyun return size;
4367*4882a593Smuzhiyun }
4368*4882a593Smuzhiyun
poly_store(struct device_driver * dev,const char * buf,size_t count)4369*4882a593Smuzhiyun static ssize_t poly_store(struct device_driver *dev, const char *buf,
4370*4882a593Smuzhiyun size_t count)
4371*4882a593Smuzhiyun {
4372*4882a593Smuzhiyun unsigned long reg, val;
4373*4882a593Smuzhiyun
4374*4882a593Smuzhiyun #ifdef CONFIG_440SP
4375*4882a593Smuzhiyun /* 440SP uses default 0x14D polynomial only */
4376*4882a593Smuzhiyun return -EINVAL;
4377*4882a593Smuzhiyun #endif
4378*4882a593Smuzhiyun
4379*4882a593Smuzhiyun if (!count || count > 6)
4380*4882a593Smuzhiyun return -EINVAL;
4381*4882a593Smuzhiyun
4382*4882a593Smuzhiyun /* e.g., 0x14D or 0x11D */
4383*4882a593Smuzhiyun sscanf(buf, "%lx", &val);
4384*4882a593Smuzhiyun
4385*4882a593Smuzhiyun if (val & ~0x1FF)
4386*4882a593Smuzhiyun return -EINVAL;
4387*4882a593Smuzhiyun
4388*4882a593Smuzhiyun val &= 0xFF;
4389*4882a593Smuzhiyun reg = dcr_read(ppc440spe_mq_dcr_host, DCRN_MQ0_CFBHL);
4390*4882a593Smuzhiyun reg &= ~(0xFF << MQ0_CFBHL_POLY);
4391*4882a593Smuzhiyun reg |= val << MQ0_CFBHL_POLY;
4392*4882a593Smuzhiyun dcr_write(ppc440spe_mq_dcr_host, DCRN_MQ0_CFBHL, reg);
4393*4882a593Smuzhiyun
4394*4882a593Smuzhiyun return count;
4395*4882a593Smuzhiyun }
4396*4882a593Smuzhiyun static DRIVER_ATTR_RW(poly);
4397*4882a593Smuzhiyun
4398*4882a593Smuzhiyun /*
4399*4882a593Smuzhiyun * Common initialisation for RAID engines; allocate memory for
4400*4882a593Smuzhiyun * DMAx FIFOs, perform configuration common for all DMA engines.
4401*4882a593Smuzhiyun * Further DMA engine specific configuration is done at probe time.
4402*4882a593Smuzhiyun */
ppc440spe_configure_raid_devices(void)4403*4882a593Smuzhiyun static int ppc440spe_configure_raid_devices(void)
4404*4882a593Smuzhiyun {
4405*4882a593Smuzhiyun struct device_node *np;
4406*4882a593Smuzhiyun struct resource i2o_res;
4407*4882a593Smuzhiyun struct i2o_regs __iomem *i2o_reg;
4408*4882a593Smuzhiyun dcr_host_t i2o_dcr_host;
4409*4882a593Smuzhiyun unsigned int dcr_base, dcr_len;
4410*4882a593Smuzhiyun int i, ret;
4411*4882a593Smuzhiyun
4412*4882a593Smuzhiyun np = of_find_compatible_node(NULL, NULL, "ibm,i2o-440spe");
4413*4882a593Smuzhiyun if (!np) {
4414*4882a593Smuzhiyun pr_err("%s: can't find I2O device tree node\n",
4415*4882a593Smuzhiyun __func__);
4416*4882a593Smuzhiyun return -ENODEV;
4417*4882a593Smuzhiyun }
4418*4882a593Smuzhiyun
4419*4882a593Smuzhiyun if (of_address_to_resource(np, 0, &i2o_res)) {
4420*4882a593Smuzhiyun of_node_put(np);
4421*4882a593Smuzhiyun return -EINVAL;
4422*4882a593Smuzhiyun }
4423*4882a593Smuzhiyun
4424*4882a593Smuzhiyun i2o_reg = of_iomap(np, 0);
4425*4882a593Smuzhiyun if (!i2o_reg) {
4426*4882a593Smuzhiyun pr_err("%s: failed to map I2O registers\n", __func__);
4427*4882a593Smuzhiyun of_node_put(np);
4428*4882a593Smuzhiyun return -EINVAL;
4429*4882a593Smuzhiyun }
4430*4882a593Smuzhiyun
4431*4882a593Smuzhiyun /* Get I2O DCRs base */
4432*4882a593Smuzhiyun dcr_base = dcr_resource_start(np, 0);
4433*4882a593Smuzhiyun dcr_len = dcr_resource_len(np, 0);
4434*4882a593Smuzhiyun if (!dcr_base && !dcr_len) {
4435*4882a593Smuzhiyun pr_err("%pOF: can't get DCR registers base/len!\n", np);
4436*4882a593Smuzhiyun of_node_put(np);
4437*4882a593Smuzhiyun iounmap(i2o_reg);
4438*4882a593Smuzhiyun return -ENODEV;
4439*4882a593Smuzhiyun }
4440*4882a593Smuzhiyun
4441*4882a593Smuzhiyun i2o_dcr_host = dcr_map(np, dcr_base, dcr_len);
4442*4882a593Smuzhiyun if (!DCR_MAP_OK(i2o_dcr_host)) {
4443*4882a593Smuzhiyun pr_err("%pOF: failed to map DCRs!\n", np);
4444*4882a593Smuzhiyun of_node_put(np);
4445*4882a593Smuzhiyun iounmap(i2o_reg);
4446*4882a593Smuzhiyun return -ENODEV;
4447*4882a593Smuzhiyun }
4448*4882a593Smuzhiyun of_node_put(np);
4449*4882a593Smuzhiyun
4450*4882a593Smuzhiyun /* Provide memory regions for DMA's FIFOs: I2O, DMA0 and DMA1 share
4451*4882a593Smuzhiyun * the base address of FIFO memory space.
4452*4882a593Smuzhiyun * Actually we need twice more physical memory than programmed in the
4453*4882a593Smuzhiyun * <fsiz> register (because there are two FIFOs for each DMA: CP and CS)
4454*4882a593Smuzhiyun */
4455*4882a593Smuzhiyun ppc440spe_dma_fifo_buf = kmalloc((DMA0_FIFO_SIZE + DMA1_FIFO_SIZE) << 1,
4456*4882a593Smuzhiyun GFP_KERNEL);
4457*4882a593Smuzhiyun if (!ppc440spe_dma_fifo_buf) {
4458*4882a593Smuzhiyun pr_err("%s: DMA FIFO buffer allocation failed.\n", __func__);
4459*4882a593Smuzhiyun iounmap(i2o_reg);
4460*4882a593Smuzhiyun dcr_unmap(i2o_dcr_host, dcr_len);
4461*4882a593Smuzhiyun return -ENOMEM;
4462*4882a593Smuzhiyun }
4463*4882a593Smuzhiyun
4464*4882a593Smuzhiyun /*
4465*4882a593Smuzhiyun * Configure h/w
4466*4882a593Smuzhiyun */
4467*4882a593Smuzhiyun /* Reset I2O/DMA */
4468*4882a593Smuzhiyun mtdcri(SDR0, DCRN_SDR0_SRST, DCRN_SDR0_SRST_I2ODMA);
4469*4882a593Smuzhiyun mtdcri(SDR0, DCRN_SDR0_SRST, 0);
4470*4882a593Smuzhiyun
4471*4882a593Smuzhiyun /* Setup the base address of mmaped registers */
4472*4882a593Smuzhiyun dcr_write(i2o_dcr_host, DCRN_I2O0_IBAH, (u32)(i2o_res.start >> 32));
4473*4882a593Smuzhiyun dcr_write(i2o_dcr_host, DCRN_I2O0_IBAL, (u32)(i2o_res.start) |
4474*4882a593Smuzhiyun I2O_REG_ENABLE);
4475*4882a593Smuzhiyun dcr_unmap(i2o_dcr_host, dcr_len);
4476*4882a593Smuzhiyun
4477*4882a593Smuzhiyun /* Setup FIFO memory space base address */
4478*4882a593Smuzhiyun iowrite32(0, &i2o_reg->ifbah);
4479*4882a593Smuzhiyun iowrite32(((u32)__pa(ppc440spe_dma_fifo_buf)), &i2o_reg->ifbal);
4480*4882a593Smuzhiyun
4481*4882a593Smuzhiyun /* set zero FIFO size for I2O, so the whole
4482*4882a593Smuzhiyun * ppc440spe_dma_fifo_buf is used by DMAs.
4483*4882a593Smuzhiyun * DMAx_FIFOs will be configured while probe.
4484*4882a593Smuzhiyun */
4485*4882a593Smuzhiyun iowrite32(0, &i2o_reg->ifsiz);
4486*4882a593Smuzhiyun iounmap(i2o_reg);
4487*4882a593Smuzhiyun
4488*4882a593Smuzhiyun /* To prepare WXOR/RXOR functionality we need access to
4489*4882a593Smuzhiyun * Memory Queue Module DCRs (finally it will be enabled
4490*4882a593Smuzhiyun * via /sys interface of the ppc440spe ADMA driver).
4491*4882a593Smuzhiyun */
4492*4882a593Smuzhiyun np = of_find_compatible_node(NULL, NULL, "ibm,mq-440spe");
4493*4882a593Smuzhiyun if (!np) {
4494*4882a593Smuzhiyun pr_err("%s: can't find MQ device tree node\n",
4495*4882a593Smuzhiyun __func__);
4496*4882a593Smuzhiyun ret = -ENODEV;
4497*4882a593Smuzhiyun goto out_free;
4498*4882a593Smuzhiyun }
4499*4882a593Smuzhiyun
4500*4882a593Smuzhiyun /* Get MQ DCRs base */
4501*4882a593Smuzhiyun dcr_base = dcr_resource_start(np, 0);
4502*4882a593Smuzhiyun dcr_len = dcr_resource_len(np, 0);
4503*4882a593Smuzhiyun if (!dcr_base && !dcr_len) {
4504*4882a593Smuzhiyun pr_err("%pOF: can't get DCR registers base/len!\n", np);
4505*4882a593Smuzhiyun ret = -ENODEV;
4506*4882a593Smuzhiyun goto out_mq;
4507*4882a593Smuzhiyun }
4508*4882a593Smuzhiyun
4509*4882a593Smuzhiyun ppc440spe_mq_dcr_host = dcr_map(np, dcr_base, dcr_len);
4510*4882a593Smuzhiyun if (!DCR_MAP_OK(ppc440spe_mq_dcr_host)) {
4511*4882a593Smuzhiyun pr_err("%pOF: failed to map DCRs!\n", np);
4512*4882a593Smuzhiyun ret = -ENODEV;
4513*4882a593Smuzhiyun goto out_mq;
4514*4882a593Smuzhiyun }
4515*4882a593Smuzhiyun of_node_put(np);
4516*4882a593Smuzhiyun ppc440spe_mq_dcr_len = dcr_len;
4517*4882a593Smuzhiyun
4518*4882a593Smuzhiyun /* Set HB alias */
4519*4882a593Smuzhiyun dcr_write(ppc440spe_mq_dcr_host, DCRN_MQ0_BAUH, DMA_CUED_XOR_HB);
4520*4882a593Smuzhiyun
4521*4882a593Smuzhiyun /* Set:
4522*4882a593Smuzhiyun * - LL transaction passing limit to 1;
4523*4882a593Smuzhiyun * - Memory controller cycle limit to 1;
4524*4882a593Smuzhiyun * - Galois Polynomial to 0x14d (default)
4525*4882a593Smuzhiyun */
4526*4882a593Smuzhiyun dcr_write(ppc440spe_mq_dcr_host, DCRN_MQ0_CFBHL,
4527*4882a593Smuzhiyun (1 << MQ0_CFBHL_TPLM) | (1 << MQ0_CFBHL_HBCL) |
4528*4882a593Smuzhiyun (PPC440SPE_DEFAULT_POLY << MQ0_CFBHL_POLY));
4529*4882a593Smuzhiyun
4530*4882a593Smuzhiyun atomic_set(&ppc440spe_adma_err_irq_ref, 0);
4531*4882a593Smuzhiyun for (i = 0; i < PPC440SPE_ADMA_ENGINES_NUM; i++)
4532*4882a593Smuzhiyun ppc440spe_adma_devices[i] = -1;
4533*4882a593Smuzhiyun
4534*4882a593Smuzhiyun return 0;
4535*4882a593Smuzhiyun
4536*4882a593Smuzhiyun out_mq:
4537*4882a593Smuzhiyun of_node_put(np);
4538*4882a593Smuzhiyun out_free:
4539*4882a593Smuzhiyun kfree(ppc440spe_dma_fifo_buf);
4540*4882a593Smuzhiyun return ret;
4541*4882a593Smuzhiyun }
4542*4882a593Smuzhiyun
4543*4882a593Smuzhiyun static const struct of_device_id ppc440spe_adma_of_match[] = {
4544*4882a593Smuzhiyun { .compatible = "ibm,dma-440spe", },
4545*4882a593Smuzhiyun { .compatible = "amcc,xor-accelerator", },
4546*4882a593Smuzhiyun {},
4547*4882a593Smuzhiyun };
4548*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ppc440spe_adma_of_match);
4549*4882a593Smuzhiyun
4550*4882a593Smuzhiyun static struct platform_driver ppc440spe_adma_driver = {
4551*4882a593Smuzhiyun .probe = ppc440spe_adma_probe,
4552*4882a593Smuzhiyun .remove = ppc440spe_adma_remove,
4553*4882a593Smuzhiyun .driver = {
4554*4882a593Smuzhiyun .name = "PPC440SP(E)-ADMA",
4555*4882a593Smuzhiyun .of_match_table = ppc440spe_adma_of_match,
4556*4882a593Smuzhiyun },
4557*4882a593Smuzhiyun };
4558*4882a593Smuzhiyun
ppc440spe_adma_init(void)4559*4882a593Smuzhiyun static __init int ppc440spe_adma_init(void)
4560*4882a593Smuzhiyun {
4561*4882a593Smuzhiyun int ret;
4562*4882a593Smuzhiyun
4563*4882a593Smuzhiyun ret = ppc440spe_configure_raid_devices();
4564*4882a593Smuzhiyun if (ret)
4565*4882a593Smuzhiyun return ret;
4566*4882a593Smuzhiyun
4567*4882a593Smuzhiyun ret = platform_driver_register(&ppc440spe_adma_driver);
4568*4882a593Smuzhiyun if (ret) {
4569*4882a593Smuzhiyun pr_err("%s: failed to register platform driver\n",
4570*4882a593Smuzhiyun __func__);
4571*4882a593Smuzhiyun goto out_reg;
4572*4882a593Smuzhiyun }
4573*4882a593Smuzhiyun
4574*4882a593Smuzhiyun /* Initialization status */
4575*4882a593Smuzhiyun ret = driver_create_file(&ppc440spe_adma_driver.driver,
4576*4882a593Smuzhiyun &driver_attr_devices);
4577*4882a593Smuzhiyun if (ret)
4578*4882a593Smuzhiyun goto out_dev;
4579*4882a593Smuzhiyun
4580*4882a593Smuzhiyun /* RAID-6 h/w enable entry */
4581*4882a593Smuzhiyun ret = driver_create_file(&ppc440spe_adma_driver.driver,
4582*4882a593Smuzhiyun &driver_attr_enable);
4583*4882a593Smuzhiyun if (ret)
4584*4882a593Smuzhiyun goto out_en;
4585*4882a593Smuzhiyun
4586*4882a593Smuzhiyun /* GF polynomial to use */
4587*4882a593Smuzhiyun ret = driver_create_file(&ppc440spe_adma_driver.driver,
4588*4882a593Smuzhiyun &driver_attr_poly);
4589*4882a593Smuzhiyun if (!ret)
4590*4882a593Smuzhiyun return ret;
4591*4882a593Smuzhiyun
4592*4882a593Smuzhiyun driver_remove_file(&ppc440spe_adma_driver.driver,
4593*4882a593Smuzhiyun &driver_attr_enable);
4594*4882a593Smuzhiyun out_en:
4595*4882a593Smuzhiyun driver_remove_file(&ppc440spe_adma_driver.driver,
4596*4882a593Smuzhiyun &driver_attr_devices);
4597*4882a593Smuzhiyun out_dev:
4598*4882a593Smuzhiyun /* User will not be able to enable h/w RAID-6 */
4599*4882a593Smuzhiyun pr_err("%s: failed to create RAID-6 driver interface\n",
4600*4882a593Smuzhiyun __func__);
4601*4882a593Smuzhiyun platform_driver_unregister(&ppc440spe_adma_driver);
4602*4882a593Smuzhiyun out_reg:
4603*4882a593Smuzhiyun dcr_unmap(ppc440spe_mq_dcr_host, ppc440spe_mq_dcr_len);
4604*4882a593Smuzhiyun kfree(ppc440spe_dma_fifo_buf);
4605*4882a593Smuzhiyun return ret;
4606*4882a593Smuzhiyun }
4607*4882a593Smuzhiyun
ppc440spe_adma_exit(void)4608*4882a593Smuzhiyun static void __exit ppc440spe_adma_exit(void)
4609*4882a593Smuzhiyun {
4610*4882a593Smuzhiyun driver_remove_file(&ppc440spe_adma_driver.driver,
4611*4882a593Smuzhiyun &driver_attr_poly);
4612*4882a593Smuzhiyun driver_remove_file(&ppc440spe_adma_driver.driver,
4613*4882a593Smuzhiyun &driver_attr_enable);
4614*4882a593Smuzhiyun driver_remove_file(&ppc440spe_adma_driver.driver,
4615*4882a593Smuzhiyun &driver_attr_devices);
4616*4882a593Smuzhiyun platform_driver_unregister(&ppc440spe_adma_driver);
4617*4882a593Smuzhiyun dcr_unmap(ppc440spe_mq_dcr_host, ppc440spe_mq_dcr_len);
4618*4882a593Smuzhiyun kfree(ppc440spe_dma_fifo_buf);
4619*4882a593Smuzhiyun }
4620*4882a593Smuzhiyun
4621*4882a593Smuzhiyun arch_initcall(ppc440spe_adma_init);
4622*4882a593Smuzhiyun module_exit(ppc440spe_adma_exit);
4623*4882a593Smuzhiyun
4624*4882a593Smuzhiyun MODULE_AUTHOR("Yuri Tikhonov <yur@emcraft.com>");
4625*4882a593Smuzhiyun MODULE_DESCRIPTION("PPC440SPE ADMA Engine Driver");
4626*4882a593Smuzhiyun MODULE_LICENSE("GPL");
4627