1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2012 Samsung Electronics Co., Ltd.
4*4882a593Smuzhiyun * http://www.samsung.com
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 2010 Samsung Electronics Co. Ltd.
7*4882a593Smuzhiyun * Jaswinder Singh <jassi.brar@samsung.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/debugfs.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/string.h>
17*4882a593Smuzhiyun #include <linux/delay.h>
18*4882a593Smuzhiyun #include <linux/interrupt.h>
19*4882a593Smuzhiyun #include <linux/dma-mapping.h>
20*4882a593Smuzhiyun #include <linux/dmaengine.h>
21*4882a593Smuzhiyun #include <linux/amba/bus.h>
22*4882a593Smuzhiyun #include <linux/scatterlist.h>
23*4882a593Smuzhiyun #include <linux/of.h>
24*4882a593Smuzhiyun #include <linux/of_dma.h>
25*4882a593Smuzhiyun #include <linux/err.h>
26*4882a593Smuzhiyun #include <linux/pm_runtime.h>
27*4882a593Smuzhiyun #include <linux/bug.h>
28*4882a593Smuzhiyun #include <linux/reset.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #include "dmaengine.h"
31*4882a593Smuzhiyun #define PL330_MAX_CHAN 8
32*4882a593Smuzhiyun #define PL330_MAX_IRQS 32
33*4882a593Smuzhiyun #define PL330_MAX_PERI 32
34*4882a593Smuzhiyun #define PL330_MAX_BURST 16
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define PL330_QUIRK_BROKEN_NO_FLUSHP BIT(0)
37*4882a593Smuzhiyun #define PL330_QUIRK_PERIPH_BURST BIT(1)
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun enum pl330_cachectrl {
40*4882a593Smuzhiyun CCTRL0, /* Noncacheable and nonbufferable */
41*4882a593Smuzhiyun CCTRL1, /* Bufferable only */
42*4882a593Smuzhiyun CCTRL2, /* Cacheable, but do not allocate */
43*4882a593Smuzhiyun CCTRL3, /* Cacheable and bufferable, but do not allocate */
44*4882a593Smuzhiyun INVALID1, /* AWCACHE = 0x1000 */
45*4882a593Smuzhiyun INVALID2,
46*4882a593Smuzhiyun CCTRL6, /* Cacheable write-through, allocate on writes only */
47*4882a593Smuzhiyun CCTRL7, /* Cacheable write-back, allocate on writes only */
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun enum pl330_byteswap {
51*4882a593Smuzhiyun SWAP_NO,
52*4882a593Smuzhiyun SWAP_2,
53*4882a593Smuzhiyun SWAP_4,
54*4882a593Smuzhiyun SWAP_8,
55*4882a593Smuzhiyun SWAP_16,
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /* Register and Bit field Definitions */
59*4882a593Smuzhiyun #define DS 0x0
60*4882a593Smuzhiyun #define DS_ST_STOP 0x0
61*4882a593Smuzhiyun #define DS_ST_EXEC 0x1
62*4882a593Smuzhiyun #define DS_ST_CMISS 0x2
63*4882a593Smuzhiyun #define DS_ST_UPDTPC 0x3
64*4882a593Smuzhiyun #define DS_ST_WFE 0x4
65*4882a593Smuzhiyun #define DS_ST_ATBRR 0x5
66*4882a593Smuzhiyun #define DS_ST_QBUSY 0x6
67*4882a593Smuzhiyun #define DS_ST_WFP 0x7
68*4882a593Smuzhiyun #define DS_ST_KILL 0x8
69*4882a593Smuzhiyun #define DS_ST_CMPLT 0x9
70*4882a593Smuzhiyun #define DS_ST_FLTCMP 0xe
71*4882a593Smuzhiyun #define DS_ST_FAULT 0xf
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #define DPC 0x4
74*4882a593Smuzhiyun #define INTEN 0x20
75*4882a593Smuzhiyun #define ES 0x24
76*4882a593Smuzhiyun #define INTSTATUS 0x28
77*4882a593Smuzhiyun #define INTCLR 0x2c
78*4882a593Smuzhiyun #define FSM 0x30
79*4882a593Smuzhiyun #define FSC 0x34
80*4882a593Smuzhiyun #define FTM 0x38
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #define _FTC 0x40
83*4882a593Smuzhiyun #define FTC(n) (_FTC + (n)*0x4)
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define _CS 0x100
86*4882a593Smuzhiyun #define CS(n) (_CS + (n)*0x8)
87*4882a593Smuzhiyun #define CS_CNS (1 << 21)
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #define _CPC 0x104
90*4882a593Smuzhiyun #define CPC(n) (_CPC + (n)*0x8)
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun #define _SA 0x400
93*4882a593Smuzhiyun #define SA(n) (_SA + (n)*0x20)
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun #define _DA 0x404
96*4882a593Smuzhiyun #define DA(n) (_DA + (n)*0x20)
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun #define _CC 0x408
99*4882a593Smuzhiyun #define CC(n) (_CC + (n)*0x20)
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun #define CC_SRCINC (1 << 0)
102*4882a593Smuzhiyun #define CC_DSTINC (1 << 14)
103*4882a593Smuzhiyun #define CC_SRCPRI (1 << 8)
104*4882a593Smuzhiyun #define CC_DSTPRI (1 << 22)
105*4882a593Smuzhiyun #define CC_SRCNS (1 << 9)
106*4882a593Smuzhiyun #define CC_DSTNS (1 << 23)
107*4882a593Smuzhiyun #define CC_SRCIA (1 << 10)
108*4882a593Smuzhiyun #define CC_DSTIA (1 << 24)
109*4882a593Smuzhiyun #define CC_SRCBRSTLEN_SHFT 4
110*4882a593Smuzhiyun #define CC_DSTBRSTLEN_SHFT 18
111*4882a593Smuzhiyun #define CC_SRCBRSTSIZE_SHFT 1
112*4882a593Smuzhiyun #define CC_DSTBRSTSIZE_SHFT 15
113*4882a593Smuzhiyun #define CC_SRCCCTRL_SHFT 11
114*4882a593Smuzhiyun #define CC_SRCCCTRL_MASK 0x7
115*4882a593Smuzhiyun #define CC_DSTCCTRL_SHFT 25
116*4882a593Smuzhiyun #define CC_DRCCCTRL_MASK 0x7
117*4882a593Smuzhiyun #define CC_SWAP_SHFT 28
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun #define _LC0 0x40c
120*4882a593Smuzhiyun #define LC0(n) (_LC0 + (n)*0x20)
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun #define _LC1 0x410
123*4882a593Smuzhiyun #define LC1(n) (_LC1 + (n)*0x20)
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun #define DBGSTATUS 0xd00
126*4882a593Smuzhiyun #define DBG_BUSY (1 << 0)
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun #define DBGCMD 0xd04
129*4882a593Smuzhiyun #define DBGINST0 0xd08
130*4882a593Smuzhiyun #define DBGINST1 0xd0c
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun #define CR0 0xe00
133*4882a593Smuzhiyun #define CR1 0xe04
134*4882a593Smuzhiyun #define CR2 0xe08
135*4882a593Smuzhiyun #define CR3 0xe0c
136*4882a593Smuzhiyun #define CR4 0xe10
137*4882a593Smuzhiyun #define CRD 0xe14
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun #define PERIPH_ID 0xfe0
140*4882a593Smuzhiyun #define PERIPH_REV_SHIFT 20
141*4882a593Smuzhiyun #define PERIPH_REV_MASK 0xf
142*4882a593Smuzhiyun #define PERIPH_REV_R0P0 0
143*4882a593Smuzhiyun #define PERIPH_REV_R1P0 1
144*4882a593Smuzhiyun #define PERIPH_REV_R1P1 2
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun #define CR0_PERIPH_REQ_SET (1 << 0)
147*4882a593Smuzhiyun #define CR0_BOOT_EN_SET (1 << 1)
148*4882a593Smuzhiyun #define CR0_BOOT_MAN_NS (1 << 2)
149*4882a593Smuzhiyun #define CR0_NUM_CHANS_SHIFT 4
150*4882a593Smuzhiyun #define CR0_NUM_CHANS_MASK 0x7
151*4882a593Smuzhiyun #define CR0_NUM_PERIPH_SHIFT 12
152*4882a593Smuzhiyun #define CR0_NUM_PERIPH_MASK 0x1f
153*4882a593Smuzhiyun #define CR0_NUM_EVENTS_SHIFT 17
154*4882a593Smuzhiyun #define CR0_NUM_EVENTS_MASK 0x1f
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun #define CR1_ICACHE_LEN_SHIFT 0
157*4882a593Smuzhiyun #define CR1_ICACHE_LEN_MASK 0x7
158*4882a593Smuzhiyun #define CR1_NUM_ICACHELINES_SHIFT 4
159*4882a593Smuzhiyun #define CR1_NUM_ICACHELINES_MASK 0xf
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun #define CRD_DATA_WIDTH_SHIFT 0
162*4882a593Smuzhiyun #define CRD_DATA_WIDTH_MASK 0x7
163*4882a593Smuzhiyun #define CRD_WR_CAP_SHIFT 4
164*4882a593Smuzhiyun #define CRD_WR_CAP_MASK 0x7
165*4882a593Smuzhiyun #define CRD_WR_Q_DEP_SHIFT 8
166*4882a593Smuzhiyun #define CRD_WR_Q_DEP_MASK 0xf
167*4882a593Smuzhiyun #define CRD_RD_CAP_SHIFT 12
168*4882a593Smuzhiyun #define CRD_RD_CAP_MASK 0x7
169*4882a593Smuzhiyun #define CRD_RD_Q_DEP_SHIFT 16
170*4882a593Smuzhiyun #define CRD_RD_Q_DEP_MASK 0xf
171*4882a593Smuzhiyun #define CRD_DATA_BUFF_SHIFT 20
172*4882a593Smuzhiyun #define CRD_DATA_BUFF_MASK 0x3ff
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun #define PART 0x330
175*4882a593Smuzhiyun #define DESIGNER 0x41
176*4882a593Smuzhiyun #define REVISION 0x0
177*4882a593Smuzhiyun #define INTEG_CFG 0x0
178*4882a593Smuzhiyun #define PERIPH_ID_VAL ((PART << 0) | (DESIGNER << 12))
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun #define PL330_STATE_STOPPED (1 << 0)
181*4882a593Smuzhiyun #define PL330_STATE_EXECUTING (1 << 1)
182*4882a593Smuzhiyun #define PL330_STATE_WFE (1 << 2)
183*4882a593Smuzhiyun #define PL330_STATE_FAULTING (1 << 3)
184*4882a593Smuzhiyun #define PL330_STATE_COMPLETING (1 << 4)
185*4882a593Smuzhiyun #define PL330_STATE_WFP (1 << 5)
186*4882a593Smuzhiyun #define PL330_STATE_KILLING (1 << 6)
187*4882a593Smuzhiyun #define PL330_STATE_FAULT_COMPLETING (1 << 7)
188*4882a593Smuzhiyun #define PL330_STATE_CACHEMISS (1 << 8)
189*4882a593Smuzhiyun #define PL330_STATE_UPDTPC (1 << 9)
190*4882a593Smuzhiyun #define PL330_STATE_ATBARRIER (1 << 10)
191*4882a593Smuzhiyun #define PL330_STATE_QUEUEBUSY (1 << 11)
192*4882a593Smuzhiyun #define PL330_STATE_INVALID (1 << 15)
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun #define PL330_STABLE_STATES (PL330_STATE_STOPPED | PL330_STATE_EXECUTING \
195*4882a593Smuzhiyun | PL330_STATE_WFE | PL330_STATE_FAULTING)
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun #define CMD_DMAADDH 0x54
198*4882a593Smuzhiyun #define CMD_DMAEND 0x00
199*4882a593Smuzhiyun #define CMD_DMAFLUSHP 0x35
200*4882a593Smuzhiyun #define CMD_DMAGO 0xa0
201*4882a593Smuzhiyun #define CMD_DMALD 0x04
202*4882a593Smuzhiyun #define CMD_DMALDP 0x25
203*4882a593Smuzhiyun #define CMD_DMALP 0x20
204*4882a593Smuzhiyun #define CMD_DMALPEND 0x28
205*4882a593Smuzhiyun #define CMD_DMAKILL 0x01
206*4882a593Smuzhiyun #define CMD_DMAMOV 0xbc
207*4882a593Smuzhiyun #define CMD_DMANOP 0x18
208*4882a593Smuzhiyun #define CMD_DMARMB 0x12
209*4882a593Smuzhiyun #define CMD_DMASEV 0x34
210*4882a593Smuzhiyun #define CMD_DMAST 0x08
211*4882a593Smuzhiyun #define CMD_DMASTP 0x29
212*4882a593Smuzhiyun #define CMD_DMASTZ 0x0c
213*4882a593Smuzhiyun #define CMD_DMAWFE 0x36
214*4882a593Smuzhiyun #define CMD_DMAWFP 0x30
215*4882a593Smuzhiyun #define CMD_DMAWMB 0x13
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun #define SZ_DMAADDH 3
218*4882a593Smuzhiyun #define SZ_DMAEND 1
219*4882a593Smuzhiyun #define SZ_DMAFLUSHP 2
220*4882a593Smuzhiyun #define SZ_DMALD 1
221*4882a593Smuzhiyun #define SZ_DMALDP 2
222*4882a593Smuzhiyun #define SZ_DMALP 2
223*4882a593Smuzhiyun #define SZ_DMALPEND 2
224*4882a593Smuzhiyun #define SZ_DMAKILL 1
225*4882a593Smuzhiyun #define SZ_DMAMOV 6
226*4882a593Smuzhiyun #define SZ_DMANOP 1
227*4882a593Smuzhiyun #define SZ_DMARMB 1
228*4882a593Smuzhiyun #define SZ_DMASEV 2
229*4882a593Smuzhiyun #define SZ_DMAST 1
230*4882a593Smuzhiyun #define SZ_DMASTP 2
231*4882a593Smuzhiyun #define SZ_DMASTZ 1
232*4882a593Smuzhiyun #define SZ_DMAWFE 2
233*4882a593Smuzhiyun #define SZ_DMAWFP 2
234*4882a593Smuzhiyun #define SZ_DMAWMB 1
235*4882a593Smuzhiyun #define SZ_DMAGO 6
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun #define BRST_LEN(ccr) ((((ccr) >> CC_SRCBRSTLEN_SHFT) & 0xf) + 1)
238*4882a593Smuzhiyun #define BRST_SIZE(ccr) (1 << (((ccr) >> CC_SRCBRSTSIZE_SHFT) & 0x7))
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun #define BYTE_TO_BURST(b, ccr) ((b) / BRST_SIZE(ccr) / BRST_LEN(ccr))
241*4882a593Smuzhiyun #define BURST_TO_BYTE(c, ccr) ((c) * BRST_SIZE(ccr) * BRST_LEN(ccr))
242*4882a593Smuzhiyun #define BYTE_MOD_BURST_LEN(b, ccr) (((b) / BRST_SIZE(ccr)) % BRST_LEN(ccr))
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /*
245*4882a593Smuzhiyun * With 256 bytes, we can do more than 2.5MB and 5MB xfers per req
246*4882a593Smuzhiyun * at 1byte/burst for P<->M and M<->M respectively.
247*4882a593Smuzhiyun * For typical scenario, at 1word/burst, 10MB and 20MB xfers per req
248*4882a593Smuzhiyun * should be enough for P<->M and M<->M respectively.
249*4882a593Smuzhiyun */
250*4882a593Smuzhiyun #define MCODE_BUFF_PER_REQ 256
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun /* Use this _only_ to wait on transient states */
253*4882a593Smuzhiyun #define UNTIL(t, s) while (!(_state(t) & (s))) cpu_relax();
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun #ifdef PL330_DEBUG_MCGEN
256*4882a593Smuzhiyun static unsigned cmd_line;
257*4882a593Smuzhiyun #define PL330_DBGCMD_DUMP(off, x...) do { \
258*4882a593Smuzhiyun printk("%x:", cmd_line); \
259*4882a593Smuzhiyun printk(KERN_CONT x); \
260*4882a593Smuzhiyun cmd_line += off; \
261*4882a593Smuzhiyun } while (0)
262*4882a593Smuzhiyun #define PL330_DBGMC_START(addr) (cmd_line = addr)
263*4882a593Smuzhiyun #else
264*4882a593Smuzhiyun #define PL330_DBGCMD_DUMP(off, x...) do {} while (0)
265*4882a593Smuzhiyun #define PL330_DBGMC_START(addr) do {} while (0)
266*4882a593Smuzhiyun #endif
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun /* The number of default descriptors */
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun #define NR_DEFAULT_DESC 16
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun /* Delay for runtime PM autosuspend, ms */
273*4882a593Smuzhiyun #define PL330_AUTOSUSPEND_DELAY 20
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun /* Populated by the PL330 core driver for DMA API driver's info */
276*4882a593Smuzhiyun struct pl330_config {
277*4882a593Smuzhiyun u32 periph_id;
278*4882a593Smuzhiyun #define DMAC_MODE_NS (1 << 0)
279*4882a593Smuzhiyun unsigned int mode;
280*4882a593Smuzhiyun unsigned int data_bus_width:10; /* In number of bits */
281*4882a593Smuzhiyun unsigned int data_buf_dep:11;
282*4882a593Smuzhiyun unsigned int num_chan:4;
283*4882a593Smuzhiyun unsigned int num_peri:6;
284*4882a593Smuzhiyun u32 peri_ns;
285*4882a593Smuzhiyun unsigned int num_events:6;
286*4882a593Smuzhiyun u32 irq_ns;
287*4882a593Smuzhiyun };
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun /*
290*4882a593Smuzhiyun * Request Configuration.
291*4882a593Smuzhiyun * The PL330 core does not modify this and uses the last
292*4882a593Smuzhiyun * working configuration if the request doesn't provide any.
293*4882a593Smuzhiyun *
294*4882a593Smuzhiyun * The Client may want to provide this info only for the
295*4882a593Smuzhiyun * first request and a request with new settings.
296*4882a593Smuzhiyun */
297*4882a593Smuzhiyun struct pl330_reqcfg {
298*4882a593Smuzhiyun /* Address Incrementing */
299*4882a593Smuzhiyun unsigned dst_inc:1;
300*4882a593Smuzhiyun unsigned src_inc:1;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun /*
303*4882a593Smuzhiyun * For now, the SRC & DST protection levels
304*4882a593Smuzhiyun * and burst size/length are assumed same.
305*4882a593Smuzhiyun */
306*4882a593Smuzhiyun bool nonsecure;
307*4882a593Smuzhiyun bool privileged;
308*4882a593Smuzhiyun bool insnaccess;
309*4882a593Smuzhiyun unsigned brst_len:5;
310*4882a593Smuzhiyun unsigned brst_size:3; /* in power of 2 */
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun enum pl330_cachectrl dcctl;
313*4882a593Smuzhiyun enum pl330_cachectrl scctl;
314*4882a593Smuzhiyun enum pl330_byteswap swap;
315*4882a593Smuzhiyun struct pl330_config *pcfg;
316*4882a593Smuzhiyun };
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun /*
319*4882a593Smuzhiyun * One cycle of DMAC operation.
320*4882a593Smuzhiyun * There may be more than one xfer in a request.
321*4882a593Smuzhiyun */
322*4882a593Smuzhiyun struct pl330_xfer {
323*4882a593Smuzhiyun u32 src_addr;
324*4882a593Smuzhiyun u32 dst_addr;
325*4882a593Smuzhiyun /* Size to xfer */
326*4882a593Smuzhiyun u32 bytes;
327*4882a593Smuzhiyun };
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun /* The xfer callbacks are made with one of these arguments. */
330*4882a593Smuzhiyun enum pl330_op_err {
331*4882a593Smuzhiyun /* The all xfers in the request were success. */
332*4882a593Smuzhiyun PL330_ERR_NONE,
333*4882a593Smuzhiyun /* If req aborted due to global error. */
334*4882a593Smuzhiyun PL330_ERR_ABORT,
335*4882a593Smuzhiyun /* If req failed due to problem with Channel. */
336*4882a593Smuzhiyun PL330_ERR_FAIL,
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun enum dmamov_dst {
340*4882a593Smuzhiyun SAR = 0,
341*4882a593Smuzhiyun CCR,
342*4882a593Smuzhiyun DAR,
343*4882a593Smuzhiyun };
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun enum pl330_dst {
346*4882a593Smuzhiyun SRC = 0,
347*4882a593Smuzhiyun DST,
348*4882a593Smuzhiyun };
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun enum pl330_cond {
351*4882a593Smuzhiyun SINGLE,
352*4882a593Smuzhiyun BURST,
353*4882a593Smuzhiyun ALWAYS,
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun struct dma_pl330_desc;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun struct _pl330_req {
359*4882a593Smuzhiyun u32 mc_bus;
360*4882a593Smuzhiyun void *mc_cpu;
361*4882a593Smuzhiyun struct dma_pl330_desc *desc;
362*4882a593Smuzhiyun };
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun /* ToBeDone for tasklet */
365*4882a593Smuzhiyun struct _pl330_tbd {
366*4882a593Smuzhiyun bool reset_dmac;
367*4882a593Smuzhiyun bool reset_mngr;
368*4882a593Smuzhiyun u8 reset_chan;
369*4882a593Smuzhiyun };
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun /* A DMAC Thread */
372*4882a593Smuzhiyun struct pl330_thread {
373*4882a593Smuzhiyun u8 id;
374*4882a593Smuzhiyun int ev;
375*4882a593Smuzhiyun /* If the channel is not yet acquired by any client */
376*4882a593Smuzhiyun bool free;
377*4882a593Smuzhiyun /* Parent DMAC */
378*4882a593Smuzhiyun struct pl330_dmac *dmac;
379*4882a593Smuzhiyun /* Only two at a time */
380*4882a593Smuzhiyun struct _pl330_req req[2];
381*4882a593Smuzhiyun /* Index of the last enqueued request */
382*4882a593Smuzhiyun unsigned lstenq;
383*4882a593Smuzhiyun /* Index of the last submitted request or -1 if the DMA is stopped */
384*4882a593Smuzhiyun int req_running;
385*4882a593Smuzhiyun };
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun enum pl330_dmac_state {
388*4882a593Smuzhiyun UNINIT,
389*4882a593Smuzhiyun INIT,
390*4882a593Smuzhiyun DYING,
391*4882a593Smuzhiyun };
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun enum desc_status {
394*4882a593Smuzhiyun /* In the DMAC pool */
395*4882a593Smuzhiyun FREE,
396*4882a593Smuzhiyun /*
397*4882a593Smuzhiyun * Allocated to some channel during prep_xxx
398*4882a593Smuzhiyun * Also may be sitting on the work_list.
399*4882a593Smuzhiyun */
400*4882a593Smuzhiyun PREP,
401*4882a593Smuzhiyun /*
402*4882a593Smuzhiyun * Sitting on the work_list and already submitted
403*4882a593Smuzhiyun * to the PL330 core. Not more than two descriptors
404*4882a593Smuzhiyun * of a channel can be BUSY at any time.
405*4882a593Smuzhiyun */
406*4882a593Smuzhiyun BUSY,
407*4882a593Smuzhiyun /*
408*4882a593Smuzhiyun * Sitting on the channel work_list but xfer done
409*4882a593Smuzhiyun * by PL330 core
410*4882a593Smuzhiyun */
411*4882a593Smuzhiyun DONE,
412*4882a593Smuzhiyun };
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun struct dma_pl330_chan {
415*4882a593Smuzhiyun /* Schedule desc completion */
416*4882a593Smuzhiyun struct tasklet_struct task;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun /* DMA-Engine Channel */
419*4882a593Smuzhiyun struct dma_chan chan;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun /* List of submitted descriptors */
422*4882a593Smuzhiyun struct list_head submitted_list;
423*4882a593Smuzhiyun /* List of issued descriptors */
424*4882a593Smuzhiyun struct list_head work_list;
425*4882a593Smuzhiyun /* List of completed descriptors */
426*4882a593Smuzhiyun struct list_head completed_list;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun /* Pointer to the DMAC that manages this channel,
429*4882a593Smuzhiyun * NULL if the channel is available to be acquired.
430*4882a593Smuzhiyun * As the parent, this DMAC also provides descriptors
431*4882a593Smuzhiyun * to the channel.
432*4882a593Smuzhiyun */
433*4882a593Smuzhiyun struct pl330_dmac *dmac;
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun /* To protect channel manipulation */
436*4882a593Smuzhiyun spinlock_t lock;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun /*
439*4882a593Smuzhiyun * Hardware channel thread of PL330 DMAC. NULL if the channel is
440*4882a593Smuzhiyun * available.
441*4882a593Smuzhiyun */
442*4882a593Smuzhiyun struct pl330_thread *thread;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun /* For D-to-M and M-to-D channels */
445*4882a593Smuzhiyun int burst_sz; /* the peripheral fifo width */
446*4882a593Smuzhiyun int burst_len; /* the number of burst */
447*4882a593Smuzhiyun phys_addr_t fifo_addr;
448*4882a593Smuzhiyun /* DMA-mapped view of the FIFO; may differ if an IOMMU is present */
449*4882a593Smuzhiyun dma_addr_t fifo_dma;
450*4882a593Smuzhiyun enum dma_data_direction dir;
451*4882a593Smuzhiyun struct dma_slave_config slave_config;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun /* for runtime pm tracking */
454*4882a593Smuzhiyun bool active;
455*4882a593Smuzhiyun };
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun struct pl330_dmac {
458*4882a593Smuzhiyun /* DMA-Engine Device */
459*4882a593Smuzhiyun struct dma_device ddma;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun /* Pool of descriptors available for the DMAC's channels */
462*4882a593Smuzhiyun struct list_head desc_pool;
463*4882a593Smuzhiyun /* To protect desc_pool manipulation */
464*4882a593Smuzhiyun spinlock_t pool_lock;
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun /* Size of MicroCode buffers for each channel. */
467*4882a593Smuzhiyun unsigned mcbufsz;
468*4882a593Smuzhiyun /* ioremap'ed address of PL330 registers. */
469*4882a593Smuzhiyun void __iomem *base;
470*4882a593Smuzhiyun /* Populated by the PL330 core driver during pl330_add */
471*4882a593Smuzhiyun struct pl330_config pcfg;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun spinlock_t lock;
474*4882a593Smuzhiyun /* Maximum possible events/irqs */
475*4882a593Smuzhiyun int events[32];
476*4882a593Smuzhiyun /* BUS address of MicroCode buffer */
477*4882a593Smuzhiyun dma_addr_t mcode_bus;
478*4882a593Smuzhiyun /* CPU address of MicroCode buffer */
479*4882a593Smuzhiyun void *mcode_cpu;
480*4882a593Smuzhiyun /* List of all Channel threads */
481*4882a593Smuzhiyun struct pl330_thread *channels;
482*4882a593Smuzhiyun /* Pointer to the MANAGER thread */
483*4882a593Smuzhiyun struct pl330_thread *manager;
484*4882a593Smuzhiyun /* To handle bad news in interrupt */
485*4882a593Smuzhiyun struct tasklet_struct tasks;
486*4882a593Smuzhiyun struct _pl330_tbd dmac_tbd;
487*4882a593Smuzhiyun /* State of DMAC operation */
488*4882a593Smuzhiyun enum pl330_dmac_state state;
489*4882a593Smuzhiyun /* Holds list of reqs with due callbacks */
490*4882a593Smuzhiyun struct list_head req_done;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun /* Peripheral channels connected to this DMAC */
493*4882a593Smuzhiyun unsigned int num_peripherals;
494*4882a593Smuzhiyun struct dma_pl330_chan *peripherals; /* keep at end */
495*4882a593Smuzhiyun int quirks;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun struct reset_control *rstc;
498*4882a593Smuzhiyun struct reset_control *rstc_ocp;
499*4882a593Smuzhiyun };
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun static struct pl330_of_quirks {
502*4882a593Smuzhiyun char *quirk;
503*4882a593Smuzhiyun int id;
504*4882a593Smuzhiyun } of_quirks[] = {
505*4882a593Smuzhiyun {
506*4882a593Smuzhiyun .quirk = "arm,pl330-broken-no-flushp",
507*4882a593Smuzhiyun .id = PL330_QUIRK_BROKEN_NO_FLUSHP,
508*4882a593Smuzhiyun },
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun .quirk = "arm,pl330-periph-burst",
511*4882a593Smuzhiyun .id = PL330_QUIRK_PERIPH_BURST,
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun };
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun struct dma_pl330_desc {
516*4882a593Smuzhiyun /* To attach to a queue as child */
517*4882a593Smuzhiyun struct list_head node;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun /* Descriptor for the DMA Engine API */
520*4882a593Smuzhiyun struct dma_async_tx_descriptor txd;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun /* Xfer for PL330 core */
523*4882a593Smuzhiyun struct pl330_xfer px;
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun struct pl330_reqcfg rqcfg;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun enum desc_status status;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun int bytes_requested;
530*4882a593Smuzhiyun bool last;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun /* The channel which currently holds this desc */
533*4882a593Smuzhiyun struct dma_pl330_chan *pchan;
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun enum dma_transfer_direction rqtype;
536*4882a593Smuzhiyun /* Index of peripheral for the xfer. */
537*4882a593Smuzhiyun unsigned peri:5;
538*4882a593Smuzhiyun /* Hook to attach to DMAC's list of reqs with due callback */
539*4882a593Smuzhiyun struct list_head rqd;
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun /* For cyclic capability */
542*4882a593Smuzhiyun bool cyclic;
543*4882a593Smuzhiyun size_t num_periods;
544*4882a593Smuzhiyun #ifdef CONFIG_NO_GKI
545*4882a593Smuzhiyun /* interlace size */
546*4882a593Smuzhiyun unsigned int src_interlace_size;
547*4882a593Smuzhiyun unsigned int dst_interlace_size;
548*4882a593Smuzhiyun #endif
549*4882a593Smuzhiyun };
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun struct _xfer_spec {
552*4882a593Smuzhiyun u32 ccr;
553*4882a593Smuzhiyun struct dma_pl330_desc *desc;
554*4882a593Smuzhiyun };
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun static int pl330_config_write(struct dma_chan *chan,
557*4882a593Smuzhiyun struct dma_slave_config *slave_config,
558*4882a593Smuzhiyun enum dma_transfer_direction direction);
559*4882a593Smuzhiyun
_queue_full(struct pl330_thread * thrd)560*4882a593Smuzhiyun static inline bool _queue_full(struct pl330_thread *thrd)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun return thrd->req[0].desc != NULL && thrd->req[1].desc != NULL;
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun
is_manager(struct pl330_thread * thrd)565*4882a593Smuzhiyun static inline bool is_manager(struct pl330_thread *thrd)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun return thrd->dmac->manager == thrd;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun /* If manager of the thread is in Non-Secure mode */
_manager_ns(struct pl330_thread * thrd)571*4882a593Smuzhiyun static inline bool _manager_ns(struct pl330_thread *thrd)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun return (thrd->dmac->pcfg.mode & DMAC_MODE_NS) ? true : false;
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun
get_revision(u32 periph_id)576*4882a593Smuzhiyun static inline u32 get_revision(u32 periph_id)
577*4882a593Smuzhiyun {
578*4882a593Smuzhiyun return (periph_id >> PERIPH_REV_SHIFT) & PERIPH_REV_MASK;
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
_emit_ADDH(unsigned dry_run,u8 buf[],enum pl330_dst da,u16 val)581*4882a593Smuzhiyun static inline u32 _emit_ADDH(unsigned dry_run, u8 buf[],
582*4882a593Smuzhiyun enum pl330_dst da, u16 val)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun if (dry_run)
585*4882a593Smuzhiyun return SZ_DMAADDH;
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun buf[0] = CMD_DMAADDH;
588*4882a593Smuzhiyun buf[0] |= (da << 1);
589*4882a593Smuzhiyun *((__le16 *)&buf[1]) = cpu_to_le16(val);
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun PL330_DBGCMD_DUMP(SZ_DMAADDH, "\tDMAADDH %s %u\n",
592*4882a593Smuzhiyun da == 1 ? "DA" : "SA", val);
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun return SZ_DMAADDH;
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun
_emit_END(unsigned dry_run,u8 buf[])597*4882a593Smuzhiyun static inline u32 _emit_END(unsigned dry_run, u8 buf[])
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun if (dry_run)
600*4882a593Smuzhiyun return SZ_DMAEND;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun buf[0] = CMD_DMAEND;
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun PL330_DBGCMD_DUMP(SZ_DMAEND, "\tDMAEND\n");
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun return SZ_DMAEND;
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun
_emit_FLUSHP(unsigned dry_run,u8 buf[],u8 peri)609*4882a593Smuzhiyun static inline u32 _emit_FLUSHP(unsigned dry_run, u8 buf[], u8 peri)
610*4882a593Smuzhiyun {
611*4882a593Smuzhiyun if (dry_run)
612*4882a593Smuzhiyun return SZ_DMAFLUSHP;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun buf[0] = CMD_DMAFLUSHP;
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun peri &= 0x1f;
617*4882a593Smuzhiyun peri <<= 3;
618*4882a593Smuzhiyun buf[1] = peri;
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun PL330_DBGCMD_DUMP(SZ_DMAFLUSHP, "\tDMAFLUSHP %u\n", peri >> 3);
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun return SZ_DMAFLUSHP;
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun
_emit_LD(unsigned dry_run,u8 buf[],enum pl330_cond cond)625*4882a593Smuzhiyun static inline u32 _emit_LD(unsigned dry_run, u8 buf[], enum pl330_cond cond)
626*4882a593Smuzhiyun {
627*4882a593Smuzhiyun if (dry_run)
628*4882a593Smuzhiyun return SZ_DMALD;
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun buf[0] = CMD_DMALD;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun if (cond == SINGLE)
633*4882a593Smuzhiyun buf[0] |= (0 << 1) | (1 << 0);
634*4882a593Smuzhiyun else if (cond == BURST)
635*4882a593Smuzhiyun buf[0] |= (1 << 1) | (1 << 0);
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun PL330_DBGCMD_DUMP(SZ_DMALD, "\tDMALD%c\n",
638*4882a593Smuzhiyun cond == SINGLE ? 'S' : (cond == BURST ? 'B' : 'A'));
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun return SZ_DMALD;
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun
_emit_LDP(unsigned dry_run,u8 buf[],enum pl330_cond cond,u8 peri)643*4882a593Smuzhiyun static inline u32 _emit_LDP(unsigned dry_run, u8 buf[],
644*4882a593Smuzhiyun enum pl330_cond cond, u8 peri)
645*4882a593Smuzhiyun {
646*4882a593Smuzhiyun if (dry_run)
647*4882a593Smuzhiyun return SZ_DMALDP;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun buf[0] = CMD_DMALDP;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun if (cond == BURST)
652*4882a593Smuzhiyun buf[0] |= (1 << 1);
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun peri &= 0x1f;
655*4882a593Smuzhiyun peri <<= 3;
656*4882a593Smuzhiyun buf[1] = peri;
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun PL330_DBGCMD_DUMP(SZ_DMALDP, "\tDMALDP%c %u\n",
659*4882a593Smuzhiyun cond == SINGLE ? 'S' : 'B', peri >> 3);
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun return SZ_DMALDP;
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun
_emit_LP(unsigned dry_run,u8 buf[],unsigned loop,u8 cnt)664*4882a593Smuzhiyun static inline u32 _emit_LP(unsigned dry_run, u8 buf[],
665*4882a593Smuzhiyun unsigned loop, u8 cnt)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun if (dry_run)
668*4882a593Smuzhiyun return SZ_DMALP;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun buf[0] = CMD_DMALP;
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun if (loop)
673*4882a593Smuzhiyun buf[0] |= (1 << 1);
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun cnt--; /* DMAC increments by 1 internally */
676*4882a593Smuzhiyun buf[1] = cnt;
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun PL330_DBGCMD_DUMP(SZ_DMALP, "\tDMALP_%c %u\n", loop ? '1' : '0', cnt);
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun return SZ_DMALP;
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun struct _arg_LPEND {
684*4882a593Smuzhiyun enum pl330_cond cond;
685*4882a593Smuzhiyun bool forever;
686*4882a593Smuzhiyun unsigned loop;
687*4882a593Smuzhiyun u8 bjump;
688*4882a593Smuzhiyun };
689*4882a593Smuzhiyun
_emit_LPEND(unsigned dry_run,u8 buf[],const struct _arg_LPEND * arg)690*4882a593Smuzhiyun static inline u32 _emit_LPEND(unsigned dry_run, u8 buf[],
691*4882a593Smuzhiyun const struct _arg_LPEND *arg)
692*4882a593Smuzhiyun {
693*4882a593Smuzhiyun enum pl330_cond cond = arg->cond;
694*4882a593Smuzhiyun bool forever = arg->forever;
695*4882a593Smuzhiyun unsigned loop = arg->loop;
696*4882a593Smuzhiyun u8 bjump = arg->bjump;
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun if (dry_run)
699*4882a593Smuzhiyun return SZ_DMALPEND;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun buf[0] = CMD_DMALPEND;
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun if (loop)
704*4882a593Smuzhiyun buf[0] |= (1 << 2);
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun if (!forever)
707*4882a593Smuzhiyun buf[0] |= (1 << 4);
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun if (cond == SINGLE)
710*4882a593Smuzhiyun buf[0] |= (0 << 1) | (1 << 0);
711*4882a593Smuzhiyun else if (cond == BURST)
712*4882a593Smuzhiyun buf[0] |= (1 << 1) | (1 << 0);
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun buf[1] = bjump;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun PL330_DBGCMD_DUMP(SZ_DMALPEND, "\tDMALP%s%c_%c bjmpto_%x\n",
717*4882a593Smuzhiyun forever ? "FE" : "END",
718*4882a593Smuzhiyun cond == SINGLE ? 'S' : (cond == BURST ? 'B' : 'A'),
719*4882a593Smuzhiyun loop ? '1' : '0',
720*4882a593Smuzhiyun bjump);
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun return SZ_DMALPEND;
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun
_emit_KILL(unsigned dry_run,u8 buf[])725*4882a593Smuzhiyun static inline u32 _emit_KILL(unsigned dry_run, u8 buf[])
726*4882a593Smuzhiyun {
727*4882a593Smuzhiyun if (dry_run)
728*4882a593Smuzhiyun return SZ_DMAKILL;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun buf[0] = CMD_DMAKILL;
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun return SZ_DMAKILL;
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun
_emit_MOV(unsigned dry_run,u8 buf[],enum dmamov_dst dst,u32 val)735*4882a593Smuzhiyun static inline u32 _emit_MOV(unsigned dry_run, u8 buf[],
736*4882a593Smuzhiyun enum dmamov_dst dst, u32 val)
737*4882a593Smuzhiyun {
738*4882a593Smuzhiyun if (dry_run)
739*4882a593Smuzhiyun return SZ_DMAMOV;
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun buf[0] = CMD_DMAMOV;
742*4882a593Smuzhiyun buf[1] = dst;
743*4882a593Smuzhiyun buf[2] = val;
744*4882a593Smuzhiyun buf[3] = val >> 8;
745*4882a593Smuzhiyun buf[4] = val >> 16;
746*4882a593Smuzhiyun buf[5] = val >> 24;
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun PL330_DBGCMD_DUMP(SZ_DMAMOV, "\tDMAMOV %s 0x%x\n",
749*4882a593Smuzhiyun dst == SAR ? "SAR" : (dst == DAR ? "DAR" : "CCR"), val);
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun return SZ_DMAMOV;
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun
_emit_RMB(unsigned dry_run,u8 buf[])754*4882a593Smuzhiyun static inline u32 _emit_RMB(unsigned dry_run, u8 buf[])
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun if (dry_run)
757*4882a593Smuzhiyun return SZ_DMARMB;
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun buf[0] = CMD_DMARMB;
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun PL330_DBGCMD_DUMP(SZ_DMARMB, "\tDMARMB\n");
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun return SZ_DMARMB;
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun
_emit_SEV(unsigned dry_run,u8 buf[],u8 ev)766*4882a593Smuzhiyun static inline u32 _emit_SEV(unsigned dry_run, u8 buf[], u8 ev)
767*4882a593Smuzhiyun {
768*4882a593Smuzhiyun if (dry_run)
769*4882a593Smuzhiyun return SZ_DMASEV;
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun buf[0] = CMD_DMASEV;
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun ev &= 0x1f;
774*4882a593Smuzhiyun ev <<= 3;
775*4882a593Smuzhiyun buf[1] = ev;
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun PL330_DBGCMD_DUMP(SZ_DMASEV, "\tDMASEV %u\n", ev >> 3);
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun return SZ_DMASEV;
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun
_emit_ST(unsigned dry_run,u8 buf[],enum pl330_cond cond)782*4882a593Smuzhiyun static inline u32 _emit_ST(unsigned dry_run, u8 buf[], enum pl330_cond cond)
783*4882a593Smuzhiyun {
784*4882a593Smuzhiyun if (dry_run)
785*4882a593Smuzhiyun return SZ_DMAST;
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun buf[0] = CMD_DMAST;
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun if (cond == SINGLE)
790*4882a593Smuzhiyun buf[0] |= (0 << 1) | (1 << 0);
791*4882a593Smuzhiyun else if (cond == BURST)
792*4882a593Smuzhiyun buf[0] |= (1 << 1) | (1 << 0);
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun PL330_DBGCMD_DUMP(SZ_DMAST, "\tDMAST%c\n",
795*4882a593Smuzhiyun cond == SINGLE ? 'S' : (cond == BURST ? 'B' : 'A'));
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun return SZ_DMAST;
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun
_emit_STP(unsigned dry_run,u8 buf[],enum pl330_cond cond,u8 peri)800*4882a593Smuzhiyun static inline u32 _emit_STP(unsigned dry_run, u8 buf[],
801*4882a593Smuzhiyun enum pl330_cond cond, u8 peri)
802*4882a593Smuzhiyun {
803*4882a593Smuzhiyun if (dry_run)
804*4882a593Smuzhiyun return SZ_DMASTP;
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun buf[0] = CMD_DMASTP;
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun if (cond == BURST)
809*4882a593Smuzhiyun buf[0] |= (1 << 1);
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun peri &= 0x1f;
812*4882a593Smuzhiyun peri <<= 3;
813*4882a593Smuzhiyun buf[1] = peri;
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun PL330_DBGCMD_DUMP(SZ_DMASTP, "\tDMASTP%c %u\n",
816*4882a593Smuzhiyun cond == SINGLE ? 'S' : 'B', peri >> 3);
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun return SZ_DMASTP;
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun
_emit_WFP(unsigned dry_run,u8 buf[],enum pl330_cond cond,u8 peri)821*4882a593Smuzhiyun static inline u32 _emit_WFP(unsigned dry_run, u8 buf[],
822*4882a593Smuzhiyun enum pl330_cond cond, u8 peri)
823*4882a593Smuzhiyun {
824*4882a593Smuzhiyun if (dry_run)
825*4882a593Smuzhiyun return SZ_DMAWFP;
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun buf[0] = CMD_DMAWFP;
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun if (cond == SINGLE)
830*4882a593Smuzhiyun buf[0] |= (0 << 1) | (0 << 0);
831*4882a593Smuzhiyun else if (cond == BURST)
832*4882a593Smuzhiyun buf[0] |= (1 << 1) | (0 << 0);
833*4882a593Smuzhiyun else
834*4882a593Smuzhiyun buf[0] |= (0 << 1) | (1 << 0);
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun peri &= 0x1f;
837*4882a593Smuzhiyun peri <<= 3;
838*4882a593Smuzhiyun buf[1] = peri;
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun PL330_DBGCMD_DUMP(SZ_DMAWFP, "\tDMAWFP%c %u\n",
841*4882a593Smuzhiyun cond == SINGLE ? 'S' : (cond == BURST ? 'B' : 'P'), peri >> 3);
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun return SZ_DMAWFP;
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun
_emit_WMB(unsigned dry_run,u8 buf[])846*4882a593Smuzhiyun static inline u32 _emit_WMB(unsigned dry_run, u8 buf[])
847*4882a593Smuzhiyun {
848*4882a593Smuzhiyun if (dry_run)
849*4882a593Smuzhiyun return SZ_DMAWMB;
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun buf[0] = CMD_DMAWMB;
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun PL330_DBGCMD_DUMP(SZ_DMAWMB, "\tDMAWMB\n");
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun return SZ_DMAWMB;
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun struct _arg_GO {
859*4882a593Smuzhiyun u8 chan;
860*4882a593Smuzhiyun u32 addr;
861*4882a593Smuzhiyun unsigned ns;
862*4882a593Smuzhiyun };
863*4882a593Smuzhiyun
_emit_GO(unsigned dry_run,u8 buf[],const struct _arg_GO * arg)864*4882a593Smuzhiyun static inline u32 _emit_GO(unsigned dry_run, u8 buf[],
865*4882a593Smuzhiyun const struct _arg_GO *arg)
866*4882a593Smuzhiyun {
867*4882a593Smuzhiyun u8 chan = arg->chan;
868*4882a593Smuzhiyun u32 addr = arg->addr;
869*4882a593Smuzhiyun unsigned ns = arg->ns;
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun if (dry_run)
872*4882a593Smuzhiyun return SZ_DMAGO;
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun buf[0] = CMD_DMAGO;
875*4882a593Smuzhiyun buf[0] |= (ns << 1);
876*4882a593Smuzhiyun buf[1] = chan & 0x7;
877*4882a593Smuzhiyun buf[2] = addr;
878*4882a593Smuzhiyun buf[3] = addr >> 8;
879*4882a593Smuzhiyun buf[4] = addr >> 16;
880*4882a593Smuzhiyun buf[5] = addr >> 24;
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun return SZ_DMAGO;
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun #define msecs_to_loops(t) (loops_per_jiffy / 1000 * HZ * t)
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun /* Returns Time-Out */
_until_dmac_idle(struct pl330_thread * thrd)888*4882a593Smuzhiyun static bool _until_dmac_idle(struct pl330_thread *thrd)
889*4882a593Smuzhiyun {
890*4882a593Smuzhiyun void __iomem *regs = thrd->dmac->base;
891*4882a593Smuzhiyun unsigned long loops = msecs_to_loops(5);
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun do {
894*4882a593Smuzhiyun /* Until Manager is Idle */
895*4882a593Smuzhiyun if (!(readl(regs + DBGSTATUS) & DBG_BUSY))
896*4882a593Smuzhiyun break;
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun cpu_relax();
899*4882a593Smuzhiyun } while (--loops);
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun if (!loops)
902*4882a593Smuzhiyun return true;
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun return false;
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun
_execute_DBGINSN(struct pl330_thread * thrd,u8 insn[],bool as_manager)907*4882a593Smuzhiyun static inline void _execute_DBGINSN(struct pl330_thread *thrd,
908*4882a593Smuzhiyun u8 insn[], bool as_manager)
909*4882a593Smuzhiyun {
910*4882a593Smuzhiyun void __iomem *regs = thrd->dmac->base;
911*4882a593Smuzhiyun u32 val;
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun /* If timed out due to halted state-machine */
914*4882a593Smuzhiyun if (_until_dmac_idle(thrd)) {
915*4882a593Smuzhiyun dev_err(thrd->dmac->ddma.dev, "DMAC halted!\n");
916*4882a593Smuzhiyun return;
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun val = (insn[0] << 16) | (insn[1] << 24);
920*4882a593Smuzhiyun if (!as_manager) {
921*4882a593Smuzhiyun val |= (1 << 0);
922*4882a593Smuzhiyun val |= (thrd->id << 8); /* Channel Number */
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun writel(val, regs + DBGINST0);
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun val = le32_to_cpu(*((__le32 *)&insn[2]));
927*4882a593Smuzhiyun writel(val, regs + DBGINST1);
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun /* Get going */
930*4882a593Smuzhiyun writel(0, regs + DBGCMD);
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun
_state(struct pl330_thread * thrd)933*4882a593Smuzhiyun static inline u32 _state(struct pl330_thread *thrd)
934*4882a593Smuzhiyun {
935*4882a593Smuzhiyun void __iomem *regs = thrd->dmac->base;
936*4882a593Smuzhiyun u32 val;
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun if (is_manager(thrd))
939*4882a593Smuzhiyun val = readl(regs + DS) & 0xf;
940*4882a593Smuzhiyun else
941*4882a593Smuzhiyun val = readl(regs + CS(thrd->id)) & 0xf;
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun switch (val) {
944*4882a593Smuzhiyun case DS_ST_STOP:
945*4882a593Smuzhiyun return PL330_STATE_STOPPED;
946*4882a593Smuzhiyun case DS_ST_EXEC:
947*4882a593Smuzhiyun return PL330_STATE_EXECUTING;
948*4882a593Smuzhiyun case DS_ST_CMISS:
949*4882a593Smuzhiyun return PL330_STATE_CACHEMISS;
950*4882a593Smuzhiyun case DS_ST_UPDTPC:
951*4882a593Smuzhiyun return PL330_STATE_UPDTPC;
952*4882a593Smuzhiyun case DS_ST_WFE:
953*4882a593Smuzhiyun return PL330_STATE_WFE;
954*4882a593Smuzhiyun case DS_ST_FAULT:
955*4882a593Smuzhiyun return PL330_STATE_FAULTING;
956*4882a593Smuzhiyun case DS_ST_ATBRR:
957*4882a593Smuzhiyun if (is_manager(thrd))
958*4882a593Smuzhiyun return PL330_STATE_INVALID;
959*4882a593Smuzhiyun else
960*4882a593Smuzhiyun return PL330_STATE_ATBARRIER;
961*4882a593Smuzhiyun case DS_ST_QBUSY:
962*4882a593Smuzhiyun if (is_manager(thrd))
963*4882a593Smuzhiyun return PL330_STATE_INVALID;
964*4882a593Smuzhiyun else
965*4882a593Smuzhiyun return PL330_STATE_QUEUEBUSY;
966*4882a593Smuzhiyun case DS_ST_WFP:
967*4882a593Smuzhiyun if (is_manager(thrd))
968*4882a593Smuzhiyun return PL330_STATE_INVALID;
969*4882a593Smuzhiyun else
970*4882a593Smuzhiyun return PL330_STATE_WFP;
971*4882a593Smuzhiyun case DS_ST_KILL:
972*4882a593Smuzhiyun if (is_manager(thrd))
973*4882a593Smuzhiyun return PL330_STATE_INVALID;
974*4882a593Smuzhiyun else
975*4882a593Smuzhiyun return PL330_STATE_KILLING;
976*4882a593Smuzhiyun case DS_ST_CMPLT:
977*4882a593Smuzhiyun if (is_manager(thrd))
978*4882a593Smuzhiyun return PL330_STATE_INVALID;
979*4882a593Smuzhiyun else
980*4882a593Smuzhiyun return PL330_STATE_COMPLETING;
981*4882a593Smuzhiyun case DS_ST_FLTCMP:
982*4882a593Smuzhiyun if (is_manager(thrd))
983*4882a593Smuzhiyun return PL330_STATE_INVALID;
984*4882a593Smuzhiyun else
985*4882a593Smuzhiyun return PL330_STATE_FAULT_COMPLETING;
986*4882a593Smuzhiyun default:
987*4882a593Smuzhiyun return PL330_STATE_INVALID;
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun }
990*4882a593Smuzhiyun
_stop(struct pl330_thread * thrd)991*4882a593Smuzhiyun static void _stop(struct pl330_thread *thrd)
992*4882a593Smuzhiyun {
993*4882a593Smuzhiyun void __iomem *regs = thrd->dmac->base;
994*4882a593Smuzhiyun u8 insn[6] = {0, 0, 0, 0, 0, 0};
995*4882a593Smuzhiyun u32 inten = readl(regs + INTEN);
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun if (_state(thrd) == PL330_STATE_FAULT_COMPLETING)
998*4882a593Smuzhiyun UNTIL(thrd, PL330_STATE_FAULTING | PL330_STATE_KILLING);
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun /* Return if nothing needs to be done */
1001*4882a593Smuzhiyun if (_state(thrd) == PL330_STATE_COMPLETING
1002*4882a593Smuzhiyun || _state(thrd) == PL330_STATE_KILLING
1003*4882a593Smuzhiyun || _state(thrd) == PL330_STATE_STOPPED)
1004*4882a593Smuzhiyun return;
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun _emit_KILL(0, insn);
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun _execute_DBGINSN(thrd, insn, is_manager(thrd));
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun /* clear the event */
1011*4882a593Smuzhiyun if (inten & (1 << thrd->ev))
1012*4882a593Smuzhiyun writel(1 << thrd->ev, regs + INTCLR);
1013*4882a593Smuzhiyun /* Stop generating interrupts for SEV */
1014*4882a593Smuzhiyun writel(inten & ~(1 << thrd->ev), regs + INTEN);
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun /* Start doing req 'idx' of thread 'thrd' */
_trigger(struct pl330_thread * thrd)1018*4882a593Smuzhiyun static bool _trigger(struct pl330_thread *thrd)
1019*4882a593Smuzhiyun {
1020*4882a593Smuzhiyun void __iomem *regs = thrd->dmac->base;
1021*4882a593Smuzhiyun struct _pl330_req *req;
1022*4882a593Smuzhiyun struct dma_pl330_desc *desc;
1023*4882a593Smuzhiyun struct _arg_GO go;
1024*4882a593Smuzhiyun unsigned ns;
1025*4882a593Smuzhiyun u8 insn[6] = {0, 0, 0, 0, 0, 0};
1026*4882a593Smuzhiyun int idx;
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun /* Return if already ACTIVE */
1029*4882a593Smuzhiyun if (_state(thrd) != PL330_STATE_STOPPED)
1030*4882a593Smuzhiyun return true;
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun idx = 1 - thrd->lstenq;
1033*4882a593Smuzhiyun if (thrd->req[idx].desc != NULL) {
1034*4882a593Smuzhiyun req = &thrd->req[idx];
1035*4882a593Smuzhiyun } else {
1036*4882a593Smuzhiyun idx = thrd->lstenq;
1037*4882a593Smuzhiyun if (thrd->req[idx].desc != NULL)
1038*4882a593Smuzhiyun req = &thrd->req[idx];
1039*4882a593Smuzhiyun else
1040*4882a593Smuzhiyun req = NULL;
1041*4882a593Smuzhiyun }
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun /* Return if no request */
1044*4882a593Smuzhiyun if (!req)
1045*4882a593Smuzhiyun return true;
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun /* Return if req is running */
1048*4882a593Smuzhiyun if (idx == thrd->req_running)
1049*4882a593Smuzhiyun return true;
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun desc = req->desc;
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun ns = desc->rqcfg.nonsecure ? 1 : 0;
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun /* See 'Abort Sources' point-4 at Page 2-25 */
1056*4882a593Smuzhiyun if (_manager_ns(thrd) && !ns)
1057*4882a593Smuzhiyun dev_info(thrd->dmac->ddma.dev, "%s:%d Recipe for ABORT!\n",
1058*4882a593Smuzhiyun __func__, __LINE__);
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun go.chan = thrd->id;
1061*4882a593Smuzhiyun go.addr = req->mc_bus;
1062*4882a593Smuzhiyun go.ns = ns;
1063*4882a593Smuzhiyun _emit_GO(0, insn, &go);
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun /* Set to generate interrupts for SEV */
1066*4882a593Smuzhiyun writel(readl(regs + INTEN) | (1 << thrd->ev), regs + INTEN);
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun /* Only manager can execute GO */
1069*4882a593Smuzhiyun _execute_DBGINSN(thrd, insn, true);
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun thrd->req_running = idx;
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun return true;
1074*4882a593Smuzhiyun }
1075*4882a593Smuzhiyun
_start(struct pl330_thread * thrd)1076*4882a593Smuzhiyun static bool _start(struct pl330_thread *thrd)
1077*4882a593Smuzhiyun {
1078*4882a593Smuzhiyun switch (_state(thrd)) {
1079*4882a593Smuzhiyun case PL330_STATE_FAULT_COMPLETING:
1080*4882a593Smuzhiyun UNTIL(thrd, PL330_STATE_FAULTING | PL330_STATE_KILLING);
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun if (_state(thrd) == PL330_STATE_KILLING)
1083*4882a593Smuzhiyun UNTIL(thrd, PL330_STATE_STOPPED)
1084*4882a593Smuzhiyun fallthrough;
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun case PL330_STATE_FAULTING:
1087*4882a593Smuzhiyun _stop(thrd);
1088*4882a593Smuzhiyun fallthrough;
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun case PL330_STATE_KILLING:
1091*4882a593Smuzhiyun case PL330_STATE_COMPLETING:
1092*4882a593Smuzhiyun UNTIL(thrd, PL330_STATE_STOPPED)
1093*4882a593Smuzhiyun fallthrough;
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun case PL330_STATE_STOPPED:
1096*4882a593Smuzhiyun return _trigger(thrd);
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun case PL330_STATE_WFP:
1099*4882a593Smuzhiyun case PL330_STATE_QUEUEBUSY:
1100*4882a593Smuzhiyun case PL330_STATE_ATBARRIER:
1101*4882a593Smuzhiyun case PL330_STATE_UPDTPC:
1102*4882a593Smuzhiyun case PL330_STATE_CACHEMISS:
1103*4882a593Smuzhiyun case PL330_STATE_EXECUTING:
1104*4882a593Smuzhiyun return true;
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun case PL330_STATE_WFE: /* For RESUME, nothing yet */
1107*4882a593Smuzhiyun default:
1108*4882a593Smuzhiyun return false;
1109*4882a593Smuzhiyun }
1110*4882a593Smuzhiyun }
1111*4882a593Smuzhiyun
_ldst_memtomem(unsigned dry_run,u8 buf[],const struct _xfer_spec * pxs,int cyc)1112*4882a593Smuzhiyun static inline int _ldst_memtomem(unsigned dry_run, u8 buf[],
1113*4882a593Smuzhiyun const struct _xfer_spec *pxs, int cyc)
1114*4882a593Smuzhiyun {
1115*4882a593Smuzhiyun int off = 0;
1116*4882a593Smuzhiyun struct pl330_config *pcfg = pxs->desc->rqcfg.pcfg;
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun /* check lock-up free version */
1119*4882a593Smuzhiyun if (get_revision(pcfg->periph_id) >= PERIPH_REV_R1P0) {
1120*4882a593Smuzhiyun while (cyc--) {
1121*4882a593Smuzhiyun off += _emit_LD(dry_run, &buf[off], ALWAYS);
1122*4882a593Smuzhiyun off += _emit_ST(dry_run, &buf[off], ALWAYS);
1123*4882a593Smuzhiyun }
1124*4882a593Smuzhiyun } else {
1125*4882a593Smuzhiyun while (cyc--) {
1126*4882a593Smuzhiyun off += _emit_LD(dry_run, &buf[off], ALWAYS);
1127*4882a593Smuzhiyun off += _emit_RMB(dry_run, &buf[off]);
1128*4882a593Smuzhiyun off += _emit_ST(dry_run, &buf[off], ALWAYS);
1129*4882a593Smuzhiyun off += _emit_WMB(dry_run, &buf[off]);
1130*4882a593Smuzhiyun }
1131*4882a593Smuzhiyun }
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun return off;
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun
_emit_load(unsigned int dry_run,u8 buf[],enum pl330_cond cond,enum dma_transfer_direction direction,u8 peri)1136*4882a593Smuzhiyun static u32 _emit_load(unsigned int dry_run, u8 buf[],
1137*4882a593Smuzhiyun enum pl330_cond cond, enum dma_transfer_direction direction,
1138*4882a593Smuzhiyun u8 peri)
1139*4882a593Smuzhiyun {
1140*4882a593Smuzhiyun int off = 0;
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun switch (direction) {
1143*4882a593Smuzhiyun case DMA_MEM_TO_MEM:
1144*4882a593Smuzhiyun case DMA_MEM_TO_DEV:
1145*4882a593Smuzhiyun off += _emit_LD(dry_run, &buf[off], cond);
1146*4882a593Smuzhiyun break;
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun case DMA_DEV_TO_MEM:
1149*4882a593Smuzhiyun if (cond == ALWAYS) {
1150*4882a593Smuzhiyun off += _emit_LDP(dry_run, &buf[off], SINGLE,
1151*4882a593Smuzhiyun peri);
1152*4882a593Smuzhiyun off += _emit_LDP(dry_run, &buf[off], BURST,
1153*4882a593Smuzhiyun peri);
1154*4882a593Smuzhiyun } else {
1155*4882a593Smuzhiyun off += _emit_LDP(dry_run, &buf[off], cond,
1156*4882a593Smuzhiyun peri);
1157*4882a593Smuzhiyun }
1158*4882a593Smuzhiyun break;
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun default:
1161*4882a593Smuzhiyun /* this code should be unreachable */
1162*4882a593Smuzhiyun WARN_ON(1);
1163*4882a593Smuzhiyun break;
1164*4882a593Smuzhiyun }
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun return off;
1167*4882a593Smuzhiyun }
1168*4882a593Smuzhiyun
_emit_store(unsigned int dry_run,u8 buf[],enum pl330_cond cond,enum dma_transfer_direction direction,u8 peri)1169*4882a593Smuzhiyun static inline u32 _emit_store(unsigned int dry_run, u8 buf[],
1170*4882a593Smuzhiyun enum pl330_cond cond, enum dma_transfer_direction direction,
1171*4882a593Smuzhiyun u8 peri)
1172*4882a593Smuzhiyun {
1173*4882a593Smuzhiyun int off = 0;
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun switch (direction) {
1176*4882a593Smuzhiyun case DMA_MEM_TO_MEM:
1177*4882a593Smuzhiyun case DMA_DEV_TO_MEM:
1178*4882a593Smuzhiyun off += _emit_ST(dry_run, &buf[off], cond);
1179*4882a593Smuzhiyun break;
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun case DMA_MEM_TO_DEV:
1182*4882a593Smuzhiyun if (cond == ALWAYS) {
1183*4882a593Smuzhiyun off += _emit_STP(dry_run, &buf[off], SINGLE,
1184*4882a593Smuzhiyun peri);
1185*4882a593Smuzhiyun off += _emit_STP(dry_run, &buf[off], BURST,
1186*4882a593Smuzhiyun peri);
1187*4882a593Smuzhiyun } else {
1188*4882a593Smuzhiyun off += _emit_STP(dry_run, &buf[off], cond,
1189*4882a593Smuzhiyun peri);
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun break;
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun default:
1194*4882a593Smuzhiyun /* this code should be unreachable */
1195*4882a593Smuzhiyun WARN_ON(1);
1196*4882a593Smuzhiyun break;
1197*4882a593Smuzhiyun }
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun return off;
1200*4882a593Smuzhiyun }
1201*4882a593Smuzhiyun
_ldst_peripheral(struct pl330_dmac * pl330,unsigned dry_run,u8 buf[],const struct _xfer_spec * pxs,int cyc,enum pl330_cond cond)1202*4882a593Smuzhiyun static inline int _ldst_peripheral(struct pl330_dmac *pl330,
1203*4882a593Smuzhiyun unsigned dry_run, u8 buf[],
1204*4882a593Smuzhiyun const struct _xfer_spec *pxs, int cyc,
1205*4882a593Smuzhiyun enum pl330_cond cond)
1206*4882a593Smuzhiyun {
1207*4882a593Smuzhiyun int off = 0;
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun /*
1210*4882a593Smuzhiyun * do FLUSHP at beginning to clear any stale dma requests before the
1211*4882a593Smuzhiyun * first WFP.
1212*4882a593Smuzhiyun */
1213*4882a593Smuzhiyun if (!(pl330->quirks & PL330_QUIRK_BROKEN_NO_FLUSHP))
1214*4882a593Smuzhiyun off += _emit_FLUSHP(dry_run, &buf[off], pxs->desc->peri);
1215*4882a593Smuzhiyun while (cyc--) {
1216*4882a593Smuzhiyun off += _emit_WFP(dry_run, &buf[off], cond, pxs->desc->peri);
1217*4882a593Smuzhiyun off += _emit_load(dry_run, &buf[off], cond, pxs->desc->rqtype,
1218*4882a593Smuzhiyun pxs->desc->peri);
1219*4882a593Smuzhiyun off += _emit_store(dry_run, &buf[off], cond, pxs->desc->rqtype,
1220*4882a593Smuzhiyun pxs->desc->peri);
1221*4882a593Smuzhiyun #ifdef CONFIG_NO_GKI
1222*4882a593Smuzhiyun switch (pxs->desc->rqtype) {
1223*4882a593Smuzhiyun case DMA_DEV_TO_MEM:
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun if (pxs->desc->dst_interlace_size)
1226*4882a593Smuzhiyun off += _emit_ADDH(dry_run, &buf[off], DST,
1227*4882a593Smuzhiyun pxs->desc->dst_interlace_size);
1228*4882a593Smuzhiyun break;
1229*4882a593Smuzhiyun case DMA_MEM_TO_DEV:
1230*4882a593Smuzhiyun if (pxs->desc->src_interlace_size)
1231*4882a593Smuzhiyun off += _emit_ADDH(dry_run, &buf[off], SRC,
1232*4882a593Smuzhiyun pxs->desc->src_interlace_size);
1233*4882a593Smuzhiyun break;
1234*4882a593Smuzhiyun default:
1235*4882a593Smuzhiyun WARN_ON(1);
1236*4882a593Smuzhiyun break;
1237*4882a593Smuzhiyun }
1238*4882a593Smuzhiyun #endif
1239*4882a593Smuzhiyun }
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun return off;
1242*4882a593Smuzhiyun }
1243*4882a593Smuzhiyun
_bursts(struct pl330_dmac * pl330,unsigned dry_run,u8 buf[],const struct _xfer_spec * pxs,int cyc)1244*4882a593Smuzhiyun static int _bursts(struct pl330_dmac *pl330, unsigned dry_run, u8 buf[],
1245*4882a593Smuzhiyun const struct _xfer_spec *pxs, int cyc)
1246*4882a593Smuzhiyun {
1247*4882a593Smuzhiyun int off = 0;
1248*4882a593Smuzhiyun enum pl330_cond cond = BRST_LEN(pxs->ccr) > 1 ? BURST : SINGLE;
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun if (pl330->quirks & PL330_QUIRK_PERIPH_BURST)
1251*4882a593Smuzhiyun cond = BURST;
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun switch (pxs->desc->rqtype) {
1254*4882a593Smuzhiyun case DMA_MEM_TO_DEV:
1255*4882a593Smuzhiyun case DMA_DEV_TO_MEM:
1256*4882a593Smuzhiyun off += _ldst_peripheral(pl330, dry_run, &buf[off], pxs, cyc,
1257*4882a593Smuzhiyun cond);
1258*4882a593Smuzhiyun break;
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun case DMA_MEM_TO_MEM:
1261*4882a593Smuzhiyun off += _ldst_memtomem(dry_run, &buf[off], pxs, cyc);
1262*4882a593Smuzhiyun break;
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun default:
1265*4882a593Smuzhiyun /* this code should be unreachable */
1266*4882a593Smuzhiyun WARN_ON(1);
1267*4882a593Smuzhiyun break;
1268*4882a593Smuzhiyun }
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun return off;
1271*4882a593Smuzhiyun }
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun /*
1274*4882a593Smuzhiyun * only the unaligned bursts transfers have the dregs.
1275*4882a593Smuzhiyun * transfer dregs with a reduced size burst to peripheral,
1276*4882a593Smuzhiyun * or a reduced size burst for mem-to-mem.
1277*4882a593Smuzhiyun */
_dregs(struct pl330_dmac * pl330,unsigned int dry_run,u8 buf[],const struct _xfer_spec * pxs,int transfer_length)1278*4882a593Smuzhiyun static int _dregs(struct pl330_dmac *pl330, unsigned int dry_run, u8 buf[],
1279*4882a593Smuzhiyun const struct _xfer_spec *pxs, int transfer_length)
1280*4882a593Smuzhiyun {
1281*4882a593Smuzhiyun int off = 0;
1282*4882a593Smuzhiyun int dregs_ccr;
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun if (transfer_length == 0)
1285*4882a593Smuzhiyun return off;
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun switch (pxs->desc->rqtype) {
1288*4882a593Smuzhiyun case DMA_MEM_TO_DEV:
1289*4882a593Smuzhiyun fallthrough;
1290*4882a593Smuzhiyun case DMA_DEV_TO_MEM:
1291*4882a593Smuzhiyun /*
1292*4882a593Smuzhiyun * dregs_len = (total bytes - BURST_TO_BYTE(bursts, ccr)) /
1293*4882a593Smuzhiyun * BRST_SIZE(ccr)
1294*4882a593Smuzhiyun * the dregs len must be smaller than burst len,
1295*4882a593Smuzhiyun * so, for higher efficiency, we can modify CCR
1296*4882a593Smuzhiyun * to use a reduced size burst len for the dregs.
1297*4882a593Smuzhiyun */
1298*4882a593Smuzhiyun dregs_ccr = pxs->ccr;
1299*4882a593Smuzhiyun dregs_ccr &= ~((0xf << CC_SRCBRSTLEN_SHFT) |
1300*4882a593Smuzhiyun (0xf << CC_DSTBRSTLEN_SHFT));
1301*4882a593Smuzhiyun dregs_ccr |= (((transfer_length - 1) & 0xf) <<
1302*4882a593Smuzhiyun CC_SRCBRSTLEN_SHFT);
1303*4882a593Smuzhiyun dregs_ccr |= (((transfer_length - 1) & 0xf) <<
1304*4882a593Smuzhiyun CC_DSTBRSTLEN_SHFT);
1305*4882a593Smuzhiyun off += _emit_MOV(dry_run, &buf[off], CCR, dregs_ccr);
1306*4882a593Smuzhiyun off += _ldst_peripheral(pl330, dry_run, &buf[off], pxs, 1,
1307*4882a593Smuzhiyun BURST);
1308*4882a593Smuzhiyun break;
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun case DMA_MEM_TO_MEM:
1311*4882a593Smuzhiyun dregs_ccr = pxs->ccr;
1312*4882a593Smuzhiyun dregs_ccr &= ~((0xf << CC_SRCBRSTLEN_SHFT) |
1313*4882a593Smuzhiyun (0xf << CC_DSTBRSTLEN_SHFT));
1314*4882a593Smuzhiyun dregs_ccr |= (((transfer_length - 1) & 0xf) <<
1315*4882a593Smuzhiyun CC_SRCBRSTLEN_SHFT);
1316*4882a593Smuzhiyun dregs_ccr |= (((transfer_length - 1) & 0xf) <<
1317*4882a593Smuzhiyun CC_DSTBRSTLEN_SHFT);
1318*4882a593Smuzhiyun off += _emit_MOV(dry_run, &buf[off], CCR, dregs_ccr);
1319*4882a593Smuzhiyun off += _ldst_memtomem(dry_run, &buf[off], pxs, 1);
1320*4882a593Smuzhiyun break;
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun default:
1323*4882a593Smuzhiyun /* this code should be unreachable */
1324*4882a593Smuzhiyun WARN_ON(1);
1325*4882a593Smuzhiyun break;
1326*4882a593Smuzhiyun }
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun return off;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun /* Returns bytes consumed and updates bursts */
_loop(struct pl330_dmac * pl330,unsigned dry_run,u8 buf[],unsigned long * bursts,const struct _xfer_spec * pxs)1332*4882a593Smuzhiyun static inline int _loop(struct pl330_dmac *pl330, unsigned dry_run, u8 buf[],
1333*4882a593Smuzhiyun unsigned long *bursts, const struct _xfer_spec *pxs)
1334*4882a593Smuzhiyun {
1335*4882a593Smuzhiyun int cyc, cycmax, szlp, szlpend, szbrst, off;
1336*4882a593Smuzhiyun unsigned lcnt0, lcnt1, ljmp0, ljmp1;
1337*4882a593Smuzhiyun struct _arg_LPEND lpend;
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun if (*bursts == 1)
1340*4882a593Smuzhiyun return _bursts(pl330, dry_run, buf, pxs, 1);
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun /* Max iterations possible in DMALP is 256 */
1343*4882a593Smuzhiyun if (*bursts >= 256*256) {
1344*4882a593Smuzhiyun lcnt1 = 256;
1345*4882a593Smuzhiyun lcnt0 = 256;
1346*4882a593Smuzhiyun cyc = *bursts / lcnt1 / lcnt0;
1347*4882a593Smuzhiyun } else if (*bursts > 256) {
1348*4882a593Smuzhiyun lcnt1 = 256;
1349*4882a593Smuzhiyun lcnt0 = *bursts / lcnt1;
1350*4882a593Smuzhiyun cyc = 1;
1351*4882a593Smuzhiyun } else {
1352*4882a593Smuzhiyun lcnt1 = *bursts;
1353*4882a593Smuzhiyun lcnt0 = 0;
1354*4882a593Smuzhiyun cyc = 1;
1355*4882a593Smuzhiyun }
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun szlp = _emit_LP(1, buf, 0, 0);
1358*4882a593Smuzhiyun szbrst = _bursts(pl330, 1, buf, pxs, 1);
1359*4882a593Smuzhiyun
1360*4882a593Smuzhiyun lpend.cond = ALWAYS;
1361*4882a593Smuzhiyun lpend.forever = false;
1362*4882a593Smuzhiyun lpend.loop = 0;
1363*4882a593Smuzhiyun lpend.bjump = 0;
1364*4882a593Smuzhiyun szlpend = _emit_LPEND(1, buf, &lpend);
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun if (lcnt0) {
1367*4882a593Smuzhiyun szlp *= 2;
1368*4882a593Smuzhiyun szlpend *= 2;
1369*4882a593Smuzhiyun }
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun /*
1372*4882a593Smuzhiyun * Max bursts that we can unroll due to limit on the
1373*4882a593Smuzhiyun * size of backward jump that can be encoded in DMALPEND
1374*4882a593Smuzhiyun * which is 8-bits and hence 255
1375*4882a593Smuzhiyun */
1376*4882a593Smuzhiyun cycmax = (255 - (szlp + szlpend)) / szbrst;
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun cyc = (cycmax < cyc) ? cycmax : cyc;
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun off = 0;
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun if (lcnt0) {
1383*4882a593Smuzhiyun off += _emit_LP(dry_run, &buf[off], 0, lcnt0);
1384*4882a593Smuzhiyun ljmp0 = off;
1385*4882a593Smuzhiyun }
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun off += _emit_LP(dry_run, &buf[off], 1, lcnt1);
1388*4882a593Smuzhiyun ljmp1 = off;
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun off += _bursts(pl330, dry_run, &buf[off], pxs, cyc);
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun lpend.cond = ALWAYS;
1393*4882a593Smuzhiyun lpend.forever = false;
1394*4882a593Smuzhiyun lpend.loop = 1;
1395*4882a593Smuzhiyun lpend.bjump = off - ljmp1;
1396*4882a593Smuzhiyun off += _emit_LPEND(dry_run, &buf[off], &lpend);
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun if (lcnt0) {
1399*4882a593Smuzhiyun lpend.cond = ALWAYS;
1400*4882a593Smuzhiyun lpend.forever = false;
1401*4882a593Smuzhiyun lpend.loop = 0;
1402*4882a593Smuzhiyun lpend.bjump = off - ljmp0;
1403*4882a593Smuzhiyun off += _emit_LPEND(dry_run, &buf[off], &lpend);
1404*4882a593Smuzhiyun }
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun *bursts = lcnt1 * cyc;
1407*4882a593Smuzhiyun if (lcnt0)
1408*4882a593Smuzhiyun *bursts *= lcnt0;
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun return off;
1411*4882a593Smuzhiyun }
1412*4882a593Smuzhiyun
_period(struct pl330_dmac * pl330,unsigned int dry_run,u8 buf[],unsigned long bursts,const struct _xfer_spec * pxs,int ev)1413*4882a593Smuzhiyun static int _period(struct pl330_dmac *pl330, unsigned int dry_run, u8 buf[],
1414*4882a593Smuzhiyun unsigned long bursts, const struct _xfer_spec *pxs, int ev)
1415*4882a593Smuzhiyun {
1416*4882a593Smuzhiyun unsigned int lcnt1, ljmp1;
1417*4882a593Smuzhiyun int cyc, off = 0, num_dregs = 0;
1418*4882a593Smuzhiyun struct _arg_LPEND lpend;
1419*4882a593Smuzhiyun struct pl330_xfer *x = &pxs->desc->px;
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun if (bursts > 256) {
1422*4882a593Smuzhiyun lcnt1 = 256;
1423*4882a593Smuzhiyun cyc = bursts / 256;
1424*4882a593Smuzhiyun } else {
1425*4882a593Smuzhiyun lcnt1 = bursts;
1426*4882a593Smuzhiyun cyc = 1;
1427*4882a593Smuzhiyun }
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun /* loop1 */
1430*4882a593Smuzhiyun off += _emit_LP(dry_run, &buf[off], 1, lcnt1);
1431*4882a593Smuzhiyun ljmp1 = off;
1432*4882a593Smuzhiyun off += _bursts(pl330, dry_run, &buf[off], pxs, cyc);
1433*4882a593Smuzhiyun lpend.cond = ALWAYS;
1434*4882a593Smuzhiyun lpend.forever = false;
1435*4882a593Smuzhiyun lpend.loop = 1;
1436*4882a593Smuzhiyun lpend.bjump = off - ljmp1;
1437*4882a593Smuzhiyun off += _emit_LPEND(dry_run, &buf[off], &lpend);
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun /* remainder */
1440*4882a593Smuzhiyun lcnt1 = bursts - (lcnt1 * cyc);
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun if (lcnt1) {
1443*4882a593Smuzhiyun off += _emit_LP(dry_run, &buf[off], 1, lcnt1);
1444*4882a593Smuzhiyun ljmp1 = off;
1445*4882a593Smuzhiyun off += _bursts(pl330, dry_run, &buf[off], pxs, 1);
1446*4882a593Smuzhiyun lpend.cond = ALWAYS;
1447*4882a593Smuzhiyun lpend.forever = false;
1448*4882a593Smuzhiyun lpend.loop = 1;
1449*4882a593Smuzhiyun lpend.bjump = off - ljmp1;
1450*4882a593Smuzhiyun off += _emit_LPEND(dry_run, &buf[off], &lpend);
1451*4882a593Smuzhiyun }
1452*4882a593Smuzhiyun
1453*4882a593Smuzhiyun #ifdef CONFIG_NO_GKI
1454*4882a593Smuzhiyun if (!pxs->desc->src_interlace_size &&
1455*4882a593Smuzhiyun !pxs->desc->dst_interlace_size) {
1456*4882a593Smuzhiyun num_dregs = BYTE_MOD_BURST_LEN(x->bytes, pxs->ccr);
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun if (num_dregs) {
1459*4882a593Smuzhiyun off += _dregs(pl330, dry_run, &buf[off], pxs, num_dregs);
1460*4882a593Smuzhiyun off += _emit_MOV(dry_run, &buf[off], CCR, pxs->ccr);
1461*4882a593Smuzhiyun }
1462*4882a593Smuzhiyun }
1463*4882a593Smuzhiyun #else
1464*4882a593Smuzhiyun num_dregs = BYTE_MOD_BURST_LEN(x->bytes, pxs->ccr);
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun if (num_dregs) {
1467*4882a593Smuzhiyun off += _dregs(pl330, dry_run, &buf[off], pxs, num_dregs);
1468*4882a593Smuzhiyun off += _emit_MOV(dry_run, &buf[off], CCR, pxs->ccr);
1469*4882a593Smuzhiyun }
1470*4882a593Smuzhiyun #endif
1471*4882a593Smuzhiyun
1472*4882a593Smuzhiyun off += _emit_SEV(dry_run, &buf[off], ev);
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun return off;
1475*4882a593Smuzhiyun }
1476*4882a593Smuzhiyun
_loop_cyclic(struct pl330_dmac * pl330,unsigned int dry_run,u8 buf[],unsigned long bursts,const struct _xfer_spec * pxs,int ev)1477*4882a593Smuzhiyun static inline int _loop_cyclic(struct pl330_dmac *pl330, unsigned int dry_run,
1478*4882a593Smuzhiyun u8 buf[], unsigned long bursts,
1479*4882a593Smuzhiyun const struct _xfer_spec *pxs, int ev)
1480*4882a593Smuzhiyun {
1481*4882a593Smuzhiyun int off, periods, residue, i;
1482*4882a593Smuzhiyun unsigned int lcnt0, ljmp0, ljmpfe;
1483*4882a593Smuzhiyun struct _arg_LPEND lpend;
1484*4882a593Smuzhiyun struct pl330_xfer *x = &pxs->desc->px;
1485*4882a593Smuzhiyun
1486*4882a593Smuzhiyun off = 0;
1487*4882a593Smuzhiyun ljmpfe = off;
1488*4882a593Smuzhiyun lcnt0 = pxs->desc->num_periods;
1489*4882a593Smuzhiyun periods = 1;
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun while (lcnt0 > 256) {
1492*4882a593Smuzhiyun periods++;
1493*4882a593Smuzhiyun lcnt0 = pxs->desc->num_periods / periods;
1494*4882a593Smuzhiyun }
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun residue = pxs->desc->num_periods % periods;
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun /* forever loop */
1499*4882a593Smuzhiyun off += _emit_MOV(dry_run, &buf[off], SAR, x->src_addr);
1500*4882a593Smuzhiyun off += _emit_MOV(dry_run, &buf[off], DAR, x->dst_addr);
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun /* loop0 */
1503*4882a593Smuzhiyun off += _emit_LP(dry_run, &buf[off], 0, lcnt0);
1504*4882a593Smuzhiyun ljmp0 = off;
1505*4882a593Smuzhiyun
1506*4882a593Smuzhiyun for (i = 0; i < periods; i++)
1507*4882a593Smuzhiyun off += _period(pl330, dry_run, &buf[off], bursts, pxs, ev);
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun lpend.cond = ALWAYS;
1510*4882a593Smuzhiyun lpend.forever = false;
1511*4882a593Smuzhiyun lpend.loop = 0;
1512*4882a593Smuzhiyun lpend.bjump = off - ljmp0;
1513*4882a593Smuzhiyun off += _emit_LPEND(dry_run, &buf[off], &lpend);
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun for (i = 0; i < residue; i++)
1516*4882a593Smuzhiyun off += _period(pl330, dry_run, &buf[off], bursts, pxs, ev);
1517*4882a593Smuzhiyun
1518*4882a593Smuzhiyun lpend.cond = ALWAYS;
1519*4882a593Smuzhiyun lpend.forever = true;
1520*4882a593Smuzhiyun lpend.loop = 1;
1521*4882a593Smuzhiyun lpend.bjump = off - ljmpfe;
1522*4882a593Smuzhiyun off += _emit_LPEND(dry_run, &buf[off], &lpend);
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun return off;
1525*4882a593Smuzhiyun }
1526*4882a593Smuzhiyun
_setup_loops(struct pl330_dmac * pl330,unsigned dry_run,u8 buf[],const struct _xfer_spec * pxs)1527*4882a593Smuzhiyun static inline int _setup_loops(struct pl330_dmac *pl330,
1528*4882a593Smuzhiyun unsigned dry_run, u8 buf[],
1529*4882a593Smuzhiyun const struct _xfer_spec *pxs)
1530*4882a593Smuzhiyun {
1531*4882a593Smuzhiyun struct pl330_xfer *x = &pxs->desc->px;
1532*4882a593Smuzhiyun u32 ccr = pxs->ccr;
1533*4882a593Smuzhiyun unsigned long c, bursts = BYTE_TO_BURST(x->bytes, ccr);
1534*4882a593Smuzhiyun int num_dregs = (x->bytes - BURST_TO_BYTE(bursts, ccr)) /
1535*4882a593Smuzhiyun BRST_SIZE(ccr);
1536*4882a593Smuzhiyun int off = 0;
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun #ifdef CONFIG_NO_GKI
1539*4882a593Smuzhiyun if (pxs->desc->rqtype == DMA_DEV_TO_MEM)
1540*4882a593Smuzhiyun bursts = x->bytes / (BRST_SIZE(ccr) * BRST_LEN(ccr) +
1541*4882a593Smuzhiyun pxs->desc->dst_interlace_size);
1542*4882a593Smuzhiyun else if (pxs->desc->rqtype == DMA_MEM_TO_DEV)
1543*4882a593Smuzhiyun bursts = x->bytes / (BRST_SIZE(ccr) * BRST_LEN(ccr) +
1544*4882a593Smuzhiyun pxs->desc->src_interlace_size);
1545*4882a593Smuzhiyun #endif
1546*4882a593Smuzhiyun while (bursts) {
1547*4882a593Smuzhiyun c = bursts;
1548*4882a593Smuzhiyun off += _loop(pl330, dry_run, &buf[off], &c, pxs);
1549*4882a593Smuzhiyun bursts -= c;
1550*4882a593Smuzhiyun }
1551*4882a593Smuzhiyun #ifdef CONFIG_NO_GKI
1552*4882a593Smuzhiyun if (!pxs->desc->src_interlace_size &&
1553*4882a593Smuzhiyun !pxs->desc->dst_interlace_size)
1554*4882a593Smuzhiyun off += _dregs(pl330, dry_run, &buf[off], pxs, num_dregs);
1555*4882a593Smuzhiyun #else
1556*4882a593Smuzhiyun off += _dregs(pl330, dry_run, &buf[off], pxs, num_dregs);
1557*4882a593Smuzhiyun #endif
1558*4882a593Smuzhiyun return off;
1559*4882a593Smuzhiyun }
1560*4882a593Smuzhiyun
_setup_xfer(struct pl330_dmac * pl330,unsigned dry_run,u8 buf[],const struct _xfer_spec * pxs)1561*4882a593Smuzhiyun static inline int _setup_xfer(struct pl330_dmac *pl330,
1562*4882a593Smuzhiyun unsigned dry_run, u8 buf[],
1563*4882a593Smuzhiyun const struct _xfer_spec *pxs)
1564*4882a593Smuzhiyun {
1565*4882a593Smuzhiyun struct pl330_xfer *x = &pxs->desc->px;
1566*4882a593Smuzhiyun int off = 0;
1567*4882a593Smuzhiyun
1568*4882a593Smuzhiyun /* DMAMOV SAR, x->src_addr */
1569*4882a593Smuzhiyun off += _emit_MOV(dry_run, &buf[off], SAR, x->src_addr);
1570*4882a593Smuzhiyun /* DMAMOV DAR, x->dst_addr */
1571*4882a593Smuzhiyun off += _emit_MOV(dry_run, &buf[off], DAR, x->dst_addr);
1572*4882a593Smuzhiyun
1573*4882a593Smuzhiyun /* Setup Loop(s) */
1574*4882a593Smuzhiyun off += _setup_loops(pl330, dry_run, &buf[off], pxs);
1575*4882a593Smuzhiyun
1576*4882a593Smuzhiyun return off;
1577*4882a593Smuzhiyun }
1578*4882a593Smuzhiyun
_setup_xfer_cyclic(struct pl330_dmac * pl330,unsigned int dry_run,u8 buf[],const struct _xfer_spec * pxs,int ev)1579*4882a593Smuzhiyun static inline int _setup_xfer_cyclic(struct pl330_dmac *pl330,
1580*4882a593Smuzhiyun unsigned int dry_run, u8 buf[],
1581*4882a593Smuzhiyun const struct _xfer_spec *pxs, int ev)
1582*4882a593Smuzhiyun {
1583*4882a593Smuzhiyun struct pl330_xfer *x = &pxs->desc->px;
1584*4882a593Smuzhiyun u32 ccr = pxs->ccr;
1585*4882a593Smuzhiyun unsigned long bursts = BYTE_TO_BURST(x->bytes, ccr);
1586*4882a593Smuzhiyun int off = 0;
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun #ifdef CONFIG_NO_GKI
1589*4882a593Smuzhiyun if (pxs->desc->rqtype == DMA_DEV_TO_MEM)
1590*4882a593Smuzhiyun bursts = x->bytes / (BRST_SIZE(ccr) * BRST_LEN(ccr)
1591*4882a593Smuzhiyun + pxs->desc->dst_interlace_size);
1592*4882a593Smuzhiyun else if (pxs->desc->rqtype == DMA_MEM_TO_DEV)
1593*4882a593Smuzhiyun bursts = x->bytes / (BRST_SIZE(ccr) * BRST_LEN(ccr)
1594*4882a593Smuzhiyun + pxs->desc->src_interlace_size);
1595*4882a593Smuzhiyun #endif
1596*4882a593Smuzhiyun /* Setup Loop(s) */
1597*4882a593Smuzhiyun off += _loop_cyclic(pl330, dry_run, &buf[off], bursts, pxs, ev);
1598*4882a593Smuzhiyun
1599*4882a593Smuzhiyun return off;
1600*4882a593Smuzhiyun }
1601*4882a593Smuzhiyun
1602*4882a593Smuzhiyun /*
1603*4882a593Smuzhiyun * A req is a sequence of one or more xfer units.
1604*4882a593Smuzhiyun * Returns the number of bytes taken to setup the MC for the req.
1605*4882a593Smuzhiyun */
_setup_req(struct pl330_dmac * pl330,unsigned dry_run,struct pl330_thread * thrd,unsigned index,struct _xfer_spec * pxs)1606*4882a593Smuzhiyun static int _setup_req(struct pl330_dmac *pl330, unsigned dry_run,
1607*4882a593Smuzhiyun struct pl330_thread *thrd, unsigned index,
1608*4882a593Smuzhiyun struct _xfer_spec *pxs)
1609*4882a593Smuzhiyun {
1610*4882a593Smuzhiyun struct _pl330_req *req = &thrd->req[index];
1611*4882a593Smuzhiyun u8 *buf = req->mc_cpu;
1612*4882a593Smuzhiyun int off = 0;
1613*4882a593Smuzhiyun
1614*4882a593Smuzhiyun PL330_DBGMC_START(req->mc_bus);
1615*4882a593Smuzhiyun
1616*4882a593Smuzhiyun /* DMAMOV CCR, ccr */
1617*4882a593Smuzhiyun off += _emit_MOV(dry_run, &buf[off], CCR, pxs->ccr);
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun if (!pxs->desc->cyclic) {
1620*4882a593Smuzhiyun off += _setup_xfer(pl330, dry_run, &buf[off], pxs);
1621*4882a593Smuzhiyun
1622*4882a593Smuzhiyun /* DMASEV peripheral/event */
1623*4882a593Smuzhiyun off += _emit_SEV(dry_run, &buf[off], thrd->ev);
1624*4882a593Smuzhiyun /* DMAEND */
1625*4882a593Smuzhiyun off += _emit_END(dry_run, &buf[off]);
1626*4882a593Smuzhiyun } else {
1627*4882a593Smuzhiyun off += _setup_xfer_cyclic(pl330, dry_run, &buf[off],
1628*4882a593Smuzhiyun pxs, thrd->ev);
1629*4882a593Smuzhiyun }
1630*4882a593Smuzhiyun
1631*4882a593Smuzhiyun return off;
1632*4882a593Smuzhiyun }
1633*4882a593Smuzhiyun
_prepare_ccr(const struct pl330_reqcfg * rqc)1634*4882a593Smuzhiyun static inline u32 _prepare_ccr(const struct pl330_reqcfg *rqc)
1635*4882a593Smuzhiyun {
1636*4882a593Smuzhiyun u32 ccr = 0;
1637*4882a593Smuzhiyun
1638*4882a593Smuzhiyun if (rqc->src_inc)
1639*4882a593Smuzhiyun ccr |= CC_SRCINC;
1640*4882a593Smuzhiyun
1641*4882a593Smuzhiyun if (rqc->dst_inc)
1642*4882a593Smuzhiyun ccr |= CC_DSTINC;
1643*4882a593Smuzhiyun
1644*4882a593Smuzhiyun /* We set same protection levels for Src and DST for now */
1645*4882a593Smuzhiyun if (rqc->privileged)
1646*4882a593Smuzhiyun ccr |= CC_SRCPRI | CC_DSTPRI;
1647*4882a593Smuzhiyun if (rqc->nonsecure)
1648*4882a593Smuzhiyun ccr |= CC_SRCNS | CC_DSTNS;
1649*4882a593Smuzhiyun if (rqc->insnaccess)
1650*4882a593Smuzhiyun ccr |= CC_SRCIA | CC_DSTIA;
1651*4882a593Smuzhiyun
1652*4882a593Smuzhiyun ccr |= (((rqc->brst_len - 1) & 0xf) << CC_SRCBRSTLEN_SHFT);
1653*4882a593Smuzhiyun ccr |= (((rqc->brst_len - 1) & 0xf) << CC_DSTBRSTLEN_SHFT);
1654*4882a593Smuzhiyun
1655*4882a593Smuzhiyun ccr |= (rqc->brst_size << CC_SRCBRSTSIZE_SHFT);
1656*4882a593Smuzhiyun ccr |= (rqc->brst_size << CC_DSTBRSTSIZE_SHFT);
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun ccr |= (rqc->scctl << CC_SRCCCTRL_SHFT);
1659*4882a593Smuzhiyun ccr |= (rqc->dcctl << CC_DSTCCTRL_SHFT);
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun ccr |= (rqc->swap << CC_SWAP_SHFT);
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun return ccr;
1664*4882a593Smuzhiyun }
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun /*
1667*4882a593Smuzhiyun * Submit a list of xfers after which the client wants notification.
1668*4882a593Smuzhiyun * Client is not notified after each xfer unit, just once after all
1669*4882a593Smuzhiyun * xfer units are done or some error occurs.
1670*4882a593Smuzhiyun */
pl330_submit_req(struct pl330_thread * thrd,struct dma_pl330_desc * desc)1671*4882a593Smuzhiyun static int pl330_submit_req(struct pl330_thread *thrd,
1672*4882a593Smuzhiyun struct dma_pl330_desc *desc)
1673*4882a593Smuzhiyun {
1674*4882a593Smuzhiyun struct pl330_dmac *pl330 = thrd->dmac;
1675*4882a593Smuzhiyun struct _xfer_spec xs;
1676*4882a593Smuzhiyun unsigned long flags;
1677*4882a593Smuzhiyun unsigned idx;
1678*4882a593Smuzhiyun u32 ccr;
1679*4882a593Smuzhiyun int ret = 0;
1680*4882a593Smuzhiyun
1681*4882a593Smuzhiyun switch (desc->rqtype) {
1682*4882a593Smuzhiyun case DMA_MEM_TO_DEV:
1683*4882a593Smuzhiyun break;
1684*4882a593Smuzhiyun
1685*4882a593Smuzhiyun case DMA_DEV_TO_MEM:
1686*4882a593Smuzhiyun break;
1687*4882a593Smuzhiyun
1688*4882a593Smuzhiyun case DMA_MEM_TO_MEM:
1689*4882a593Smuzhiyun break;
1690*4882a593Smuzhiyun
1691*4882a593Smuzhiyun default:
1692*4882a593Smuzhiyun return -ENOTSUPP;
1693*4882a593Smuzhiyun }
1694*4882a593Smuzhiyun
1695*4882a593Smuzhiyun if (pl330->state == DYING
1696*4882a593Smuzhiyun || pl330->dmac_tbd.reset_chan & (1 << thrd->id)) {
1697*4882a593Smuzhiyun dev_info(thrd->dmac->ddma.dev, "%s:%d\n",
1698*4882a593Smuzhiyun __func__, __LINE__);
1699*4882a593Smuzhiyun return -EAGAIN;
1700*4882a593Smuzhiyun }
1701*4882a593Smuzhiyun
1702*4882a593Smuzhiyun /* If request for non-existing peripheral */
1703*4882a593Smuzhiyun if (desc->rqtype != DMA_MEM_TO_MEM &&
1704*4882a593Smuzhiyun desc->peri >= pl330->pcfg.num_peri) {
1705*4882a593Smuzhiyun dev_info(thrd->dmac->ddma.dev,
1706*4882a593Smuzhiyun "%s:%d Invalid peripheral(%u)!\n",
1707*4882a593Smuzhiyun __func__, __LINE__, desc->peri);
1708*4882a593Smuzhiyun return -EINVAL;
1709*4882a593Smuzhiyun }
1710*4882a593Smuzhiyun
1711*4882a593Smuzhiyun spin_lock_irqsave(&pl330->lock, flags);
1712*4882a593Smuzhiyun
1713*4882a593Smuzhiyun if (_queue_full(thrd)) {
1714*4882a593Smuzhiyun ret = -EAGAIN;
1715*4882a593Smuzhiyun goto xfer_exit;
1716*4882a593Smuzhiyun }
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun /* Prefer Secure Channel */
1719*4882a593Smuzhiyun if (!_manager_ns(thrd))
1720*4882a593Smuzhiyun desc->rqcfg.nonsecure = 0;
1721*4882a593Smuzhiyun else
1722*4882a593Smuzhiyun desc->rqcfg.nonsecure = 1;
1723*4882a593Smuzhiyun
1724*4882a593Smuzhiyun ccr = _prepare_ccr(&desc->rqcfg);
1725*4882a593Smuzhiyun
1726*4882a593Smuzhiyun idx = thrd->req[0].desc == NULL ? 0 : 1;
1727*4882a593Smuzhiyun
1728*4882a593Smuzhiyun xs.ccr = ccr;
1729*4882a593Smuzhiyun xs.desc = desc;
1730*4882a593Smuzhiyun
1731*4882a593Smuzhiyun /* First dry run to check if req is acceptable */
1732*4882a593Smuzhiyun ret = _setup_req(pl330, 1, thrd, idx, &xs);
1733*4882a593Smuzhiyun if (ret < 0)
1734*4882a593Smuzhiyun goto xfer_exit;
1735*4882a593Smuzhiyun
1736*4882a593Smuzhiyun if (ret > pl330->mcbufsz / 2) {
1737*4882a593Smuzhiyun dev_info(pl330->ddma.dev, "%s:%d Try increasing mcbufsz (%i/%i)\n",
1738*4882a593Smuzhiyun __func__, __LINE__, ret, pl330->mcbufsz / 2);
1739*4882a593Smuzhiyun ret = -ENOMEM;
1740*4882a593Smuzhiyun goto xfer_exit;
1741*4882a593Smuzhiyun }
1742*4882a593Smuzhiyun
1743*4882a593Smuzhiyun /* Hook the request */
1744*4882a593Smuzhiyun thrd->lstenq = idx;
1745*4882a593Smuzhiyun thrd->req[idx].desc = desc;
1746*4882a593Smuzhiyun _setup_req(pl330, 0, thrd, idx, &xs);
1747*4882a593Smuzhiyun
1748*4882a593Smuzhiyun ret = 0;
1749*4882a593Smuzhiyun
1750*4882a593Smuzhiyun xfer_exit:
1751*4882a593Smuzhiyun spin_unlock_irqrestore(&pl330->lock, flags);
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun return ret;
1754*4882a593Smuzhiyun }
1755*4882a593Smuzhiyun
dma_pl330_rqcb(struct dma_pl330_desc * desc,enum pl330_op_err err)1756*4882a593Smuzhiyun static void dma_pl330_rqcb(struct dma_pl330_desc *desc, enum pl330_op_err err)
1757*4882a593Smuzhiyun {
1758*4882a593Smuzhiyun struct dma_pl330_chan *pch;
1759*4882a593Smuzhiyun unsigned long flags;
1760*4882a593Smuzhiyun
1761*4882a593Smuzhiyun if (!desc)
1762*4882a593Smuzhiyun return;
1763*4882a593Smuzhiyun
1764*4882a593Smuzhiyun pch = desc->pchan;
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun /* If desc aborted */
1767*4882a593Smuzhiyun if (!pch)
1768*4882a593Smuzhiyun return;
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun spin_lock_irqsave(&pch->lock, flags);
1771*4882a593Smuzhiyun
1772*4882a593Smuzhiyun desc->status = DONE;
1773*4882a593Smuzhiyun
1774*4882a593Smuzhiyun spin_unlock_irqrestore(&pch->lock, flags);
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun tasklet_schedule(&pch->task);
1777*4882a593Smuzhiyun }
1778*4882a593Smuzhiyun
pl330_dotask(struct tasklet_struct * t)1779*4882a593Smuzhiyun static void pl330_dotask(struct tasklet_struct *t)
1780*4882a593Smuzhiyun {
1781*4882a593Smuzhiyun struct pl330_dmac *pl330 = from_tasklet(pl330, t, tasks);
1782*4882a593Smuzhiyun unsigned long flags;
1783*4882a593Smuzhiyun int i;
1784*4882a593Smuzhiyun
1785*4882a593Smuzhiyun spin_lock_irqsave(&pl330->lock, flags);
1786*4882a593Smuzhiyun
1787*4882a593Smuzhiyun /* The DMAC itself gone nuts */
1788*4882a593Smuzhiyun if (pl330->dmac_tbd.reset_dmac) {
1789*4882a593Smuzhiyun pl330->state = DYING;
1790*4882a593Smuzhiyun /* Reset the manager too */
1791*4882a593Smuzhiyun pl330->dmac_tbd.reset_mngr = true;
1792*4882a593Smuzhiyun /* Clear the reset flag */
1793*4882a593Smuzhiyun pl330->dmac_tbd.reset_dmac = false;
1794*4882a593Smuzhiyun }
1795*4882a593Smuzhiyun
1796*4882a593Smuzhiyun if (pl330->dmac_tbd.reset_mngr) {
1797*4882a593Smuzhiyun _stop(pl330->manager);
1798*4882a593Smuzhiyun /* Reset all channels */
1799*4882a593Smuzhiyun pl330->dmac_tbd.reset_chan = (1 << pl330->pcfg.num_chan) - 1;
1800*4882a593Smuzhiyun /* Clear the reset flag */
1801*4882a593Smuzhiyun pl330->dmac_tbd.reset_mngr = false;
1802*4882a593Smuzhiyun }
1803*4882a593Smuzhiyun
1804*4882a593Smuzhiyun for (i = 0; i < pl330->pcfg.num_chan; i++) {
1805*4882a593Smuzhiyun
1806*4882a593Smuzhiyun if (pl330->dmac_tbd.reset_chan & (1 << i)) {
1807*4882a593Smuzhiyun struct pl330_thread *thrd = &pl330->channels[i];
1808*4882a593Smuzhiyun void __iomem *regs = pl330->base;
1809*4882a593Smuzhiyun enum pl330_op_err err;
1810*4882a593Smuzhiyun
1811*4882a593Smuzhiyun _stop(thrd);
1812*4882a593Smuzhiyun
1813*4882a593Smuzhiyun if (readl(regs + FSC) & (1 << thrd->id))
1814*4882a593Smuzhiyun err = PL330_ERR_FAIL;
1815*4882a593Smuzhiyun else
1816*4882a593Smuzhiyun err = PL330_ERR_ABORT;
1817*4882a593Smuzhiyun
1818*4882a593Smuzhiyun spin_unlock_irqrestore(&pl330->lock, flags);
1819*4882a593Smuzhiyun dma_pl330_rqcb(thrd->req[1 - thrd->lstenq].desc, err);
1820*4882a593Smuzhiyun dma_pl330_rqcb(thrd->req[thrd->lstenq].desc, err);
1821*4882a593Smuzhiyun spin_lock_irqsave(&pl330->lock, flags);
1822*4882a593Smuzhiyun
1823*4882a593Smuzhiyun thrd->req[0].desc = NULL;
1824*4882a593Smuzhiyun thrd->req[1].desc = NULL;
1825*4882a593Smuzhiyun thrd->req_running = -1;
1826*4882a593Smuzhiyun
1827*4882a593Smuzhiyun /* Clear the reset flag */
1828*4882a593Smuzhiyun pl330->dmac_tbd.reset_chan &= ~(1 << i);
1829*4882a593Smuzhiyun }
1830*4882a593Smuzhiyun }
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun spin_unlock_irqrestore(&pl330->lock, flags);
1833*4882a593Smuzhiyun
1834*4882a593Smuzhiyun return;
1835*4882a593Smuzhiyun }
1836*4882a593Smuzhiyun
1837*4882a593Smuzhiyun /* Returns 1 if state was updated, 0 otherwise */
pl330_update(struct pl330_dmac * pl330)1838*4882a593Smuzhiyun static int pl330_update(struct pl330_dmac *pl330)
1839*4882a593Smuzhiyun {
1840*4882a593Smuzhiyun struct dma_pl330_desc *descdone;
1841*4882a593Smuzhiyun unsigned long flags;
1842*4882a593Smuzhiyun void __iomem *regs;
1843*4882a593Smuzhiyun u32 val;
1844*4882a593Smuzhiyun int id, ev, ret = 0;
1845*4882a593Smuzhiyun
1846*4882a593Smuzhiyun regs = pl330->base;
1847*4882a593Smuzhiyun
1848*4882a593Smuzhiyun spin_lock_irqsave(&pl330->lock, flags);
1849*4882a593Smuzhiyun
1850*4882a593Smuzhiyun val = readl(regs + FSM) & 0x1;
1851*4882a593Smuzhiyun if (val)
1852*4882a593Smuzhiyun pl330->dmac_tbd.reset_mngr = true;
1853*4882a593Smuzhiyun else
1854*4882a593Smuzhiyun pl330->dmac_tbd.reset_mngr = false;
1855*4882a593Smuzhiyun
1856*4882a593Smuzhiyun val = readl(regs + FSC) & ((1 << pl330->pcfg.num_chan) - 1);
1857*4882a593Smuzhiyun pl330->dmac_tbd.reset_chan |= val;
1858*4882a593Smuzhiyun if (val) {
1859*4882a593Smuzhiyun int i = 0;
1860*4882a593Smuzhiyun while (i < pl330->pcfg.num_chan) {
1861*4882a593Smuzhiyun if (val & (1 << i)) {
1862*4882a593Smuzhiyun dev_info(pl330->ddma.dev,
1863*4882a593Smuzhiyun "Reset Channel-%d\t CS-%x FTC-%x\n",
1864*4882a593Smuzhiyun i, readl(regs + CS(i)),
1865*4882a593Smuzhiyun readl(regs + FTC(i)));
1866*4882a593Smuzhiyun _stop(&pl330->channels[i]);
1867*4882a593Smuzhiyun }
1868*4882a593Smuzhiyun i++;
1869*4882a593Smuzhiyun }
1870*4882a593Smuzhiyun }
1871*4882a593Smuzhiyun
1872*4882a593Smuzhiyun /* Check which event happened i.e, thread notified */
1873*4882a593Smuzhiyun val = readl(regs + ES);
1874*4882a593Smuzhiyun if (pl330->pcfg.num_events < 32
1875*4882a593Smuzhiyun && val & ~((1 << pl330->pcfg.num_events) - 1)) {
1876*4882a593Smuzhiyun pl330->dmac_tbd.reset_dmac = true;
1877*4882a593Smuzhiyun dev_err(pl330->ddma.dev, "%s:%d Unexpected!\n", __func__,
1878*4882a593Smuzhiyun __LINE__);
1879*4882a593Smuzhiyun ret = 1;
1880*4882a593Smuzhiyun goto updt_exit;
1881*4882a593Smuzhiyun }
1882*4882a593Smuzhiyun
1883*4882a593Smuzhiyun for (ev = 0; ev < pl330->pcfg.num_events; ev++) {
1884*4882a593Smuzhiyun if (val & (1 << ev)) { /* Event occurred */
1885*4882a593Smuzhiyun struct pl330_thread *thrd;
1886*4882a593Smuzhiyun u32 inten = readl(regs + INTEN);
1887*4882a593Smuzhiyun int active;
1888*4882a593Smuzhiyun
1889*4882a593Smuzhiyun /* Clear the event */
1890*4882a593Smuzhiyun if (inten & (1 << ev))
1891*4882a593Smuzhiyun writel(1 << ev, regs + INTCLR);
1892*4882a593Smuzhiyun
1893*4882a593Smuzhiyun ret = 1;
1894*4882a593Smuzhiyun
1895*4882a593Smuzhiyun id = pl330->events[ev];
1896*4882a593Smuzhiyun
1897*4882a593Smuzhiyun thrd = &pl330->channels[id];
1898*4882a593Smuzhiyun
1899*4882a593Smuzhiyun active = thrd->req_running;
1900*4882a593Smuzhiyun if (active == -1) /* Aborted */
1901*4882a593Smuzhiyun continue;
1902*4882a593Smuzhiyun
1903*4882a593Smuzhiyun /* Detach the req */
1904*4882a593Smuzhiyun descdone = thrd->req[active].desc;
1905*4882a593Smuzhiyun if (descdone) {
1906*4882a593Smuzhiyun if (!descdone->cyclic) {
1907*4882a593Smuzhiyun thrd->req[active].desc = NULL;
1908*4882a593Smuzhiyun thrd->req_running = -1;
1909*4882a593Smuzhiyun /* Get going again ASAP */
1910*4882a593Smuzhiyun _start(thrd);
1911*4882a593Smuzhiyun }
1912*4882a593Smuzhiyun
1913*4882a593Smuzhiyun /* For now, just make a list of callbacks to be done */
1914*4882a593Smuzhiyun list_add_tail(&descdone->rqd, &pl330->req_done);
1915*4882a593Smuzhiyun }
1916*4882a593Smuzhiyun }
1917*4882a593Smuzhiyun }
1918*4882a593Smuzhiyun
1919*4882a593Smuzhiyun /* Now that we are in no hurry, do the callbacks */
1920*4882a593Smuzhiyun while (!list_empty(&pl330->req_done)) {
1921*4882a593Smuzhiyun descdone = list_first_entry(&pl330->req_done,
1922*4882a593Smuzhiyun struct dma_pl330_desc, rqd);
1923*4882a593Smuzhiyun list_del(&descdone->rqd);
1924*4882a593Smuzhiyun spin_unlock_irqrestore(&pl330->lock, flags);
1925*4882a593Smuzhiyun dma_pl330_rqcb(descdone, PL330_ERR_NONE);
1926*4882a593Smuzhiyun spin_lock_irqsave(&pl330->lock, flags);
1927*4882a593Smuzhiyun }
1928*4882a593Smuzhiyun
1929*4882a593Smuzhiyun updt_exit:
1930*4882a593Smuzhiyun spin_unlock_irqrestore(&pl330->lock, flags);
1931*4882a593Smuzhiyun
1932*4882a593Smuzhiyun if (pl330->dmac_tbd.reset_dmac
1933*4882a593Smuzhiyun || pl330->dmac_tbd.reset_mngr
1934*4882a593Smuzhiyun || pl330->dmac_tbd.reset_chan) {
1935*4882a593Smuzhiyun ret = 1;
1936*4882a593Smuzhiyun tasklet_schedule(&pl330->tasks);
1937*4882a593Smuzhiyun }
1938*4882a593Smuzhiyun
1939*4882a593Smuzhiyun return ret;
1940*4882a593Smuzhiyun }
1941*4882a593Smuzhiyun
1942*4882a593Smuzhiyun /* Reserve an event */
_alloc_event(struct pl330_thread * thrd)1943*4882a593Smuzhiyun static inline int _alloc_event(struct pl330_thread *thrd)
1944*4882a593Smuzhiyun {
1945*4882a593Smuzhiyun struct pl330_dmac *pl330 = thrd->dmac;
1946*4882a593Smuzhiyun int ev;
1947*4882a593Smuzhiyun
1948*4882a593Smuzhiyun for (ev = 0; ev < pl330->pcfg.num_events; ev++)
1949*4882a593Smuzhiyun if (pl330->events[ev] == -1) {
1950*4882a593Smuzhiyun pl330->events[ev] = thrd->id;
1951*4882a593Smuzhiyun return ev;
1952*4882a593Smuzhiyun }
1953*4882a593Smuzhiyun
1954*4882a593Smuzhiyun return -1;
1955*4882a593Smuzhiyun }
1956*4882a593Smuzhiyun
_chan_ns(const struct pl330_dmac * pl330,int i)1957*4882a593Smuzhiyun static bool _chan_ns(const struct pl330_dmac *pl330, int i)
1958*4882a593Smuzhiyun {
1959*4882a593Smuzhiyun return pl330->pcfg.irq_ns & (1 << i);
1960*4882a593Smuzhiyun }
1961*4882a593Smuzhiyun
1962*4882a593Smuzhiyun /* Upon success, returns IdentityToken for the
1963*4882a593Smuzhiyun * allocated channel, NULL otherwise.
1964*4882a593Smuzhiyun */
pl330_request_channel(struct pl330_dmac * pl330)1965*4882a593Smuzhiyun static struct pl330_thread *pl330_request_channel(struct pl330_dmac *pl330)
1966*4882a593Smuzhiyun {
1967*4882a593Smuzhiyun struct pl330_thread *thrd = NULL;
1968*4882a593Smuzhiyun int chans, i;
1969*4882a593Smuzhiyun
1970*4882a593Smuzhiyun if (pl330->state == DYING)
1971*4882a593Smuzhiyun return NULL;
1972*4882a593Smuzhiyun
1973*4882a593Smuzhiyun chans = pl330->pcfg.num_chan;
1974*4882a593Smuzhiyun
1975*4882a593Smuzhiyun for (i = 0; i < chans; i++) {
1976*4882a593Smuzhiyun thrd = &pl330->channels[i];
1977*4882a593Smuzhiyun if ((thrd->free) && (!_manager_ns(thrd) ||
1978*4882a593Smuzhiyun _chan_ns(pl330, i))) {
1979*4882a593Smuzhiyun thrd->ev = _alloc_event(thrd);
1980*4882a593Smuzhiyun if (thrd->ev >= 0) {
1981*4882a593Smuzhiyun thrd->free = false;
1982*4882a593Smuzhiyun thrd->lstenq = 1;
1983*4882a593Smuzhiyun thrd->req[0].desc = NULL;
1984*4882a593Smuzhiyun thrd->req[1].desc = NULL;
1985*4882a593Smuzhiyun thrd->req_running = -1;
1986*4882a593Smuzhiyun break;
1987*4882a593Smuzhiyun }
1988*4882a593Smuzhiyun }
1989*4882a593Smuzhiyun thrd = NULL;
1990*4882a593Smuzhiyun }
1991*4882a593Smuzhiyun
1992*4882a593Smuzhiyun return thrd;
1993*4882a593Smuzhiyun }
1994*4882a593Smuzhiyun
1995*4882a593Smuzhiyun /* Release an event */
_free_event(struct pl330_thread * thrd,int ev)1996*4882a593Smuzhiyun static inline void _free_event(struct pl330_thread *thrd, int ev)
1997*4882a593Smuzhiyun {
1998*4882a593Smuzhiyun struct pl330_dmac *pl330 = thrd->dmac;
1999*4882a593Smuzhiyun
2000*4882a593Smuzhiyun /* If the event is valid and was held by the thread */
2001*4882a593Smuzhiyun if (ev >= 0 && ev < pl330->pcfg.num_events
2002*4882a593Smuzhiyun && pl330->events[ev] == thrd->id)
2003*4882a593Smuzhiyun pl330->events[ev] = -1;
2004*4882a593Smuzhiyun }
2005*4882a593Smuzhiyun
pl330_release_channel(struct pl330_thread * thrd)2006*4882a593Smuzhiyun static void pl330_release_channel(struct pl330_thread *thrd)
2007*4882a593Smuzhiyun {
2008*4882a593Smuzhiyun if (!thrd || thrd->free)
2009*4882a593Smuzhiyun return;
2010*4882a593Smuzhiyun
2011*4882a593Smuzhiyun _stop(thrd);
2012*4882a593Smuzhiyun
2013*4882a593Smuzhiyun dma_pl330_rqcb(thrd->req[1 - thrd->lstenq].desc, PL330_ERR_ABORT);
2014*4882a593Smuzhiyun dma_pl330_rqcb(thrd->req[thrd->lstenq].desc, PL330_ERR_ABORT);
2015*4882a593Smuzhiyun
2016*4882a593Smuzhiyun _free_event(thrd, thrd->ev);
2017*4882a593Smuzhiyun thrd->free = true;
2018*4882a593Smuzhiyun }
2019*4882a593Smuzhiyun
2020*4882a593Smuzhiyun /* Initialize the structure for PL330 configuration, that can be used
2021*4882a593Smuzhiyun * by the client driver the make best use of the DMAC
2022*4882a593Smuzhiyun */
read_dmac_config(struct pl330_dmac * pl330)2023*4882a593Smuzhiyun static void read_dmac_config(struct pl330_dmac *pl330)
2024*4882a593Smuzhiyun {
2025*4882a593Smuzhiyun void __iomem *regs = pl330->base;
2026*4882a593Smuzhiyun u32 val;
2027*4882a593Smuzhiyun
2028*4882a593Smuzhiyun val = readl(regs + CRD) >> CRD_DATA_WIDTH_SHIFT;
2029*4882a593Smuzhiyun val &= CRD_DATA_WIDTH_MASK;
2030*4882a593Smuzhiyun pl330->pcfg.data_bus_width = 8 * (1 << val);
2031*4882a593Smuzhiyun
2032*4882a593Smuzhiyun val = readl(regs + CRD) >> CRD_DATA_BUFF_SHIFT;
2033*4882a593Smuzhiyun val &= CRD_DATA_BUFF_MASK;
2034*4882a593Smuzhiyun pl330->pcfg.data_buf_dep = val + 1;
2035*4882a593Smuzhiyun
2036*4882a593Smuzhiyun val = readl(regs + CR0) >> CR0_NUM_CHANS_SHIFT;
2037*4882a593Smuzhiyun val &= CR0_NUM_CHANS_MASK;
2038*4882a593Smuzhiyun val += 1;
2039*4882a593Smuzhiyun pl330->pcfg.num_chan = val;
2040*4882a593Smuzhiyun
2041*4882a593Smuzhiyun val = readl(regs + CR0);
2042*4882a593Smuzhiyun if (val & CR0_PERIPH_REQ_SET) {
2043*4882a593Smuzhiyun val = (val >> CR0_NUM_PERIPH_SHIFT) & CR0_NUM_PERIPH_MASK;
2044*4882a593Smuzhiyun val += 1;
2045*4882a593Smuzhiyun pl330->pcfg.num_peri = val;
2046*4882a593Smuzhiyun pl330->pcfg.peri_ns = readl(regs + CR4);
2047*4882a593Smuzhiyun } else {
2048*4882a593Smuzhiyun pl330->pcfg.num_peri = 0;
2049*4882a593Smuzhiyun }
2050*4882a593Smuzhiyun
2051*4882a593Smuzhiyun val = readl(regs + CR0);
2052*4882a593Smuzhiyun if (val & CR0_BOOT_MAN_NS)
2053*4882a593Smuzhiyun pl330->pcfg.mode |= DMAC_MODE_NS;
2054*4882a593Smuzhiyun else
2055*4882a593Smuzhiyun pl330->pcfg.mode &= ~DMAC_MODE_NS;
2056*4882a593Smuzhiyun
2057*4882a593Smuzhiyun val = readl(regs + CR0) >> CR0_NUM_EVENTS_SHIFT;
2058*4882a593Smuzhiyun val &= CR0_NUM_EVENTS_MASK;
2059*4882a593Smuzhiyun val += 1;
2060*4882a593Smuzhiyun pl330->pcfg.num_events = val;
2061*4882a593Smuzhiyun
2062*4882a593Smuzhiyun pl330->pcfg.irq_ns = readl(regs + CR3);
2063*4882a593Smuzhiyun }
2064*4882a593Smuzhiyun
_reset_thread(struct pl330_thread * thrd)2065*4882a593Smuzhiyun static inline void _reset_thread(struct pl330_thread *thrd)
2066*4882a593Smuzhiyun {
2067*4882a593Smuzhiyun struct pl330_dmac *pl330 = thrd->dmac;
2068*4882a593Smuzhiyun
2069*4882a593Smuzhiyun thrd->req[0].mc_cpu = pl330->mcode_cpu
2070*4882a593Smuzhiyun + (thrd->id * pl330->mcbufsz);
2071*4882a593Smuzhiyun thrd->req[0].mc_bus = pl330->mcode_bus
2072*4882a593Smuzhiyun + (thrd->id * pl330->mcbufsz);
2073*4882a593Smuzhiyun thrd->req[0].desc = NULL;
2074*4882a593Smuzhiyun
2075*4882a593Smuzhiyun thrd->req[1].mc_cpu = thrd->req[0].mc_cpu
2076*4882a593Smuzhiyun + pl330->mcbufsz / 2;
2077*4882a593Smuzhiyun thrd->req[1].mc_bus = thrd->req[0].mc_bus
2078*4882a593Smuzhiyun + pl330->mcbufsz / 2;
2079*4882a593Smuzhiyun thrd->req[1].desc = NULL;
2080*4882a593Smuzhiyun
2081*4882a593Smuzhiyun thrd->req_running = -1;
2082*4882a593Smuzhiyun }
2083*4882a593Smuzhiyun
dmac_alloc_threads(struct pl330_dmac * pl330)2084*4882a593Smuzhiyun static int dmac_alloc_threads(struct pl330_dmac *pl330)
2085*4882a593Smuzhiyun {
2086*4882a593Smuzhiyun int chans = pl330->pcfg.num_chan;
2087*4882a593Smuzhiyun struct pl330_thread *thrd;
2088*4882a593Smuzhiyun int i;
2089*4882a593Smuzhiyun
2090*4882a593Smuzhiyun /* Allocate 1 Manager and 'chans' Channel threads */
2091*4882a593Smuzhiyun pl330->channels = kcalloc(1 + chans, sizeof(*thrd),
2092*4882a593Smuzhiyun GFP_KERNEL);
2093*4882a593Smuzhiyun if (!pl330->channels)
2094*4882a593Smuzhiyun return -ENOMEM;
2095*4882a593Smuzhiyun
2096*4882a593Smuzhiyun /* Init Channel threads */
2097*4882a593Smuzhiyun for (i = 0; i < chans; i++) {
2098*4882a593Smuzhiyun thrd = &pl330->channels[i];
2099*4882a593Smuzhiyun thrd->id = i;
2100*4882a593Smuzhiyun thrd->dmac = pl330;
2101*4882a593Smuzhiyun _reset_thread(thrd);
2102*4882a593Smuzhiyun thrd->free = true;
2103*4882a593Smuzhiyun }
2104*4882a593Smuzhiyun
2105*4882a593Smuzhiyun /* MANAGER is indexed at the end */
2106*4882a593Smuzhiyun thrd = &pl330->channels[chans];
2107*4882a593Smuzhiyun thrd->id = chans;
2108*4882a593Smuzhiyun thrd->dmac = pl330;
2109*4882a593Smuzhiyun thrd->free = false;
2110*4882a593Smuzhiyun pl330->manager = thrd;
2111*4882a593Smuzhiyun
2112*4882a593Smuzhiyun return 0;
2113*4882a593Smuzhiyun }
2114*4882a593Smuzhiyun
dmac_alloc_resources(struct pl330_dmac * pl330)2115*4882a593Smuzhiyun static int dmac_alloc_resources(struct pl330_dmac *pl330)
2116*4882a593Smuzhiyun {
2117*4882a593Smuzhiyun int chans = pl330->pcfg.num_chan;
2118*4882a593Smuzhiyun int ret;
2119*4882a593Smuzhiyun
2120*4882a593Smuzhiyun /*
2121*4882a593Smuzhiyun * Alloc MicroCode buffer for 'chans' Channel threads.
2122*4882a593Smuzhiyun * A channel's buffer offset is (Channel_Id * MCODE_BUFF_PERCHAN)
2123*4882a593Smuzhiyun */
2124*4882a593Smuzhiyun pl330->mcode_cpu = dma_alloc_attrs(pl330->ddma.dev,
2125*4882a593Smuzhiyun chans * pl330->mcbufsz,
2126*4882a593Smuzhiyun &pl330->mcode_bus, GFP_KERNEL,
2127*4882a593Smuzhiyun DMA_ATTR_PRIVILEGED);
2128*4882a593Smuzhiyun if (!pl330->mcode_cpu) {
2129*4882a593Smuzhiyun dev_err(pl330->ddma.dev, "%s:%d Can't allocate memory!\n",
2130*4882a593Smuzhiyun __func__, __LINE__);
2131*4882a593Smuzhiyun return -ENOMEM;
2132*4882a593Smuzhiyun }
2133*4882a593Smuzhiyun
2134*4882a593Smuzhiyun ret = dmac_alloc_threads(pl330);
2135*4882a593Smuzhiyun if (ret) {
2136*4882a593Smuzhiyun dev_err(pl330->ddma.dev, "%s:%d Can't to create channels for DMAC!\n",
2137*4882a593Smuzhiyun __func__, __LINE__);
2138*4882a593Smuzhiyun dma_free_attrs(pl330->ddma.dev,
2139*4882a593Smuzhiyun chans * pl330->mcbufsz,
2140*4882a593Smuzhiyun pl330->mcode_cpu, pl330->mcode_bus,
2141*4882a593Smuzhiyun DMA_ATTR_PRIVILEGED);
2142*4882a593Smuzhiyun return ret;
2143*4882a593Smuzhiyun }
2144*4882a593Smuzhiyun
2145*4882a593Smuzhiyun return 0;
2146*4882a593Smuzhiyun }
2147*4882a593Smuzhiyun
pl330_add(struct pl330_dmac * pl330)2148*4882a593Smuzhiyun static int pl330_add(struct pl330_dmac *pl330)
2149*4882a593Smuzhiyun {
2150*4882a593Smuzhiyun int i, ret;
2151*4882a593Smuzhiyun
2152*4882a593Smuzhiyun /* Check if we can handle this DMAC */
2153*4882a593Smuzhiyun if ((pl330->pcfg.periph_id & 0xfffff) != PERIPH_ID_VAL) {
2154*4882a593Smuzhiyun dev_err(pl330->ddma.dev, "PERIPH_ID 0x%x !\n",
2155*4882a593Smuzhiyun pl330->pcfg.periph_id);
2156*4882a593Smuzhiyun return -EINVAL;
2157*4882a593Smuzhiyun }
2158*4882a593Smuzhiyun
2159*4882a593Smuzhiyun /* Read the configuration of the DMAC */
2160*4882a593Smuzhiyun read_dmac_config(pl330);
2161*4882a593Smuzhiyun
2162*4882a593Smuzhiyun if (pl330->pcfg.num_events == 0) {
2163*4882a593Smuzhiyun dev_err(pl330->ddma.dev, "%s:%d Can't work without events!\n",
2164*4882a593Smuzhiyun __func__, __LINE__);
2165*4882a593Smuzhiyun return -EINVAL;
2166*4882a593Smuzhiyun }
2167*4882a593Smuzhiyun
2168*4882a593Smuzhiyun spin_lock_init(&pl330->lock);
2169*4882a593Smuzhiyun
2170*4882a593Smuzhiyun INIT_LIST_HEAD(&pl330->req_done);
2171*4882a593Smuzhiyun
2172*4882a593Smuzhiyun /* Use default MC buffer size if not provided */
2173*4882a593Smuzhiyun if (!pl330->mcbufsz)
2174*4882a593Smuzhiyun pl330->mcbufsz = MCODE_BUFF_PER_REQ * 2;
2175*4882a593Smuzhiyun
2176*4882a593Smuzhiyun /* Mark all events as free */
2177*4882a593Smuzhiyun for (i = 0; i < pl330->pcfg.num_events; i++)
2178*4882a593Smuzhiyun pl330->events[i] = -1;
2179*4882a593Smuzhiyun
2180*4882a593Smuzhiyun /* Allocate resources needed by the DMAC */
2181*4882a593Smuzhiyun ret = dmac_alloc_resources(pl330);
2182*4882a593Smuzhiyun if (ret) {
2183*4882a593Smuzhiyun dev_err(pl330->ddma.dev, "Unable to create channels for DMAC\n");
2184*4882a593Smuzhiyun return ret;
2185*4882a593Smuzhiyun }
2186*4882a593Smuzhiyun
2187*4882a593Smuzhiyun tasklet_setup(&pl330->tasks, pl330_dotask);
2188*4882a593Smuzhiyun
2189*4882a593Smuzhiyun pl330->state = INIT;
2190*4882a593Smuzhiyun
2191*4882a593Smuzhiyun return 0;
2192*4882a593Smuzhiyun }
2193*4882a593Smuzhiyun
dmac_free_threads(struct pl330_dmac * pl330)2194*4882a593Smuzhiyun static int dmac_free_threads(struct pl330_dmac *pl330)
2195*4882a593Smuzhiyun {
2196*4882a593Smuzhiyun struct pl330_thread *thrd;
2197*4882a593Smuzhiyun int i;
2198*4882a593Smuzhiyun
2199*4882a593Smuzhiyun /* Release Channel threads */
2200*4882a593Smuzhiyun for (i = 0; i < pl330->pcfg.num_chan; i++) {
2201*4882a593Smuzhiyun thrd = &pl330->channels[i];
2202*4882a593Smuzhiyun pl330_release_channel(thrd);
2203*4882a593Smuzhiyun }
2204*4882a593Smuzhiyun
2205*4882a593Smuzhiyun /* Free memory */
2206*4882a593Smuzhiyun kfree(pl330->channels);
2207*4882a593Smuzhiyun
2208*4882a593Smuzhiyun return 0;
2209*4882a593Smuzhiyun }
2210*4882a593Smuzhiyun
pl330_del(struct pl330_dmac * pl330)2211*4882a593Smuzhiyun static void pl330_del(struct pl330_dmac *pl330)
2212*4882a593Smuzhiyun {
2213*4882a593Smuzhiyun pl330->state = UNINIT;
2214*4882a593Smuzhiyun
2215*4882a593Smuzhiyun tasklet_kill(&pl330->tasks);
2216*4882a593Smuzhiyun
2217*4882a593Smuzhiyun /* Free DMAC resources */
2218*4882a593Smuzhiyun dmac_free_threads(pl330);
2219*4882a593Smuzhiyun
2220*4882a593Smuzhiyun dma_free_attrs(pl330->ddma.dev,
2221*4882a593Smuzhiyun pl330->pcfg.num_chan * pl330->mcbufsz, pl330->mcode_cpu,
2222*4882a593Smuzhiyun pl330->mcode_bus, DMA_ATTR_PRIVILEGED);
2223*4882a593Smuzhiyun }
2224*4882a593Smuzhiyun
2225*4882a593Smuzhiyun /* forward declaration */
2226*4882a593Smuzhiyun static struct amba_driver pl330_driver;
2227*4882a593Smuzhiyun
2228*4882a593Smuzhiyun static inline struct dma_pl330_chan *
to_pchan(struct dma_chan * ch)2229*4882a593Smuzhiyun to_pchan(struct dma_chan *ch)
2230*4882a593Smuzhiyun {
2231*4882a593Smuzhiyun if (!ch)
2232*4882a593Smuzhiyun return NULL;
2233*4882a593Smuzhiyun
2234*4882a593Smuzhiyun return container_of(ch, struct dma_pl330_chan, chan);
2235*4882a593Smuzhiyun }
2236*4882a593Smuzhiyun
2237*4882a593Smuzhiyun static inline struct dma_pl330_desc *
to_desc(struct dma_async_tx_descriptor * tx)2238*4882a593Smuzhiyun to_desc(struct dma_async_tx_descriptor *tx)
2239*4882a593Smuzhiyun {
2240*4882a593Smuzhiyun return container_of(tx, struct dma_pl330_desc, txd);
2241*4882a593Smuzhiyun }
2242*4882a593Smuzhiyun
fill_queue(struct dma_pl330_chan * pch)2243*4882a593Smuzhiyun static inline void fill_queue(struct dma_pl330_chan *pch)
2244*4882a593Smuzhiyun {
2245*4882a593Smuzhiyun struct dma_pl330_desc *desc;
2246*4882a593Smuzhiyun int ret;
2247*4882a593Smuzhiyun
2248*4882a593Smuzhiyun list_for_each_entry(desc, &pch->work_list, node) {
2249*4882a593Smuzhiyun
2250*4882a593Smuzhiyun /* If already submitted */
2251*4882a593Smuzhiyun if (desc->status == BUSY)
2252*4882a593Smuzhiyun continue;
2253*4882a593Smuzhiyun
2254*4882a593Smuzhiyun ret = pl330_submit_req(pch->thread, desc);
2255*4882a593Smuzhiyun if (!ret) {
2256*4882a593Smuzhiyun desc->status = BUSY;
2257*4882a593Smuzhiyun } else if (ret == -EAGAIN) {
2258*4882a593Smuzhiyun /* QFull or DMAC Dying */
2259*4882a593Smuzhiyun break;
2260*4882a593Smuzhiyun } else {
2261*4882a593Smuzhiyun /* Unacceptable request */
2262*4882a593Smuzhiyun desc->status = DONE;
2263*4882a593Smuzhiyun dev_err(pch->dmac->ddma.dev, "%s:%d Bad Desc(%d)\n",
2264*4882a593Smuzhiyun __func__, __LINE__, desc->txd.cookie);
2265*4882a593Smuzhiyun tasklet_schedule(&pch->task);
2266*4882a593Smuzhiyun }
2267*4882a593Smuzhiyun }
2268*4882a593Smuzhiyun }
2269*4882a593Smuzhiyun
pl330_tasklet(struct tasklet_struct * t)2270*4882a593Smuzhiyun static void pl330_tasklet(struct tasklet_struct *t)
2271*4882a593Smuzhiyun {
2272*4882a593Smuzhiyun struct dma_pl330_chan *pch = from_tasklet(pch, t, task);
2273*4882a593Smuzhiyun struct dma_pl330_desc *desc, *_dt;
2274*4882a593Smuzhiyun unsigned long flags;
2275*4882a593Smuzhiyun bool power_down = false;
2276*4882a593Smuzhiyun
2277*4882a593Smuzhiyun spin_lock_irqsave(&pch->lock, flags);
2278*4882a593Smuzhiyun
2279*4882a593Smuzhiyun /* Pick up ripe tomatoes */
2280*4882a593Smuzhiyun list_for_each_entry_safe(desc, _dt, &pch->work_list, node) {
2281*4882a593Smuzhiyun if (desc->status == DONE) {
2282*4882a593Smuzhiyun if (!desc->cyclic) {
2283*4882a593Smuzhiyun dma_cookie_complete(&desc->txd);
2284*4882a593Smuzhiyun list_move_tail(&desc->node, &pch->completed_list);
2285*4882a593Smuzhiyun } else {
2286*4882a593Smuzhiyun struct dmaengine_desc_callback cb;
2287*4882a593Smuzhiyun
2288*4882a593Smuzhiyun desc->status = BUSY;
2289*4882a593Smuzhiyun dmaengine_desc_get_callback(&desc->txd, &cb);
2290*4882a593Smuzhiyun
2291*4882a593Smuzhiyun if (dmaengine_desc_callback_valid(&cb)) {
2292*4882a593Smuzhiyun spin_unlock_irqrestore(&pch->lock, flags);
2293*4882a593Smuzhiyun dmaengine_desc_callback_invoke(&cb, NULL);
2294*4882a593Smuzhiyun spin_lock_irqsave(&pch->lock, flags);
2295*4882a593Smuzhiyun }
2296*4882a593Smuzhiyun }
2297*4882a593Smuzhiyun }
2298*4882a593Smuzhiyun }
2299*4882a593Smuzhiyun
2300*4882a593Smuzhiyun /* Try to submit a req imm. next to the last completed cookie */
2301*4882a593Smuzhiyun fill_queue(pch);
2302*4882a593Smuzhiyun
2303*4882a593Smuzhiyun if (list_empty(&pch->work_list)) {
2304*4882a593Smuzhiyun spin_lock(&pch->thread->dmac->lock);
2305*4882a593Smuzhiyun _stop(pch->thread);
2306*4882a593Smuzhiyun spin_unlock(&pch->thread->dmac->lock);
2307*4882a593Smuzhiyun power_down = pch->active;
2308*4882a593Smuzhiyun pch->active = false;
2309*4882a593Smuzhiyun } else {
2310*4882a593Smuzhiyun /* Make sure the PL330 Channel thread is active */
2311*4882a593Smuzhiyun spin_lock(&pch->thread->dmac->lock);
2312*4882a593Smuzhiyun _start(pch->thread);
2313*4882a593Smuzhiyun spin_unlock(&pch->thread->dmac->lock);
2314*4882a593Smuzhiyun }
2315*4882a593Smuzhiyun
2316*4882a593Smuzhiyun while (!list_empty(&pch->completed_list)) {
2317*4882a593Smuzhiyun struct dmaengine_desc_callback cb;
2318*4882a593Smuzhiyun
2319*4882a593Smuzhiyun desc = list_first_entry(&pch->completed_list,
2320*4882a593Smuzhiyun struct dma_pl330_desc, node);
2321*4882a593Smuzhiyun
2322*4882a593Smuzhiyun dmaengine_desc_get_callback(&desc->txd, &cb);
2323*4882a593Smuzhiyun
2324*4882a593Smuzhiyun desc->status = FREE;
2325*4882a593Smuzhiyun list_move_tail(&desc->node, &pch->dmac->desc_pool);
2326*4882a593Smuzhiyun
2327*4882a593Smuzhiyun dma_descriptor_unmap(&desc->txd);
2328*4882a593Smuzhiyun
2329*4882a593Smuzhiyun if (dmaengine_desc_callback_valid(&cb)) {
2330*4882a593Smuzhiyun spin_unlock_irqrestore(&pch->lock, flags);
2331*4882a593Smuzhiyun dmaengine_desc_callback_invoke(&cb, NULL);
2332*4882a593Smuzhiyun spin_lock_irqsave(&pch->lock, flags);
2333*4882a593Smuzhiyun }
2334*4882a593Smuzhiyun }
2335*4882a593Smuzhiyun spin_unlock_irqrestore(&pch->lock, flags);
2336*4882a593Smuzhiyun
2337*4882a593Smuzhiyun /* If work list empty, power down */
2338*4882a593Smuzhiyun if (power_down) {
2339*4882a593Smuzhiyun pm_runtime_mark_last_busy(pch->dmac->ddma.dev);
2340*4882a593Smuzhiyun pm_runtime_put_autosuspend(pch->dmac->ddma.dev);
2341*4882a593Smuzhiyun }
2342*4882a593Smuzhiyun }
2343*4882a593Smuzhiyun
of_dma_pl330_xlate(struct of_phandle_args * dma_spec,struct of_dma * ofdma)2344*4882a593Smuzhiyun static struct dma_chan *of_dma_pl330_xlate(struct of_phandle_args *dma_spec,
2345*4882a593Smuzhiyun struct of_dma *ofdma)
2346*4882a593Smuzhiyun {
2347*4882a593Smuzhiyun int count = dma_spec->args_count;
2348*4882a593Smuzhiyun struct pl330_dmac *pl330 = ofdma->of_dma_data;
2349*4882a593Smuzhiyun unsigned int chan_id;
2350*4882a593Smuzhiyun
2351*4882a593Smuzhiyun if (!pl330)
2352*4882a593Smuzhiyun return NULL;
2353*4882a593Smuzhiyun
2354*4882a593Smuzhiyun if (count != 1)
2355*4882a593Smuzhiyun return NULL;
2356*4882a593Smuzhiyun
2357*4882a593Smuzhiyun chan_id = dma_spec->args[0];
2358*4882a593Smuzhiyun if (chan_id >= pl330->num_peripherals)
2359*4882a593Smuzhiyun return NULL;
2360*4882a593Smuzhiyun
2361*4882a593Smuzhiyun return dma_get_slave_channel(&pl330->peripherals[chan_id].chan);
2362*4882a593Smuzhiyun }
2363*4882a593Smuzhiyun
pl330_alloc_chan_resources(struct dma_chan * chan)2364*4882a593Smuzhiyun static int pl330_alloc_chan_resources(struct dma_chan *chan)
2365*4882a593Smuzhiyun {
2366*4882a593Smuzhiyun struct dma_pl330_chan *pch = to_pchan(chan);
2367*4882a593Smuzhiyun struct pl330_dmac *pl330 = pch->dmac;
2368*4882a593Smuzhiyun unsigned long flags;
2369*4882a593Smuzhiyun
2370*4882a593Smuzhiyun spin_lock_irqsave(&pl330->lock, flags);
2371*4882a593Smuzhiyun
2372*4882a593Smuzhiyun dma_cookie_init(chan);
2373*4882a593Smuzhiyun
2374*4882a593Smuzhiyun pch->thread = pl330_request_channel(pl330);
2375*4882a593Smuzhiyun if (!pch->thread) {
2376*4882a593Smuzhiyun spin_unlock_irqrestore(&pl330->lock, flags);
2377*4882a593Smuzhiyun return -ENOMEM;
2378*4882a593Smuzhiyun }
2379*4882a593Smuzhiyun
2380*4882a593Smuzhiyun tasklet_setup(&pch->task, pl330_tasklet);
2381*4882a593Smuzhiyun
2382*4882a593Smuzhiyun spin_unlock_irqrestore(&pl330->lock, flags);
2383*4882a593Smuzhiyun
2384*4882a593Smuzhiyun return 1;
2385*4882a593Smuzhiyun }
2386*4882a593Smuzhiyun
2387*4882a593Smuzhiyun /*
2388*4882a593Smuzhiyun * We need the data direction between the DMAC (the dma-mapping "device") and
2389*4882a593Smuzhiyun * the FIFO (the dmaengine "dev"), from the FIFO's point of view. Confusing!
2390*4882a593Smuzhiyun */
2391*4882a593Smuzhiyun static enum dma_data_direction
pl330_dma_slave_map_dir(enum dma_transfer_direction dir)2392*4882a593Smuzhiyun pl330_dma_slave_map_dir(enum dma_transfer_direction dir)
2393*4882a593Smuzhiyun {
2394*4882a593Smuzhiyun switch (dir) {
2395*4882a593Smuzhiyun case DMA_MEM_TO_DEV:
2396*4882a593Smuzhiyun return DMA_FROM_DEVICE;
2397*4882a593Smuzhiyun case DMA_DEV_TO_MEM:
2398*4882a593Smuzhiyun return DMA_TO_DEVICE;
2399*4882a593Smuzhiyun case DMA_DEV_TO_DEV:
2400*4882a593Smuzhiyun return DMA_BIDIRECTIONAL;
2401*4882a593Smuzhiyun default:
2402*4882a593Smuzhiyun return DMA_NONE;
2403*4882a593Smuzhiyun }
2404*4882a593Smuzhiyun }
2405*4882a593Smuzhiyun
pl330_unprep_slave_fifo(struct dma_pl330_chan * pch)2406*4882a593Smuzhiyun static void pl330_unprep_slave_fifo(struct dma_pl330_chan *pch)
2407*4882a593Smuzhiyun {
2408*4882a593Smuzhiyun if (pch->dir != DMA_NONE)
2409*4882a593Smuzhiyun dma_unmap_resource(pch->chan.device->dev, pch->fifo_dma,
2410*4882a593Smuzhiyun 1 << pch->burst_sz, pch->dir, 0);
2411*4882a593Smuzhiyun pch->dir = DMA_NONE;
2412*4882a593Smuzhiyun }
2413*4882a593Smuzhiyun
2414*4882a593Smuzhiyun
pl330_prep_slave_fifo(struct dma_pl330_chan * pch,enum dma_transfer_direction dir)2415*4882a593Smuzhiyun static bool pl330_prep_slave_fifo(struct dma_pl330_chan *pch,
2416*4882a593Smuzhiyun enum dma_transfer_direction dir)
2417*4882a593Smuzhiyun {
2418*4882a593Smuzhiyun struct device *dev = pch->chan.device->dev;
2419*4882a593Smuzhiyun enum dma_data_direction dma_dir = pl330_dma_slave_map_dir(dir);
2420*4882a593Smuzhiyun
2421*4882a593Smuzhiyun /* Already mapped for this config? */
2422*4882a593Smuzhiyun if (pch->dir == dma_dir)
2423*4882a593Smuzhiyun return true;
2424*4882a593Smuzhiyun
2425*4882a593Smuzhiyun pl330_unprep_slave_fifo(pch);
2426*4882a593Smuzhiyun pch->fifo_dma = dma_map_resource(dev, pch->fifo_addr,
2427*4882a593Smuzhiyun 1 << pch->burst_sz, dma_dir, 0);
2428*4882a593Smuzhiyun if (dma_mapping_error(dev, pch->fifo_dma))
2429*4882a593Smuzhiyun return false;
2430*4882a593Smuzhiyun
2431*4882a593Smuzhiyun pch->dir = dma_dir;
2432*4882a593Smuzhiyun return true;
2433*4882a593Smuzhiyun }
2434*4882a593Smuzhiyun
fixup_burst_len(int max_burst_len,int quirks)2435*4882a593Smuzhiyun static int fixup_burst_len(int max_burst_len, int quirks)
2436*4882a593Smuzhiyun {
2437*4882a593Smuzhiyun if (max_burst_len > PL330_MAX_BURST)
2438*4882a593Smuzhiyun return PL330_MAX_BURST;
2439*4882a593Smuzhiyun else if (max_burst_len < 1)
2440*4882a593Smuzhiyun return 1;
2441*4882a593Smuzhiyun else
2442*4882a593Smuzhiyun return max_burst_len;
2443*4882a593Smuzhiyun }
2444*4882a593Smuzhiyun
pl330_config_write(struct dma_chan * chan,struct dma_slave_config * slave_config,enum dma_transfer_direction direction)2445*4882a593Smuzhiyun static int pl330_config_write(struct dma_chan *chan,
2446*4882a593Smuzhiyun struct dma_slave_config *slave_config,
2447*4882a593Smuzhiyun enum dma_transfer_direction direction)
2448*4882a593Smuzhiyun {
2449*4882a593Smuzhiyun struct dma_pl330_chan *pch = to_pchan(chan);
2450*4882a593Smuzhiyun
2451*4882a593Smuzhiyun pl330_unprep_slave_fifo(pch);
2452*4882a593Smuzhiyun if (direction == DMA_MEM_TO_DEV) {
2453*4882a593Smuzhiyun if (slave_config->dst_addr)
2454*4882a593Smuzhiyun pch->fifo_addr = slave_config->dst_addr;
2455*4882a593Smuzhiyun if (slave_config->dst_addr_width)
2456*4882a593Smuzhiyun pch->burst_sz = __ffs(slave_config->dst_addr_width);
2457*4882a593Smuzhiyun #ifdef CONFIG_NO_GKI
2458*4882a593Smuzhiyun if (slave_config->src_interlace_size)
2459*4882a593Smuzhiyun pch->slave_config.src_interlace_size = slave_config->src_interlace_size;
2460*4882a593Smuzhiyun #endif
2461*4882a593Smuzhiyun pch->burst_len = fixup_burst_len(slave_config->dst_maxburst,
2462*4882a593Smuzhiyun pch->dmac->quirks);
2463*4882a593Smuzhiyun } else if (direction == DMA_DEV_TO_MEM) {
2464*4882a593Smuzhiyun if (slave_config->src_addr)
2465*4882a593Smuzhiyun pch->fifo_addr = slave_config->src_addr;
2466*4882a593Smuzhiyun if (slave_config->src_addr_width)
2467*4882a593Smuzhiyun pch->burst_sz = __ffs(slave_config->src_addr_width);
2468*4882a593Smuzhiyun #ifdef CONFIG_NO_GKI
2469*4882a593Smuzhiyun if (slave_config->dst_interlace_size)
2470*4882a593Smuzhiyun pch->slave_config.dst_interlace_size = slave_config->dst_interlace_size;
2471*4882a593Smuzhiyun #endif
2472*4882a593Smuzhiyun pch->burst_len = fixup_burst_len(slave_config->src_maxburst,
2473*4882a593Smuzhiyun pch->dmac->quirks);
2474*4882a593Smuzhiyun }
2475*4882a593Smuzhiyun
2476*4882a593Smuzhiyun return 0;
2477*4882a593Smuzhiyun }
2478*4882a593Smuzhiyun
pl330_config(struct dma_chan * chan,struct dma_slave_config * slave_config)2479*4882a593Smuzhiyun static int pl330_config(struct dma_chan *chan,
2480*4882a593Smuzhiyun struct dma_slave_config *slave_config)
2481*4882a593Smuzhiyun {
2482*4882a593Smuzhiyun struct dma_pl330_chan *pch = to_pchan(chan);
2483*4882a593Smuzhiyun
2484*4882a593Smuzhiyun memcpy(&pch->slave_config, slave_config, sizeof(*slave_config));
2485*4882a593Smuzhiyun
2486*4882a593Smuzhiyun return 0;
2487*4882a593Smuzhiyun }
2488*4882a593Smuzhiyun
pl330_terminate_all(struct dma_chan * chan)2489*4882a593Smuzhiyun static int pl330_terminate_all(struct dma_chan *chan)
2490*4882a593Smuzhiyun {
2491*4882a593Smuzhiyun struct dma_pl330_chan *pch = to_pchan(chan);
2492*4882a593Smuzhiyun struct dma_pl330_desc *desc;
2493*4882a593Smuzhiyun unsigned long flags;
2494*4882a593Smuzhiyun struct pl330_dmac *pl330 = pch->dmac;
2495*4882a593Smuzhiyun bool power_down = false;
2496*4882a593Smuzhiyun
2497*4882a593Smuzhiyun pm_runtime_get_sync(pl330->ddma.dev);
2498*4882a593Smuzhiyun spin_lock_irqsave(&pch->lock, flags);
2499*4882a593Smuzhiyun
2500*4882a593Smuzhiyun spin_lock(&pl330->lock);
2501*4882a593Smuzhiyun _stop(pch->thread);
2502*4882a593Smuzhiyun pch->thread->req[0].desc = NULL;
2503*4882a593Smuzhiyun pch->thread->req[1].desc = NULL;
2504*4882a593Smuzhiyun pch->thread->req_running = -1;
2505*4882a593Smuzhiyun spin_unlock(&pl330->lock);
2506*4882a593Smuzhiyun
2507*4882a593Smuzhiyun power_down = pch->active;
2508*4882a593Smuzhiyun pch->active = false;
2509*4882a593Smuzhiyun
2510*4882a593Smuzhiyun /* Mark all desc done */
2511*4882a593Smuzhiyun list_for_each_entry(desc, &pch->submitted_list, node) {
2512*4882a593Smuzhiyun desc->status = FREE;
2513*4882a593Smuzhiyun dma_cookie_complete(&desc->txd);
2514*4882a593Smuzhiyun }
2515*4882a593Smuzhiyun
2516*4882a593Smuzhiyun list_for_each_entry(desc, &pch->work_list , node) {
2517*4882a593Smuzhiyun desc->status = FREE;
2518*4882a593Smuzhiyun dma_cookie_complete(&desc->txd);
2519*4882a593Smuzhiyun }
2520*4882a593Smuzhiyun
2521*4882a593Smuzhiyun list_splice_tail_init(&pch->submitted_list, &pl330->desc_pool);
2522*4882a593Smuzhiyun list_splice_tail_init(&pch->work_list, &pl330->desc_pool);
2523*4882a593Smuzhiyun list_splice_tail_init(&pch->completed_list, &pl330->desc_pool);
2524*4882a593Smuzhiyun spin_unlock_irqrestore(&pch->lock, flags);
2525*4882a593Smuzhiyun pm_runtime_mark_last_busy(pl330->ddma.dev);
2526*4882a593Smuzhiyun if (power_down)
2527*4882a593Smuzhiyun pm_runtime_put_autosuspend(pl330->ddma.dev);
2528*4882a593Smuzhiyun pm_runtime_put_autosuspend(pl330->ddma.dev);
2529*4882a593Smuzhiyun
2530*4882a593Smuzhiyun return 0;
2531*4882a593Smuzhiyun }
2532*4882a593Smuzhiyun
2533*4882a593Smuzhiyun /*
2534*4882a593Smuzhiyun * We don't support DMA_RESUME command because of hardware
2535*4882a593Smuzhiyun * limitations, so after pausing the channel we cannot restore
2536*4882a593Smuzhiyun * it to active state. We have to terminate channel and setup
2537*4882a593Smuzhiyun * DMA transfer again. This pause feature was implemented to
2538*4882a593Smuzhiyun * allow safely read residue before channel termination.
2539*4882a593Smuzhiyun */
pl330_pause(struct dma_chan * chan)2540*4882a593Smuzhiyun static int pl330_pause(struct dma_chan *chan)
2541*4882a593Smuzhiyun {
2542*4882a593Smuzhiyun struct dma_pl330_chan *pch = to_pchan(chan);
2543*4882a593Smuzhiyun struct pl330_dmac *pl330 = pch->dmac;
2544*4882a593Smuzhiyun unsigned long flags;
2545*4882a593Smuzhiyun
2546*4882a593Smuzhiyun pm_runtime_get_sync(pl330->ddma.dev);
2547*4882a593Smuzhiyun spin_lock_irqsave(&pch->lock, flags);
2548*4882a593Smuzhiyun
2549*4882a593Smuzhiyun spin_lock(&pl330->lock);
2550*4882a593Smuzhiyun _stop(pch->thread);
2551*4882a593Smuzhiyun spin_unlock(&pl330->lock);
2552*4882a593Smuzhiyun
2553*4882a593Smuzhiyun spin_unlock_irqrestore(&pch->lock, flags);
2554*4882a593Smuzhiyun pm_runtime_mark_last_busy(pl330->ddma.dev);
2555*4882a593Smuzhiyun pm_runtime_put_autosuspend(pl330->ddma.dev);
2556*4882a593Smuzhiyun
2557*4882a593Smuzhiyun return 0;
2558*4882a593Smuzhiyun }
2559*4882a593Smuzhiyun
pl330_free_chan_resources(struct dma_chan * chan)2560*4882a593Smuzhiyun static void pl330_free_chan_resources(struct dma_chan *chan)
2561*4882a593Smuzhiyun {
2562*4882a593Smuzhiyun struct dma_pl330_chan *pch = to_pchan(chan);
2563*4882a593Smuzhiyun struct pl330_dmac *pl330 = pch->dmac;
2564*4882a593Smuzhiyun unsigned long flags;
2565*4882a593Smuzhiyun
2566*4882a593Smuzhiyun tasklet_kill(&pch->task);
2567*4882a593Smuzhiyun
2568*4882a593Smuzhiyun pm_runtime_get_sync(pch->dmac->ddma.dev);
2569*4882a593Smuzhiyun spin_lock_irqsave(&pl330->lock, flags);
2570*4882a593Smuzhiyun
2571*4882a593Smuzhiyun pl330_release_channel(pch->thread);
2572*4882a593Smuzhiyun pch->thread = NULL;
2573*4882a593Smuzhiyun
2574*4882a593Smuzhiyun list_splice_tail_init(&pch->work_list, &pch->dmac->desc_pool);
2575*4882a593Smuzhiyun
2576*4882a593Smuzhiyun spin_unlock_irqrestore(&pl330->lock, flags);
2577*4882a593Smuzhiyun pm_runtime_mark_last_busy(pch->dmac->ddma.dev);
2578*4882a593Smuzhiyun pm_runtime_put_autosuspend(pch->dmac->ddma.dev);
2579*4882a593Smuzhiyun pl330_unprep_slave_fifo(pch);
2580*4882a593Smuzhiyun }
2581*4882a593Smuzhiyun
pl330_get_current_xferred_count(struct dma_pl330_chan * pch,struct dma_pl330_desc * desc)2582*4882a593Smuzhiyun static int pl330_get_current_xferred_count(struct dma_pl330_chan *pch,
2583*4882a593Smuzhiyun struct dma_pl330_desc *desc)
2584*4882a593Smuzhiyun {
2585*4882a593Smuzhiyun struct pl330_thread *thrd = pch->thread;
2586*4882a593Smuzhiyun struct pl330_dmac *pl330 = pch->dmac;
2587*4882a593Smuzhiyun void __iomem *regs = thrd->dmac->base;
2588*4882a593Smuzhiyun u32 val, addr;
2589*4882a593Smuzhiyun
2590*4882a593Smuzhiyun pm_runtime_get_sync(pl330->ddma.dev);
2591*4882a593Smuzhiyun val = addr = 0;
2592*4882a593Smuzhiyun if (desc->rqcfg.src_inc) {
2593*4882a593Smuzhiyun val = readl(regs + SA(thrd->id));
2594*4882a593Smuzhiyun addr = desc->px.src_addr;
2595*4882a593Smuzhiyun } else {
2596*4882a593Smuzhiyun val = readl(regs + DA(thrd->id));
2597*4882a593Smuzhiyun addr = desc->px.dst_addr;
2598*4882a593Smuzhiyun }
2599*4882a593Smuzhiyun pm_runtime_mark_last_busy(pch->dmac->ddma.dev);
2600*4882a593Smuzhiyun pm_runtime_put_autosuspend(pl330->ddma.dev);
2601*4882a593Smuzhiyun
2602*4882a593Smuzhiyun /* If DMAMOV hasn't finished yet, SAR/DAR can be zero */
2603*4882a593Smuzhiyun if (!val)
2604*4882a593Smuzhiyun return 0;
2605*4882a593Smuzhiyun
2606*4882a593Smuzhiyun return val - addr;
2607*4882a593Smuzhiyun }
2608*4882a593Smuzhiyun
2609*4882a593Smuzhiyun static enum dma_status
pl330_tx_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * txstate)2610*4882a593Smuzhiyun pl330_tx_status(struct dma_chan *chan, dma_cookie_t cookie,
2611*4882a593Smuzhiyun struct dma_tx_state *txstate)
2612*4882a593Smuzhiyun {
2613*4882a593Smuzhiyun enum dma_status ret;
2614*4882a593Smuzhiyun unsigned long flags;
2615*4882a593Smuzhiyun struct dma_pl330_desc *desc, *running = NULL, *last_enq = NULL;
2616*4882a593Smuzhiyun struct dma_pl330_chan *pch = to_pchan(chan);
2617*4882a593Smuzhiyun unsigned int transferred, residual = 0;
2618*4882a593Smuzhiyun
2619*4882a593Smuzhiyun ret = dma_cookie_status(chan, cookie, txstate);
2620*4882a593Smuzhiyun
2621*4882a593Smuzhiyun if (!txstate)
2622*4882a593Smuzhiyun return ret;
2623*4882a593Smuzhiyun
2624*4882a593Smuzhiyun if (ret == DMA_COMPLETE)
2625*4882a593Smuzhiyun goto out;
2626*4882a593Smuzhiyun
2627*4882a593Smuzhiyun spin_lock_irqsave(&pch->lock, flags);
2628*4882a593Smuzhiyun spin_lock(&pch->thread->dmac->lock);
2629*4882a593Smuzhiyun
2630*4882a593Smuzhiyun if (pch->thread->req_running != -1)
2631*4882a593Smuzhiyun running = pch->thread->req[pch->thread->req_running].desc;
2632*4882a593Smuzhiyun
2633*4882a593Smuzhiyun last_enq = pch->thread->req[pch->thread->lstenq].desc;
2634*4882a593Smuzhiyun
2635*4882a593Smuzhiyun /* Check in pending list */
2636*4882a593Smuzhiyun list_for_each_entry(desc, &pch->work_list, node) {
2637*4882a593Smuzhiyun if (desc->status == DONE && !desc->cyclic)
2638*4882a593Smuzhiyun transferred = desc->bytes_requested;
2639*4882a593Smuzhiyun else if (running && desc == running)
2640*4882a593Smuzhiyun transferred =
2641*4882a593Smuzhiyun pl330_get_current_xferred_count(pch, desc);
2642*4882a593Smuzhiyun else if (desc->status == BUSY)
2643*4882a593Smuzhiyun /*
2644*4882a593Smuzhiyun * Busy but not running means either just enqueued,
2645*4882a593Smuzhiyun * or finished and not yet marked done
2646*4882a593Smuzhiyun */
2647*4882a593Smuzhiyun if (desc == last_enq)
2648*4882a593Smuzhiyun transferred = 0;
2649*4882a593Smuzhiyun else
2650*4882a593Smuzhiyun transferred = desc->bytes_requested;
2651*4882a593Smuzhiyun else
2652*4882a593Smuzhiyun transferred = 0;
2653*4882a593Smuzhiyun residual += desc->bytes_requested - transferred;
2654*4882a593Smuzhiyun if (desc->txd.cookie == cookie) {
2655*4882a593Smuzhiyun switch (desc->status) {
2656*4882a593Smuzhiyun case DONE:
2657*4882a593Smuzhiyun ret = DMA_COMPLETE;
2658*4882a593Smuzhiyun break;
2659*4882a593Smuzhiyun case PREP:
2660*4882a593Smuzhiyun case BUSY:
2661*4882a593Smuzhiyun ret = DMA_IN_PROGRESS;
2662*4882a593Smuzhiyun break;
2663*4882a593Smuzhiyun default:
2664*4882a593Smuzhiyun WARN_ON(1);
2665*4882a593Smuzhiyun }
2666*4882a593Smuzhiyun break;
2667*4882a593Smuzhiyun }
2668*4882a593Smuzhiyun if (desc->last)
2669*4882a593Smuzhiyun residual = 0;
2670*4882a593Smuzhiyun }
2671*4882a593Smuzhiyun spin_unlock(&pch->thread->dmac->lock);
2672*4882a593Smuzhiyun spin_unlock_irqrestore(&pch->lock, flags);
2673*4882a593Smuzhiyun
2674*4882a593Smuzhiyun out:
2675*4882a593Smuzhiyun dma_set_residue(txstate, residual);
2676*4882a593Smuzhiyun
2677*4882a593Smuzhiyun return ret;
2678*4882a593Smuzhiyun }
2679*4882a593Smuzhiyun
pl330_issue_pending(struct dma_chan * chan)2680*4882a593Smuzhiyun static void pl330_issue_pending(struct dma_chan *chan)
2681*4882a593Smuzhiyun {
2682*4882a593Smuzhiyun struct dma_pl330_chan *pch = to_pchan(chan);
2683*4882a593Smuzhiyun unsigned long flags;
2684*4882a593Smuzhiyun
2685*4882a593Smuzhiyun spin_lock_irqsave(&pch->lock, flags);
2686*4882a593Smuzhiyun if (list_empty(&pch->work_list)) {
2687*4882a593Smuzhiyun /*
2688*4882a593Smuzhiyun * Warn on nothing pending. Empty submitted_list may
2689*4882a593Smuzhiyun * break our pm_runtime usage counter as it is
2690*4882a593Smuzhiyun * updated on work_list emptiness status.
2691*4882a593Smuzhiyun */
2692*4882a593Smuzhiyun WARN_ON(list_empty(&pch->submitted_list));
2693*4882a593Smuzhiyun pch->active = true;
2694*4882a593Smuzhiyun pm_runtime_get_sync(pch->dmac->ddma.dev);
2695*4882a593Smuzhiyun }
2696*4882a593Smuzhiyun list_splice_tail_init(&pch->submitted_list, &pch->work_list);
2697*4882a593Smuzhiyun spin_unlock_irqrestore(&pch->lock, flags);
2698*4882a593Smuzhiyun
2699*4882a593Smuzhiyun pl330_tasklet(&pch->task);
2700*4882a593Smuzhiyun }
2701*4882a593Smuzhiyun
2702*4882a593Smuzhiyun /*
2703*4882a593Smuzhiyun * We returned the last one of the circular list of descriptor(s)
2704*4882a593Smuzhiyun * from prep_xxx, so the argument to submit corresponds to the last
2705*4882a593Smuzhiyun * descriptor of the list.
2706*4882a593Smuzhiyun */
pl330_tx_submit(struct dma_async_tx_descriptor * tx)2707*4882a593Smuzhiyun static dma_cookie_t pl330_tx_submit(struct dma_async_tx_descriptor *tx)
2708*4882a593Smuzhiyun {
2709*4882a593Smuzhiyun struct dma_pl330_desc *desc, *last = to_desc(tx);
2710*4882a593Smuzhiyun struct dma_pl330_chan *pch = to_pchan(tx->chan);
2711*4882a593Smuzhiyun dma_cookie_t cookie;
2712*4882a593Smuzhiyun unsigned long flags;
2713*4882a593Smuzhiyun
2714*4882a593Smuzhiyun spin_lock_irqsave(&pch->lock, flags);
2715*4882a593Smuzhiyun
2716*4882a593Smuzhiyun /* Assign cookies to all nodes */
2717*4882a593Smuzhiyun while (!list_empty(&last->node)) {
2718*4882a593Smuzhiyun desc = list_entry(last->node.next, struct dma_pl330_desc, node);
2719*4882a593Smuzhiyun
2720*4882a593Smuzhiyun desc->last = false;
2721*4882a593Smuzhiyun
2722*4882a593Smuzhiyun dma_cookie_assign(&desc->txd);
2723*4882a593Smuzhiyun
2724*4882a593Smuzhiyun list_move_tail(&desc->node, &pch->submitted_list);
2725*4882a593Smuzhiyun }
2726*4882a593Smuzhiyun
2727*4882a593Smuzhiyun last->last = true;
2728*4882a593Smuzhiyun cookie = dma_cookie_assign(&last->txd);
2729*4882a593Smuzhiyun list_add_tail(&last->node, &pch->submitted_list);
2730*4882a593Smuzhiyun spin_unlock_irqrestore(&pch->lock, flags);
2731*4882a593Smuzhiyun
2732*4882a593Smuzhiyun return cookie;
2733*4882a593Smuzhiyun }
2734*4882a593Smuzhiyun
_init_desc(struct dma_pl330_desc * desc)2735*4882a593Smuzhiyun static inline void _init_desc(struct dma_pl330_desc *desc)
2736*4882a593Smuzhiyun {
2737*4882a593Smuzhiyun desc->rqcfg.swap = SWAP_NO;
2738*4882a593Smuzhiyun desc->rqcfg.scctl = CCTRL0;
2739*4882a593Smuzhiyun desc->rqcfg.dcctl = CCTRL0;
2740*4882a593Smuzhiyun desc->txd.tx_submit = pl330_tx_submit;
2741*4882a593Smuzhiyun
2742*4882a593Smuzhiyun INIT_LIST_HEAD(&desc->node);
2743*4882a593Smuzhiyun }
2744*4882a593Smuzhiyun
2745*4882a593Smuzhiyun /* Returns the number of descriptors added to the DMAC pool */
add_desc(struct list_head * pool,spinlock_t * lock,gfp_t flg,int count)2746*4882a593Smuzhiyun static int add_desc(struct list_head *pool, spinlock_t *lock,
2747*4882a593Smuzhiyun gfp_t flg, int count)
2748*4882a593Smuzhiyun {
2749*4882a593Smuzhiyun struct dma_pl330_desc *desc;
2750*4882a593Smuzhiyun unsigned long flags;
2751*4882a593Smuzhiyun int i;
2752*4882a593Smuzhiyun
2753*4882a593Smuzhiyun desc = kcalloc(count, sizeof(*desc), flg);
2754*4882a593Smuzhiyun if (!desc)
2755*4882a593Smuzhiyun return 0;
2756*4882a593Smuzhiyun
2757*4882a593Smuzhiyun spin_lock_irqsave(lock, flags);
2758*4882a593Smuzhiyun
2759*4882a593Smuzhiyun for (i = 0; i < count; i++) {
2760*4882a593Smuzhiyun _init_desc(&desc[i]);
2761*4882a593Smuzhiyun list_add_tail(&desc[i].node, pool);
2762*4882a593Smuzhiyun }
2763*4882a593Smuzhiyun
2764*4882a593Smuzhiyun spin_unlock_irqrestore(lock, flags);
2765*4882a593Smuzhiyun
2766*4882a593Smuzhiyun return count;
2767*4882a593Smuzhiyun }
2768*4882a593Smuzhiyun
pluck_desc(struct list_head * pool,spinlock_t * lock)2769*4882a593Smuzhiyun static struct dma_pl330_desc *pluck_desc(struct list_head *pool,
2770*4882a593Smuzhiyun spinlock_t *lock)
2771*4882a593Smuzhiyun {
2772*4882a593Smuzhiyun struct dma_pl330_desc *desc = NULL;
2773*4882a593Smuzhiyun unsigned long flags;
2774*4882a593Smuzhiyun
2775*4882a593Smuzhiyun spin_lock_irqsave(lock, flags);
2776*4882a593Smuzhiyun
2777*4882a593Smuzhiyun if (!list_empty(pool)) {
2778*4882a593Smuzhiyun desc = list_entry(pool->next,
2779*4882a593Smuzhiyun struct dma_pl330_desc, node);
2780*4882a593Smuzhiyun
2781*4882a593Smuzhiyun list_del_init(&desc->node);
2782*4882a593Smuzhiyun
2783*4882a593Smuzhiyun desc->status = PREP;
2784*4882a593Smuzhiyun desc->txd.callback = NULL;
2785*4882a593Smuzhiyun }
2786*4882a593Smuzhiyun
2787*4882a593Smuzhiyun spin_unlock_irqrestore(lock, flags);
2788*4882a593Smuzhiyun
2789*4882a593Smuzhiyun return desc;
2790*4882a593Smuzhiyun }
2791*4882a593Smuzhiyun
pl330_get_desc(struct dma_pl330_chan * pch)2792*4882a593Smuzhiyun static struct dma_pl330_desc *pl330_get_desc(struct dma_pl330_chan *pch)
2793*4882a593Smuzhiyun {
2794*4882a593Smuzhiyun struct pl330_dmac *pl330 = pch->dmac;
2795*4882a593Smuzhiyun u8 *peri_id = pch->chan.private;
2796*4882a593Smuzhiyun struct dma_pl330_desc *desc;
2797*4882a593Smuzhiyun
2798*4882a593Smuzhiyun /* Pluck one desc from the pool of DMAC */
2799*4882a593Smuzhiyun desc = pluck_desc(&pl330->desc_pool, &pl330->pool_lock);
2800*4882a593Smuzhiyun
2801*4882a593Smuzhiyun /* If the DMAC pool is empty, alloc new */
2802*4882a593Smuzhiyun if (!desc) {
2803*4882a593Smuzhiyun static DEFINE_SPINLOCK(lock);
2804*4882a593Smuzhiyun LIST_HEAD(pool);
2805*4882a593Smuzhiyun
2806*4882a593Smuzhiyun if (!add_desc(&pool, &lock, GFP_ATOMIC, 1))
2807*4882a593Smuzhiyun return NULL;
2808*4882a593Smuzhiyun
2809*4882a593Smuzhiyun desc = pluck_desc(&pool, &lock);
2810*4882a593Smuzhiyun WARN_ON(!desc || !list_empty(&pool));
2811*4882a593Smuzhiyun }
2812*4882a593Smuzhiyun
2813*4882a593Smuzhiyun /* Initialize the descriptor */
2814*4882a593Smuzhiyun desc->pchan = pch;
2815*4882a593Smuzhiyun desc->txd.cookie = 0;
2816*4882a593Smuzhiyun async_tx_ack(&desc->txd);
2817*4882a593Smuzhiyun
2818*4882a593Smuzhiyun desc->peri = peri_id ? pch->chan.chan_id : 0;
2819*4882a593Smuzhiyun desc->rqcfg.pcfg = &pch->dmac->pcfg;
2820*4882a593Smuzhiyun
2821*4882a593Smuzhiyun desc->cyclic = false;
2822*4882a593Smuzhiyun desc->num_periods = 1;
2823*4882a593Smuzhiyun
2824*4882a593Smuzhiyun dma_async_tx_descriptor_init(&desc->txd, &pch->chan);
2825*4882a593Smuzhiyun
2826*4882a593Smuzhiyun return desc;
2827*4882a593Smuzhiyun }
2828*4882a593Smuzhiyun
fill_px(struct pl330_xfer * px,dma_addr_t dst,dma_addr_t src,size_t len)2829*4882a593Smuzhiyun static inline void fill_px(struct pl330_xfer *px,
2830*4882a593Smuzhiyun dma_addr_t dst, dma_addr_t src, size_t len)
2831*4882a593Smuzhiyun {
2832*4882a593Smuzhiyun px->bytes = len;
2833*4882a593Smuzhiyun px->dst_addr = dst;
2834*4882a593Smuzhiyun px->src_addr = src;
2835*4882a593Smuzhiyun }
2836*4882a593Smuzhiyun
2837*4882a593Smuzhiyun static struct dma_pl330_desc *
__pl330_prep_dma_memcpy(struct dma_pl330_chan * pch,dma_addr_t dst,dma_addr_t src,size_t len)2838*4882a593Smuzhiyun __pl330_prep_dma_memcpy(struct dma_pl330_chan *pch, dma_addr_t dst,
2839*4882a593Smuzhiyun dma_addr_t src, size_t len)
2840*4882a593Smuzhiyun {
2841*4882a593Smuzhiyun struct dma_pl330_desc *desc = pl330_get_desc(pch);
2842*4882a593Smuzhiyun
2843*4882a593Smuzhiyun if (!desc) {
2844*4882a593Smuzhiyun dev_err(pch->dmac->ddma.dev, "%s:%d Unable to fetch desc\n",
2845*4882a593Smuzhiyun __func__, __LINE__);
2846*4882a593Smuzhiyun return NULL;
2847*4882a593Smuzhiyun }
2848*4882a593Smuzhiyun
2849*4882a593Smuzhiyun /*
2850*4882a593Smuzhiyun * Ideally we should lookout for reqs bigger than
2851*4882a593Smuzhiyun * those that can be programmed with 256 bytes of
2852*4882a593Smuzhiyun * MC buffer, but considering a req size is seldom
2853*4882a593Smuzhiyun * going to be word-unaligned and more than 200MB,
2854*4882a593Smuzhiyun * we take it easy.
2855*4882a593Smuzhiyun * Also, should the limit is reached we'd rather
2856*4882a593Smuzhiyun * have the platform increase MC buffer size than
2857*4882a593Smuzhiyun * complicating this API driver.
2858*4882a593Smuzhiyun */
2859*4882a593Smuzhiyun fill_px(&desc->px, dst, src, len);
2860*4882a593Smuzhiyun
2861*4882a593Smuzhiyun return desc;
2862*4882a593Smuzhiyun }
2863*4882a593Smuzhiyun
2864*4882a593Smuzhiyun /* Call after fixing burst size */
get_burst_len(struct dma_pl330_desc * desc,size_t len)2865*4882a593Smuzhiyun static inline int get_burst_len(struct dma_pl330_desc *desc, size_t len)
2866*4882a593Smuzhiyun {
2867*4882a593Smuzhiyun struct dma_pl330_chan *pch = desc->pchan;
2868*4882a593Smuzhiyun struct pl330_dmac *pl330 = pch->dmac;
2869*4882a593Smuzhiyun int burst_len;
2870*4882a593Smuzhiyun
2871*4882a593Smuzhiyun burst_len = pl330->pcfg.data_bus_width / 8;
2872*4882a593Smuzhiyun burst_len *= pl330->pcfg.data_buf_dep / pl330->pcfg.num_chan;
2873*4882a593Smuzhiyun burst_len >>= desc->rqcfg.brst_size;
2874*4882a593Smuzhiyun
2875*4882a593Smuzhiyun /* src/dst_burst_len can't be more than 16 */
2876*4882a593Smuzhiyun if (burst_len > PL330_MAX_BURST)
2877*4882a593Smuzhiyun burst_len = PL330_MAX_BURST;
2878*4882a593Smuzhiyun
2879*4882a593Smuzhiyun return burst_len;
2880*4882a593Smuzhiyun }
2881*4882a593Smuzhiyun
pl330_prep_dma_cyclic(struct dma_chan * chan,dma_addr_t dma_addr,size_t len,size_t period_len,enum dma_transfer_direction direction,unsigned long flags)2882*4882a593Smuzhiyun static struct dma_async_tx_descriptor *pl330_prep_dma_cyclic(
2883*4882a593Smuzhiyun struct dma_chan *chan, dma_addr_t dma_addr, size_t len,
2884*4882a593Smuzhiyun size_t period_len, enum dma_transfer_direction direction,
2885*4882a593Smuzhiyun unsigned long flags)
2886*4882a593Smuzhiyun {
2887*4882a593Smuzhiyun struct dma_pl330_desc *desc = NULL;
2888*4882a593Smuzhiyun struct dma_pl330_chan *pch = to_pchan(chan);
2889*4882a593Smuzhiyun dma_addr_t dst = 0;
2890*4882a593Smuzhiyun dma_addr_t src = 0;
2891*4882a593Smuzhiyun
2892*4882a593Smuzhiyun if (len % period_len != 0)
2893*4882a593Smuzhiyun return NULL;
2894*4882a593Smuzhiyun
2895*4882a593Smuzhiyun if (!is_slave_direction(direction)) {
2896*4882a593Smuzhiyun dev_err(pch->dmac->ddma.dev, "%s:%d Invalid dma direction\n",
2897*4882a593Smuzhiyun __func__, __LINE__);
2898*4882a593Smuzhiyun return NULL;
2899*4882a593Smuzhiyun }
2900*4882a593Smuzhiyun
2901*4882a593Smuzhiyun pl330_config_write(chan, &pch->slave_config, direction);
2902*4882a593Smuzhiyun
2903*4882a593Smuzhiyun if (!pl330_prep_slave_fifo(pch, direction))
2904*4882a593Smuzhiyun return NULL;
2905*4882a593Smuzhiyun
2906*4882a593Smuzhiyun desc = pl330_get_desc(pch);
2907*4882a593Smuzhiyun if (!desc) {
2908*4882a593Smuzhiyun dev_err(pch->dmac->ddma.dev, "%s:%d Unable to fetch desc\n",
2909*4882a593Smuzhiyun __func__, __LINE__);
2910*4882a593Smuzhiyun return NULL;
2911*4882a593Smuzhiyun }
2912*4882a593Smuzhiyun
2913*4882a593Smuzhiyun switch (direction) {
2914*4882a593Smuzhiyun case DMA_MEM_TO_DEV:
2915*4882a593Smuzhiyun desc->rqcfg.src_inc = 1;
2916*4882a593Smuzhiyun desc->rqcfg.dst_inc = 0;
2917*4882a593Smuzhiyun src = dma_addr;
2918*4882a593Smuzhiyun dst = pch->fifo_dma;
2919*4882a593Smuzhiyun break;
2920*4882a593Smuzhiyun case DMA_DEV_TO_MEM:
2921*4882a593Smuzhiyun desc->rqcfg.src_inc = 0;
2922*4882a593Smuzhiyun desc->rqcfg.dst_inc = 1;
2923*4882a593Smuzhiyun src = pch->fifo_dma;
2924*4882a593Smuzhiyun dst = dma_addr;
2925*4882a593Smuzhiyun break;
2926*4882a593Smuzhiyun default:
2927*4882a593Smuzhiyun break;
2928*4882a593Smuzhiyun }
2929*4882a593Smuzhiyun
2930*4882a593Smuzhiyun desc->rqtype = direction;
2931*4882a593Smuzhiyun desc->rqcfg.brst_size = pch->burst_sz;
2932*4882a593Smuzhiyun desc->rqcfg.brst_len = pch->burst_len;
2933*4882a593Smuzhiyun desc->bytes_requested = len;
2934*4882a593Smuzhiyun fill_px(&desc->px, dst, src, period_len);
2935*4882a593Smuzhiyun
2936*4882a593Smuzhiyun desc->cyclic = true;
2937*4882a593Smuzhiyun desc->num_periods = len / period_len;
2938*4882a593Smuzhiyun desc->txd.flags = flags;
2939*4882a593Smuzhiyun #ifdef CONFIG_NO_GKI
2940*4882a593Smuzhiyun desc->src_interlace_size = pch->slave_config.src_interlace_size;
2941*4882a593Smuzhiyun desc->dst_interlace_size = pch->slave_config.dst_interlace_size;
2942*4882a593Smuzhiyun #endif
2943*4882a593Smuzhiyun return &desc->txd;
2944*4882a593Smuzhiyun }
2945*4882a593Smuzhiyun
2946*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
pl330_prep_dma_memcpy(struct dma_chan * chan,dma_addr_t dst,dma_addr_t src,size_t len,unsigned long flags)2947*4882a593Smuzhiyun pl330_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dst,
2948*4882a593Smuzhiyun dma_addr_t src, size_t len, unsigned long flags)
2949*4882a593Smuzhiyun {
2950*4882a593Smuzhiyun struct dma_pl330_desc *desc;
2951*4882a593Smuzhiyun struct dma_pl330_chan *pch = to_pchan(chan);
2952*4882a593Smuzhiyun struct pl330_dmac *pl330;
2953*4882a593Smuzhiyun int burst;
2954*4882a593Smuzhiyun
2955*4882a593Smuzhiyun if (unlikely(!pch || !len))
2956*4882a593Smuzhiyun return NULL;
2957*4882a593Smuzhiyun
2958*4882a593Smuzhiyun pl330 = pch->dmac;
2959*4882a593Smuzhiyun
2960*4882a593Smuzhiyun desc = __pl330_prep_dma_memcpy(pch, dst, src, len);
2961*4882a593Smuzhiyun if (!desc)
2962*4882a593Smuzhiyun return NULL;
2963*4882a593Smuzhiyun
2964*4882a593Smuzhiyun desc->rqcfg.src_inc = 1;
2965*4882a593Smuzhiyun desc->rqcfg.dst_inc = 1;
2966*4882a593Smuzhiyun desc->rqtype = DMA_MEM_TO_MEM;
2967*4882a593Smuzhiyun
2968*4882a593Smuzhiyun /* Select max possible burst size */
2969*4882a593Smuzhiyun burst = pl330->pcfg.data_bus_width / 8;
2970*4882a593Smuzhiyun
2971*4882a593Smuzhiyun /*
2972*4882a593Smuzhiyun * Make sure we use a burst size that aligns with all the memcpy
2973*4882a593Smuzhiyun * parameters because our DMA programming algorithm doesn't cope with
2974*4882a593Smuzhiyun * transfers which straddle an entry in the DMA device's MFIFO.
2975*4882a593Smuzhiyun */
2976*4882a593Smuzhiyun while ((src | dst | len) & (burst - 1))
2977*4882a593Smuzhiyun burst /= 2;
2978*4882a593Smuzhiyun
2979*4882a593Smuzhiyun desc->rqcfg.brst_size = 0;
2980*4882a593Smuzhiyun while (burst != (1 << desc->rqcfg.brst_size))
2981*4882a593Smuzhiyun desc->rqcfg.brst_size++;
2982*4882a593Smuzhiyun
2983*4882a593Smuzhiyun desc->rqcfg.brst_len = get_burst_len(desc, len);
2984*4882a593Smuzhiyun /*
2985*4882a593Smuzhiyun * If burst size is smaller than bus width then make sure we only
2986*4882a593Smuzhiyun * transfer one at a time to avoid a burst stradling an MFIFO entry.
2987*4882a593Smuzhiyun */
2988*4882a593Smuzhiyun if (burst * 8 < pl330->pcfg.data_bus_width)
2989*4882a593Smuzhiyun desc->rqcfg.brst_len = 1;
2990*4882a593Smuzhiyun
2991*4882a593Smuzhiyun desc->bytes_requested = len;
2992*4882a593Smuzhiyun
2993*4882a593Smuzhiyun desc->txd.flags = flags;
2994*4882a593Smuzhiyun
2995*4882a593Smuzhiyun return &desc->txd;
2996*4882a593Smuzhiyun }
2997*4882a593Smuzhiyun
__pl330_giveback_desc(struct pl330_dmac * pl330,struct dma_pl330_desc * first)2998*4882a593Smuzhiyun static void __pl330_giveback_desc(struct pl330_dmac *pl330,
2999*4882a593Smuzhiyun struct dma_pl330_desc *first)
3000*4882a593Smuzhiyun {
3001*4882a593Smuzhiyun unsigned long flags;
3002*4882a593Smuzhiyun struct dma_pl330_desc *desc;
3003*4882a593Smuzhiyun
3004*4882a593Smuzhiyun if (!first)
3005*4882a593Smuzhiyun return;
3006*4882a593Smuzhiyun
3007*4882a593Smuzhiyun spin_lock_irqsave(&pl330->pool_lock, flags);
3008*4882a593Smuzhiyun
3009*4882a593Smuzhiyun while (!list_empty(&first->node)) {
3010*4882a593Smuzhiyun desc = list_entry(first->node.next,
3011*4882a593Smuzhiyun struct dma_pl330_desc, node);
3012*4882a593Smuzhiyun list_move_tail(&desc->node, &pl330->desc_pool);
3013*4882a593Smuzhiyun }
3014*4882a593Smuzhiyun
3015*4882a593Smuzhiyun list_move_tail(&first->node, &pl330->desc_pool);
3016*4882a593Smuzhiyun
3017*4882a593Smuzhiyun spin_unlock_irqrestore(&pl330->pool_lock, flags);
3018*4882a593Smuzhiyun }
3019*4882a593Smuzhiyun
3020*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
pl330_prep_slave_sg(struct dma_chan * chan,struct scatterlist * sgl,unsigned int sg_len,enum dma_transfer_direction direction,unsigned long flg,void * context)3021*4882a593Smuzhiyun pl330_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
3022*4882a593Smuzhiyun unsigned int sg_len, enum dma_transfer_direction direction,
3023*4882a593Smuzhiyun unsigned long flg, void *context)
3024*4882a593Smuzhiyun {
3025*4882a593Smuzhiyun struct dma_pl330_desc *first, *desc = NULL;
3026*4882a593Smuzhiyun struct dma_pl330_chan *pch = to_pchan(chan);
3027*4882a593Smuzhiyun struct scatterlist *sg;
3028*4882a593Smuzhiyun int i;
3029*4882a593Smuzhiyun
3030*4882a593Smuzhiyun if (unlikely(!pch || !sgl || !sg_len))
3031*4882a593Smuzhiyun return NULL;
3032*4882a593Smuzhiyun
3033*4882a593Smuzhiyun pl330_config_write(chan, &pch->slave_config, direction);
3034*4882a593Smuzhiyun
3035*4882a593Smuzhiyun if (!pl330_prep_slave_fifo(pch, direction))
3036*4882a593Smuzhiyun return NULL;
3037*4882a593Smuzhiyun
3038*4882a593Smuzhiyun first = NULL;
3039*4882a593Smuzhiyun
3040*4882a593Smuzhiyun for_each_sg(sgl, sg, sg_len, i) {
3041*4882a593Smuzhiyun
3042*4882a593Smuzhiyun desc = pl330_get_desc(pch);
3043*4882a593Smuzhiyun if (!desc) {
3044*4882a593Smuzhiyun struct pl330_dmac *pl330 = pch->dmac;
3045*4882a593Smuzhiyun
3046*4882a593Smuzhiyun dev_err(pch->dmac->ddma.dev,
3047*4882a593Smuzhiyun "%s:%d Unable to fetch desc\n",
3048*4882a593Smuzhiyun __func__, __LINE__);
3049*4882a593Smuzhiyun __pl330_giveback_desc(pl330, first);
3050*4882a593Smuzhiyun
3051*4882a593Smuzhiyun return NULL;
3052*4882a593Smuzhiyun }
3053*4882a593Smuzhiyun
3054*4882a593Smuzhiyun if (!first)
3055*4882a593Smuzhiyun first = desc;
3056*4882a593Smuzhiyun else
3057*4882a593Smuzhiyun list_add_tail(&desc->node, &first->node);
3058*4882a593Smuzhiyun
3059*4882a593Smuzhiyun if (direction == DMA_MEM_TO_DEV) {
3060*4882a593Smuzhiyun desc->rqcfg.src_inc = 1;
3061*4882a593Smuzhiyun desc->rqcfg.dst_inc = 0;
3062*4882a593Smuzhiyun fill_px(&desc->px, pch->fifo_dma, sg_dma_address(sg),
3063*4882a593Smuzhiyun sg_dma_len(sg));
3064*4882a593Smuzhiyun } else {
3065*4882a593Smuzhiyun desc->rqcfg.src_inc = 0;
3066*4882a593Smuzhiyun desc->rqcfg.dst_inc = 1;
3067*4882a593Smuzhiyun fill_px(&desc->px, sg_dma_address(sg), pch->fifo_dma,
3068*4882a593Smuzhiyun sg_dma_len(sg));
3069*4882a593Smuzhiyun }
3070*4882a593Smuzhiyun
3071*4882a593Smuzhiyun desc->rqcfg.brst_size = pch->burst_sz;
3072*4882a593Smuzhiyun desc->rqcfg.brst_len = pch->burst_len;
3073*4882a593Smuzhiyun desc->rqtype = direction;
3074*4882a593Smuzhiyun desc->bytes_requested = sg_dma_len(sg);
3075*4882a593Smuzhiyun #ifdef CONFIG_NO_GKI
3076*4882a593Smuzhiyun desc->src_interlace_size = pch->slave_config.src_interlace_size;
3077*4882a593Smuzhiyun desc->dst_interlace_size = pch->slave_config.dst_interlace_size;
3078*4882a593Smuzhiyun #endif
3079*4882a593Smuzhiyun }
3080*4882a593Smuzhiyun
3081*4882a593Smuzhiyun /* Return the last desc in the chain */
3082*4882a593Smuzhiyun desc->txd.flags = flg;
3083*4882a593Smuzhiyun return &desc->txd;
3084*4882a593Smuzhiyun }
3085*4882a593Smuzhiyun
pl330_irq_handler(int irq,void * data)3086*4882a593Smuzhiyun static irqreturn_t pl330_irq_handler(int irq, void *data)
3087*4882a593Smuzhiyun {
3088*4882a593Smuzhiyun if (pl330_update(data))
3089*4882a593Smuzhiyun return IRQ_HANDLED;
3090*4882a593Smuzhiyun else
3091*4882a593Smuzhiyun return IRQ_NONE;
3092*4882a593Smuzhiyun }
3093*4882a593Smuzhiyun
3094*4882a593Smuzhiyun #define PL330_DMA_BUSWIDTHS \
3095*4882a593Smuzhiyun BIT(DMA_SLAVE_BUSWIDTH_UNDEFINED) | \
3096*4882a593Smuzhiyun BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
3097*4882a593Smuzhiyun BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
3098*4882a593Smuzhiyun BIT(DMA_SLAVE_BUSWIDTH_4_BYTES) | \
3099*4882a593Smuzhiyun BIT(DMA_SLAVE_BUSWIDTH_8_BYTES)
3100*4882a593Smuzhiyun
3101*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
pl330_debugfs_show(struct seq_file * s,void * data)3102*4882a593Smuzhiyun static int pl330_debugfs_show(struct seq_file *s, void *data)
3103*4882a593Smuzhiyun {
3104*4882a593Smuzhiyun struct pl330_dmac *pl330 = s->private;
3105*4882a593Smuzhiyun int chans, pchs, ch, pr;
3106*4882a593Smuzhiyun
3107*4882a593Smuzhiyun chans = pl330->pcfg.num_chan;
3108*4882a593Smuzhiyun pchs = pl330->num_peripherals;
3109*4882a593Smuzhiyun
3110*4882a593Smuzhiyun seq_puts(s, "PL330 physical channels:\n");
3111*4882a593Smuzhiyun seq_puts(s, "THREAD:\t\tCHANNEL:\n");
3112*4882a593Smuzhiyun seq_puts(s, "--------\t-----\n");
3113*4882a593Smuzhiyun for (ch = 0; ch < chans; ch++) {
3114*4882a593Smuzhiyun struct pl330_thread *thrd = &pl330->channels[ch];
3115*4882a593Smuzhiyun int found = -1;
3116*4882a593Smuzhiyun
3117*4882a593Smuzhiyun for (pr = 0; pr < pchs; pr++) {
3118*4882a593Smuzhiyun struct dma_pl330_chan *pch = &pl330->peripherals[pr];
3119*4882a593Smuzhiyun
3120*4882a593Smuzhiyun if (!pch->thread || thrd->id != pch->thread->id)
3121*4882a593Smuzhiyun continue;
3122*4882a593Smuzhiyun
3123*4882a593Smuzhiyun found = pr;
3124*4882a593Smuzhiyun }
3125*4882a593Smuzhiyun
3126*4882a593Smuzhiyun seq_printf(s, "%d\t\t", thrd->id);
3127*4882a593Smuzhiyun if (found == -1)
3128*4882a593Smuzhiyun seq_puts(s, "--\n");
3129*4882a593Smuzhiyun else
3130*4882a593Smuzhiyun seq_printf(s, "%d\n", found);
3131*4882a593Smuzhiyun }
3132*4882a593Smuzhiyun
3133*4882a593Smuzhiyun return 0;
3134*4882a593Smuzhiyun }
3135*4882a593Smuzhiyun
3136*4882a593Smuzhiyun DEFINE_SHOW_ATTRIBUTE(pl330_debugfs);
3137*4882a593Smuzhiyun
init_pl330_debugfs(struct pl330_dmac * pl330)3138*4882a593Smuzhiyun static inline void init_pl330_debugfs(struct pl330_dmac *pl330)
3139*4882a593Smuzhiyun {
3140*4882a593Smuzhiyun debugfs_create_file(dev_name(pl330->ddma.dev),
3141*4882a593Smuzhiyun S_IFREG | 0444, NULL, pl330,
3142*4882a593Smuzhiyun &pl330_debugfs_fops);
3143*4882a593Smuzhiyun }
3144*4882a593Smuzhiyun #else
init_pl330_debugfs(struct pl330_dmac * pl330)3145*4882a593Smuzhiyun static inline void init_pl330_debugfs(struct pl330_dmac *pl330)
3146*4882a593Smuzhiyun {
3147*4882a593Smuzhiyun }
3148*4882a593Smuzhiyun #endif
3149*4882a593Smuzhiyun
3150*4882a593Smuzhiyun /*
3151*4882a593Smuzhiyun * Runtime PM callbacks are provided by amba/bus.c driver.
3152*4882a593Smuzhiyun *
3153*4882a593Smuzhiyun * It is assumed here that IRQ safe runtime PM is chosen in probe and amba
3154*4882a593Smuzhiyun * bus driver will only disable/enable the clock in runtime PM callbacks.
3155*4882a593Smuzhiyun */
pl330_suspend(struct device * dev)3156*4882a593Smuzhiyun static int __maybe_unused pl330_suspend(struct device *dev)
3157*4882a593Smuzhiyun {
3158*4882a593Smuzhiyun struct amba_device *pcdev = to_amba_device(dev);
3159*4882a593Smuzhiyun
3160*4882a593Smuzhiyun pm_runtime_force_suspend(dev);
3161*4882a593Smuzhiyun amba_pclk_unprepare(pcdev);
3162*4882a593Smuzhiyun
3163*4882a593Smuzhiyun return 0;
3164*4882a593Smuzhiyun }
3165*4882a593Smuzhiyun
pl330_resume(struct device * dev)3166*4882a593Smuzhiyun static int __maybe_unused pl330_resume(struct device *dev)
3167*4882a593Smuzhiyun {
3168*4882a593Smuzhiyun struct amba_device *pcdev = to_amba_device(dev);
3169*4882a593Smuzhiyun int ret;
3170*4882a593Smuzhiyun
3171*4882a593Smuzhiyun ret = amba_pclk_prepare(pcdev);
3172*4882a593Smuzhiyun if (ret)
3173*4882a593Smuzhiyun return ret;
3174*4882a593Smuzhiyun
3175*4882a593Smuzhiyun pm_runtime_force_resume(dev);
3176*4882a593Smuzhiyun
3177*4882a593Smuzhiyun return ret;
3178*4882a593Smuzhiyun }
3179*4882a593Smuzhiyun
3180*4882a593Smuzhiyun static const struct dev_pm_ops pl330_pm = {
3181*4882a593Smuzhiyun SET_LATE_SYSTEM_SLEEP_PM_OPS(pl330_suspend, pl330_resume)
3182*4882a593Smuzhiyun };
3183*4882a593Smuzhiyun
3184*4882a593Smuzhiyun static int
pl330_probe(struct amba_device * adev,const struct amba_id * id)3185*4882a593Smuzhiyun pl330_probe(struct amba_device *adev, const struct amba_id *id)
3186*4882a593Smuzhiyun {
3187*4882a593Smuzhiyun struct pl330_config *pcfg;
3188*4882a593Smuzhiyun struct pl330_dmac *pl330;
3189*4882a593Smuzhiyun struct dma_pl330_chan *pch, *_p;
3190*4882a593Smuzhiyun struct dma_device *pd;
3191*4882a593Smuzhiyun struct resource *res;
3192*4882a593Smuzhiyun int i, ret, irq;
3193*4882a593Smuzhiyun int num_chan;
3194*4882a593Smuzhiyun struct device_node *np = adev->dev.of_node;
3195*4882a593Smuzhiyun
3196*4882a593Smuzhiyun ret = dma_set_mask_and_coherent(&adev->dev, DMA_BIT_MASK(32));
3197*4882a593Smuzhiyun if (ret)
3198*4882a593Smuzhiyun return ret;
3199*4882a593Smuzhiyun
3200*4882a593Smuzhiyun /* Allocate a new DMAC and its Channels */
3201*4882a593Smuzhiyun pl330 = devm_kzalloc(&adev->dev, sizeof(*pl330), GFP_KERNEL);
3202*4882a593Smuzhiyun if (!pl330)
3203*4882a593Smuzhiyun return -ENOMEM;
3204*4882a593Smuzhiyun
3205*4882a593Smuzhiyun pd = &pl330->ddma;
3206*4882a593Smuzhiyun pd->dev = &adev->dev;
3207*4882a593Smuzhiyun
3208*4882a593Smuzhiyun pl330->mcbufsz = 0;
3209*4882a593Smuzhiyun
3210*4882a593Smuzhiyun /* get quirk */
3211*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(of_quirks); i++)
3212*4882a593Smuzhiyun if (of_property_read_bool(np, of_quirks[i].quirk))
3213*4882a593Smuzhiyun pl330->quirks |= of_quirks[i].id;
3214*4882a593Smuzhiyun
3215*4882a593Smuzhiyun res = &adev->res;
3216*4882a593Smuzhiyun pl330->base = devm_ioremap_resource(&adev->dev, res);
3217*4882a593Smuzhiyun if (IS_ERR(pl330->base))
3218*4882a593Smuzhiyun return PTR_ERR(pl330->base);
3219*4882a593Smuzhiyun
3220*4882a593Smuzhiyun amba_set_drvdata(adev, pl330);
3221*4882a593Smuzhiyun
3222*4882a593Smuzhiyun pl330->rstc = devm_reset_control_get_optional(&adev->dev, "dma");
3223*4882a593Smuzhiyun if (IS_ERR(pl330->rstc)) {
3224*4882a593Smuzhiyun return dev_err_probe(&adev->dev, PTR_ERR(pl330->rstc), "Failed to get reset!\n");
3225*4882a593Smuzhiyun } else {
3226*4882a593Smuzhiyun ret = reset_control_deassert(pl330->rstc);
3227*4882a593Smuzhiyun if (ret) {
3228*4882a593Smuzhiyun dev_err(&adev->dev, "Couldn't deassert the device from reset!\n");
3229*4882a593Smuzhiyun return ret;
3230*4882a593Smuzhiyun }
3231*4882a593Smuzhiyun }
3232*4882a593Smuzhiyun
3233*4882a593Smuzhiyun pl330->rstc_ocp = devm_reset_control_get_optional(&adev->dev, "dma-ocp");
3234*4882a593Smuzhiyun if (IS_ERR(pl330->rstc_ocp)) {
3235*4882a593Smuzhiyun return dev_err_probe(&adev->dev, PTR_ERR(pl330->rstc_ocp),
3236*4882a593Smuzhiyun "Failed to get OCP reset!\n");
3237*4882a593Smuzhiyun } else {
3238*4882a593Smuzhiyun ret = reset_control_deassert(pl330->rstc_ocp);
3239*4882a593Smuzhiyun if (ret) {
3240*4882a593Smuzhiyun dev_err(&adev->dev, "Couldn't deassert the device from OCP reset!\n");
3241*4882a593Smuzhiyun return ret;
3242*4882a593Smuzhiyun }
3243*4882a593Smuzhiyun }
3244*4882a593Smuzhiyun
3245*4882a593Smuzhiyun for (i = 0; i < AMBA_NR_IRQS; i++) {
3246*4882a593Smuzhiyun irq = adev->irq[i];
3247*4882a593Smuzhiyun if (irq) {
3248*4882a593Smuzhiyun ret = devm_request_irq(&adev->dev, irq,
3249*4882a593Smuzhiyun pl330_irq_handler, 0,
3250*4882a593Smuzhiyun dev_name(&adev->dev), pl330);
3251*4882a593Smuzhiyun if (ret)
3252*4882a593Smuzhiyun return ret;
3253*4882a593Smuzhiyun } else {
3254*4882a593Smuzhiyun break;
3255*4882a593Smuzhiyun }
3256*4882a593Smuzhiyun }
3257*4882a593Smuzhiyun
3258*4882a593Smuzhiyun pcfg = &pl330->pcfg;
3259*4882a593Smuzhiyun
3260*4882a593Smuzhiyun pcfg->periph_id = adev->periphid;
3261*4882a593Smuzhiyun ret = pl330_add(pl330);
3262*4882a593Smuzhiyun if (ret)
3263*4882a593Smuzhiyun return ret;
3264*4882a593Smuzhiyun
3265*4882a593Smuzhiyun INIT_LIST_HEAD(&pl330->desc_pool);
3266*4882a593Smuzhiyun spin_lock_init(&pl330->pool_lock);
3267*4882a593Smuzhiyun
3268*4882a593Smuzhiyun /* Create a descriptor pool of default size */
3269*4882a593Smuzhiyun if (!add_desc(&pl330->desc_pool, &pl330->pool_lock,
3270*4882a593Smuzhiyun GFP_KERNEL, NR_DEFAULT_DESC))
3271*4882a593Smuzhiyun dev_warn(&adev->dev, "unable to allocate desc\n");
3272*4882a593Smuzhiyun
3273*4882a593Smuzhiyun INIT_LIST_HEAD(&pd->channels);
3274*4882a593Smuzhiyun
3275*4882a593Smuzhiyun /* Initialize channel parameters */
3276*4882a593Smuzhiyun num_chan = max_t(int, pcfg->num_peri, pcfg->num_chan);
3277*4882a593Smuzhiyun
3278*4882a593Smuzhiyun pl330->num_peripherals = num_chan;
3279*4882a593Smuzhiyun
3280*4882a593Smuzhiyun pl330->peripherals = kcalloc(num_chan, sizeof(*pch), GFP_KERNEL);
3281*4882a593Smuzhiyun if (!pl330->peripherals) {
3282*4882a593Smuzhiyun ret = -ENOMEM;
3283*4882a593Smuzhiyun goto probe_err2;
3284*4882a593Smuzhiyun }
3285*4882a593Smuzhiyun
3286*4882a593Smuzhiyun for (i = 0; i < num_chan; i++) {
3287*4882a593Smuzhiyun pch = &pl330->peripherals[i];
3288*4882a593Smuzhiyun
3289*4882a593Smuzhiyun pch->chan.private = adev->dev.of_node;
3290*4882a593Smuzhiyun INIT_LIST_HEAD(&pch->submitted_list);
3291*4882a593Smuzhiyun INIT_LIST_HEAD(&pch->work_list);
3292*4882a593Smuzhiyun INIT_LIST_HEAD(&pch->completed_list);
3293*4882a593Smuzhiyun spin_lock_init(&pch->lock);
3294*4882a593Smuzhiyun pch->thread = NULL;
3295*4882a593Smuzhiyun pch->chan.device = pd;
3296*4882a593Smuzhiyun pch->dmac = pl330;
3297*4882a593Smuzhiyun pch->dir = DMA_NONE;
3298*4882a593Smuzhiyun
3299*4882a593Smuzhiyun /* Add the channel to the DMAC list */
3300*4882a593Smuzhiyun list_add_tail(&pch->chan.device_node, &pd->channels);
3301*4882a593Smuzhiyun }
3302*4882a593Smuzhiyun
3303*4882a593Smuzhiyun dma_cap_set(DMA_MEMCPY, pd->cap_mask);
3304*4882a593Smuzhiyun if (pcfg->num_peri) {
3305*4882a593Smuzhiyun dma_cap_set(DMA_SLAVE, pd->cap_mask);
3306*4882a593Smuzhiyun dma_cap_set(DMA_CYCLIC, pd->cap_mask);
3307*4882a593Smuzhiyun dma_cap_set(DMA_PRIVATE, pd->cap_mask);
3308*4882a593Smuzhiyun }
3309*4882a593Smuzhiyun
3310*4882a593Smuzhiyun pd->device_alloc_chan_resources = pl330_alloc_chan_resources;
3311*4882a593Smuzhiyun pd->device_free_chan_resources = pl330_free_chan_resources;
3312*4882a593Smuzhiyun pd->device_prep_dma_memcpy = pl330_prep_dma_memcpy;
3313*4882a593Smuzhiyun pd->device_prep_dma_cyclic = pl330_prep_dma_cyclic;
3314*4882a593Smuzhiyun pd->device_tx_status = pl330_tx_status;
3315*4882a593Smuzhiyun pd->device_prep_slave_sg = pl330_prep_slave_sg;
3316*4882a593Smuzhiyun pd->device_config = pl330_config;
3317*4882a593Smuzhiyun pd->device_pause = pl330_pause;
3318*4882a593Smuzhiyun pd->device_terminate_all = pl330_terminate_all;
3319*4882a593Smuzhiyun pd->device_issue_pending = pl330_issue_pending;
3320*4882a593Smuzhiyun pd->src_addr_widths = PL330_DMA_BUSWIDTHS;
3321*4882a593Smuzhiyun pd->dst_addr_widths = PL330_DMA_BUSWIDTHS;
3322*4882a593Smuzhiyun pd->directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
3323*4882a593Smuzhiyun pd->residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
3324*4882a593Smuzhiyun pd->max_burst = PL330_MAX_BURST;
3325*4882a593Smuzhiyun
3326*4882a593Smuzhiyun ret = dma_async_device_register(pd);
3327*4882a593Smuzhiyun if (ret) {
3328*4882a593Smuzhiyun dev_err(&adev->dev, "unable to register DMAC\n");
3329*4882a593Smuzhiyun goto probe_err3;
3330*4882a593Smuzhiyun }
3331*4882a593Smuzhiyun
3332*4882a593Smuzhiyun if (adev->dev.of_node) {
3333*4882a593Smuzhiyun ret = of_dma_controller_register(adev->dev.of_node,
3334*4882a593Smuzhiyun of_dma_pl330_xlate, pl330);
3335*4882a593Smuzhiyun if (ret) {
3336*4882a593Smuzhiyun dev_err(&adev->dev,
3337*4882a593Smuzhiyun "unable to register DMA to the generic DT DMA helpers\n");
3338*4882a593Smuzhiyun }
3339*4882a593Smuzhiyun }
3340*4882a593Smuzhiyun
3341*4882a593Smuzhiyun /*
3342*4882a593Smuzhiyun * This is the limit for transfers with a buswidth of 1, larger
3343*4882a593Smuzhiyun * buswidths will have larger limits.
3344*4882a593Smuzhiyun */
3345*4882a593Smuzhiyun ret = dma_set_max_seg_size(&adev->dev, 1900800);
3346*4882a593Smuzhiyun if (ret)
3347*4882a593Smuzhiyun dev_err(&adev->dev, "unable to set the seg size\n");
3348*4882a593Smuzhiyun
3349*4882a593Smuzhiyun
3350*4882a593Smuzhiyun init_pl330_debugfs(pl330);
3351*4882a593Smuzhiyun dev_info(&adev->dev,
3352*4882a593Smuzhiyun "Loaded driver for PL330 DMAC-%x\n", adev->periphid);
3353*4882a593Smuzhiyun dev_info(&adev->dev,
3354*4882a593Smuzhiyun "\tDBUFF-%ux%ubytes Num_Chans-%u Num_Peri-%u Num_Events-%u\n",
3355*4882a593Smuzhiyun pcfg->data_buf_dep, pcfg->data_bus_width / 8, pcfg->num_chan,
3356*4882a593Smuzhiyun pcfg->num_peri, pcfg->num_events);
3357*4882a593Smuzhiyun
3358*4882a593Smuzhiyun pm_runtime_irq_safe(&adev->dev);
3359*4882a593Smuzhiyun pm_runtime_use_autosuspend(&adev->dev);
3360*4882a593Smuzhiyun pm_runtime_set_autosuspend_delay(&adev->dev, PL330_AUTOSUSPEND_DELAY);
3361*4882a593Smuzhiyun pm_runtime_mark_last_busy(&adev->dev);
3362*4882a593Smuzhiyun pm_runtime_put_autosuspend(&adev->dev);
3363*4882a593Smuzhiyun
3364*4882a593Smuzhiyun return 0;
3365*4882a593Smuzhiyun probe_err3:
3366*4882a593Smuzhiyun /* Idle the DMAC */
3367*4882a593Smuzhiyun list_for_each_entry_safe(pch, _p, &pl330->ddma.channels,
3368*4882a593Smuzhiyun chan.device_node) {
3369*4882a593Smuzhiyun
3370*4882a593Smuzhiyun /* Remove the channel */
3371*4882a593Smuzhiyun list_del(&pch->chan.device_node);
3372*4882a593Smuzhiyun
3373*4882a593Smuzhiyun /* Flush the channel */
3374*4882a593Smuzhiyun if (pch->thread) {
3375*4882a593Smuzhiyun pl330_terminate_all(&pch->chan);
3376*4882a593Smuzhiyun pl330_free_chan_resources(&pch->chan);
3377*4882a593Smuzhiyun }
3378*4882a593Smuzhiyun }
3379*4882a593Smuzhiyun probe_err2:
3380*4882a593Smuzhiyun pl330_del(pl330);
3381*4882a593Smuzhiyun
3382*4882a593Smuzhiyun if (pl330->rstc_ocp)
3383*4882a593Smuzhiyun reset_control_assert(pl330->rstc_ocp);
3384*4882a593Smuzhiyun
3385*4882a593Smuzhiyun if (pl330->rstc)
3386*4882a593Smuzhiyun reset_control_assert(pl330->rstc);
3387*4882a593Smuzhiyun return ret;
3388*4882a593Smuzhiyun }
3389*4882a593Smuzhiyun
pl330_remove(struct amba_device * adev)3390*4882a593Smuzhiyun static void pl330_remove(struct amba_device *adev)
3391*4882a593Smuzhiyun {
3392*4882a593Smuzhiyun struct pl330_dmac *pl330 = amba_get_drvdata(adev);
3393*4882a593Smuzhiyun struct dma_pl330_chan *pch, *_p;
3394*4882a593Smuzhiyun int i, irq;
3395*4882a593Smuzhiyun
3396*4882a593Smuzhiyun pm_runtime_get_noresume(pl330->ddma.dev);
3397*4882a593Smuzhiyun
3398*4882a593Smuzhiyun if (adev->dev.of_node)
3399*4882a593Smuzhiyun of_dma_controller_free(adev->dev.of_node);
3400*4882a593Smuzhiyun
3401*4882a593Smuzhiyun for (i = 0; i < AMBA_NR_IRQS; i++) {
3402*4882a593Smuzhiyun irq = adev->irq[i];
3403*4882a593Smuzhiyun if (irq)
3404*4882a593Smuzhiyun devm_free_irq(&adev->dev, irq, pl330);
3405*4882a593Smuzhiyun }
3406*4882a593Smuzhiyun
3407*4882a593Smuzhiyun dma_async_device_unregister(&pl330->ddma);
3408*4882a593Smuzhiyun
3409*4882a593Smuzhiyun /* Idle the DMAC */
3410*4882a593Smuzhiyun list_for_each_entry_safe(pch, _p, &pl330->ddma.channels,
3411*4882a593Smuzhiyun chan.device_node) {
3412*4882a593Smuzhiyun
3413*4882a593Smuzhiyun /* Remove the channel */
3414*4882a593Smuzhiyun list_del(&pch->chan.device_node);
3415*4882a593Smuzhiyun
3416*4882a593Smuzhiyun /* Flush the channel */
3417*4882a593Smuzhiyun if (pch->thread) {
3418*4882a593Smuzhiyun pl330_terminate_all(&pch->chan);
3419*4882a593Smuzhiyun pl330_free_chan_resources(&pch->chan);
3420*4882a593Smuzhiyun }
3421*4882a593Smuzhiyun }
3422*4882a593Smuzhiyun
3423*4882a593Smuzhiyun pl330_del(pl330);
3424*4882a593Smuzhiyun
3425*4882a593Smuzhiyun if (pl330->rstc_ocp)
3426*4882a593Smuzhiyun reset_control_assert(pl330->rstc_ocp);
3427*4882a593Smuzhiyun
3428*4882a593Smuzhiyun if (pl330->rstc)
3429*4882a593Smuzhiyun reset_control_assert(pl330->rstc);
3430*4882a593Smuzhiyun }
3431*4882a593Smuzhiyun
3432*4882a593Smuzhiyun static const struct amba_id pl330_ids[] = {
3433*4882a593Smuzhiyun {
3434*4882a593Smuzhiyun .id = 0x00041330,
3435*4882a593Smuzhiyun .mask = 0x000fffff,
3436*4882a593Smuzhiyun },
3437*4882a593Smuzhiyun { 0, 0 },
3438*4882a593Smuzhiyun };
3439*4882a593Smuzhiyun
3440*4882a593Smuzhiyun MODULE_DEVICE_TABLE(amba, pl330_ids);
3441*4882a593Smuzhiyun
3442*4882a593Smuzhiyun static struct amba_driver pl330_driver = {
3443*4882a593Smuzhiyun .drv = {
3444*4882a593Smuzhiyun .owner = THIS_MODULE,
3445*4882a593Smuzhiyun .name = "dma-pl330",
3446*4882a593Smuzhiyun .pm = &pl330_pm,
3447*4882a593Smuzhiyun },
3448*4882a593Smuzhiyun .id_table = pl330_ids,
3449*4882a593Smuzhiyun .probe = pl330_probe,
3450*4882a593Smuzhiyun .remove = pl330_remove,
3451*4882a593Smuzhiyun };
3452*4882a593Smuzhiyun
3453*4882a593Smuzhiyun module_amba_driver(pl330_driver);
3454*4882a593Smuzhiyun
3455*4882a593Smuzhiyun MODULE_AUTHOR("Jaswinder Singh <jassisinghbrar@gmail.com>");
3456*4882a593Smuzhiyun MODULE_DESCRIPTION("API Driver for PL330 DMAC");
3457*4882a593Smuzhiyun MODULE_LICENSE("GPL");
3458