xref: /OK3568_Linux_fs/kernel/drivers/dma/pch_dma.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Topcliff PCH DMA controller driver
4*4882a593Smuzhiyun  * Copyright (c) 2010 Intel Corporation
5*4882a593Smuzhiyun  * Copyright (C) 2011 LAPIS Semiconductor Co., Ltd.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/dmaengine.h>
9*4882a593Smuzhiyun #include <linux/dma-mapping.h>
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/pci.h>
12*4882a593Smuzhiyun #include <linux/slab.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/pch_dma.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include "dmaengine.h"
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define DRV_NAME "pch-dma"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define DMA_CTL0_DISABLE		0x0
22*4882a593Smuzhiyun #define DMA_CTL0_SG			0x1
23*4882a593Smuzhiyun #define DMA_CTL0_ONESHOT		0x2
24*4882a593Smuzhiyun #define DMA_CTL0_MODE_MASK_BITS		0x3
25*4882a593Smuzhiyun #define DMA_CTL0_DIR_SHIFT_BITS		2
26*4882a593Smuzhiyun #define DMA_CTL0_BITS_PER_CH		4
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define DMA_CTL2_START_SHIFT_BITS	8
29*4882a593Smuzhiyun #define DMA_CTL2_IRQ_ENABLE_MASK	((1UL << DMA_CTL2_START_SHIFT_BITS) - 1)
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define DMA_STATUS_IDLE			0x0
32*4882a593Smuzhiyun #define DMA_STATUS_DESC_READ		0x1
33*4882a593Smuzhiyun #define DMA_STATUS_WAIT			0x2
34*4882a593Smuzhiyun #define DMA_STATUS_ACCESS		0x3
35*4882a593Smuzhiyun #define DMA_STATUS_BITS_PER_CH		2
36*4882a593Smuzhiyun #define DMA_STATUS_MASK_BITS		0x3
37*4882a593Smuzhiyun #define DMA_STATUS_SHIFT_BITS		16
38*4882a593Smuzhiyun #define DMA_STATUS_IRQ(x)		(0x1 << (x))
39*4882a593Smuzhiyun #define DMA_STATUS0_ERR(x)		(0x1 << ((x) + 8))
40*4882a593Smuzhiyun #define DMA_STATUS2_ERR(x)		(0x1 << (x))
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define DMA_DESC_WIDTH_SHIFT_BITS	12
43*4882a593Smuzhiyun #define DMA_DESC_WIDTH_1_BYTE		(0x3 << DMA_DESC_WIDTH_SHIFT_BITS)
44*4882a593Smuzhiyun #define DMA_DESC_WIDTH_2_BYTES		(0x2 << DMA_DESC_WIDTH_SHIFT_BITS)
45*4882a593Smuzhiyun #define DMA_DESC_WIDTH_4_BYTES		(0x0 << DMA_DESC_WIDTH_SHIFT_BITS)
46*4882a593Smuzhiyun #define DMA_DESC_MAX_COUNT_1_BYTE	0x3FF
47*4882a593Smuzhiyun #define DMA_DESC_MAX_COUNT_2_BYTES	0x3FF
48*4882a593Smuzhiyun #define DMA_DESC_MAX_COUNT_4_BYTES	0x7FF
49*4882a593Smuzhiyun #define DMA_DESC_END_WITHOUT_IRQ	0x0
50*4882a593Smuzhiyun #define DMA_DESC_END_WITH_IRQ		0x1
51*4882a593Smuzhiyun #define DMA_DESC_FOLLOW_WITHOUT_IRQ	0x2
52*4882a593Smuzhiyun #define DMA_DESC_FOLLOW_WITH_IRQ	0x3
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define MAX_CHAN_NR			12
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define DMA_MASK_CTL0_MODE	0x33333333
57*4882a593Smuzhiyun #define DMA_MASK_CTL2_MODE	0x00003333
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun static unsigned int init_nr_desc_per_channel = 64;
60*4882a593Smuzhiyun module_param(init_nr_desc_per_channel, uint, 0644);
61*4882a593Smuzhiyun MODULE_PARM_DESC(init_nr_desc_per_channel,
62*4882a593Smuzhiyun 		 "initial descriptors per channel (default: 64)");
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun struct pch_dma_desc_regs {
65*4882a593Smuzhiyun 	u32	dev_addr;
66*4882a593Smuzhiyun 	u32	mem_addr;
67*4882a593Smuzhiyun 	u32	size;
68*4882a593Smuzhiyun 	u32	next;
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun struct pch_dma_regs {
72*4882a593Smuzhiyun 	u32	dma_ctl0;
73*4882a593Smuzhiyun 	u32	dma_ctl1;
74*4882a593Smuzhiyun 	u32	dma_ctl2;
75*4882a593Smuzhiyun 	u32	dma_ctl3;
76*4882a593Smuzhiyun 	u32	dma_sts0;
77*4882a593Smuzhiyun 	u32	dma_sts1;
78*4882a593Smuzhiyun 	u32	dma_sts2;
79*4882a593Smuzhiyun 	u32	reserved3;
80*4882a593Smuzhiyun 	struct pch_dma_desc_regs desc[MAX_CHAN_NR];
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun struct pch_dma_desc {
84*4882a593Smuzhiyun 	struct pch_dma_desc_regs regs;
85*4882a593Smuzhiyun 	struct dma_async_tx_descriptor txd;
86*4882a593Smuzhiyun 	struct list_head	desc_node;
87*4882a593Smuzhiyun 	struct list_head	tx_list;
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun struct pch_dma_chan {
91*4882a593Smuzhiyun 	struct dma_chan		chan;
92*4882a593Smuzhiyun 	void __iomem *membase;
93*4882a593Smuzhiyun 	enum dma_transfer_direction dir;
94*4882a593Smuzhiyun 	struct tasklet_struct	tasklet;
95*4882a593Smuzhiyun 	unsigned long		err_status;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	spinlock_t		lock;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	struct list_head	active_list;
100*4882a593Smuzhiyun 	struct list_head	queue;
101*4882a593Smuzhiyun 	struct list_head	free_list;
102*4882a593Smuzhiyun 	unsigned int		descs_allocated;
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define PDC_DEV_ADDR	0x00
106*4882a593Smuzhiyun #define PDC_MEM_ADDR	0x04
107*4882a593Smuzhiyun #define PDC_SIZE	0x08
108*4882a593Smuzhiyun #define PDC_NEXT	0x0C
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun #define channel_readl(pdc, name) \
111*4882a593Smuzhiyun 	readl((pdc)->membase + PDC_##name)
112*4882a593Smuzhiyun #define channel_writel(pdc, name, val) \
113*4882a593Smuzhiyun 	writel((val), (pdc)->membase + PDC_##name)
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun struct pch_dma {
116*4882a593Smuzhiyun 	struct dma_device	dma;
117*4882a593Smuzhiyun 	void __iomem *membase;
118*4882a593Smuzhiyun 	struct dma_pool		*pool;
119*4882a593Smuzhiyun 	struct pch_dma_regs	regs;
120*4882a593Smuzhiyun 	struct pch_dma_desc_regs ch_regs[MAX_CHAN_NR];
121*4882a593Smuzhiyun 	struct pch_dma_chan	channels[MAX_CHAN_NR];
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #define PCH_DMA_CTL0	0x00
125*4882a593Smuzhiyun #define PCH_DMA_CTL1	0x04
126*4882a593Smuzhiyun #define PCH_DMA_CTL2	0x08
127*4882a593Smuzhiyun #define PCH_DMA_CTL3	0x0C
128*4882a593Smuzhiyun #define PCH_DMA_STS0	0x10
129*4882a593Smuzhiyun #define PCH_DMA_STS1	0x14
130*4882a593Smuzhiyun #define PCH_DMA_STS2	0x18
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define dma_readl(pd, name) \
133*4882a593Smuzhiyun 	readl((pd)->membase + PCH_DMA_##name)
134*4882a593Smuzhiyun #define dma_writel(pd, name, val) \
135*4882a593Smuzhiyun 	writel((val), (pd)->membase + PCH_DMA_##name)
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun static inline
to_pd_desc(struct dma_async_tx_descriptor * txd)138*4882a593Smuzhiyun struct pch_dma_desc *to_pd_desc(struct dma_async_tx_descriptor *txd)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun 	return container_of(txd, struct pch_dma_desc, txd);
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun 
to_pd_chan(struct dma_chan * chan)143*4882a593Smuzhiyun static inline struct pch_dma_chan *to_pd_chan(struct dma_chan *chan)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	return container_of(chan, struct pch_dma_chan, chan);
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun 
to_pd(struct dma_device * ddev)148*4882a593Smuzhiyun static inline struct pch_dma *to_pd(struct dma_device *ddev)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun 	return container_of(ddev, struct pch_dma, dma);
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun 
chan2dev(struct dma_chan * chan)153*4882a593Smuzhiyun static inline struct device *chan2dev(struct dma_chan *chan)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun 	return &chan->dev->device;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun 
chan2parent(struct dma_chan * chan)158*4882a593Smuzhiyun static inline struct device *chan2parent(struct dma_chan *chan)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun 	return chan->dev->device.parent;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun static inline
pdc_first_active(struct pch_dma_chan * pd_chan)164*4882a593Smuzhiyun struct pch_dma_desc *pdc_first_active(struct pch_dma_chan *pd_chan)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	return list_first_entry(&pd_chan->active_list,
167*4882a593Smuzhiyun 				struct pch_dma_desc, desc_node);
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun static inline
pdc_first_queued(struct pch_dma_chan * pd_chan)171*4882a593Smuzhiyun struct pch_dma_desc *pdc_first_queued(struct pch_dma_chan *pd_chan)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	return list_first_entry(&pd_chan->queue,
174*4882a593Smuzhiyun 				struct pch_dma_desc, desc_node);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun 
pdc_enable_irq(struct dma_chan * chan,int enable)177*4882a593Smuzhiyun static void pdc_enable_irq(struct dma_chan *chan, int enable)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	struct pch_dma *pd = to_pd(chan->device);
180*4882a593Smuzhiyun 	u32 val;
181*4882a593Smuzhiyun 	int pos;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	if (chan->chan_id < 8)
184*4882a593Smuzhiyun 		pos = chan->chan_id;
185*4882a593Smuzhiyun 	else
186*4882a593Smuzhiyun 		pos = chan->chan_id + 8;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	val = dma_readl(pd, CTL2);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	if (enable)
191*4882a593Smuzhiyun 		val |= 0x1 << pos;
192*4882a593Smuzhiyun 	else
193*4882a593Smuzhiyun 		val &= ~(0x1 << pos);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	dma_writel(pd, CTL2, val);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	dev_dbg(chan2dev(chan), "pdc_enable_irq: chan %d -> %x\n",
198*4882a593Smuzhiyun 		chan->chan_id, val);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun 
pdc_set_dir(struct dma_chan * chan)201*4882a593Smuzhiyun static void pdc_set_dir(struct dma_chan *chan)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun 	struct pch_dma_chan *pd_chan = to_pd_chan(chan);
204*4882a593Smuzhiyun 	struct pch_dma *pd = to_pd(chan->device);
205*4882a593Smuzhiyun 	u32 val;
206*4882a593Smuzhiyun 	u32 mask_mode;
207*4882a593Smuzhiyun 	u32 mask_ctl;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	if (chan->chan_id < 8) {
210*4882a593Smuzhiyun 		val = dma_readl(pd, CTL0);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 		mask_mode = DMA_CTL0_MODE_MASK_BITS <<
213*4882a593Smuzhiyun 					(DMA_CTL0_BITS_PER_CH * chan->chan_id);
214*4882a593Smuzhiyun 		mask_ctl = DMA_MASK_CTL0_MODE & ~(DMA_CTL0_MODE_MASK_BITS <<
215*4882a593Smuzhiyun 				       (DMA_CTL0_BITS_PER_CH * chan->chan_id));
216*4882a593Smuzhiyun 		val &= mask_mode;
217*4882a593Smuzhiyun 		if (pd_chan->dir == DMA_MEM_TO_DEV)
218*4882a593Smuzhiyun 			val |= 0x1 << (DMA_CTL0_BITS_PER_CH * chan->chan_id +
219*4882a593Smuzhiyun 				       DMA_CTL0_DIR_SHIFT_BITS);
220*4882a593Smuzhiyun 		else
221*4882a593Smuzhiyun 			val &= ~(0x1 << (DMA_CTL0_BITS_PER_CH * chan->chan_id +
222*4882a593Smuzhiyun 					 DMA_CTL0_DIR_SHIFT_BITS));
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 		val |= mask_ctl;
225*4882a593Smuzhiyun 		dma_writel(pd, CTL0, val);
226*4882a593Smuzhiyun 	} else {
227*4882a593Smuzhiyun 		int ch = chan->chan_id - 8; /* ch8-->0 ch9-->1 ... ch11->3 */
228*4882a593Smuzhiyun 		val = dma_readl(pd, CTL3);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 		mask_mode = DMA_CTL0_MODE_MASK_BITS <<
231*4882a593Smuzhiyun 						(DMA_CTL0_BITS_PER_CH * ch);
232*4882a593Smuzhiyun 		mask_ctl = DMA_MASK_CTL2_MODE & ~(DMA_CTL0_MODE_MASK_BITS <<
233*4882a593Smuzhiyun 						 (DMA_CTL0_BITS_PER_CH * ch));
234*4882a593Smuzhiyun 		val &= mask_mode;
235*4882a593Smuzhiyun 		if (pd_chan->dir == DMA_MEM_TO_DEV)
236*4882a593Smuzhiyun 			val |= 0x1 << (DMA_CTL0_BITS_PER_CH * ch +
237*4882a593Smuzhiyun 				       DMA_CTL0_DIR_SHIFT_BITS);
238*4882a593Smuzhiyun 		else
239*4882a593Smuzhiyun 			val &= ~(0x1 << (DMA_CTL0_BITS_PER_CH * ch +
240*4882a593Smuzhiyun 					 DMA_CTL0_DIR_SHIFT_BITS));
241*4882a593Smuzhiyun 		val |= mask_ctl;
242*4882a593Smuzhiyun 		dma_writel(pd, CTL3, val);
243*4882a593Smuzhiyun 	}
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	dev_dbg(chan2dev(chan), "pdc_set_dir: chan %d -> %x\n",
246*4882a593Smuzhiyun 		chan->chan_id, val);
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun 
pdc_set_mode(struct dma_chan * chan,u32 mode)249*4882a593Smuzhiyun static void pdc_set_mode(struct dma_chan *chan, u32 mode)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun 	struct pch_dma *pd = to_pd(chan->device);
252*4882a593Smuzhiyun 	u32 val;
253*4882a593Smuzhiyun 	u32 mask_ctl;
254*4882a593Smuzhiyun 	u32 mask_dir;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	if (chan->chan_id < 8) {
257*4882a593Smuzhiyun 		mask_ctl = DMA_MASK_CTL0_MODE & ~(DMA_CTL0_MODE_MASK_BITS <<
258*4882a593Smuzhiyun 			   (DMA_CTL0_BITS_PER_CH * chan->chan_id));
259*4882a593Smuzhiyun 		mask_dir = 1 << (DMA_CTL0_BITS_PER_CH * chan->chan_id +\
260*4882a593Smuzhiyun 				 DMA_CTL0_DIR_SHIFT_BITS);
261*4882a593Smuzhiyun 		val = dma_readl(pd, CTL0);
262*4882a593Smuzhiyun 		val &= mask_dir;
263*4882a593Smuzhiyun 		val |= mode << (DMA_CTL0_BITS_PER_CH * chan->chan_id);
264*4882a593Smuzhiyun 		val |= mask_ctl;
265*4882a593Smuzhiyun 		dma_writel(pd, CTL0, val);
266*4882a593Smuzhiyun 	} else {
267*4882a593Smuzhiyun 		int ch = chan->chan_id - 8; /* ch8-->0 ch9-->1 ... ch11->3 */
268*4882a593Smuzhiyun 		mask_ctl = DMA_MASK_CTL2_MODE & ~(DMA_CTL0_MODE_MASK_BITS <<
269*4882a593Smuzhiyun 						 (DMA_CTL0_BITS_PER_CH * ch));
270*4882a593Smuzhiyun 		mask_dir = 1 << (DMA_CTL0_BITS_PER_CH * ch +\
271*4882a593Smuzhiyun 				 DMA_CTL0_DIR_SHIFT_BITS);
272*4882a593Smuzhiyun 		val = dma_readl(pd, CTL3);
273*4882a593Smuzhiyun 		val &= mask_dir;
274*4882a593Smuzhiyun 		val |= mode << (DMA_CTL0_BITS_PER_CH * ch);
275*4882a593Smuzhiyun 		val |= mask_ctl;
276*4882a593Smuzhiyun 		dma_writel(pd, CTL3, val);
277*4882a593Smuzhiyun 	}
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	dev_dbg(chan2dev(chan), "pdc_set_mode: chan %d -> %x\n",
280*4882a593Smuzhiyun 		chan->chan_id, val);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
pdc_get_status0(struct pch_dma_chan * pd_chan)283*4882a593Smuzhiyun static u32 pdc_get_status0(struct pch_dma_chan *pd_chan)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	struct pch_dma *pd = to_pd(pd_chan->chan.device);
286*4882a593Smuzhiyun 	u32 val;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	val = dma_readl(pd, STS0);
289*4882a593Smuzhiyun 	return DMA_STATUS_MASK_BITS & (val >> (DMA_STATUS_SHIFT_BITS +
290*4882a593Smuzhiyun 			DMA_STATUS_BITS_PER_CH * pd_chan->chan.chan_id));
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun 
pdc_get_status2(struct pch_dma_chan * pd_chan)293*4882a593Smuzhiyun static u32 pdc_get_status2(struct pch_dma_chan *pd_chan)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun 	struct pch_dma *pd = to_pd(pd_chan->chan.device);
296*4882a593Smuzhiyun 	u32 val;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	val = dma_readl(pd, STS2);
299*4882a593Smuzhiyun 	return DMA_STATUS_MASK_BITS & (val >> (DMA_STATUS_SHIFT_BITS +
300*4882a593Smuzhiyun 			DMA_STATUS_BITS_PER_CH * (pd_chan->chan.chan_id - 8)));
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun 
pdc_is_idle(struct pch_dma_chan * pd_chan)303*4882a593Smuzhiyun static bool pdc_is_idle(struct pch_dma_chan *pd_chan)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun 	u32 sts;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	if (pd_chan->chan.chan_id < 8)
308*4882a593Smuzhiyun 		sts = pdc_get_status0(pd_chan);
309*4882a593Smuzhiyun 	else
310*4882a593Smuzhiyun 		sts = pdc_get_status2(pd_chan);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	if (sts == DMA_STATUS_IDLE)
314*4882a593Smuzhiyun 		return true;
315*4882a593Smuzhiyun 	else
316*4882a593Smuzhiyun 		return false;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun 
pdc_dostart(struct pch_dma_chan * pd_chan,struct pch_dma_desc * desc)319*4882a593Smuzhiyun static void pdc_dostart(struct pch_dma_chan *pd_chan, struct pch_dma_desc* desc)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun 	if (!pdc_is_idle(pd_chan)) {
322*4882a593Smuzhiyun 		dev_err(chan2dev(&pd_chan->chan),
323*4882a593Smuzhiyun 			"BUG: Attempt to start non-idle channel\n");
324*4882a593Smuzhiyun 		return;
325*4882a593Smuzhiyun 	}
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	dev_dbg(chan2dev(&pd_chan->chan), "chan %d -> dev_addr: %x\n",
328*4882a593Smuzhiyun 		pd_chan->chan.chan_id, desc->regs.dev_addr);
329*4882a593Smuzhiyun 	dev_dbg(chan2dev(&pd_chan->chan), "chan %d -> mem_addr: %x\n",
330*4882a593Smuzhiyun 		pd_chan->chan.chan_id, desc->regs.mem_addr);
331*4882a593Smuzhiyun 	dev_dbg(chan2dev(&pd_chan->chan), "chan %d -> size: %x\n",
332*4882a593Smuzhiyun 		pd_chan->chan.chan_id, desc->regs.size);
333*4882a593Smuzhiyun 	dev_dbg(chan2dev(&pd_chan->chan), "chan %d -> next: %x\n",
334*4882a593Smuzhiyun 		pd_chan->chan.chan_id, desc->regs.next);
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	if (list_empty(&desc->tx_list)) {
337*4882a593Smuzhiyun 		channel_writel(pd_chan, DEV_ADDR, desc->regs.dev_addr);
338*4882a593Smuzhiyun 		channel_writel(pd_chan, MEM_ADDR, desc->regs.mem_addr);
339*4882a593Smuzhiyun 		channel_writel(pd_chan, SIZE, desc->regs.size);
340*4882a593Smuzhiyun 		channel_writel(pd_chan, NEXT, desc->regs.next);
341*4882a593Smuzhiyun 		pdc_set_mode(&pd_chan->chan, DMA_CTL0_ONESHOT);
342*4882a593Smuzhiyun 	} else {
343*4882a593Smuzhiyun 		channel_writel(pd_chan, NEXT, desc->txd.phys);
344*4882a593Smuzhiyun 		pdc_set_mode(&pd_chan->chan, DMA_CTL0_SG);
345*4882a593Smuzhiyun 	}
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
pdc_chain_complete(struct pch_dma_chan * pd_chan,struct pch_dma_desc * desc)348*4882a593Smuzhiyun static void pdc_chain_complete(struct pch_dma_chan *pd_chan,
349*4882a593Smuzhiyun 			       struct pch_dma_desc *desc)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun 	struct dma_async_tx_descriptor *txd = &desc->txd;
352*4882a593Smuzhiyun 	struct dmaengine_desc_callback cb;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	dmaengine_desc_get_callback(txd, &cb);
355*4882a593Smuzhiyun 	list_splice_init(&desc->tx_list, &pd_chan->free_list);
356*4882a593Smuzhiyun 	list_move(&desc->desc_node, &pd_chan->free_list);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	dmaengine_desc_callback_invoke(&cb, NULL);
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun 
pdc_complete_all(struct pch_dma_chan * pd_chan)361*4882a593Smuzhiyun static void pdc_complete_all(struct pch_dma_chan *pd_chan)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun 	struct pch_dma_desc *desc, *_d;
364*4882a593Smuzhiyun 	LIST_HEAD(list);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	BUG_ON(!pdc_is_idle(pd_chan));
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	if (!list_empty(&pd_chan->queue))
369*4882a593Smuzhiyun 		pdc_dostart(pd_chan, pdc_first_queued(pd_chan));
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	list_splice_init(&pd_chan->active_list, &list);
372*4882a593Smuzhiyun 	list_splice_init(&pd_chan->queue, &pd_chan->active_list);
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	list_for_each_entry_safe(desc, _d, &list, desc_node)
375*4882a593Smuzhiyun 		pdc_chain_complete(pd_chan, desc);
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun 
pdc_handle_error(struct pch_dma_chan * pd_chan)378*4882a593Smuzhiyun static void pdc_handle_error(struct pch_dma_chan *pd_chan)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun 	struct pch_dma_desc *bad_desc;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	bad_desc = pdc_first_active(pd_chan);
383*4882a593Smuzhiyun 	list_del(&bad_desc->desc_node);
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	list_splice_init(&pd_chan->queue, pd_chan->active_list.prev);
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	if (!list_empty(&pd_chan->active_list))
388*4882a593Smuzhiyun 		pdc_dostart(pd_chan, pdc_first_active(pd_chan));
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	dev_crit(chan2dev(&pd_chan->chan), "Bad descriptor submitted\n");
391*4882a593Smuzhiyun 	dev_crit(chan2dev(&pd_chan->chan), "descriptor cookie: %d\n",
392*4882a593Smuzhiyun 		 bad_desc->txd.cookie);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	pdc_chain_complete(pd_chan, bad_desc);
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun 
pdc_advance_work(struct pch_dma_chan * pd_chan)397*4882a593Smuzhiyun static void pdc_advance_work(struct pch_dma_chan *pd_chan)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun 	if (list_empty(&pd_chan->active_list) ||
400*4882a593Smuzhiyun 		list_is_singular(&pd_chan->active_list)) {
401*4882a593Smuzhiyun 		pdc_complete_all(pd_chan);
402*4882a593Smuzhiyun 	} else {
403*4882a593Smuzhiyun 		pdc_chain_complete(pd_chan, pdc_first_active(pd_chan));
404*4882a593Smuzhiyun 		pdc_dostart(pd_chan, pdc_first_active(pd_chan));
405*4882a593Smuzhiyun 	}
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun 
pd_tx_submit(struct dma_async_tx_descriptor * txd)408*4882a593Smuzhiyun static dma_cookie_t pd_tx_submit(struct dma_async_tx_descriptor *txd)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun 	struct pch_dma_desc *desc = to_pd_desc(txd);
411*4882a593Smuzhiyun 	struct pch_dma_chan *pd_chan = to_pd_chan(txd->chan);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	spin_lock(&pd_chan->lock);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	if (list_empty(&pd_chan->active_list)) {
416*4882a593Smuzhiyun 		list_add_tail(&desc->desc_node, &pd_chan->active_list);
417*4882a593Smuzhiyun 		pdc_dostart(pd_chan, desc);
418*4882a593Smuzhiyun 	} else {
419*4882a593Smuzhiyun 		list_add_tail(&desc->desc_node, &pd_chan->queue);
420*4882a593Smuzhiyun 	}
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	spin_unlock(&pd_chan->lock);
423*4882a593Smuzhiyun 	return 0;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun 
pdc_alloc_desc(struct dma_chan * chan,gfp_t flags)426*4882a593Smuzhiyun static struct pch_dma_desc *pdc_alloc_desc(struct dma_chan *chan, gfp_t flags)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun 	struct pch_dma_desc *desc = NULL;
429*4882a593Smuzhiyun 	struct pch_dma *pd = to_pd(chan->device);
430*4882a593Smuzhiyun 	dma_addr_t addr;
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	desc = dma_pool_zalloc(pd->pool, flags, &addr);
433*4882a593Smuzhiyun 	if (desc) {
434*4882a593Smuzhiyun 		INIT_LIST_HEAD(&desc->tx_list);
435*4882a593Smuzhiyun 		dma_async_tx_descriptor_init(&desc->txd, chan);
436*4882a593Smuzhiyun 		desc->txd.tx_submit = pd_tx_submit;
437*4882a593Smuzhiyun 		desc->txd.flags = DMA_CTRL_ACK;
438*4882a593Smuzhiyun 		desc->txd.phys = addr;
439*4882a593Smuzhiyun 	}
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	return desc;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun 
pdc_desc_get(struct pch_dma_chan * pd_chan)444*4882a593Smuzhiyun static struct pch_dma_desc *pdc_desc_get(struct pch_dma_chan *pd_chan)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun 	struct pch_dma_desc *desc, *_d;
447*4882a593Smuzhiyun 	struct pch_dma_desc *ret = NULL;
448*4882a593Smuzhiyun 	int i = 0;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	spin_lock(&pd_chan->lock);
451*4882a593Smuzhiyun 	list_for_each_entry_safe(desc, _d, &pd_chan->free_list, desc_node) {
452*4882a593Smuzhiyun 		i++;
453*4882a593Smuzhiyun 		if (async_tx_test_ack(&desc->txd)) {
454*4882a593Smuzhiyun 			list_del(&desc->desc_node);
455*4882a593Smuzhiyun 			ret = desc;
456*4882a593Smuzhiyun 			break;
457*4882a593Smuzhiyun 		}
458*4882a593Smuzhiyun 		dev_dbg(chan2dev(&pd_chan->chan), "desc %p not ACKed\n", desc);
459*4882a593Smuzhiyun 	}
460*4882a593Smuzhiyun 	spin_unlock(&pd_chan->lock);
461*4882a593Smuzhiyun 	dev_dbg(chan2dev(&pd_chan->chan), "scanned %d descriptors\n", i);
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	if (!ret) {
464*4882a593Smuzhiyun 		ret = pdc_alloc_desc(&pd_chan->chan, GFP_ATOMIC);
465*4882a593Smuzhiyun 		if (ret) {
466*4882a593Smuzhiyun 			spin_lock(&pd_chan->lock);
467*4882a593Smuzhiyun 			pd_chan->descs_allocated++;
468*4882a593Smuzhiyun 			spin_unlock(&pd_chan->lock);
469*4882a593Smuzhiyun 		} else {
470*4882a593Smuzhiyun 			dev_err(chan2dev(&pd_chan->chan),
471*4882a593Smuzhiyun 				"failed to alloc desc\n");
472*4882a593Smuzhiyun 		}
473*4882a593Smuzhiyun 	}
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	return ret;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun 
pdc_desc_put(struct pch_dma_chan * pd_chan,struct pch_dma_desc * desc)478*4882a593Smuzhiyun static void pdc_desc_put(struct pch_dma_chan *pd_chan,
479*4882a593Smuzhiyun 			 struct pch_dma_desc *desc)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun 	if (desc) {
482*4882a593Smuzhiyun 		spin_lock(&pd_chan->lock);
483*4882a593Smuzhiyun 		list_splice_init(&desc->tx_list, &pd_chan->free_list);
484*4882a593Smuzhiyun 		list_add(&desc->desc_node, &pd_chan->free_list);
485*4882a593Smuzhiyun 		spin_unlock(&pd_chan->lock);
486*4882a593Smuzhiyun 	}
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun 
pd_alloc_chan_resources(struct dma_chan * chan)489*4882a593Smuzhiyun static int pd_alloc_chan_resources(struct dma_chan *chan)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun 	struct pch_dma_chan *pd_chan = to_pd_chan(chan);
492*4882a593Smuzhiyun 	struct pch_dma_desc *desc;
493*4882a593Smuzhiyun 	LIST_HEAD(tmp_list);
494*4882a593Smuzhiyun 	int i;
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	if (!pdc_is_idle(pd_chan)) {
497*4882a593Smuzhiyun 		dev_dbg(chan2dev(chan), "DMA channel not idle ?\n");
498*4882a593Smuzhiyun 		return -EIO;
499*4882a593Smuzhiyun 	}
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	if (!list_empty(&pd_chan->free_list))
502*4882a593Smuzhiyun 		return pd_chan->descs_allocated;
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	for (i = 0; i < init_nr_desc_per_channel; i++) {
505*4882a593Smuzhiyun 		desc = pdc_alloc_desc(chan, GFP_KERNEL);
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 		if (!desc) {
508*4882a593Smuzhiyun 			dev_warn(chan2dev(chan),
509*4882a593Smuzhiyun 				"Only allocated %d initial descriptors\n", i);
510*4882a593Smuzhiyun 			break;
511*4882a593Smuzhiyun 		}
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 		list_add_tail(&desc->desc_node, &tmp_list);
514*4882a593Smuzhiyun 	}
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	spin_lock_irq(&pd_chan->lock);
517*4882a593Smuzhiyun 	list_splice(&tmp_list, &pd_chan->free_list);
518*4882a593Smuzhiyun 	pd_chan->descs_allocated = i;
519*4882a593Smuzhiyun 	dma_cookie_init(chan);
520*4882a593Smuzhiyun 	spin_unlock_irq(&pd_chan->lock);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	pdc_enable_irq(chan, 1);
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	return pd_chan->descs_allocated;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun 
pd_free_chan_resources(struct dma_chan * chan)527*4882a593Smuzhiyun static void pd_free_chan_resources(struct dma_chan *chan)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun 	struct pch_dma_chan *pd_chan = to_pd_chan(chan);
530*4882a593Smuzhiyun 	struct pch_dma *pd = to_pd(chan->device);
531*4882a593Smuzhiyun 	struct pch_dma_desc *desc, *_d;
532*4882a593Smuzhiyun 	LIST_HEAD(tmp_list);
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	BUG_ON(!pdc_is_idle(pd_chan));
535*4882a593Smuzhiyun 	BUG_ON(!list_empty(&pd_chan->active_list));
536*4882a593Smuzhiyun 	BUG_ON(!list_empty(&pd_chan->queue));
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	spin_lock_irq(&pd_chan->lock);
539*4882a593Smuzhiyun 	list_splice_init(&pd_chan->free_list, &tmp_list);
540*4882a593Smuzhiyun 	pd_chan->descs_allocated = 0;
541*4882a593Smuzhiyun 	spin_unlock_irq(&pd_chan->lock);
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	list_for_each_entry_safe(desc, _d, &tmp_list, desc_node)
544*4882a593Smuzhiyun 		dma_pool_free(pd->pool, desc, desc->txd.phys);
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	pdc_enable_irq(chan, 0);
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun 
pd_tx_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * txstate)549*4882a593Smuzhiyun static enum dma_status pd_tx_status(struct dma_chan *chan, dma_cookie_t cookie,
550*4882a593Smuzhiyun 				    struct dma_tx_state *txstate)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun 	return dma_cookie_status(chan, cookie, txstate);
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun 
pd_issue_pending(struct dma_chan * chan)555*4882a593Smuzhiyun static void pd_issue_pending(struct dma_chan *chan)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun 	struct pch_dma_chan *pd_chan = to_pd_chan(chan);
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	if (pdc_is_idle(pd_chan)) {
560*4882a593Smuzhiyun 		spin_lock(&pd_chan->lock);
561*4882a593Smuzhiyun 		pdc_advance_work(pd_chan);
562*4882a593Smuzhiyun 		spin_unlock(&pd_chan->lock);
563*4882a593Smuzhiyun 	}
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun 
pd_prep_slave_sg(struct dma_chan * chan,struct scatterlist * sgl,unsigned int sg_len,enum dma_transfer_direction direction,unsigned long flags,void * context)566*4882a593Smuzhiyun static struct dma_async_tx_descriptor *pd_prep_slave_sg(struct dma_chan *chan,
567*4882a593Smuzhiyun 			struct scatterlist *sgl, unsigned int sg_len,
568*4882a593Smuzhiyun 			enum dma_transfer_direction direction, unsigned long flags,
569*4882a593Smuzhiyun 			void *context)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun 	struct pch_dma_chan *pd_chan = to_pd_chan(chan);
572*4882a593Smuzhiyun 	struct pch_dma_slave *pd_slave = chan->private;
573*4882a593Smuzhiyun 	struct pch_dma_desc *first = NULL;
574*4882a593Smuzhiyun 	struct pch_dma_desc *prev = NULL;
575*4882a593Smuzhiyun 	struct pch_dma_desc *desc = NULL;
576*4882a593Smuzhiyun 	struct scatterlist *sg;
577*4882a593Smuzhiyun 	dma_addr_t reg;
578*4882a593Smuzhiyun 	int i;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	if (unlikely(!sg_len)) {
581*4882a593Smuzhiyun 		dev_info(chan2dev(chan), "prep_slave_sg: length is zero!\n");
582*4882a593Smuzhiyun 		return NULL;
583*4882a593Smuzhiyun 	}
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	if (direction == DMA_DEV_TO_MEM)
586*4882a593Smuzhiyun 		reg = pd_slave->rx_reg;
587*4882a593Smuzhiyun 	else if (direction == DMA_MEM_TO_DEV)
588*4882a593Smuzhiyun 		reg = pd_slave->tx_reg;
589*4882a593Smuzhiyun 	else
590*4882a593Smuzhiyun 		return NULL;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	pd_chan->dir = direction;
593*4882a593Smuzhiyun 	pdc_set_dir(chan);
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	for_each_sg(sgl, sg, sg_len, i) {
596*4882a593Smuzhiyun 		desc = pdc_desc_get(pd_chan);
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 		if (!desc)
599*4882a593Smuzhiyun 			goto err_desc_get;
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 		desc->regs.dev_addr = reg;
602*4882a593Smuzhiyun 		desc->regs.mem_addr = sg_dma_address(sg);
603*4882a593Smuzhiyun 		desc->regs.size = sg_dma_len(sg);
604*4882a593Smuzhiyun 		desc->regs.next = DMA_DESC_FOLLOW_WITHOUT_IRQ;
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 		switch (pd_slave->width) {
607*4882a593Smuzhiyun 		case PCH_DMA_WIDTH_1_BYTE:
608*4882a593Smuzhiyun 			if (desc->regs.size > DMA_DESC_MAX_COUNT_1_BYTE)
609*4882a593Smuzhiyun 				goto err_desc_get;
610*4882a593Smuzhiyun 			desc->regs.size |= DMA_DESC_WIDTH_1_BYTE;
611*4882a593Smuzhiyun 			break;
612*4882a593Smuzhiyun 		case PCH_DMA_WIDTH_2_BYTES:
613*4882a593Smuzhiyun 			if (desc->regs.size > DMA_DESC_MAX_COUNT_2_BYTES)
614*4882a593Smuzhiyun 				goto err_desc_get;
615*4882a593Smuzhiyun 			desc->regs.size |= DMA_DESC_WIDTH_2_BYTES;
616*4882a593Smuzhiyun 			break;
617*4882a593Smuzhiyun 		case PCH_DMA_WIDTH_4_BYTES:
618*4882a593Smuzhiyun 			if (desc->regs.size > DMA_DESC_MAX_COUNT_4_BYTES)
619*4882a593Smuzhiyun 				goto err_desc_get;
620*4882a593Smuzhiyun 			desc->regs.size |= DMA_DESC_WIDTH_4_BYTES;
621*4882a593Smuzhiyun 			break;
622*4882a593Smuzhiyun 		default:
623*4882a593Smuzhiyun 			goto err_desc_get;
624*4882a593Smuzhiyun 		}
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 		if (!first) {
627*4882a593Smuzhiyun 			first = desc;
628*4882a593Smuzhiyun 		} else {
629*4882a593Smuzhiyun 			prev->regs.next |= desc->txd.phys;
630*4882a593Smuzhiyun 			list_add_tail(&desc->desc_node, &first->tx_list);
631*4882a593Smuzhiyun 		}
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 		prev = desc;
634*4882a593Smuzhiyun 	}
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	if (flags & DMA_PREP_INTERRUPT)
637*4882a593Smuzhiyun 		desc->regs.next = DMA_DESC_END_WITH_IRQ;
638*4882a593Smuzhiyun 	else
639*4882a593Smuzhiyun 		desc->regs.next = DMA_DESC_END_WITHOUT_IRQ;
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	first->txd.cookie = -EBUSY;
642*4882a593Smuzhiyun 	desc->txd.flags = flags;
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	return &first->txd;
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun err_desc_get:
647*4882a593Smuzhiyun 	dev_err(chan2dev(chan), "failed to get desc or wrong parameters\n");
648*4882a593Smuzhiyun 	pdc_desc_put(pd_chan, first);
649*4882a593Smuzhiyun 	return NULL;
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun 
pd_device_terminate_all(struct dma_chan * chan)652*4882a593Smuzhiyun static int pd_device_terminate_all(struct dma_chan *chan)
653*4882a593Smuzhiyun {
654*4882a593Smuzhiyun 	struct pch_dma_chan *pd_chan = to_pd_chan(chan);
655*4882a593Smuzhiyun 	struct pch_dma_desc *desc, *_d;
656*4882a593Smuzhiyun 	LIST_HEAD(list);
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	spin_lock_irq(&pd_chan->lock);
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	pdc_set_mode(&pd_chan->chan, DMA_CTL0_DISABLE);
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	list_splice_init(&pd_chan->active_list, &list);
663*4882a593Smuzhiyun 	list_splice_init(&pd_chan->queue, &list);
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	list_for_each_entry_safe(desc, _d, &list, desc_node)
666*4882a593Smuzhiyun 		pdc_chain_complete(pd_chan, desc);
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	spin_unlock_irq(&pd_chan->lock);
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	return 0;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun 
pdc_tasklet(struct tasklet_struct * t)673*4882a593Smuzhiyun static void pdc_tasklet(struct tasklet_struct *t)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun 	struct pch_dma_chan *pd_chan = from_tasklet(pd_chan, t, tasklet);
676*4882a593Smuzhiyun 	unsigned long flags;
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	if (!pdc_is_idle(pd_chan)) {
679*4882a593Smuzhiyun 		dev_err(chan2dev(&pd_chan->chan),
680*4882a593Smuzhiyun 			"BUG: handle non-idle channel in tasklet\n");
681*4882a593Smuzhiyun 		return;
682*4882a593Smuzhiyun 	}
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	spin_lock_irqsave(&pd_chan->lock, flags);
685*4882a593Smuzhiyun 	if (test_and_clear_bit(0, &pd_chan->err_status))
686*4882a593Smuzhiyun 		pdc_handle_error(pd_chan);
687*4882a593Smuzhiyun 	else
688*4882a593Smuzhiyun 		pdc_advance_work(pd_chan);
689*4882a593Smuzhiyun 	spin_unlock_irqrestore(&pd_chan->lock, flags);
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun 
pd_irq(int irq,void * devid)692*4882a593Smuzhiyun static irqreturn_t pd_irq(int irq, void *devid)
693*4882a593Smuzhiyun {
694*4882a593Smuzhiyun 	struct pch_dma *pd = (struct pch_dma *)devid;
695*4882a593Smuzhiyun 	struct pch_dma_chan *pd_chan;
696*4882a593Smuzhiyun 	u32 sts0;
697*4882a593Smuzhiyun 	u32 sts2;
698*4882a593Smuzhiyun 	int i;
699*4882a593Smuzhiyun 	int ret0 = IRQ_NONE;
700*4882a593Smuzhiyun 	int ret2 = IRQ_NONE;
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	sts0 = dma_readl(pd, STS0);
703*4882a593Smuzhiyun 	sts2 = dma_readl(pd, STS2);
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	dev_dbg(pd->dma.dev, "pd_irq sts0: %x\n", sts0);
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	for (i = 0; i < pd->dma.chancnt; i++) {
708*4882a593Smuzhiyun 		pd_chan = &pd->channels[i];
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 		if (i < 8) {
711*4882a593Smuzhiyun 			if (sts0 & DMA_STATUS_IRQ(i)) {
712*4882a593Smuzhiyun 				if (sts0 & DMA_STATUS0_ERR(i))
713*4882a593Smuzhiyun 					set_bit(0, &pd_chan->err_status);
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 				tasklet_schedule(&pd_chan->tasklet);
716*4882a593Smuzhiyun 				ret0 = IRQ_HANDLED;
717*4882a593Smuzhiyun 			}
718*4882a593Smuzhiyun 		} else {
719*4882a593Smuzhiyun 			if (sts2 & DMA_STATUS_IRQ(i - 8)) {
720*4882a593Smuzhiyun 				if (sts2 & DMA_STATUS2_ERR(i))
721*4882a593Smuzhiyun 					set_bit(0, &pd_chan->err_status);
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 				tasklet_schedule(&pd_chan->tasklet);
724*4882a593Smuzhiyun 				ret2 = IRQ_HANDLED;
725*4882a593Smuzhiyun 			}
726*4882a593Smuzhiyun 		}
727*4882a593Smuzhiyun 	}
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	/* clear interrupt bits in status register */
730*4882a593Smuzhiyun 	if (ret0)
731*4882a593Smuzhiyun 		dma_writel(pd, STS0, sts0);
732*4882a593Smuzhiyun 	if (ret2)
733*4882a593Smuzhiyun 		dma_writel(pd, STS2, sts2);
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	return ret0 | ret2;
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun 
pch_dma_save_regs(struct pch_dma * pd)738*4882a593Smuzhiyun static void __maybe_unused pch_dma_save_regs(struct pch_dma *pd)
739*4882a593Smuzhiyun {
740*4882a593Smuzhiyun 	struct pch_dma_chan *pd_chan;
741*4882a593Smuzhiyun 	struct dma_chan *chan, *_c;
742*4882a593Smuzhiyun 	int i = 0;
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	pd->regs.dma_ctl0 = dma_readl(pd, CTL0);
745*4882a593Smuzhiyun 	pd->regs.dma_ctl1 = dma_readl(pd, CTL1);
746*4882a593Smuzhiyun 	pd->regs.dma_ctl2 = dma_readl(pd, CTL2);
747*4882a593Smuzhiyun 	pd->regs.dma_ctl3 = dma_readl(pd, CTL3);
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	list_for_each_entry_safe(chan, _c, &pd->dma.channels, device_node) {
750*4882a593Smuzhiyun 		pd_chan = to_pd_chan(chan);
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 		pd->ch_regs[i].dev_addr = channel_readl(pd_chan, DEV_ADDR);
753*4882a593Smuzhiyun 		pd->ch_regs[i].mem_addr = channel_readl(pd_chan, MEM_ADDR);
754*4882a593Smuzhiyun 		pd->ch_regs[i].size = channel_readl(pd_chan, SIZE);
755*4882a593Smuzhiyun 		pd->ch_regs[i].next = channel_readl(pd_chan, NEXT);
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 		i++;
758*4882a593Smuzhiyun 	}
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun 
pch_dma_restore_regs(struct pch_dma * pd)761*4882a593Smuzhiyun static void __maybe_unused pch_dma_restore_regs(struct pch_dma *pd)
762*4882a593Smuzhiyun {
763*4882a593Smuzhiyun 	struct pch_dma_chan *pd_chan;
764*4882a593Smuzhiyun 	struct dma_chan *chan, *_c;
765*4882a593Smuzhiyun 	int i = 0;
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	dma_writel(pd, CTL0, pd->regs.dma_ctl0);
768*4882a593Smuzhiyun 	dma_writel(pd, CTL1, pd->regs.dma_ctl1);
769*4882a593Smuzhiyun 	dma_writel(pd, CTL2, pd->regs.dma_ctl2);
770*4882a593Smuzhiyun 	dma_writel(pd, CTL3, pd->regs.dma_ctl3);
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	list_for_each_entry_safe(chan, _c, &pd->dma.channels, device_node) {
773*4882a593Smuzhiyun 		pd_chan = to_pd_chan(chan);
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 		channel_writel(pd_chan, DEV_ADDR, pd->ch_regs[i].dev_addr);
776*4882a593Smuzhiyun 		channel_writel(pd_chan, MEM_ADDR, pd->ch_regs[i].mem_addr);
777*4882a593Smuzhiyun 		channel_writel(pd_chan, SIZE, pd->ch_regs[i].size);
778*4882a593Smuzhiyun 		channel_writel(pd_chan, NEXT, pd->ch_regs[i].next);
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 		i++;
781*4882a593Smuzhiyun 	}
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun 
pch_dma_suspend(struct device * dev)784*4882a593Smuzhiyun static int __maybe_unused pch_dma_suspend(struct device *dev)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun 	struct pch_dma *pd = dev_get_drvdata(dev);
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	if (pd)
789*4882a593Smuzhiyun 		pch_dma_save_regs(pd);
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	return 0;
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun 
pch_dma_resume(struct device * dev)794*4882a593Smuzhiyun static int __maybe_unused pch_dma_resume(struct device *dev)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun 	struct pch_dma *pd = dev_get_drvdata(dev);
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	if (pd)
799*4882a593Smuzhiyun 		pch_dma_restore_regs(pd);
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	return 0;
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun 
pch_dma_probe(struct pci_dev * pdev,const struct pci_device_id * id)804*4882a593Smuzhiyun static int pch_dma_probe(struct pci_dev *pdev,
805*4882a593Smuzhiyun 				   const struct pci_device_id *id)
806*4882a593Smuzhiyun {
807*4882a593Smuzhiyun 	struct pch_dma *pd;
808*4882a593Smuzhiyun 	struct pch_dma_regs *regs;
809*4882a593Smuzhiyun 	unsigned int nr_channels;
810*4882a593Smuzhiyun 	int err;
811*4882a593Smuzhiyun 	int i;
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	nr_channels = id->driver_data;
814*4882a593Smuzhiyun 	pd = kzalloc(sizeof(*pd), GFP_KERNEL);
815*4882a593Smuzhiyun 	if (!pd)
816*4882a593Smuzhiyun 		return -ENOMEM;
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	pci_set_drvdata(pdev, pd);
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	err = pci_enable_device(pdev);
821*4882a593Smuzhiyun 	if (err) {
822*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot enable PCI device\n");
823*4882a593Smuzhiyun 		goto err_free_mem;
824*4882a593Smuzhiyun 	}
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	if (!(pci_resource_flags(pdev, 1) & IORESOURCE_MEM)) {
827*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot find proper base address\n");
828*4882a593Smuzhiyun 		err = -ENODEV;
829*4882a593Smuzhiyun 		goto err_disable_pdev;
830*4882a593Smuzhiyun 	}
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	err = pci_request_regions(pdev, DRV_NAME);
833*4882a593Smuzhiyun 	if (err) {
834*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot obtain PCI resources\n");
835*4882a593Smuzhiyun 		goto err_disable_pdev;
836*4882a593Smuzhiyun 	}
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
839*4882a593Smuzhiyun 	if (err) {
840*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot set proper DMA config\n");
841*4882a593Smuzhiyun 		goto err_free_res;
842*4882a593Smuzhiyun 	}
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	regs = pd->membase = pci_iomap(pdev, 1, 0);
845*4882a593Smuzhiyun 	if (!pd->membase) {
846*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot map MMIO registers\n");
847*4882a593Smuzhiyun 		err = -ENOMEM;
848*4882a593Smuzhiyun 		goto err_free_res;
849*4882a593Smuzhiyun 	}
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	pci_set_master(pdev);
852*4882a593Smuzhiyun 	pd->dma.dev = &pdev->dev;
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	err = request_irq(pdev->irq, pd_irq, IRQF_SHARED, DRV_NAME, pd);
855*4882a593Smuzhiyun 	if (err) {
856*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to request IRQ\n");
857*4882a593Smuzhiyun 		goto err_iounmap;
858*4882a593Smuzhiyun 	}
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	pd->pool = dma_pool_create("pch_dma_desc_pool", &pdev->dev,
861*4882a593Smuzhiyun 				   sizeof(struct pch_dma_desc), 4, 0);
862*4882a593Smuzhiyun 	if (!pd->pool) {
863*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to alloc DMA descriptors\n");
864*4882a593Smuzhiyun 		err = -ENOMEM;
865*4882a593Smuzhiyun 		goto err_free_irq;
866*4882a593Smuzhiyun 	}
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	INIT_LIST_HEAD(&pd->dma.channels);
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	for (i = 0; i < nr_channels; i++) {
872*4882a593Smuzhiyun 		struct pch_dma_chan *pd_chan = &pd->channels[i];
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 		pd_chan->chan.device = &pd->dma;
875*4882a593Smuzhiyun 		dma_cookie_init(&pd_chan->chan);
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 		pd_chan->membase = &regs->desc[i];
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 		spin_lock_init(&pd_chan->lock);
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 		INIT_LIST_HEAD(&pd_chan->active_list);
882*4882a593Smuzhiyun 		INIT_LIST_HEAD(&pd_chan->queue);
883*4882a593Smuzhiyun 		INIT_LIST_HEAD(&pd_chan->free_list);
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 		tasklet_setup(&pd_chan->tasklet, pdc_tasklet);
886*4882a593Smuzhiyun 		list_add_tail(&pd_chan->chan.device_node, &pd->dma.channels);
887*4882a593Smuzhiyun 	}
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	dma_cap_zero(pd->dma.cap_mask);
890*4882a593Smuzhiyun 	dma_cap_set(DMA_PRIVATE, pd->dma.cap_mask);
891*4882a593Smuzhiyun 	dma_cap_set(DMA_SLAVE, pd->dma.cap_mask);
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	pd->dma.device_alloc_chan_resources = pd_alloc_chan_resources;
894*4882a593Smuzhiyun 	pd->dma.device_free_chan_resources = pd_free_chan_resources;
895*4882a593Smuzhiyun 	pd->dma.device_tx_status = pd_tx_status;
896*4882a593Smuzhiyun 	pd->dma.device_issue_pending = pd_issue_pending;
897*4882a593Smuzhiyun 	pd->dma.device_prep_slave_sg = pd_prep_slave_sg;
898*4882a593Smuzhiyun 	pd->dma.device_terminate_all = pd_device_terminate_all;
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	err = dma_async_device_register(&pd->dma);
901*4882a593Smuzhiyun 	if (err) {
902*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to register DMA device\n");
903*4882a593Smuzhiyun 		goto err_free_pool;
904*4882a593Smuzhiyun 	}
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 	return 0;
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun err_free_pool:
909*4882a593Smuzhiyun 	dma_pool_destroy(pd->pool);
910*4882a593Smuzhiyun err_free_irq:
911*4882a593Smuzhiyun 	free_irq(pdev->irq, pd);
912*4882a593Smuzhiyun err_iounmap:
913*4882a593Smuzhiyun 	pci_iounmap(pdev, pd->membase);
914*4882a593Smuzhiyun err_free_res:
915*4882a593Smuzhiyun 	pci_release_regions(pdev);
916*4882a593Smuzhiyun err_disable_pdev:
917*4882a593Smuzhiyun 	pci_disable_device(pdev);
918*4882a593Smuzhiyun err_free_mem:
919*4882a593Smuzhiyun 	kfree(pd);
920*4882a593Smuzhiyun 	return err;
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun 
pch_dma_remove(struct pci_dev * pdev)923*4882a593Smuzhiyun static void pch_dma_remove(struct pci_dev *pdev)
924*4882a593Smuzhiyun {
925*4882a593Smuzhiyun 	struct pch_dma *pd = pci_get_drvdata(pdev);
926*4882a593Smuzhiyun 	struct pch_dma_chan *pd_chan;
927*4882a593Smuzhiyun 	struct dma_chan *chan, *_c;
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	if (pd) {
930*4882a593Smuzhiyun 		dma_async_device_unregister(&pd->dma);
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 		free_irq(pdev->irq, pd);
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 		list_for_each_entry_safe(chan, _c, &pd->dma.channels,
935*4882a593Smuzhiyun 					 device_node) {
936*4882a593Smuzhiyun 			pd_chan = to_pd_chan(chan);
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 			tasklet_kill(&pd_chan->tasklet);
939*4882a593Smuzhiyun 		}
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 		dma_pool_destroy(pd->pool);
942*4882a593Smuzhiyun 		pci_iounmap(pdev, pd->membase);
943*4882a593Smuzhiyun 		pci_release_regions(pdev);
944*4882a593Smuzhiyun 		pci_disable_device(pdev);
945*4882a593Smuzhiyun 		kfree(pd);
946*4882a593Smuzhiyun 	}
947*4882a593Smuzhiyun }
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun /* PCI Device ID of DMA device */
950*4882a593Smuzhiyun #define PCI_DEVICE_ID_EG20T_PCH_DMA_8CH        0x8810
951*4882a593Smuzhiyun #define PCI_DEVICE_ID_EG20T_PCH_DMA_4CH        0x8815
952*4882a593Smuzhiyun #define PCI_DEVICE_ID_ML7213_DMA1_8CH	0x8026
953*4882a593Smuzhiyun #define PCI_DEVICE_ID_ML7213_DMA2_8CH	0x802B
954*4882a593Smuzhiyun #define PCI_DEVICE_ID_ML7213_DMA3_4CH	0x8034
955*4882a593Smuzhiyun #define PCI_DEVICE_ID_ML7213_DMA4_12CH	0x8032
956*4882a593Smuzhiyun #define PCI_DEVICE_ID_ML7223_DMA1_4CH	0x800B
957*4882a593Smuzhiyun #define PCI_DEVICE_ID_ML7223_DMA2_4CH	0x800E
958*4882a593Smuzhiyun #define PCI_DEVICE_ID_ML7223_DMA3_4CH	0x8017
959*4882a593Smuzhiyun #define PCI_DEVICE_ID_ML7223_DMA4_4CH	0x803B
960*4882a593Smuzhiyun #define PCI_DEVICE_ID_ML7831_DMA1_8CH	0x8810
961*4882a593Smuzhiyun #define PCI_DEVICE_ID_ML7831_DMA2_4CH	0x8815
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun static const struct pci_device_id pch_dma_id_table[] = {
964*4882a593Smuzhiyun 	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_EG20T_PCH_DMA_8CH), 8 },
965*4882a593Smuzhiyun 	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_EG20T_PCH_DMA_4CH), 4 },
966*4882a593Smuzhiyun 	{ PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ML7213_DMA1_8CH), 8}, /* UART Video */
967*4882a593Smuzhiyun 	{ PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ML7213_DMA2_8CH), 8}, /* PCMIF SPI */
968*4882a593Smuzhiyun 	{ PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ML7213_DMA3_4CH), 4}, /* FPGA */
969*4882a593Smuzhiyun 	{ PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ML7213_DMA4_12CH), 12}, /* I2S */
970*4882a593Smuzhiyun 	{ PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ML7223_DMA1_4CH), 4}, /* UART */
971*4882a593Smuzhiyun 	{ PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ML7223_DMA2_4CH), 4}, /* Video SPI */
972*4882a593Smuzhiyun 	{ PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ML7223_DMA3_4CH), 4}, /* Security */
973*4882a593Smuzhiyun 	{ PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ML7223_DMA4_4CH), 4}, /* FPGA */
974*4882a593Smuzhiyun 	{ PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ML7831_DMA1_8CH), 8}, /* UART */
975*4882a593Smuzhiyun 	{ PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ML7831_DMA2_4CH), 4}, /* SPI */
976*4882a593Smuzhiyun 	{ 0, },
977*4882a593Smuzhiyun };
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(pch_dma_pm_ops, pch_dma_suspend, pch_dma_resume);
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun static struct pci_driver pch_dma_driver = {
982*4882a593Smuzhiyun 	.name		= DRV_NAME,
983*4882a593Smuzhiyun 	.id_table	= pch_dma_id_table,
984*4882a593Smuzhiyun 	.probe		= pch_dma_probe,
985*4882a593Smuzhiyun 	.remove		= pch_dma_remove,
986*4882a593Smuzhiyun 	.driver.pm	= &pch_dma_pm_ops,
987*4882a593Smuzhiyun };
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun module_pci_driver(pch_dma_driver);
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun MODULE_DESCRIPTION("Intel EG20T PCH / LAPIS Semicon ML7213/ML7223/ML7831 IOH "
992*4882a593Smuzhiyun 		   "DMA controller driver");
993*4882a593Smuzhiyun MODULE_AUTHOR("Yong Wang <yong.y.wang@intel.com>");
994*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
995*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, pch_dma_id_table);
996