1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Actions Semi Owl SoCs DMA driver
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (c) 2014 Actions Semi Inc.
6*4882a593Smuzhiyun // Author: David Liu <liuwei@actions-semi.com>
7*4882a593Smuzhiyun //
8*4882a593Smuzhiyun // Copyright (c) 2018 Linaro Ltd.
9*4882a593Smuzhiyun // Author: Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/bitops.h>
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/dmaengine.h>
15*4882a593Smuzhiyun #include <linux/dma-mapping.h>
16*4882a593Smuzhiyun #include <linux/dmapool.h>
17*4882a593Smuzhiyun #include <linux/err.h>
18*4882a593Smuzhiyun #include <linux/init.h>
19*4882a593Smuzhiyun #include <linux/interrupt.h>
20*4882a593Smuzhiyun #include <linux/io.h>
21*4882a593Smuzhiyun #include <linux/mm.h>
22*4882a593Smuzhiyun #include <linux/module.h>
23*4882a593Smuzhiyun #include <linux/of_device.h>
24*4882a593Smuzhiyun #include <linux/of_dma.h>
25*4882a593Smuzhiyun #include <linux/slab.h>
26*4882a593Smuzhiyun #include "virt-dma.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define OWL_DMA_FRAME_MAX_LENGTH 0xfffff
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /* Global DMA Controller Registers */
31*4882a593Smuzhiyun #define OWL_DMA_IRQ_PD0 0x00
32*4882a593Smuzhiyun #define OWL_DMA_IRQ_PD1 0x04
33*4882a593Smuzhiyun #define OWL_DMA_IRQ_PD2 0x08
34*4882a593Smuzhiyun #define OWL_DMA_IRQ_PD3 0x0C
35*4882a593Smuzhiyun #define OWL_DMA_IRQ_EN0 0x10
36*4882a593Smuzhiyun #define OWL_DMA_IRQ_EN1 0x14
37*4882a593Smuzhiyun #define OWL_DMA_IRQ_EN2 0x18
38*4882a593Smuzhiyun #define OWL_DMA_IRQ_EN3 0x1C
39*4882a593Smuzhiyun #define OWL_DMA_SECURE_ACCESS_CTL 0x20
40*4882a593Smuzhiyun #define OWL_DMA_NIC_QOS 0x24
41*4882a593Smuzhiyun #define OWL_DMA_DBGSEL 0x28
42*4882a593Smuzhiyun #define OWL_DMA_IDLE_STAT 0x2C
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* Channel Registers */
45*4882a593Smuzhiyun #define OWL_DMA_CHAN_BASE(i) (0x100 + (i) * 0x100)
46*4882a593Smuzhiyun #define OWL_DMAX_MODE 0x00
47*4882a593Smuzhiyun #define OWL_DMAX_SOURCE 0x04
48*4882a593Smuzhiyun #define OWL_DMAX_DESTINATION 0x08
49*4882a593Smuzhiyun #define OWL_DMAX_FRAME_LEN 0x0C
50*4882a593Smuzhiyun #define OWL_DMAX_FRAME_CNT 0x10
51*4882a593Smuzhiyun #define OWL_DMAX_REMAIN_FRAME_CNT 0x14
52*4882a593Smuzhiyun #define OWL_DMAX_REMAIN_CNT 0x18
53*4882a593Smuzhiyun #define OWL_DMAX_SOURCE_STRIDE 0x1C
54*4882a593Smuzhiyun #define OWL_DMAX_DESTINATION_STRIDE 0x20
55*4882a593Smuzhiyun #define OWL_DMAX_START 0x24
56*4882a593Smuzhiyun #define OWL_DMAX_PAUSE 0x28
57*4882a593Smuzhiyun #define OWL_DMAX_CHAINED_CTL 0x2C
58*4882a593Smuzhiyun #define OWL_DMAX_CONSTANT 0x30
59*4882a593Smuzhiyun #define OWL_DMAX_LINKLIST_CTL 0x34
60*4882a593Smuzhiyun #define OWL_DMAX_NEXT_DESCRIPTOR 0x38
61*4882a593Smuzhiyun #define OWL_DMAX_CURRENT_DESCRIPTOR_NUM 0x3C
62*4882a593Smuzhiyun #define OWL_DMAX_INT_CTL 0x40
63*4882a593Smuzhiyun #define OWL_DMAX_INT_STATUS 0x44
64*4882a593Smuzhiyun #define OWL_DMAX_CURRENT_SOURCE_POINTER 0x48
65*4882a593Smuzhiyun #define OWL_DMAX_CURRENT_DESTINATION_POINTER 0x4C
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /* OWL_DMAX_MODE Bits */
68*4882a593Smuzhiyun #define OWL_DMA_MODE_TS(x) (((x) & GENMASK(5, 0)) << 0)
69*4882a593Smuzhiyun #define OWL_DMA_MODE_ST(x) (((x) & GENMASK(1, 0)) << 8)
70*4882a593Smuzhiyun #define OWL_DMA_MODE_ST_DEV OWL_DMA_MODE_ST(0)
71*4882a593Smuzhiyun #define OWL_DMA_MODE_ST_DCU OWL_DMA_MODE_ST(2)
72*4882a593Smuzhiyun #define OWL_DMA_MODE_ST_SRAM OWL_DMA_MODE_ST(3)
73*4882a593Smuzhiyun #define OWL_DMA_MODE_DT(x) (((x) & GENMASK(1, 0)) << 10)
74*4882a593Smuzhiyun #define OWL_DMA_MODE_DT_DEV OWL_DMA_MODE_DT(0)
75*4882a593Smuzhiyun #define OWL_DMA_MODE_DT_DCU OWL_DMA_MODE_DT(2)
76*4882a593Smuzhiyun #define OWL_DMA_MODE_DT_SRAM OWL_DMA_MODE_DT(3)
77*4882a593Smuzhiyun #define OWL_DMA_MODE_SAM(x) (((x) & GENMASK(1, 0)) << 16)
78*4882a593Smuzhiyun #define OWL_DMA_MODE_SAM_CONST OWL_DMA_MODE_SAM(0)
79*4882a593Smuzhiyun #define OWL_DMA_MODE_SAM_INC OWL_DMA_MODE_SAM(1)
80*4882a593Smuzhiyun #define OWL_DMA_MODE_SAM_STRIDE OWL_DMA_MODE_SAM(2)
81*4882a593Smuzhiyun #define OWL_DMA_MODE_DAM(x) (((x) & GENMASK(1, 0)) << 18)
82*4882a593Smuzhiyun #define OWL_DMA_MODE_DAM_CONST OWL_DMA_MODE_DAM(0)
83*4882a593Smuzhiyun #define OWL_DMA_MODE_DAM_INC OWL_DMA_MODE_DAM(1)
84*4882a593Smuzhiyun #define OWL_DMA_MODE_DAM_STRIDE OWL_DMA_MODE_DAM(2)
85*4882a593Smuzhiyun #define OWL_DMA_MODE_PW(x) (((x) & GENMASK(2, 0)) << 20)
86*4882a593Smuzhiyun #define OWL_DMA_MODE_CB BIT(23)
87*4882a593Smuzhiyun #define OWL_DMA_MODE_NDDBW(x) (((x) & 0x1) << 28)
88*4882a593Smuzhiyun #define OWL_DMA_MODE_NDDBW_32BIT OWL_DMA_MODE_NDDBW(0)
89*4882a593Smuzhiyun #define OWL_DMA_MODE_NDDBW_8BIT OWL_DMA_MODE_NDDBW(1)
90*4882a593Smuzhiyun #define OWL_DMA_MODE_CFE BIT(29)
91*4882a593Smuzhiyun #define OWL_DMA_MODE_LME BIT(30)
92*4882a593Smuzhiyun #define OWL_DMA_MODE_CME BIT(31)
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* OWL_DMAX_LINKLIST_CTL Bits */
95*4882a593Smuzhiyun #define OWL_DMA_LLC_SAV(x) (((x) & GENMASK(1, 0)) << 8)
96*4882a593Smuzhiyun #define OWL_DMA_LLC_SAV_INC OWL_DMA_LLC_SAV(0)
97*4882a593Smuzhiyun #define OWL_DMA_LLC_SAV_LOAD_NEXT OWL_DMA_LLC_SAV(1)
98*4882a593Smuzhiyun #define OWL_DMA_LLC_SAV_LOAD_PREV OWL_DMA_LLC_SAV(2)
99*4882a593Smuzhiyun #define OWL_DMA_LLC_DAV(x) (((x) & GENMASK(1, 0)) << 10)
100*4882a593Smuzhiyun #define OWL_DMA_LLC_DAV_INC OWL_DMA_LLC_DAV(0)
101*4882a593Smuzhiyun #define OWL_DMA_LLC_DAV_LOAD_NEXT OWL_DMA_LLC_DAV(1)
102*4882a593Smuzhiyun #define OWL_DMA_LLC_DAV_LOAD_PREV OWL_DMA_LLC_DAV(2)
103*4882a593Smuzhiyun #define OWL_DMA_LLC_SUSPEND BIT(16)
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /* OWL_DMAX_INT_CTL Bits */
106*4882a593Smuzhiyun #define OWL_DMA_INTCTL_BLOCK BIT(0)
107*4882a593Smuzhiyun #define OWL_DMA_INTCTL_SUPER_BLOCK BIT(1)
108*4882a593Smuzhiyun #define OWL_DMA_INTCTL_FRAME BIT(2)
109*4882a593Smuzhiyun #define OWL_DMA_INTCTL_HALF_FRAME BIT(3)
110*4882a593Smuzhiyun #define OWL_DMA_INTCTL_LAST_FRAME BIT(4)
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* OWL_DMAX_INT_STATUS Bits */
113*4882a593Smuzhiyun #define OWL_DMA_INTSTAT_BLOCK BIT(0)
114*4882a593Smuzhiyun #define OWL_DMA_INTSTAT_SUPER_BLOCK BIT(1)
115*4882a593Smuzhiyun #define OWL_DMA_INTSTAT_FRAME BIT(2)
116*4882a593Smuzhiyun #define OWL_DMA_INTSTAT_HALF_FRAME BIT(3)
117*4882a593Smuzhiyun #define OWL_DMA_INTSTAT_LAST_FRAME BIT(4)
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /* Pack shift and newshift in a single word */
120*4882a593Smuzhiyun #define BIT_FIELD(val, width, shift, newshift) \
121*4882a593Smuzhiyun ((((val) >> (shift)) & ((BIT(width)) - 1)) << (newshift))
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /* Frame count value is fixed as 1 */
124*4882a593Smuzhiyun #define FCNT_VAL 0x1
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /**
127*4882a593Smuzhiyun * enum owl_dmadesc_offsets - Describe DMA descriptor, hardware link
128*4882a593Smuzhiyun * list for dma transfer
129*4882a593Smuzhiyun * @OWL_DMADESC_NEXT_LLI: physical address of the next link list
130*4882a593Smuzhiyun * @OWL_DMADESC_SADDR: source physical address
131*4882a593Smuzhiyun * @OWL_DMADESC_DADDR: destination physical address
132*4882a593Smuzhiyun * @OWL_DMADESC_FLEN: frame length
133*4882a593Smuzhiyun * @OWL_DMADESC_SRC_STRIDE: source stride
134*4882a593Smuzhiyun * @OWL_DMADESC_DST_STRIDE: destination stride
135*4882a593Smuzhiyun * @OWL_DMADESC_CTRLA: dma_mode and linklist ctrl config
136*4882a593Smuzhiyun * @OWL_DMADESC_CTRLB: interrupt config
137*4882a593Smuzhiyun * @OWL_DMADESC_CONST_NUM: data for constant fill
138*4882a593Smuzhiyun * @OWL_DMADESC_SIZE: max size of this enum
139*4882a593Smuzhiyun */
140*4882a593Smuzhiyun enum owl_dmadesc_offsets {
141*4882a593Smuzhiyun OWL_DMADESC_NEXT_LLI = 0,
142*4882a593Smuzhiyun OWL_DMADESC_SADDR,
143*4882a593Smuzhiyun OWL_DMADESC_DADDR,
144*4882a593Smuzhiyun OWL_DMADESC_FLEN,
145*4882a593Smuzhiyun OWL_DMADESC_SRC_STRIDE,
146*4882a593Smuzhiyun OWL_DMADESC_DST_STRIDE,
147*4882a593Smuzhiyun OWL_DMADESC_CTRLA,
148*4882a593Smuzhiyun OWL_DMADESC_CTRLB,
149*4882a593Smuzhiyun OWL_DMADESC_CONST_NUM,
150*4882a593Smuzhiyun OWL_DMADESC_SIZE
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun enum owl_dma_id {
154*4882a593Smuzhiyun S900_DMA,
155*4882a593Smuzhiyun S700_DMA,
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /**
159*4882a593Smuzhiyun * struct owl_dma_lli - Link list for dma transfer
160*4882a593Smuzhiyun * @hw: hardware link list
161*4882a593Smuzhiyun * @phys: physical address of hardware link list
162*4882a593Smuzhiyun * @node: node for txd's lli_list
163*4882a593Smuzhiyun */
164*4882a593Smuzhiyun struct owl_dma_lli {
165*4882a593Smuzhiyun u32 hw[OWL_DMADESC_SIZE];
166*4882a593Smuzhiyun dma_addr_t phys;
167*4882a593Smuzhiyun struct list_head node;
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun /**
171*4882a593Smuzhiyun * struct owl_dma_txd - Wrapper for struct dma_async_tx_descriptor
172*4882a593Smuzhiyun * @vd: virtual DMA descriptor
173*4882a593Smuzhiyun * @lli_list: link list of lli nodes
174*4882a593Smuzhiyun * @cyclic: flag to indicate cyclic transfers
175*4882a593Smuzhiyun */
176*4882a593Smuzhiyun struct owl_dma_txd {
177*4882a593Smuzhiyun struct virt_dma_desc vd;
178*4882a593Smuzhiyun struct list_head lli_list;
179*4882a593Smuzhiyun bool cyclic;
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /**
183*4882a593Smuzhiyun * struct owl_dma_pchan - Holder for the physical channels
184*4882a593Smuzhiyun * @id: physical index to this channel
185*4882a593Smuzhiyun * @base: virtual memory base for the dma channel
186*4882a593Smuzhiyun * @vchan: the virtual channel currently being served by this physical channel
187*4882a593Smuzhiyun */
188*4882a593Smuzhiyun struct owl_dma_pchan {
189*4882a593Smuzhiyun u32 id;
190*4882a593Smuzhiyun void __iomem *base;
191*4882a593Smuzhiyun struct owl_dma_vchan *vchan;
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /**
195*4882a593Smuzhiyun * struct owl_dma_pchan - Wrapper for DMA ENGINE channel
196*4882a593Smuzhiyun * @vc: wrappped virtual channel
197*4882a593Smuzhiyun * @pchan: the physical channel utilized by this channel
198*4882a593Smuzhiyun * @txd: active transaction on this channel
199*4882a593Smuzhiyun * @cfg: slave configuration for this channel
200*4882a593Smuzhiyun * @drq: physical DMA request ID for this channel
201*4882a593Smuzhiyun */
202*4882a593Smuzhiyun struct owl_dma_vchan {
203*4882a593Smuzhiyun struct virt_dma_chan vc;
204*4882a593Smuzhiyun struct owl_dma_pchan *pchan;
205*4882a593Smuzhiyun struct owl_dma_txd *txd;
206*4882a593Smuzhiyun struct dma_slave_config cfg;
207*4882a593Smuzhiyun u8 drq;
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /**
211*4882a593Smuzhiyun * struct owl_dma - Holder for the Owl DMA controller
212*4882a593Smuzhiyun * @dma: dma engine for this instance
213*4882a593Smuzhiyun * @base: virtual memory base for the DMA controller
214*4882a593Smuzhiyun * @clk: clock for the DMA controller
215*4882a593Smuzhiyun * @lock: a lock to use when change DMA controller global register
216*4882a593Smuzhiyun * @lli_pool: a pool for the LLI descriptors
217*4882a593Smuzhiyun * @irq: interrupt ID for the DMA controller
218*4882a593Smuzhiyun * @nr_pchans: the number of physical channels
219*4882a593Smuzhiyun * @pchans: array of data for the physical channels
220*4882a593Smuzhiyun * @nr_vchans: the number of physical channels
221*4882a593Smuzhiyun * @vchans: array of data for the physical channels
222*4882a593Smuzhiyun * @devid: device id based on OWL SoC
223*4882a593Smuzhiyun */
224*4882a593Smuzhiyun struct owl_dma {
225*4882a593Smuzhiyun struct dma_device dma;
226*4882a593Smuzhiyun void __iomem *base;
227*4882a593Smuzhiyun struct clk *clk;
228*4882a593Smuzhiyun spinlock_t lock;
229*4882a593Smuzhiyun struct dma_pool *lli_pool;
230*4882a593Smuzhiyun int irq;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun unsigned int nr_pchans;
233*4882a593Smuzhiyun struct owl_dma_pchan *pchans;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun unsigned int nr_vchans;
236*4882a593Smuzhiyun struct owl_dma_vchan *vchans;
237*4882a593Smuzhiyun enum owl_dma_id devid;
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun
pchan_update(struct owl_dma_pchan * pchan,u32 reg,u32 val,bool state)240*4882a593Smuzhiyun static void pchan_update(struct owl_dma_pchan *pchan, u32 reg,
241*4882a593Smuzhiyun u32 val, bool state)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun u32 regval;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun regval = readl(pchan->base + reg);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun if (state)
248*4882a593Smuzhiyun regval |= val;
249*4882a593Smuzhiyun else
250*4882a593Smuzhiyun regval &= ~val;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun writel(val, pchan->base + reg);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
pchan_writel(struct owl_dma_pchan * pchan,u32 reg,u32 data)255*4882a593Smuzhiyun static void pchan_writel(struct owl_dma_pchan *pchan, u32 reg, u32 data)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun writel(data, pchan->base + reg);
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
pchan_readl(struct owl_dma_pchan * pchan,u32 reg)260*4882a593Smuzhiyun static u32 pchan_readl(struct owl_dma_pchan *pchan, u32 reg)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun return readl(pchan->base + reg);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
dma_update(struct owl_dma * od,u32 reg,u32 val,bool state)265*4882a593Smuzhiyun static void dma_update(struct owl_dma *od, u32 reg, u32 val, bool state)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun u32 regval;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun regval = readl(od->base + reg);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun if (state)
272*4882a593Smuzhiyun regval |= val;
273*4882a593Smuzhiyun else
274*4882a593Smuzhiyun regval &= ~val;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun writel(val, od->base + reg);
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
dma_writel(struct owl_dma * od,u32 reg,u32 data)279*4882a593Smuzhiyun static void dma_writel(struct owl_dma *od, u32 reg, u32 data)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun writel(data, od->base + reg);
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
dma_readl(struct owl_dma * od,u32 reg)284*4882a593Smuzhiyun static u32 dma_readl(struct owl_dma *od, u32 reg)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun return readl(od->base + reg);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
to_owl_dma(struct dma_device * dd)289*4882a593Smuzhiyun static inline struct owl_dma *to_owl_dma(struct dma_device *dd)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun return container_of(dd, struct owl_dma, dma);
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
chan2dev(struct dma_chan * chan)294*4882a593Smuzhiyun static struct device *chan2dev(struct dma_chan *chan)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun return &chan->dev->device;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
to_owl_vchan(struct dma_chan * chan)299*4882a593Smuzhiyun static inline struct owl_dma_vchan *to_owl_vchan(struct dma_chan *chan)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun return container_of(chan, struct owl_dma_vchan, vc.chan);
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
to_owl_txd(struct dma_async_tx_descriptor * tx)304*4882a593Smuzhiyun static inline struct owl_dma_txd *to_owl_txd(struct dma_async_tx_descriptor *tx)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun return container_of(tx, struct owl_dma_txd, vd.tx);
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
llc_hw_ctrla(u32 mode,u32 llc_ctl)309*4882a593Smuzhiyun static inline u32 llc_hw_ctrla(u32 mode, u32 llc_ctl)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun u32 ctl;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun ctl = BIT_FIELD(mode, 4, 28, 28) |
314*4882a593Smuzhiyun BIT_FIELD(mode, 8, 16, 20) |
315*4882a593Smuzhiyun BIT_FIELD(mode, 4, 8, 16) |
316*4882a593Smuzhiyun BIT_FIELD(mode, 6, 0, 10) |
317*4882a593Smuzhiyun BIT_FIELD(llc_ctl, 2, 10, 8) |
318*4882a593Smuzhiyun BIT_FIELD(llc_ctl, 2, 8, 6);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun return ctl;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
llc_hw_ctrlb(u32 int_ctl)323*4882a593Smuzhiyun static inline u32 llc_hw_ctrlb(u32 int_ctl)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun u32 ctl;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /*
328*4882a593Smuzhiyun * Irrespective of the SoC, ctrlb value starts filling from
329*4882a593Smuzhiyun * bit 18.
330*4882a593Smuzhiyun */
331*4882a593Smuzhiyun ctl = BIT_FIELD(int_ctl, 7, 0, 18);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun return ctl;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
llc_hw_flen(struct owl_dma_lli * lli)336*4882a593Smuzhiyun static u32 llc_hw_flen(struct owl_dma_lli *lli)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun return lli->hw[OWL_DMADESC_FLEN] & GENMASK(19, 0);
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
owl_dma_free_lli(struct owl_dma * od,struct owl_dma_lli * lli)341*4882a593Smuzhiyun static void owl_dma_free_lli(struct owl_dma *od,
342*4882a593Smuzhiyun struct owl_dma_lli *lli)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun list_del(&lli->node);
345*4882a593Smuzhiyun dma_pool_free(od->lli_pool, lli, lli->phys);
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
owl_dma_alloc_lli(struct owl_dma * od)348*4882a593Smuzhiyun static struct owl_dma_lli *owl_dma_alloc_lli(struct owl_dma *od)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun struct owl_dma_lli *lli;
351*4882a593Smuzhiyun dma_addr_t phys;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun lli = dma_pool_alloc(od->lli_pool, GFP_NOWAIT, &phys);
354*4882a593Smuzhiyun if (!lli)
355*4882a593Smuzhiyun return NULL;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun INIT_LIST_HEAD(&lli->node);
358*4882a593Smuzhiyun lli->phys = phys;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun return lli;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
owl_dma_add_lli(struct owl_dma_txd * txd,struct owl_dma_lli * prev,struct owl_dma_lli * next,bool is_cyclic)363*4882a593Smuzhiyun static struct owl_dma_lli *owl_dma_add_lli(struct owl_dma_txd *txd,
364*4882a593Smuzhiyun struct owl_dma_lli *prev,
365*4882a593Smuzhiyun struct owl_dma_lli *next,
366*4882a593Smuzhiyun bool is_cyclic)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun if (!is_cyclic)
369*4882a593Smuzhiyun list_add_tail(&next->node, &txd->lli_list);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun if (prev) {
372*4882a593Smuzhiyun prev->hw[OWL_DMADESC_NEXT_LLI] = next->phys;
373*4882a593Smuzhiyun prev->hw[OWL_DMADESC_CTRLA] |=
374*4882a593Smuzhiyun llc_hw_ctrla(OWL_DMA_MODE_LME, 0);
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun return next;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
owl_dma_cfg_lli(struct owl_dma_vchan * vchan,struct owl_dma_lli * lli,dma_addr_t src,dma_addr_t dst,u32 len,enum dma_transfer_direction dir,struct dma_slave_config * sconfig,bool is_cyclic)380*4882a593Smuzhiyun static inline int owl_dma_cfg_lli(struct owl_dma_vchan *vchan,
381*4882a593Smuzhiyun struct owl_dma_lli *lli,
382*4882a593Smuzhiyun dma_addr_t src, dma_addr_t dst,
383*4882a593Smuzhiyun u32 len, enum dma_transfer_direction dir,
384*4882a593Smuzhiyun struct dma_slave_config *sconfig,
385*4882a593Smuzhiyun bool is_cyclic)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun struct owl_dma *od = to_owl_dma(vchan->vc.chan.device);
388*4882a593Smuzhiyun u32 mode, ctrlb;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun mode = OWL_DMA_MODE_PW(0);
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun switch (dir) {
393*4882a593Smuzhiyun case DMA_MEM_TO_MEM:
394*4882a593Smuzhiyun mode |= OWL_DMA_MODE_TS(0) | OWL_DMA_MODE_ST_DCU |
395*4882a593Smuzhiyun OWL_DMA_MODE_DT_DCU | OWL_DMA_MODE_SAM_INC |
396*4882a593Smuzhiyun OWL_DMA_MODE_DAM_INC;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun break;
399*4882a593Smuzhiyun case DMA_MEM_TO_DEV:
400*4882a593Smuzhiyun mode |= OWL_DMA_MODE_TS(vchan->drq)
401*4882a593Smuzhiyun | OWL_DMA_MODE_ST_DCU | OWL_DMA_MODE_DT_DEV
402*4882a593Smuzhiyun | OWL_DMA_MODE_SAM_INC | OWL_DMA_MODE_DAM_CONST;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun /*
405*4882a593Smuzhiyun * Hardware only supports 32bit and 8bit buswidth. Since the
406*4882a593Smuzhiyun * default is 32bit, select 8bit only when requested.
407*4882a593Smuzhiyun */
408*4882a593Smuzhiyun if (sconfig->dst_addr_width == DMA_SLAVE_BUSWIDTH_1_BYTE)
409*4882a593Smuzhiyun mode |= OWL_DMA_MODE_NDDBW_8BIT;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun break;
412*4882a593Smuzhiyun case DMA_DEV_TO_MEM:
413*4882a593Smuzhiyun mode |= OWL_DMA_MODE_TS(vchan->drq)
414*4882a593Smuzhiyun | OWL_DMA_MODE_ST_DEV | OWL_DMA_MODE_DT_DCU
415*4882a593Smuzhiyun | OWL_DMA_MODE_SAM_CONST | OWL_DMA_MODE_DAM_INC;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun /*
418*4882a593Smuzhiyun * Hardware only supports 32bit and 8bit buswidth. Since the
419*4882a593Smuzhiyun * default is 32bit, select 8bit only when requested.
420*4882a593Smuzhiyun */
421*4882a593Smuzhiyun if (sconfig->src_addr_width == DMA_SLAVE_BUSWIDTH_1_BYTE)
422*4882a593Smuzhiyun mode |= OWL_DMA_MODE_NDDBW_8BIT;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun break;
425*4882a593Smuzhiyun default:
426*4882a593Smuzhiyun return -EINVAL;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun lli->hw[OWL_DMADESC_CTRLA] = llc_hw_ctrla(mode,
430*4882a593Smuzhiyun OWL_DMA_LLC_SAV_LOAD_NEXT |
431*4882a593Smuzhiyun OWL_DMA_LLC_DAV_LOAD_NEXT);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun if (is_cyclic)
434*4882a593Smuzhiyun ctrlb = llc_hw_ctrlb(OWL_DMA_INTCTL_BLOCK);
435*4882a593Smuzhiyun else
436*4882a593Smuzhiyun ctrlb = llc_hw_ctrlb(OWL_DMA_INTCTL_SUPER_BLOCK);
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun lli->hw[OWL_DMADESC_NEXT_LLI] = 0; /* One link list by default */
439*4882a593Smuzhiyun lli->hw[OWL_DMADESC_SADDR] = src;
440*4882a593Smuzhiyun lli->hw[OWL_DMADESC_DADDR] = dst;
441*4882a593Smuzhiyun lli->hw[OWL_DMADESC_SRC_STRIDE] = 0;
442*4882a593Smuzhiyun lli->hw[OWL_DMADESC_DST_STRIDE] = 0;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun if (od->devid == S700_DMA) {
445*4882a593Smuzhiyun /* Max frame length is 1MB */
446*4882a593Smuzhiyun lli->hw[OWL_DMADESC_FLEN] = len;
447*4882a593Smuzhiyun /*
448*4882a593Smuzhiyun * On S700, word starts from offset 0x1C is shared between
449*4882a593Smuzhiyun * frame count and ctrlb, where first 12 bits are for frame
450*4882a593Smuzhiyun * count and rest of 20 bits are for ctrlb.
451*4882a593Smuzhiyun */
452*4882a593Smuzhiyun lli->hw[OWL_DMADESC_CTRLB] = FCNT_VAL | ctrlb;
453*4882a593Smuzhiyun } else {
454*4882a593Smuzhiyun /*
455*4882a593Smuzhiyun * On S900, word starts from offset 0xC is shared between
456*4882a593Smuzhiyun * frame length (max frame length is 1MB) and frame count,
457*4882a593Smuzhiyun * where first 20 bits are for frame length and rest of
458*4882a593Smuzhiyun * 12 bits are for frame count.
459*4882a593Smuzhiyun */
460*4882a593Smuzhiyun lli->hw[OWL_DMADESC_FLEN] = len | FCNT_VAL << 20;
461*4882a593Smuzhiyun lli->hw[OWL_DMADESC_CTRLB] = ctrlb;
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun return 0;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun
owl_dma_get_pchan(struct owl_dma * od,struct owl_dma_vchan * vchan)467*4882a593Smuzhiyun static struct owl_dma_pchan *owl_dma_get_pchan(struct owl_dma *od,
468*4882a593Smuzhiyun struct owl_dma_vchan *vchan)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun struct owl_dma_pchan *pchan = NULL;
471*4882a593Smuzhiyun unsigned long flags;
472*4882a593Smuzhiyun int i;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun for (i = 0; i < od->nr_pchans; i++) {
475*4882a593Smuzhiyun pchan = &od->pchans[i];
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun spin_lock_irqsave(&od->lock, flags);
478*4882a593Smuzhiyun if (!pchan->vchan) {
479*4882a593Smuzhiyun pchan->vchan = vchan;
480*4882a593Smuzhiyun spin_unlock_irqrestore(&od->lock, flags);
481*4882a593Smuzhiyun break;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun spin_unlock_irqrestore(&od->lock, flags);
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun return pchan;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
owl_dma_pchan_busy(struct owl_dma * od,struct owl_dma_pchan * pchan)490*4882a593Smuzhiyun static int owl_dma_pchan_busy(struct owl_dma *od, struct owl_dma_pchan *pchan)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun unsigned int val;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun val = dma_readl(od, OWL_DMA_IDLE_STAT);
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun return !(val & (1 << pchan->id));
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
owl_dma_terminate_pchan(struct owl_dma * od,struct owl_dma_pchan * pchan)499*4882a593Smuzhiyun static void owl_dma_terminate_pchan(struct owl_dma *od,
500*4882a593Smuzhiyun struct owl_dma_pchan *pchan)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun unsigned long flags;
503*4882a593Smuzhiyun u32 irq_pd;
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun pchan_writel(pchan, OWL_DMAX_START, 0);
506*4882a593Smuzhiyun pchan_update(pchan, OWL_DMAX_INT_STATUS, 0xff, false);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun spin_lock_irqsave(&od->lock, flags);
509*4882a593Smuzhiyun dma_update(od, OWL_DMA_IRQ_EN0, (1 << pchan->id), false);
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun irq_pd = dma_readl(od, OWL_DMA_IRQ_PD0);
512*4882a593Smuzhiyun if (irq_pd & (1 << pchan->id)) {
513*4882a593Smuzhiyun dev_warn(od->dma.dev,
514*4882a593Smuzhiyun "terminating pchan %d that still has pending irq\n",
515*4882a593Smuzhiyun pchan->id);
516*4882a593Smuzhiyun dma_writel(od, OWL_DMA_IRQ_PD0, (1 << pchan->id));
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun pchan->vchan = NULL;
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun spin_unlock_irqrestore(&od->lock, flags);
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
owl_dma_pause_pchan(struct owl_dma_pchan * pchan)524*4882a593Smuzhiyun static void owl_dma_pause_pchan(struct owl_dma_pchan *pchan)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun pchan_writel(pchan, 1, OWL_DMAX_PAUSE);
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
owl_dma_resume_pchan(struct owl_dma_pchan * pchan)529*4882a593Smuzhiyun static void owl_dma_resume_pchan(struct owl_dma_pchan *pchan)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun pchan_writel(pchan, 0, OWL_DMAX_PAUSE);
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun
owl_dma_start_next_txd(struct owl_dma_vchan * vchan)534*4882a593Smuzhiyun static int owl_dma_start_next_txd(struct owl_dma_vchan *vchan)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun struct owl_dma *od = to_owl_dma(vchan->vc.chan.device);
537*4882a593Smuzhiyun struct virt_dma_desc *vd = vchan_next_desc(&vchan->vc);
538*4882a593Smuzhiyun struct owl_dma_pchan *pchan = vchan->pchan;
539*4882a593Smuzhiyun struct owl_dma_txd *txd = to_owl_txd(&vd->tx);
540*4882a593Smuzhiyun struct owl_dma_lli *lli;
541*4882a593Smuzhiyun unsigned long flags;
542*4882a593Smuzhiyun u32 int_ctl;
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun list_del(&vd->node);
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun vchan->txd = txd;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun /* Wait for channel inactive */
549*4882a593Smuzhiyun while (owl_dma_pchan_busy(od, pchan))
550*4882a593Smuzhiyun cpu_relax();
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun lli = list_first_entry(&txd->lli_list,
553*4882a593Smuzhiyun struct owl_dma_lli, node);
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun if (txd->cyclic)
556*4882a593Smuzhiyun int_ctl = OWL_DMA_INTCTL_BLOCK;
557*4882a593Smuzhiyun else
558*4882a593Smuzhiyun int_ctl = OWL_DMA_INTCTL_SUPER_BLOCK;
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun pchan_writel(pchan, OWL_DMAX_MODE, OWL_DMA_MODE_LME);
561*4882a593Smuzhiyun pchan_writel(pchan, OWL_DMAX_LINKLIST_CTL,
562*4882a593Smuzhiyun OWL_DMA_LLC_SAV_LOAD_NEXT | OWL_DMA_LLC_DAV_LOAD_NEXT);
563*4882a593Smuzhiyun pchan_writel(pchan, OWL_DMAX_NEXT_DESCRIPTOR, lli->phys);
564*4882a593Smuzhiyun pchan_writel(pchan, OWL_DMAX_INT_CTL, int_ctl);
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun /* Clear IRQ status for this pchan */
567*4882a593Smuzhiyun pchan_update(pchan, OWL_DMAX_INT_STATUS, 0xff, false);
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun spin_lock_irqsave(&od->lock, flags);
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun dma_update(od, OWL_DMA_IRQ_EN0, (1 << pchan->id), true);
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun spin_unlock_irqrestore(&od->lock, flags);
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun dev_dbg(chan2dev(&vchan->vc.chan), "starting pchan %d\n", pchan->id);
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun /* Start DMA transfer for this pchan */
578*4882a593Smuzhiyun pchan_writel(pchan, OWL_DMAX_START, 0x1);
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun return 0;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
owl_dma_phy_free(struct owl_dma * od,struct owl_dma_vchan * vchan)583*4882a593Smuzhiyun static void owl_dma_phy_free(struct owl_dma *od, struct owl_dma_vchan *vchan)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun /* Ensure that the physical channel is stopped */
586*4882a593Smuzhiyun owl_dma_terminate_pchan(od, vchan->pchan);
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun vchan->pchan = NULL;
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun
owl_dma_interrupt(int irq,void * dev_id)591*4882a593Smuzhiyun static irqreturn_t owl_dma_interrupt(int irq, void *dev_id)
592*4882a593Smuzhiyun {
593*4882a593Smuzhiyun struct owl_dma *od = dev_id;
594*4882a593Smuzhiyun struct owl_dma_vchan *vchan;
595*4882a593Smuzhiyun struct owl_dma_pchan *pchan;
596*4882a593Smuzhiyun unsigned long pending;
597*4882a593Smuzhiyun int i;
598*4882a593Smuzhiyun unsigned int global_irq_pending, chan_irq_pending;
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun spin_lock(&od->lock);
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun pending = dma_readl(od, OWL_DMA_IRQ_PD0);
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun /* Clear IRQ status for each pchan */
605*4882a593Smuzhiyun for_each_set_bit(i, &pending, od->nr_pchans) {
606*4882a593Smuzhiyun pchan = &od->pchans[i];
607*4882a593Smuzhiyun pchan_update(pchan, OWL_DMAX_INT_STATUS, 0xff, false);
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun /* Clear pending IRQ */
611*4882a593Smuzhiyun dma_writel(od, OWL_DMA_IRQ_PD0, pending);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun /* Check missed pending IRQ */
614*4882a593Smuzhiyun for (i = 0; i < od->nr_pchans; i++) {
615*4882a593Smuzhiyun pchan = &od->pchans[i];
616*4882a593Smuzhiyun chan_irq_pending = pchan_readl(pchan, OWL_DMAX_INT_CTL) &
617*4882a593Smuzhiyun pchan_readl(pchan, OWL_DMAX_INT_STATUS);
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun /* Dummy read to ensure OWL_DMA_IRQ_PD0 value is updated */
620*4882a593Smuzhiyun dma_readl(od, OWL_DMA_IRQ_PD0);
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun global_irq_pending = dma_readl(od, OWL_DMA_IRQ_PD0);
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun if (chan_irq_pending && !(global_irq_pending & BIT(i))) {
625*4882a593Smuzhiyun dev_dbg(od->dma.dev,
626*4882a593Smuzhiyun "global and channel IRQ pending match err\n");
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun /* Clear IRQ status for this pchan */
629*4882a593Smuzhiyun pchan_update(pchan, OWL_DMAX_INT_STATUS,
630*4882a593Smuzhiyun 0xff, false);
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun /* Update global IRQ pending */
633*4882a593Smuzhiyun pending |= BIT(i);
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun spin_unlock(&od->lock);
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun for_each_set_bit(i, &pending, od->nr_pchans) {
640*4882a593Smuzhiyun struct owl_dma_txd *txd;
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun pchan = &od->pchans[i];
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun vchan = pchan->vchan;
645*4882a593Smuzhiyun if (!vchan) {
646*4882a593Smuzhiyun dev_warn(od->dma.dev, "no vchan attached on pchan %d\n",
647*4882a593Smuzhiyun pchan->id);
648*4882a593Smuzhiyun continue;
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun spin_lock(&vchan->vc.lock);
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun txd = vchan->txd;
654*4882a593Smuzhiyun if (txd) {
655*4882a593Smuzhiyun vchan->txd = NULL;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun vchan_cookie_complete(&txd->vd);
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun /*
660*4882a593Smuzhiyun * Start the next descriptor (if any),
661*4882a593Smuzhiyun * otherwise free this channel.
662*4882a593Smuzhiyun */
663*4882a593Smuzhiyun if (vchan_next_desc(&vchan->vc))
664*4882a593Smuzhiyun owl_dma_start_next_txd(vchan);
665*4882a593Smuzhiyun else
666*4882a593Smuzhiyun owl_dma_phy_free(od, vchan);
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun spin_unlock(&vchan->vc.lock);
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun return IRQ_HANDLED;
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun
owl_dma_free_txd(struct owl_dma * od,struct owl_dma_txd * txd)675*4882a593Smuzhiyun static void owl_dma_free_txd(struct owl_dma *od, struct owl_dma_txd *txd)
676*4882a593Smuzhiyun {
677*4882a593Smuzhiyun struct owl_dma_lli *lli, *_lli;
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun if (unlikely(!txd))
680*4882a593Smuzhiyun return;
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun list_for_each_entry_safe(lli, _lli, &txd->lli_list, node)
683*4882a593Smuzhiyun owl_dma_free_lli(od, lli);
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun kfree(txd);
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun
owl_dma_desc_free(struct virt_dma_desc * vd)688*4882a593Smuzhiyun static void owl_dma_desc_free(struct virt_dma_desc *vd)
689*4882a593Smuzhiyun {
690*4882a593Smuzhiyun struct owl_dma *od = to_owl_dma(vd->tx.chan->device);
691*4882a593Smuzhiyun struct owl_dma_txd *txd = to_owl_txd(&vd->tx);
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun owl_dma_free_txd(od, txd);
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun
owl_dma_terminate_all(struct dma_chan * chan)696*4882a593Smuzhiyun static int owl_dma_terminate_all(struct dma_chan *chan)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun struct owl_dma *od = to_owl_dma(chan->device);
699*4882a593Smuzhiyun struct owl_dma_vchan *vchan = to_owl_vchan(chan);
700*4882a593Smuzhiyun unsigned long flags;
701*4882a593Smuzhiyun LIST_HEAD(head);
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun spin_lock_irqsave(&vchan->vc.lock, flags);
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun if (vchan->pchan)
706*4882a593Smuzhiyun owl_dma_phy_free(od, vchan);
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun if (vchan->txd) {
709*4882a593Smuzhiyun owl_dma_desc_free(&vchan->txd->vd);
710*4882a593Smuzhiyun vchan->txd = NULL;
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun vchan_get_all_descriptors(&vchan->vc, &head);
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun spin_unlock_irqrestore(&vchan->vc.lock, flags);
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun vchan_dma_desc_free_list(&vchan->vc, &head);
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun return 0;
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun
owl_dma_config(struct dma_chan * chan,struct dma_slave_config * config)722*4882a593Smuzhiyun static int owl_dma_config(struct dma_chan *chan,
723*4882a593Smuzhiyun struct dma_slave_config *config)
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun struct owl_dma_vchan *vchan = to_owl_vchan(chan);
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun /* Reject definitely invalid configurations */
728*4882a593Smuzhiyun if (config->src_addr_width == DMA_SLAVE_BUSWIDTH_8_BYTES ||
729*4882a593Smuzhiyun config->dst_addr_width == DMA_SLAVE_BUSWIDTH_8_BYTES)
730*4882a593Smuzhiyun return -EINVAL;
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun memcpy(&vchan->cfg, config, sizeof(struct dma_slave_config));
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun return 0;
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun
owl_dma_pause(struct dma_chan * chan)737*4882a593Smuzhiyun static int owl_dma_pause(struct dma_chan *chan)
738*4882a593Smuzhiyun {
739*4882a593Smuzhiyun struct owl_dma_vchan *vchan = to_owl_vchan(chan);
740*4882a593Smuzhiyun unsigned long flags;
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun spin_lock_irqsave(&vchan->vc.lock, flags);
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun owl_dma_pause_pchan(vchan->pchan);
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun spin_unlock_irqrestore(&vchan->vc.lock, flags);
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun return 0;
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun
owl_dma_resume(struct dma_chan * chan)751*4882a593Smuzhiyun static int owl_dma_resume(struct dma_chan *chan)
752*4882a593Smuzhiyun {
753*4882a593Smuzhiyun struct owl_dma_vchan *vchan = to_owl_vchan(chan);
754*4882a593Smuzhiyun unsigned long flags;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun if (!vchan->pchan && !vchan->txd)
757*4882a593Smuzhiyun return 0;
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun dev_dbg(chan2dev(chan), "vchan %p: resume\n", &vchan->vc);
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun spin_lock_irqsave(&vchan->vc.lock, flags);
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun owl_dma_resume_pchan(vchan->pchan);
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun spin_unlock_irqrestore(&vchan->vc.lock, flags);
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun return 0;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun
owl_dma_getbytes_chan(struct owl_dma_vchan * vchan)770*4882a593Smuzhiyun static u32 owl_dma_getbytes_chan(struct owl_dma_vchan *vchan)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun struct owl_dma_pchan *pchan;
773*4882a593Smuzhiyun struct owl_dma_txd *txd;
774*4882a593Smuzhiyun struct owl_dma_lli *lli;
775*4882a593Smuzhiyun unsigned int next_lli_phy;
776*4882a593Smuzhiyun size_t bytes;
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun pchan = vchan->pchan;
779*4882a593Smuzhiyun txd = vchan->txd;
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun if (!pchan || !txd)
782*4882a593Smuzhiyun return 0;
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun /* Get remain count of current node in link list */
785*4882a593Smuzhiyun bytes = pchan_readl(pchan, OWL_DMAX_REMAIN_CNT);
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun /* Loop through the preceding nodes to get total remaining bytes */
788*4882a593Smuzhiyun if (pchan_readl(pchan, OWL_DMAX_MODE) & OWL_DMA_MODE_LME) {
789*4882a593Smuzhiyun next_lli_phy = pchan_readl(pchan, OWL_DMAX_NEXT_DESCRIPTOR);
790*4882a593Smuzhiyun list_for_each_entry(lli, &txd->lli_list, node) {
791*4882a593Smuzhiyun /* Start from the next active node */
792*4882a593Smuzhiyun if (lli->phys == next_lli_phy) {
793*4882a593Smuzhiyun list_for_each_entry(lli, &txd->lli_list, node)
794*4882a593Smuzhiyun bytes += llc_hw_flen(lli);
795*4882a593Smuzhiyun break;
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun return bytes;
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun
owl_dma_tx_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * state)803*4882a593Smuzhiyun static enum dma_status owl_dma_tx_status(struct dma_chan *chan,
804*4882a593Smuzhiyun dma_cookie_t cookie,
805*4882a593Smuzhiyun struct dma_tx_state *state)
806*4882a593Smuzhiyun {
807*4882a593Smuzhiyun struct owl_dma_vchan *vchan = to_owl_vchan(chan);
808*4882a593Smuzhiyun struct owl_dma_lli *lli;
809*4882a593Smuzhiyun struct virt_dma_desc *vd;
810*4882a593Smuzhiyun struct owl_dma_txd *txd;
811*4882a593Smuzhiyun enum dma_status ret;
812*4882a593Smuzhiyun unsigned long flags;
813*4882a593Smuzhiyun size_t bytes = 0;
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun ret = dma_cookie_status(chan, cookie, state);
816*4882a593Smuzhiyun if (ret == DMA_COMPLETE || !state)
817*4882a593Smuzhiyun return ret;
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun spin_lock_irqsave(&vchan->vc.lock, flags);
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun vd = vchan_find_desc(&vchan->vc, cookie);
822*4882a593Smuzhiyun if (vd) {
823*4882a593Smuzhiyun txd = to_owl_txd(&vd->tx);
824*4882a593Smuzhiyun list_for_each_entry(lli, &txd->lli_list, node)
825*4882a593Smuzhiyun bytes += llc_hw_flen(lli);
826*4882a593Smuzhiyun } else {
827*4882a593Smuzhiyun bytes = owl_dma_getbytes_chan(vchan);
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun spin_unlock_irqrestore(&vchan->vc.lock, flags);
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun dma_set_residue(state, bytes);
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun return ret;
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
owl_dma_phy_alloc_and_start(struct owl_dma_vchan * vchan)837*4882a593Smuzhiyun static void owl_dma_phy_alloc_and_start(struct owl_dma_vchan *vchan)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun struct owl_dma *od = to_owl_dma(vchan->vc.chan.device);
840*4882a593Smuzhiyun struct owl_dma_pchan *pchan;
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun pchan = owl_dma_get_pchan(od, vchan);
843*4882a593Smuzhiyun if (!pchan)
844*4882a593Smuzhiyun return;
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun dev_dbg(od->dma.dev, "allocated pchan %d\n", pchan->id);
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun vchan->pchan = pchan;
849*4882a593Smuzhiyun owl_dma_start_next_txd(vchan);
850*4882a593Smuzhiyun }
851*4882a593Smuzhiyun
owl_dma_issue_pending(struct dma_chan * chan)852*4882a593Smuzhiyun static void owl_dma_issue_pending(struct dma_chan *chan)
853*4882a593Smuzhiyun {
854*4882a593Smuzhiyun struct owl_dma_vchan *vchan = to_owl_vchan(chan);
855*4882a593Smuzhiyun unsigned long flags;
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun spin_lock_irqsave(&vchan->vc.lock, flags);
858*4882a593Smuzhiyun if (vchan_issue_pending(&vchan->vc)) {
859*4882a593Smuzhiyun if (!vchan->pchan)
860*4882a593Smuzhiyun owl_dma_phy_alloc_and_start(vchan);
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun spin_unlock_irqrestore(&vchan->vc.lock, flags);
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun static struct dma_async_tx_descriptor
owl_dma_prep_memcpy(struct dma_chan * chan,dma_addr_t dst,dma_addr_t src,size_t len,unsigned long flags)866*4882a593Smuzhiyun *owl_dma_prep_memcpy(struct dma_chan *chan,
867*4882a593Smuzhiyun dma_addr_t dst, dma_addr_t src,
868*4882a593Smuzhiyun size_t len, unsigned long flags)
869*4882a593Smuzhiyun {
870*4882a593Smuzhiyun struct owl_dma *od = to_owl_dma(chan->device);
871*4882a593Smuzhiyun struct owl_dma_vchan *vchan = to_owl_vchan(chan);
872*4882a593Smuzhiyun struct owl_dma_txd *txd;
873*4882a593Smuzhiyun struct owl_dma_lli *lli, *prev = NULL;
874*4882a593Smuzhiyun size_t offset, bytes;
875*4882a593Smuzhiyun int ret;
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun if (!len)
878*4882a593Smuzhiyun return NULL;
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun txd = kzalloc(sizeof(*txd), GFP_NOWAIT);
881*4882a593Smuzhiyun if (!txd)
882*4882a593Smuzhiyun return NULL;
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun INIT_LIST_HEAD(&txd->lli_list);
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun /* Process the transfer as frame by frame */
887*4882a593Smuzhiyun for (offset = 0; offset < len; offset += bytes) {
888*4882a593Smuzhiyun lli = owl_dma_alloc_lli(od);
889*4882a593Smuzhiyun if (!lli) {
890*4882a593Smuzhiyun dev_warn(chan2dev(chan), "failed to allocate lli\n");
891*4882a593Smuzhiyun goto err_txd_free;
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun bytes = min_t(size_t, (len - offset), OWL_DMA_FRAME_MAX_LENGTH);
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun ret = owl_dma_cfg_lli(vchan, lli, src + offset, dst + offset,
897*4882a593Smuzhiyun bytes, DMA_MEM_TO_MEM,
898*4882a593Smuzhiyun &vchan->cfg, txd->cyclic);
899*4882a593Smuzhiyun if (ret) {
900*4882a593Smuzhiyun dev_warn(chan2dev(chan), "failed to config lli\n");
901*4882a593Smuzhiyun goto err_txd_free;
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun prev = owl_dma_add_lli(txd, prev, lli, false);
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun return vchan_tx_prep(&vchan->vc, &txd->vd, flags);
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun err_txd_free:
910*4882a593Smuzhiyun owl_dma_free_txd(od, txd);
911*4882a593Smuzhiyun return NULL;
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun static struct dma_async_tx_descriptor
owl_dma_prep_slave_sg(struct dma_chan * chan,struct scatterlist * sgl,unsigned int sg_len,enum dma_transfer_direction dir,unsigned long flags,void * context)915*4882a593Smuzhiyun *owl_dma_prep_slave_sg(struct dma_chan *chan,
916*4882a593Smuzhiyun struct scatterlist *sgl,
917*4882a593Smuzhiyun unsigned int sg_len,
918*4882a593Smuzhiyun enum dma_transfer_direction dir,
919*4882a593Smuzhiyun unsigned long flags, void *context)
920*4882a593Smuzhiyun {
921*4882a593Smuzhiyun struct owl_dma *od = to_owl_dma(chan->device);
922*4882a593Smuzhiyun struct owl_dma_vchan *vchan = to_owl_vchan(chan);
923*4882a593Smuzhiyun struct dma_slave_config *sconfig = &vchan->cfg;
924*4882a593Smuzhiyun struct owl_dma_txd *txd;
925*4882a593Smuzhiyun struct owl_dma_lli *lli, *prev = NULL;
926*4882a593Smuzhiyun struct scatterlist *sg;
927*4882a593Smuzhiyun dma_addr_t addr, src = 0, dst = 0;
928*4882a593Smuzhiyun size_t len;
929*4882a593Smuzhiyun int ret, i;
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun txd = kzalloc(sizeof(*txd), GFP_NOWAIT);
932*4882a593Smuzhiyun if (!txd)
933*4882a593Smuzhiyun return NULL;
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun INIT_LIST_HEAD(&txd->lli_list);
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun for_each_sg(sgl, sg, sg_len, i) {
938*4882a593Smuzhiyun addr = sg_dma_address(sg);
939*4882a593Smuzhiyun len = sg_dma_len(sg);
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun if (len > OWL_DMA_FRAME_MAX_LENGTH) {
942*4882a593Smuzhiyun dev_err(od->dma.dev,
943*4882a593Smuzhiyun "frame length exceeds max supported length");
944*4882a593Smuzhiyun goto err_txd_free;
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun lli = owl_dma_alloc_lli(od);
948*4882a593Smuzhiyun if (!lli) {
949*4882a593Smuzhiyun dev_err(chan2dev(chan), "failed to allocate lli");
950*4882a593Smuzhiyun goto err_txd_free;
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun if (dir == DMA_MEM_TO_DEV) {
954*4882a593Smuzhiyun src = addr;
955*4882a593Smuzhiyun dst = sconfig->dst_addr;
956*4882a593Smuzhiyun } else {
957*4882a593Smuzhiyun src = sconfig->src_addr;
958*4882a593Smuzhiyun dst = addr;
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun ret = owl_dma_cfg_lli(vchan, lli, src, dst, len, dir, sconfig,
962*4882a593Smuzhiyun txd->cyclic);
963*4882a593Smuzhiyun if (ret) {
964*4882a593Smuzhiyun dev_warn(chan2dev(chan), "failed to config lli");
965*4882a593Smuzhiyun goto err_txd_free;
966*4882a593Smuzhiyun }
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun prev = owl_dma_add_lli(txd, prev, lli, false);
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun return vchan_tx_prep(&vchan->vc, &txd->vd, flags);
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun err_txd_free:
974*4882a593Smuzhiyun owl_dma_free_txd(od, txd);
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun return NULL;
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun static struct dma_async_tx_descriptor
owl_prep_dma_cyclic(struct dma_chan * chan,dma_addr_t buf_addr,size_t buf_len,size_t period_len,enum dma_transfer_direction dir,unsigned long flags)980*4882a593Smuzhiyun *owl_prep_dma_cyclic(struct dma_chan *chan,
981*4882a593Smuzhiyun dma_addr_t buf_addr, size_t buf_len,
982*4882a593Smuzhiyun size_t period_len,
983*4882a593Smuzhiyun enum dma_transfer_direction dir,
984*4882a593Smuzhiyun unsigned long flags)
985*4882a593Smuzhiyun {
986*4882a593Smuzhiyun struct owl_dma *od = to_owl_dma(chan->device);
987*4882a593Smuzhiyun struct owl_dma_vchan *vchan = to_owl_vchan(chan);
988*4882a593Smuzhiyun struct dma_slave_config *sconfig = &vchan->cfg;
989*4882a593Smuzhiyun struct owl_dma_txd *txd;
990*4882a593Smuzhiyun struct owl_dma_lli *lli, *prev = NULL, *first = NULL;
991*4882a593Smuzhiyun dma_addr_t src = 0, dst = 0;
992*4882a593Smuzhiyun unsigned int periods = buf_len / period_len;
993*4882a593Smuzhiyun int ret, i;
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun txd = kzalloc(sizeof(*txd), GFP_NOWAIT);
996*4882a593Smuzhiyun if (!txd)
997*4882a593Smuzhiyun return NULL;
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun INIT_LIST_HEAD(&txd->lli_list);
1000*4882a593Smuzhiyun txd->cyclic = true;
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun for (i = 0; i < periods; i++) {
1003*4882a593Smuzhiyun lli = owl_dma_alloc_lli(od);
1004*4882a593Smuzhiyun if (!lli) {
1005*4882a593Smuzhiyun dev_warn(chan2dev(chan), "failed to allocate lli");
1006*4882a593Smuzhiyun goto err_txd_free;
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun if (dir == DMA_MEM_TO_DEV) {
1010*4882a593Smuzhiyun src = buf_addr + (period_len * i);
1011*4882a593Smuzhiyun dst = sconfig->dst_addr;
1012*4882a593Smuzhiyun } else if (dir == DMA_DEV_TO_MEM) {
1013*4882a593Smuzhiyun src = sconfig->src_addr;
1014*4882a593Smuzhiyun dst = buf_addr + (period_len * i);
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun ret = owl_dma_cfg_lli(vchan, lli, src, dst, period_len,
1018*4882a593Smuzhiyun dir, sconfig, txd->cyclic);
1019*4882a593Smuzhiyun if (ret) {
1020*4882a593Smuzhiyun dev_warn(chan2dev(chan), "failed to config lli");
1021*4882a593Smuzhiyun goto err_txd_free;
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun if (!first)
1025*4882a593Smuzhiyun first = lli;
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun prev = owl_dma_add_lli(txd, prev, lli, false);
1028*4882a593Smuzhiyun }
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun /* close the cyclic list */
1031*4882a593Smuzhiyun owl_dma_add_lli(txd, prev, first, true);
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun return vchan_tx_prep(&vchan->vc, &txd->vd, flags);
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun err_txd_free:
1036*4882a593Smuzhiyun owl_dma_free_txd(od, txd);
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun return NULL;
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun
owl_dma_free_chan_resources(struct dma_chan * chan)1041*4882a593Smuzhiyun static void owl_dma_free_chan_resources(struct dma_chan *chan)
1042*4882a593Smuzhiyun {
1043*4882a593Smuzhiyun struct owl_dma_vchan *vchan = to_owl_vchan(chan);
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun /* Ensure all queued descriptors are freed */
1046*4882a593Smuzhiyun vchan_free_chan_resources(&vchan->vc);
1047*4882a593Smuzhiyun }
1048*4882a593Smuzhiyun
owl_dma_free(struct owl_dma * od)1049*4882a593Smuzhiyun static inline void owl_dma_free(struct owl_dma *od)
1050*4882a593Smuzhiyun {
1051*4882a593Smuzhiyun struct owl_dma_vchan *vchan = NULL;
1052*4882a593Smuzhiyun struct owl_dma_vchan *next;
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun list_for_each_entry_safe(vchan,
1055*4882a593Smuzhiyun next, &od->dma.channels, vc.chan.device_node) {
1056*4882a593Smuzhiyun list_del(&vchan->vc.chan.device_node);
1057*4882a593Smuzhiyun tasklet_kill(&vchan->vc.task);
1058*4882a593Smuzhiyun }
1059*4882a593Smuzhiyun }
1060*4882a593Smuzhiyun
owl_dma_of_xlate(struct of_phandle_args * dma_spec,struct of_dma * ofdma)1061*4882a593Smuzhiyun static struct dma_chan *owl_dma_of_xlate(struct of_phandle_args *dma_spec,
1062*4882a593Smuzhiyun struct of_dma *ofdma)
1063*4882a593Smuzhiyun {
1064*4882a593Smuzhiyun struct owl_dma *od = ofdma->of_dma_data;
1065*4882a593Smuzhiyun struct owl_dma_vchan *vchan;
1066*4882a593Smuzhiyun struct dma_chan *chan;
1067*4882a593Smuzhiyun u8 drq = dma_spec->args[0];
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun if (drq > od->nr_vchans)
1070*4882a593Smuzhiyun return NULL;
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun chan = dma_get_any_slave_channel(&od->dma);
1073*4882a593Smuzhiyun if (!chan)
1074*4882a593Smuzhiyun return NULL;
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun vchan = to_owl_vchan(chan);
1077*4882a593Smuzhiyun vchan->drq = drq;
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun return chan;
1080*4882a593Smuzhiyun }
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun static const struct of_device_id owl_dma_match[] = {
1083*4882a593Smuzhiyun { .compatible = "actions,s900-dma", .data = (void *)S900_DMA,},
1084*4882a593Smuzhiyun { .compatible = "actions,s700-dma", .data = (void *)S700_DMA,},
1085*4882a593Smuzhiyun { /* sentinel */ },
1086*4882a593Smuzhiyun };
1087*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, owl_dma_match);
1088*4882a593Smuzhiyun
owl_dma_probe(struct platform_device * pdev)1089*4882a593Smuzhiyun static int owl_dma_probe(struct platform_device *pdev)
1090*4882a593Smuzhiyun {
1091*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
1092*4882a593Smuzhiyun struct owl_dma *od;
1093*4882a593Smuzhiyun int ret, i, nr_channels, nr_requests;
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun od = devm_kzalloc(&pdev->dev, sizeof(*od), GFP_KERNEL);
1096*4882a593Smuzhiyun if (!od)
1097*4882a593Smuzhiyun return -ENOMEM;
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun od->base = devm_platform_ioremap_resource(pdev, 0);
1100*4882a593Smuzhiyun if (IS_ERR(od->base))
1101*4882a593Smuzhiyun return PTR_ERR(od->base);
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun ret = of_property_read_u32(np, "dma-channels", &nr_channels);
1104*4882a593Smuzhiyun if (ret) {
1105*4882a593Smuzhiyun dev_err(&pdev->dev, "can't get dma-channels\n");
1106*4882a593Smuzhiyun return ret;
1107*4882a593Smuzhiyun }
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun ret = of_property_read_u32(np, "dma-requests", &nr_requests);
1110*4882a593Smuzhiyun if (ret) {
1111*4882a593Smuzhiyun dev_err(&pdev->dev, "can't get dma-requests\n");
1112*4882a593Smuzhiyun return ret;
1113*4882a593Smuzhiyun }
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun dev_info(&pdev->dev, "dma-channels %d, dma-requests %d\n",
1116*4882a593Smuzhiyun nr_channels, nr_requests);
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun od->devid = (enum owl_dma_id)of_device_get_match_data(&pdev->dev);
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun od->nr_pchans = nr_channels;
1121*4882a593Smuzhiyun od->nr_vchans = nr_requests;
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun pdev->dev.coherent_dma_mask = DMA_BIT_MASK(32);
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun platform_set_drvdata(pdev, od);
1126*4882a593Smuzhiyun spin_lock_init(&od->lock);
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun dma_cap_set(DMA_MEMCPY, od->dma.cap_mask);
1129*4882a593Smuzhiyun dma_cap_set(DMA_SLAVE, od->dma.cap_mask);
1130*4882a593Smuzhiyun dma_cap_set(DMA_CYCLIC, od->dma.cap_mask);
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun od->dma.dev = &pdev->dev;
1133*4882a593Smuzhiyun od->dma.device_free_chan_resources = owl_dma_free_chan_resources;
1134*4882a593Smuzhiyun od->dma.device_tx_status = owl_dma_tx_status;
1135*4882a593Smuzhiyun od->dma.device_issue_pending = owl_dma_issue_pending;
1136*4882a593Smuzhiyun od->dma.device_prep_dma_memcpy = owl_dma_prep_memcpy;
1137*4882a593Smuzhiyun od->dma.device_prep_slave_sg = owl_dma_prep_slave_sg;
1138*4882a593Smuzhiyun od->dma.device_prep_dma_cyclic = owl_prep_dma_cyclic;
1139*4882a593Smuzhiyun od->dma.device_config = owl_dma_config;
1140*4882a593Smuzhiyun od->dma.device_pause = owl_dma_pause;
1141*4882a593Smuzhiyun od->dma.device_resume = owl_dma_resume;
1142*4882a593Smuzhiyun od->dma.device_terminate_all = owl_dma_terminate_all;
1143*4882a593Smuzhiyun od->dma.src_addr_widths = BIT(DMA_SLAVE_BUSWIDTH_4_BYTES);
1144*4882a593Smuzhiyun od->dma.dst_addr_widths = BIT(DMA_SLAVE_BUSWIDTH_4_BYTES);
1145*4882a593Smuzhiyun od->dma.directions = BIT(DMA_MEM_TO_MEM);
1146*4882a593Smuzhiyun od->dma.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun INIT_LIST_HEAD(&od->dma.channels);
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun od->clk = devm_clk_get(&pdev->dev, NULL);
1151*4882a593Smuzhiyun if (IS_ERR(od->clk)) {
1152*4882a593Smuzhiyun dev_err(&pdev->dev, "unable to get clock\n");
1153*4882a593Smuzhiyun return PTR_ERR(od->clk);
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun /*
1157*4882a593Smuzhiyun * Eventhough the DMA controller is capable of generating 4
1158*4882a593Smuzhiyun * IRQ's for DMA priority feature, we only use 1 IRQ for
1159*4882a593Smuzhiyun * simplification.
1160*4882a593Smuzhiyun */
1161*4882a593Smuzhiyun od->irq = platform_get_irq(pdev, 0);
1162*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, od->irq, owl_dma_interrupt, 0,
1163*4882a593Smuzhiyun dev_name(&pdev->dev), od);
1164*4882a593Smuzhiyun if (ret) {
1165*4882a593Smuzhiyun dev_err(&pdev->dev, "unable to request IRQ\n");
1166*4882a593Smuzhiyun return ret;
1167*4882a593Smuzhiyun }
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun /* Init physical channel */
1170*4882a593Smuzhiyun od->pchans = devm_kcalloc(&pdev->dev, od->nr_pchans,
1171*4882a593Smuzhiyun sizeof(struct owl_dma_pchan), GFP_KERNEL);
1172*4882a593Smuzhiyun if (!od->pchans)
1173*4882a593Smuzhiyun return -ENOMEM;
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun for (i = 0; i < od->nr_pchans; i++) {
1176*4882a593Smuzhiyun struct owl_dma_pchan *pchan = &od->pchans[i];
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun pchan->id = i;
1179*4882a593Smuzhiyun pchan->base = od->base + OWL_DMA_CHAN_BASE(i);
1180*4882a593Smuzhiyun }
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun /* Init virtual channel */
1183*4882a593Smuzhiyun od->vchans = devm_kcalloc(&pdev->dev, od->nr_vchans,
1184*4882a593Smuzhiyun sizeof(struct owl_dma_vchan), GFP_KERNEL);
1185*4882a593Smuzhiyun if (!od->vchans)
1186*4882a593Smuzhiyun return -ENOMEM;
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun for (i = 0; i < od->nr_vchans; i++) {
1189*4882a593Smuzhiyun struct owl_dma_vchan *vchan = &od->vchans[i];
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun vchan->vc.desc_free = owl_dma_desc_free;
1192*4882a593Smuzhiyun vchan_init(&vchan->vc, &od->dma);
1193*4882a593Smuzhiyun }
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun /* Create a pool of consistent memory blocks for hardware descriptors */
1196*4882a593Smuzhiyun od->lli_pool = dma_pool_create(dev_name(od->dma.dev), od->dma.dev,
1197*4882a593Smuzhiyun sizeof(struct owl_dma_lli),
1198*4882a593Smuzhiyun __alignof__(struct owl_dma_lli),
1199*4882a593Smuzhiyun 0);
1200*4882a593Smuzhiyun if (!od->lli_pool) {
1201*4882a593Smuzhiyun dev_err(&pdev->dev, "unable to allocate DMA descriptor pool\n");
1202*4882a593Smuzhiyun return -ENOMEM;
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun clk_prepare_enable(od->clk);
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun ret = dma_async_device_register(&od->dma);
1208*4882a593Smuzhiyun if (ret) {
1209*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to register DMA engine device\n");
1210*4882a593Smuzhiyun goto err_pool_free;
1211*4882a593Smuzhiyun }
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun /* Device-tree DMA controller registration */
1214*4882a593Smuzhiyun ret = of_dma_controller_register(pdev->dev.of_node,
1215*4882a593Smuzhiyun owl_dma_of_xlate, od);
1216*4882a593Smuzhiyun if (ret) {
1217*4882a593Smuzhiyun dev_err(&pdev->dev, "of_dma_controller_register failed\n");
1218*4882a593Smuzhiyun goto err_dma_unregister;
1219*4882a593Smuzhiyun }
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun return 0;
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun err_dma_unregister:
1224*4882a593Smuzhiyun dma_async_device_unregister(&od->dma);
1225*4882a593Smuzhiyun err_pool_free:
1226*4882a593Smuzhiyun clk_disable_unprepare(od->clk);
1227*4882a593Smuzhiyun dma_pool_destroy(od->lli_pool);
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun return ret;
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun
owl_dma_remove(struct platform_device * pdev)1232*4882a593Smuzhiyun static int owl_dma_remove(struct platform_device *pdev)
1233*4882a593Smuzhiyun {
1234*4882a593Smuzhiyun struct owl_dma *od = platform_get_drvdata(pdev);
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun of_dma_controller_free(pdev->dev.of_node);
1237*4882a593Smuzhiyun dma_async_device_unregister(&od->dma);
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun /* Mask all interrupts for this execution environment */
1240*4882a593Smuzhiyun dma_writel(od, OWL_DMA_IRQ_EN0, 0x0);
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun /* Make sure we won't have any further interrupts */
1243*4882a593Smuzhiyun devm_free_irq(od->dma.dev, od->irq, od);
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun owl_dma_free(od);
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun clk_disable_unprepare(od->clk);
1248*4882a593Smuzhiyun dma_pool_destroy(od->lli_pool);
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun return 0;
1251*4882a593Smuzhiyun }
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun static struct platform_driver owl_dma_driver = {
1254*4882a593Smuzhiyun .probe = owl_dma_probe,
1255*4882a593Smuzhiyun .remove = owl_dma_remove,
1256*4882a593Smuzhiyun .driver = {
1257*4882a593Smuzhiyun .name = "dma-owl",
1258*4882a593Smuzhiyun .of_match_table = of_match_ptr(owl_dma_match),
1259*4882a593Smuzhiyun },
1260*4882a593Smuzhiyun };
1261*4882a593Smuzhiyun
owl_dma_init(void)1262*4882a593Smuzhiyun static int owl_dma_init(void)
1263*4882a593Smuzhiyun {
1264*4882a593Smuzhiyun return platform_driver_register(&owl_dma_driver);
1265*4882a593Smuzhiyun }
1266*4882a593Smuzhiyun subsys_initcall(owl_dma_init);
1267*4882a593Smuzhiyun
owl_dma_exit(void)1268*4882a593Smuzhiyun static void __exit owl_dma_exit(void)
1269*4882a593Smuzhiyun {
1270*4882a593Smuzhiyun platform_driver_unregister(&owl_dma_driver);
1271*4882a593Smuzhiyun }
1272*4882a593Smuzhiyun module_exit(owl_dma_exit);
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun MODULE_AUTHOR("David Liu <liuwei@actions-semi.com>");
1275*4882a593Smuzhiyun MODULE_AUTHOR("Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org>");
1276*4882a593Smuzhiyun MODULE_DESCRIPTION("Actions Semi Owl SoCs DMA driver");
1277*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1278