xref: /OK3568_Linux_fs/kernel/drivers/dma/mxs-dma.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright 2011 Freescale Semiconductor, Inc. All Rights Reserved.
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Refer to drivers/dma/imx-sdma.c
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/init.h>
8*4882a593Smuzhiyun #include <linux/types.h>
9*4882a593Smuzhiyun #include <linux/mm.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/wait.h>
13*4882a593Smuzhiyun #include <linux/sched.h>
14*4882a593Smuzhiyun #include <linux/semaphore.h>
15*4882a593Smuzhiyun #include <linux/device.h>
16*4882a593Smuzhiyun #include <linux/dma-mapping.h>
17*4882a593Smuzhiyun #include <linux/slab.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/dmaengine.h>
20*4882a593Smuzhiyun #include <linux/delay.h>
21*4882a593Smuzhiyun #include <linux/module.h>
22*4882a593Smuzhiyun #include <linux/stmp_device.h>
23*4882a593Smuzhiyun #include <linux/of.h>
24*4882a593Smuzhiyun #include <linux/of_device.h>
25*4882a593Smuzhiyun #include <linux/of_dma.h>
26*4882a593Smuzhiyun #include <linux/list.h>
27*4882a593Smuzhiyun #include <linux/dma/mxs-dma.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include <asm/irq.h>
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #include "dmaengine.h"
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /*
34*4882a593Smuzhiyun  * NOTE: The term "PIO" throughout the mxs-dma implementation means
35*4882a593Smuzhiyun  * PIO mode of mxs apbh-dma and apbx-dma.  With this working mode,
36*4882a593Smuzhiyun  * dma can program the controller registers of peripheral devices.
37*4882a593Smuzhiyun  */
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define dma_is_apbh(mxs_dma)	((mxs_dma)->type == MXS_DMA_APBH)
40*4882a593Smuzhiyun #define apbh_is_old(mxs_dma)	((mxs_dma)->dev_id == IMX23_DMA)
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define HW_APBHX_CTRL0				0x000
43*4882a593Smuzhiyun #define BM_APBH_CTRL0_APB_BURST8_EN		(1 << 29)
44*4882a593Smuzhiyun #define BM_APBH_CTRL0_APB_BURST_EN		(1 << 28)
45*4882a593Smuzhiyun #define BP_APBH_CTRL0_RESET_CHANNEL		16
46*4882a593Smuzhiyun #define HW_APBHX_CTRL1				0x010
47*4882a593Smuzhiyun #define HW_APBHX_CTRL2				0x020
48*4882a593Smuzhiyun #define HW_APBHX_CHANNEL_CTRL			0x030
49*4882a593Smuzhiyun #define BP_APBHX_CHANNEL_CTRL_RESET_CHANNEL	16
50*4882a593Smuzhiyun /*
51*4882a593Smuzhiyun  * The offset of NXTCMDAR register is different per both dma type and version,
52*4882a593Smuzhiyun  * while stride for each channel is all the same 0x70.
53*4882a593Smuzhiyun  */
54*4882a593Smuzhiyun #define HW_APBHX_CHn_NXTCMDAR(d, n) \
55*4882a593Smuzhiyun 	(((dma_is_apbh(d) && apbh_is_old(d)) ? 0x050 : 0x110) + (n) * 0x70)
56*4882a593Smuzhiyun #define HW_APBHX_CHn_SEMA(d, n) \
57*4882a593Smuzhiyun 	(((dma_is_apbh(d) && apbh_is_old(d)) ? 0x080 : 0x140) + (n) * 0x70)
58*4882a593Smuzhiyun #define HW_APBHX_CHn_BAR(d, n) \
59*4882a593Smuzhiyun 	(((dma_is_apbh(d) && apbh_is_old(d)) ? 0x070 : 0x130) + (n) * 0x70)
60*4882a593Smuzhiyun #define HW_APBX_CHn_DEBUG1(d, n) (0x150 + (n) * 0x70)
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /*
63*4882a593Smuzhiyun  * ccw bits definitions
64*4882a593Smuzhiyun  *
65*4882a593Smuzhiyun  * COMMAND:		0..1	(2)
66*4882a593Smuzhiyun  * CHAIN:		2	(1)
67*4882a593Smuzhiyun  * IRQ:			3	(1)
68*4882a593Smuzhiyun  * NAND_LOCK:		4	(1) - not implemented
69*4882a593Smuzhiyun  * NAND_WAIT4READY:	5	(1) - not implemented
70*4882a593Smuzhiyun  * DEC_SEM:		6	(1)
71*4882a593Smuzhiyun  * WAIT4END:		7	(1)
72*4882a593Smuzhiyun  * HALT_ON_TERMINATE:	8	(1)
73*4882a593Smuzhiyun  * TERMINATE_FLUSH:	9	(1)
74*4882a593Smuzhiyun  * RESERVED:		10..11	(2)
75*4882a593Smuzhiyun  * PIO_NUM:		12..15	(4)
76*4882a593Smuzhiyun  */
77*4882a593Smuzhiyun #define BP_CCW_COMMAND		0
78*4882a593Smuzhiyun #define BM_CCW_COMMAND		(3 << 0)
79*4882a593Smuzhiyun #define CCW_CHAIN		(1 << 2)
80*4882a593Smuzhiyun #define CCW_IRQ			(1 << 3)
81*4882a593Smuzhiyun #define CCW_WAIT4RDY		(1 << 5)
82*4882a593Smuzhiyun #define CCW_DEC_SEM		(1 << 6)
83*4882a593Smuzhiyun #define CCW_WAIT4END		(1 << 7)
84*4882a593Smuzhiyun #define CCW_HALT_ON_TERM	(1 << 8)
85*4882a593Smuzhiyun #define CCW_TERM_FLUSH		(1 << 9)
86*4882a593Smuzhiyun #define BP_CCW_PIO_NUM		12
87*4882a593Smuzhiyun #define BM_CCW_PIO_NUM		(0xf << 12)
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #define BF_CCW(value, field)	(((value) << BP_CCW_##field) & BM_CCW_##field)
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun #define MXS_DMA_CMD_NO_XFER	0
92*4882a593Smuzhiyun #define MXS_DMA_CMD_WRITE	1
93*4882a593Smuzhiyun #define MXS_DMA_CMD_READ	2
94*4882a593Smuzhiyun #define MXS_DMA_CMD_DMA_SENSE	3	/* not implemented */
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun struct mxs_dma_ccw {
97*4882a593Smuzhiyun 	u32		next;
98*4882a593Smuzhiyun 	u16		bits;
99*4882a593Smuzhiyun 	u16		xfer_bytes;
100*4882a593Smuzhiyun #define MAX_XFER_BYTES	0xff00
101*4882a593Smuzhiyun 	u32		bufaddr;
102*4882a593Smuzhiyun #define MXS_PIO_WORDS	16
103*4882a593Smuzhiyun 	u32		pio_words[MXS_PIO_WORDS];
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun #define CCW_BLOCK_SIZE	(4 * PAGE_SIZE)
107*4882a593Smuzhiyun #define NUM_CCW	(int)(CCW_BLOCK_SIZE / sizeof(struct mxs_dma_ccw))
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun struct mxs_dma_chan {
110*4882a593Smuzhiyun 	struct mxs_dma_engine		*mxs_dma;
111*4882a593Smuzhiyun 	struct dma_chan			chan;
112*4882a593Smuzhiyun 	struct dma_async_tx_descriptor	desc;
113*4882a593Smuzhiyun 	struct tasklet_struct		tasklet;
114*4882a593Smuzhiyun 	unsigned int			chan_irq;
115*4882a593Smuzhiyun 	struct mxs_dma_ccw		*ccw;
116*4882a593Smuzhiyun 	dma_addr_t			ccw_phys;
117*4882a593Smuzhiyun 	int				desc_count;
118*4882a593Smuzhiyun 	enum dma_status			status;
119*4882a593Smuzhiyun 	unsigned int			flags;
120*4882a593Smuzhiyun 	bool				reset;
121*4882a593Smuzhiyun #define MXS_DMA_SG_LOOP			(1 << 0)
122*4882a593Smuzhiyun #define MXS_DMA_USE_SEMAPHORE		(1 << 1)
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun #define MXS_DMA_CHANNELS		16
126*4882a593Smuzhiyun #define MXS_DMA_CHANNELS_MASK		0xffff
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun enum mxs_dma_devtype {
129*4882a593Smuzhiyun 	MXS_DMA_APBH,
130*4882a593Smuzhiyun 	MXS_DMA_APBX,
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun enum mxs_dma_id {
134*4882a593Smuzhiyun 	IMX23_DMA,
135*4882a593Smuzhiyun 	IMX28_DMA,
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun struct mxs_dma_engine {
139*4882a593Smuzhiyun 	enum mxs_dma_id			dev_id;
140*4882a593Smuzhiyun 	enum mxs_dma_devtype		type;
141*4882a593Smuzhiyun 	void __iomem			*base;
142*4882a593Smuzhiyun 	struct clk			*clk;
143*4882a593Smuzhiyun 	struct dma_device		dma_device;
144*4882a593Smuzhiyun 	struct mxs_dma_chan		mxs_chans[MXS_DMA_CHANNELS];
145*4882a593Smuzhiyun 	struct platform_device		*pdev;
146*4882a593Smuzhiyun 	unsigned int			nr_channels;
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun struct mxs_dma_type {
150*4882a593Smuzhiyun 	enum mxs_dma_id id;
151*4882a593Smuzhiyun 	enum mxs_dma_devtype type;
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun static struct mxs_dma_type mxs_dma_types[] = {
155*4882a593Smuzhiyun 	{
156*4882a593Smuzhiyun 		.id = IMX23_DMA,
157*4882a593Smuzhiyun 		.type = MXS_DMA_APBH,
158*4882a593Smuzhiyun 	}, {
159*4882a593Smuzhiyun 		.id = IMX23_DMA,
160*4882a593Smuzhiyun 		.type = MXS_DMA_APBX,
161*4882a593Smuzhiyun 	}, {
162*4882a593Smuzhiyun 		.id = IMX28_DMA,
163*4882a593Smuzhiyun 		.type = MXS_DMA_APBH,
164*4882a593Smuzhiyun 	}, {
165*4882a593Smuzhiyun 		.id = IMX28_DMA,
166*4882a593Smuzhiyun 		.type = MXS_DMA_APBX,
167*4882a593Smuzhiyun 	}
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun static const struct of_device_id mxs_dma_dt_ids[] = {
171*4882a593Smuzhiyun 	{ .compatible = "fsl,imx23-dma-apbh", .data = &mxs_dma_types[0], },
172*4882a593Smuzhiyun 	{ .compatible = "fsl,imx23-dma-apbx", .data = &mxs_dma_types[1], },
173*4882a593Smuzhiyun 	{ .compatible = "fsl,imx28-dma-apbh", .data = &mxs_dma_types[2], },
174*4882a593Smuzhiyun 	{ .compatible = "fsl,imx28-dma-apbx", .data = &mxs_dma_types[3], },
175*4882a593Smuzhiyun 	{ /* sentinel */ }
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mxs_dma_dt_ids);
178*4882a593Smuzhiyun 
to_mxs_dma_chan(struct dma_chan * chan)179*4882a593Smuzhiyun static struct mxs_dma_chan *to_mxs_dma_chan(struct dma_chan *chan)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	return container_of(chan, struct mxs_dma_chan, chan);
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
mxs_dma_reset_chan(struct dma_chan * chan)184*4882a593Smuzhiyun static void mxs_dma_reset_chan(struct dma_chan *chan)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	struct mxs_dma_chan *mxs_chan = to_mxs_dma_chan(chan);
187*4882a593Smuzhiyun 	struct mxs_dma_engine *mxs_dma = mxs_chan->mxs_dma;
188*4882a593Smuzhiyun 	int chan_id = mxs_chan->chan.chan_id;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	/*
191*4882a593Smuzhiyun 	 * mxs dma channel resets can cause a channel stall. To recover from a
192*4882a593Smuzhiyun 	 * channel stall, we have to reset the whole DMA engine. To avoid this,
193*4882a593Smuzhiyun 	 * we use cyclic DMA with semaphores, that are enhanced in
194*4882a593Smuzhiyun 	 * mxs_dma_int_handler. To reset the channel, we can simply stop writing
195*4882a593Smuzhiyun 	 * into the semaphore counter.
196*4882a593Smuzhiyun 	 */
197*4882a593Smuzhiyun 	if (mxs_chan->flags & MXS_DMA_USE_SEMAPHORE &&
198*4882a593Smuzhiyun 			mxs_chan->flags & MXS_DMA_SG_LOOP) {
199*4882a593Smuzhiyun 		mxs_chan->reset = true;
200*4882a593Smuzhiyun 	} else if (dma_is_apbh(mxs_dma) && apbh_is_old(mxs_dma)) {
201*4882a593Smuzhiyun 		writel(1 << (chan_id + BP_APBH_CTRL0_RESET_CHANNEL),
202*4882a593Smuzhiyun 			mxs_dma->base + HW_APBHX_CTRL0 + STMP_OFFSET_REG_SET);
203*4882a593Smuzhiyun 	} else {
204*4882a593Smuzhiyun 		unsigned long elapsed = 0;
205*4882a593Smuzhiyun 		const unsigned long max_wait = 50000; /* 50ms */
206*4882a593Smuzhiyun 		void __iomem *reg_dbg1 = mxs_dma->base +
207*4882a593Smuzhiyun 				HW_APBX_CHn_DEBUG1(mxs_dma, chan_id);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 		/*
210*4882a593Smuzhiyun 		 * On i.MX28 APBX, the DMA channel can stop working if we reset
211*4882a593Smuzhiyun 		 * the channel while it is in READ_FLUSH (0x08) state.
212*4882a593Smuzhiyun 		 * We wait here until we leave the state. Then we trigger the
213*4882a593Smuzhiyun 		 * reset. Waiting a maximum of 50ms, the kernel shouldn't crash
214*4882a593Smuzhiyun 		 * because of this.
215*4882a593Smuzhiyun 		 */
216*4882a593Smuzhiyun 		while ((readl(reg_dbg1) & 0xf) == 0x8 && elapsed < max_wait) {
217*4882a593Smuzhiyun 			udelay(100);
218*4882a593Smuzhiyun 			elapsed += 100;
219*4882a593Smuzhiyun 		}
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 		if (elapsed >= max_wait)
222*4882a593Smuzhiyun 			dev_err(&mxs_chan->mxs_dma->pdev->dev,
223*4882a593Smuzhiyun 					"Failed waiting for the DMA channel %d to leave state READ_FLUSH, trying to reset channel in READ_FLUSH state now\n",
224*4882a593Smuzhiyun 					chan_id);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 		writel(1 << (chan_id + BP_APBHX_CHANNEL_CTRL_RESET_CHANNEL),
227*4882a593Smuzhiyun 			mxs_dma->base + HW_APBHX_CHANNEL_CTRL + STMP_OFFSET_REG_SET);
228*4882a593Smuzhiyun 	}
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	mxs_chan->status = DMA_COMPLETE;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun 
mxs_dma_enable_chan(struct dma_chan * chan)233*4882a593Smuzhiyun static void mxs_dma_enable_chan(struct dma_chan *chan)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun 	struct mxs_dma_chan *mxs_chan = to_mxs_dma_chan(chan);
236*4882a593Smuzhiyun 	struct mxs_dma_engine *mxs_dma = mxs_chan->mxs_dma;
237*4882a593Smuzhiyun 	int chan_id = mxs_chan->chan.chan_id;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	/* set cmd_addr up */
240*4882a593Smuzhiyun 	writel(mxs_chan->ccw_phys,
241*4882a593Smuzhiyun 		mxs_dma->base + HW_APBHX_CHn_NXTCMDAR(mxs_dma, chan_id));
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	/* write 1 to SEMA to kick off the channel */
244*4882a593Smuzhiyun 	if (mxs_chan->flags & MXS_DMA_USE_SEMAPHORE &&
245*4882a593Smuzhiyun 			mxs_chan->flags & MXS_DMA_SG_LOOP) {
246*4882a593Smuzhiyun 		/* A cyclic DMA consists of at least 2 segments, so initialize
247*4882a593Smuzhiyun 		 * the semaphore with 2 so we have enough time to add 1 to the
248*4882a593Smuzhiyun 		 * semaphore if we need to */
249*4882a593Smuzhiyun 		writel(2, mxs_dma->base + HW_APBHX_CHn_SEMA(mxs_dma, chan_id));
250*4882a593Smuzhiyun 	} else {
251*4882a593Smuzhiyun 		writel(1, mxs_dma->base + HW_APBHX_CHn_SEMA(mxs_dma, chan_id));
252*4882a593Smuzhiyun 	}
253*4882a593Smuzhiyun 	mxs_chan->reset = false;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun 
mxs_dma_disable_chan(struct dma_chan * chan)256*4882a593Smuzhiyun static void mxs_dma_disable_chan(struct dma_chan *chan)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	struct mxs_dma_chan *mxs_chan = to_mxs_dma_chan(chan);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	mxs_chan->status = DMA_COMPLETE;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun 
mxs_dma_pause_chan(struct dma_chan * chan)263*4882a593Smuzhiyun static int mxs_dma_pause_chan(struct dma_chan *chan)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun 	struct mxs_dma_chan *mxs_chan = to_mxs_dma_chan(chan);
266*4882a593Smuzhiyun 	struct mxs_dma_engine *mxs_dma = mxs_chan->mxs_dma;
267*4882a593Smuzhiyun 	int chan_id = mxs_chan->chan.chan_id;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	/* freeze the channel */
270*4882a593Smuzhiyun 	if (dma_is_apbh(mxs_dma) && apbh_is_old(mxs_dma))
271*4882a593Smuzhiyun 		writel(1 << chan_id,
272*4882a593Smuzhiyun 			mxs_dma->base + HW_APBHX_CTRL0 + STMP_OFFSET_REG_SET);
273*4882a593Smuzhiyun 	else
274*4882a593Smuzhiyun 		writel(1 << chan_id,
275*4882a593Smuzhiyun 			mxs_dma->base + HW_APBHX_CHANNEL_CTRL + STMP_OFFSET_REG_SET);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	mxs_chan->status = DMA_PAUSED;
278*4882a593Smuzhiyun 	return 0;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun 
mxs_dma_resume_chan(struct dma_chan * chan)281*4882a593Smuzhiyun static int mxs_dma_resume_chan(struct dma_chan *chan)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun 	struct mxs_dma_chan *mxs_chan = to_mxs_dma_chan(chan);
284*4882a593Smuzhiyun 	struct mxs_dma_engine *mxs_dma = mxs_chan->mxs_dma;
285*4882a593Smuzhiyun 	int chan_id = mxs_chan->chan.chan_id;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	/* unfreeze the channel */
288*4882a593Smuzhiyun 	if (dma_is_apbh(mxs_dma) && apbh_is_old(mxs_dma))
289*4882a593Smuzhiyun 		writel(1 << chan_id,
290*4882a593Smuzhiyun 			mxs_dma->base + HW_APBHX_CTRL0 + STMP_OFFSET_REG_CLR);
291*4882a593Smuzhiyun 	else
292*4882a593Smuzhiyun 		writel(1 << chan_id,
293*4882a593Smuzhiyun 			mxs_dma->base + HW_APBHX_CHANNEL_CTRL + STMP_OFFSET_REG_CLR);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	mxs_chan->status = DMA_IN_PROGRESS;
296*4882a593Smuzhiyun 	return 0;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun 
mxs_dma_tx_submit(struct dma_async_tx_descriptor * tx)299*4882a593Smuzhiyun static dma_cookie_t mxs_dma_tx_submit(struct dma_async_tx_descriptor *tx)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun 	return dma_cookie_assign(tx);
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun 
mxs_dma_tasklet(struct tasklet_struct * t)304*4882a593Smuzhiyun static void mxs_dma_tasklet(struct tasklet_struct *t)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	struct mxs_dma_chan *mxs_chan = from_tasklet(mxs_chan, t, tasklet);
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	dmaengine_desc_get_callback_invoke(&mxs_chan->desc, NULL);
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun 
mxs_dma_irq_to_chan(struct mxs_dma_engine * mxs_dma,int irq)311*4882a593Smuzhiyun static int mxs_dma_irq_to_chan(struct mxs_dma_engine *mxs_dma, int irq)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun 	int i;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	for (i = 0; i != mxs_dma->nr_channels; ++i)
316*4882a593Smuzhiyun 		if (mxs_dma->mxs_chans[i].chan_irq == irq)
317*4882a593Smuzhiyun 			return i;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	return -EINVAL;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun 
mxs_dma_int_handler(int irq,void * dev_id)322*4882a593Smuzhiyun static irqreturn_t mxs_dma_int_handler(int irq, void *dev_id)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun 	struct mxs_dma_engine *mxs_dma = dev_id;
325*4882a593Smuzhiyun 	struct mxs_dma_chan *mxs_chan;
326*4882a593Smuzhiyun 	u32 completed;
327*4882a593Smuzhiyun 	u32 err;
328*4882a593Smuzhiyun 	int chan = mxs_dma_irq_to_chan(mxs_dma, irq);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	if (chan < 0)
331*4882a593Smuzhiyun 		return IRQ_NONE;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	/* completion status */
334*4882a593Smuzhiyun 	completed = readl(mxs_dma->base + HW_APBHX_CTRL1);
335*4882a593Smuzhiyun 	completed = (completed >> chan) & 0x1;
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	/* Clear interrupt */
338*4882a593Smuzhiyun 	writel((1 << chan),
339*4882a593Smuzhiyun 			mxs_dma->base + HW_APBHX_CTRL1 + STMP_OFFSET_REG_CLR);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	/* error status */
342*4882a593Smuzhiyun 	err = readl(mxs_dma->base + HW_APBHX_CTRL2);
343*4882a593Smuzhiyun 	err &= (1 << (MXS_DMA_CHANNELS + chan)) | (1 << chan);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	/*
346*4882a593Smuzhiyun 	 * error status bit is in the upper 16 bits, error irq bit in the lower
347*4882a593Smuzhiyun 	 * 16 bits. We transform it into a simpler error code:
348*4882a593Smuzhiyun 	 * err: 0x00 = no error, 0x01 = TERMINATION, 0x02 = BUS_ERROR
349*4882a593Smuzhiyun 	 */
350*4882a593Smuzhiyun 	err = (err >> (MXS_DMA_CHANNELS + chan)) + (err >> chan);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	/* Clear error irq */
353*4882a593Smuzhiyun 	writel((1 << chan),
354*4882a593Smuzhiyun 			mxs_dma->base + HW_APBHX_CTRL2 + STMP_OFFSET_REG_CLR);
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	/*
357*4882a593Smuzhiyun 	 * When both completion and error of termination bits set at the
358*4882a593Smuzhiyun 	 * same time, we do not take it as an error.  IOW, it only becomes
359*4882a593Smuzhiyun 	 * an error we need to handle here in case of either it's a bus
360*4882a593Smuzhiyun 	 * error or a termination error with no completion. 0x01 is termination
361*4882a593Smuzhiyun 	 * error, so we can subtract err & completed to get the real error case.
362*4882a593Smuzhiyun 	 */
363*4882a593Smuzhiyun 	err -= err & completed;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	mxs_chan = &mxs_dma->mxs_chans[chan];
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	if (err) {
368*4882a593Smuzhiyun 		dev_dbg(mxs_dma->dma_device.dev,
369*4882a593Smuzhiyun 			"%s: error in channel %d\n", __func__,
370*4882a593Smuzhiyun 			chan);
371*4882a593Smuzhiyun 		mxs_chan->status = DMA_ERROR;
372*4882a593Smuzhiyun 		mxs_dma_reset_chan(&mxs_chan->chan);
373*4882a593Smuzhiyun 	} else if (mxs_chan->status != DMA_COMPLETE) {
374*4882a593Smuzhiyun 		if (mxs_chan->flags & MXS_DMA_SG_LOOP) {
375*4882a593Smuzhiyun 			mxs_chan->status = DMA_IN_PROGRESS;
376*4882a593Smuzhiyun 			if (mxs_chan->flags & MXS_DMA_USE_SEMAPHORE)
377*4882a593Smuzhiyun 				writel(1, mxs_dma->base +
378*4882a593Smuzhiyun 					HW_APBHX_CHn_SEMA(mxs_dma, chan));
379*4882a593Smuzhiyun 		} else {
380*4882a593Smuzhiyun 			mxs_chan->status = DMA_COMPLETE;
381*4882a593Smuzhiyun 		}
382*4882a593Smuzhiyun 	}
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	if (mxs_chan->status == DMA_COMPLETE) {
385*4882a593Smuzhiyun 		if (mxs_chan->reset)
386*4882a593Smuzhiyun 			return IRQ_HANDLED;
387*4882a593Smuzhiyun 		dma_cookie_complete(&mxs_chan->desc);
388*4882a593Smuzhiyun 	}
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	/* schedule tasklet on this channel */
391*4882a593Smuzhiyun 	tasklet_schedule(&mxs_chan->tasklet);
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	return IRQ_HANDLED;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun 
mxs_dma_alloc_chan_resources(struct dma_chan * chan)396*4882a593Smuzhiyun static int mxs_dma_alloc_chan_resources(struct dma_chan *chan)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun 	struct mxs_dma_chan *mxs_chan = to_mxs_dma_chan(chan);
399*4882a593Smuzhiyun 	struct mxs_dma_engine *mxs_dma = mxs_chan->mxs_dma;
400*4882a593Smuzhiyun 	int ret;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	mxs_chan->ccw = dma_alloc_coherent(mxs_dma->dma_device.dev,
403*4882a593Smuzhiyun 					   CCW_BLOCK_SIZE,
404*4882a593Smuzhiyun 					   &mxs_chan->ccw_phys, GFP_KERNEL);
405*4882a593Smuzhiyun 	if (!mxs_chan->ccw) {
406*4882a593Smuzhiyun 		ret = -ENOMEM;
407*4882a593Smuzhiyun 		goto err_alloc;
408*4882a593Smuzhiyun 	}
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	ret = request_irq(mxs_chan->chan_irq, mxs_dma_int_handler,
411*4882a593Smuzhiyun 			  0, "mxs-dma", mxs_dma);
412*4882a593Smuzhiyun 	if (ret)
413*4882a593Smuzhiyun 		goto err_irq;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	ret = clk_prepare_enable(mxs_dma->clk);
416*4882a593Smuzhiyun 	if (ret)
417*4882a593Smuzhiyun 		goto err_clk;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	mxs_dma_reset_chan(chan);
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	dma_async_tx_descriptor_init(&mxs_chan->desc, chan);
422*4882a593Smuzhiyun 	mxs_chan->desc.tx_submit = mxs_dma_tx_submit;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	/* the descriptor is ready */
425*4882a593Smuzhiyun 	async_tx_ack(&mxs_chan->desc);
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	return 0;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun err_clk:
430*4882a593Smuzhiyun 	free_irq(mxs_chan->chan_irq, mxs_dma);
431*4882a593Smuzhiyun err_irq:
432*4882a593Smuzhiyun 	dma_free_coherent(mxs_dma->dma_device.dev, CCW_BLOCK_SIZE,
433*4882a593Smuzhiyun 			mxs_chan->ccw, mxs_chan->ccw_phys);
434*4882a593Smuzhiyun err_alloc:
435*4882a593Smuzhiyun 	return ret;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun 
mxs_dma_free_chan_resources(struct dma_chan * chan)438*4882a593Smuzhiyun static void mxs_dma_free_chan_resources(struct dma_chan *chan)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun 	struct mxs_dma_chan *mxs_chan = to_mxs_dma_chan(chan);
441*4882a593Smuzhiyun 	struct mxs_dma_engine *mxs_dma = mxs_chan->mxs_dma;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	mxs_dma_disable_chan(chan);
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	free_irq(mxs_chan->chan_irq, mxs_dma);
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	dma_free_coherent(mxs_dma->dma_device.dev, CCW_BLOCK_SIZE,
448*4882a593Smuzhiyun 			mxs_chan->ccw, mxs_chan->ccw_phys);
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	clk_disable_unprepare(mxs_dma->clk);
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun /*
454*4882a593Smuzhiyun  * How to use the flags for ->device_prep_slave_sg() :
455*4882a593Smuzhiyun  *    [1] If there is only one DMA command in the DMA chain, the code should be:
456*4882a593Smuzhiyun  *            ......
457*4882a593Smuzhiyun  *            ->device_prep_slave_sg(DMA_CTRL_ACK);
458*4882a593Smuzhiyun  *            ......
459*4882a593Smuzhiyun  *    [2] If there are two DMA commands in the DMA chain, the code should be
460*4882a593Smuzhiyun  *            ......
461*4882a593Smuzhiyun  *            ->device_prep_slave_sg(0);
462*4882a593Smuzhiyun  *            ......
463*4882a593Smuzhiyun  *            ->device_prep_slave_sg(DMA_CTRL_ACK);
464*4882a593Smuzhiyun  *            ......
465*4882a593Smuzhiyun  *    [3] If there are more than two DMA commands in the DMA chain, the code
466*4882a593Smuzhiyun  *        should be:
467*4882a593Smuzhiyun  *            ......
468*4882a593Smuzhiyun  *            ->device_prep_slave_sg(0);                                // First
469*4882a593Smuzhiyun  *            ......
470*4882a593Smuzhiyun  *            ->device_prep_slave_sg(DMA_CTRL_ACK]);
471*4882a593Smuzhiyun  *            ......
472*4882a593Smuzhiyun  *            ->device_prep_slave_sg(DMA_CTRL_ACK); // Last
473*4882a593Smuzhiyun  *            ......
474*4882a593Smuzhiyun  */
mxs_dma_prep_slave_sg(struct dma_chan * chan,struct scatterlist * sgl,unsigned int sg_len,enum dma_transfer_direction direction,unsigned long flags,void * context)475*4882a593Smuzhiyun static struct dma_async_tx_descriptor *mxs_dma_prep_slave_sg(
476*4882a593Smuzhiyun 		struct dma_chan *chan, struct scatterlist *sgl,
477*4882a593Smuzhiyun 		unsigned int sg_len, enum dma_transfer_direction direction,
478*4882a593Smuzhiyun 		unsigned long flags, void *context)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun 	struct mxs_dma_chan *mxs_chan = to_mxs_dma_chan(chan);
481*4882a593Smuzhiyun 	struct mxs_dma_engine *mxs_dma = mxs_chan->mxs_dma;
482*4882a593Smuzhiyun 	struct mxs_dma_ccw *ccw;
483*4882a593Smuzhiyun 	struct scatterlist *sg;
484*4882a593Smuzhiyun 	u32 i, j;
485*4882a593Smuzhiyun 	u32 *pio;
486*4882a593Smuzhiyun 	int idx = 0;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	if (mxs_chan->status == DMA_IN_PROGRESS)
489*4882a593Smuzhiyun 		idx = mxs_chan->desc_count;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	if (sg_len + idx > NUM_CCW) {
492*4882a593Smuzhiyun 		dev_err(mxs_dma->dma_device.dev,
493*4882a593Smuzhiyun 				"maximum number of sg exceeded: %d > %d\n",
494*4882a593Smuzhiyun 				sg_len, NUM_CCW);
495*4882a593Smuzhiyun 		goto err_out;
496*4882a593Smuzhiyun 	}
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	mxs_chan->status = DMA_IN_PROGRESS;
499*4882a593Smuzhiyun 	mxs_chan->flags = 0;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	/*
502*4882a593Smuzhiyun 	 * If the sg is prepared with append flag set, the sg
503*4882a593Smuzhiyun 	 * will be appended to the last prepared sg.
504*4882a593Smuzhiyun 	 */
505*4882a593Smuzhiyun 	if (idx) {
506*4882a593Smuzhiyun 		BUG_ON(idx < 1);
507*4882a593Smuzhiyun 		ccw = &mxs_chan->ccw[idx - 1];
508*4882a593Smuzhiyun 		ccw->next = mxs_chan->ccw_phys + sizeof(*ccw) * idx;
509*4882a593Smuzhiyun 		ccw->bits |= CCW_CHAIN;
510*4882a593Smuzhiyun 		ccw->bits &= ~CCW_IRQ;
511*4882a593Smuzhiyun 		ccw->bits &= ~CCW_DEC_SEM;
512*4882a593Smuzhiyun 	} else {
513*4882a593Smuzhiyun 		idx = 0;
514*4882a593Smuzhiyun 	}
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	if (direction == DMA_TRANS_NONE) {
517*4882a593Smuzhiyun 		ccw = &mxs_chan->ccw[idx++];
518*4882a593Smuzhiyun 		pio = (u32 *) sgl;
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 		for (j = 0; j < sg_len;)
521*4882a593Smuzhiyun 			ccw->pio_words[j++] = *pio++;
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 		ccw->bits = 0;
524*4882a593Smuzhiyun 		ccw->bits |= CCW_IRQ;
525*4882a593Smuzhiyun 		ccw->bits |= CCW_DEC_SEM;
526*4882a593Smuzhiyun 		if (flags & MXS_DMA_CTRL_WAIT4END)
527*4882a593Smuzhiyun 			ccw->bits |= CCW_WAIT4END;
528*4882a593Smuzhiyun 		ccw->bits |= CCW_HALT_ON_TERM;
529*4882a593Smuzhiyun 		ccw->bits |= CCW_TERM_FLUSH;
530*4882a593Smuzhiyun 		ccw->bits |= BF_CCW(sg_len, PIO_NUM);
531*4882a593Smuzhiyun 		ccw->bits |= BF_CCW(MXS_DMA_CMD_NO_XFER, COMMAND);
532*4882a593Smuzhiyun 		if (flags & MXS_DMA_CTRL_WAIT4RDY)
533*4882a593Smuzhiyun 			ccw->bits |= CCW_WAIT4RDY;
534*4882a593Smuzhiyun 	} else {
535*4882a593Smuzhiyun 		for_each_sg(sgl, sg, sg_len, i) {
536*4882a593Smuzhiyun 			if (sg_dma_len(sg) > MAX_XFER_BYTES) {
537*4882a593Smuzhiyun 				dev_err(mxs_dma->dma_device.dev, "maximum bytes for sg entry exceeded: %d > %d\n",
538*4882a593Smuzhiyun 						sg_dma_len(sg), MAX_XFER_BYTES);
539*4882a593Smuzhiyun 				goto err_out;
540*4882a593Smuzhiyun 			}
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 			ccw = &mxs_chan->ccw[idx++];
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 			ccw->next = mxs_chan->ccw_phys + sizeof(*ccw) * idx;
545*4882a593Smuzhiyun 			ccw->bufaddr = sg->dma_address;
546*4882a593Smuzhiyun 			ccw->xfer_bytes = sg_dma_len(sg);
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 			ccw->bits = 0;
549*4882a593Smuzhiyun 			ccw->bits |= CCW_CHAIN;
550*4882a593Smuzhiyun 			ccw->bits |= CCW_HALT_ON_TERM;
551*4882a593Smuzhiyun 			ccw->bits |= CCW_TERM_FLUSH;
552*4882a593Smuzhiyun 			ccw->bits |= BF_CCW(direction == DMA_DEV_TO_MEM ?
553*4882a593Smuzhiyun 					MXS_DMA_CMD_WRITE : MXS_DMA_CMD_READ,
554*4882a593Smuzhiyun 					COMMAND);
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 			if (i + 1 == sg_len) {
557*4882a593Smuzhiyun 				ccw->bits &= ~CCW_CHAIN;
558*4882a593Smuzhiyun 				ccw->bits |= CCW_IRQ;
559*4882a593Smuzhiyun 				ccw->bits |= CCW_DEC_SEM;
560*4882a593Smuzhiyun 				if (flags & MXS_DMA_CTRL_WAIT4END)
561*4882a593Smuzhiyun 					ccw->bits |= CCW_WAIT4END;
562*4882a593Smuzhiyun 			}
563*4882a593Smuzhiyun 		}
564*4882a593Smuzhiyun 	}
565*4882a593Smuzhiyun 	mxs_chan->desc_count = idx;
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	return &mxs_chan->desc;
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun err_out:
570*4882a593Smuzhiyun 	mxs_chan->status = DMA_ERROR;
571*4882a593Smuzhiyun 	return NULL;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun 
mxs_dma_prep_dma_cyclic(struct dma_chan * chan,dma_addr_t dma_addr,size_t buf_len,size_t period_len,enum dma_transfer_direction direction,unsigned long flags)574*4882a593Smuzhiyun static struct dma_async_tx_descriptor *mxs_dma_prep_dma_cyclic(
575*4882a593Smuzhiyun 		struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len,
576*4882a593Smuzhiyun 		size_t period_len, enum dma_transfer_direction direction,
577*4882a593Smuzhiyun 		unsigned long flags)
578*4882a593Smuzhiyun {
579*4882a593Smuzhiyun 	struct mxs_dma_chan *mxs_chan = to_mxs_dma_chan(chan);
580*4882a593Smuzhiyun 	struct mxs_dma_engine *mxs_dma = mxs_chan->mxs_dma;
581*4882a593Smuzhiyun 	u32 num_periods = buf_len / period_len;
582*4882a593Smuzhiyun 	u32 i = 0, buf = 0;
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	if (mxs_chan->status == DMA_IN_PROGRESS)
585*4882a593Smuzhiyun 		return NULL;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	mxs_chan->status = DMA_IN_PROGRESS;
588*4882a593Smuzhiyun 	mxs_chan->flags |= MXS_DMA_SG_LOOP;
589*4882a593Smuzhiyun 	mxs_chan->flags |= MXS_DMA_USE_SEMAPHORE;
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	if (num_periods > NUM_CCW) {
592*4882a593Smuzhiyun 		dev_err(mxs_dma->dma_device.dev,
593*4882a593Smuzhiyun 				"maximum number of sg exceeded: %d > %d\n",
594*4882a593Smuzhiyun 				num_periods, NUM_CCW);
595*4882a593Smuzhiyun 		goto err_out;
596*4882a593Smuzhiyun 	}
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	if (period_len > MAX_XFER_BYTES) {
599*4882a593Smuzhiyun 		dev_err(mxs_dma->dma_device.dev,
600*4882a593Smuzhiyun 				"maximum period size exceeded: %zu > %d\n",
601*4882a593Smuzhiyun 				period_len, MAX_XFER_BYTES);
602*4882a593Smuzhiyun 		goto err_out;
603*4882a593Smuzhiyun 	}
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	while (buf < buf_len) {
606*4882a593Smuzhiyun 		struct mxs_dma_ccw *ccw = &mxs_chan->ccw[i];
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 		if (i + 1 == num_periods)
609*4882a593Smuzhiyun 			ccw->next = mxs_chan->ccw_phys;
610*4882a593Smuzhiyun 		else
611*4882a593Smuzhiyun 			ccw->next = mxs_chan->ccw_phys + sizeof(*ccw) * (i + 1);
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 		ccw->bufaddr = dma_addr;
614*4882a593Smuzhiyun 		ccw->xfer_bytes = period_len;
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 		ccw->bits = 0;
617*4882a593Smuzhiyun 		ccw->bits |= CCW_CHAIN;
618*4882a593Smuzhiyun 		ccw->bits |= CCW_IRQ;
619*4882a593Smuzhiyun 		ccw->bits |= CCW_HALT_ON_TERM;
620*4882a593Smuzhiyun 		ccw->bits |= CCW_TERM_FLUSH;
621*4882a593Smuzhiyun 		ccw->bits |= CCW_DEC_SEM;
622*4882a593Smuzhiyun 		ccw->bits |= BF_CCW(direction == DMA_DEV_TO_MEM ?
623*4882a593Smuzhiyun 				MXS_DMA_CMD_WRITE : MXS_DMA_CMD_READ, COMMAND);
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 		dma_addr += period_len;
626*4882a593Smuzhiyun 		buf += period_len;
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 		i++;
629*4882a593Smuzhiyun 	}
630*4882a593Smuzhiyun 	mxs_chan->desc_count = i;
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	return &mxs_chan->desc;
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun err_out:
635*4882a593Smuzhiyun 	mxs_chan->status = DMA_ERROR;
636*4882a593Smuzhiyun 	return NULL;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun 
mxs_dma_terminate_all(struct dma_chan * chan)639*4882a593Smuzhiyun static int mxs_dma_terminate_all(struct dma_chan *chan)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun 	mxs_dma_reset_chan(chan);
642*4882a593Smuzhiyun 	mxs_dma_disable_chan(chan);
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	return 0;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun 
mxs_dma_tx_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * txstate)647*4882a593Smuzhiyun static enum dma_status mxs_dma_tx_status(struct dma_chan *chan,
648*4882a593Smuzhiyun 			dma_cookie_t cookie, struct dma_tx_state *txstate)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun 	struct mxs_dma_chan *mxs_chan = to_mxs_dma_chan(chan);
651*4882a593Smuzhiyun 	struct mxs_dma_engine *mxs_dma = mxs_chan->mxs_dma;
652*4882a593Smuzhiyun 	u32 residue = 0;
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	if (mxs_chan->status == DMA_IN_PROGRESS &&
655*4882a593Smuzhiyun 			mxs_chan->flags & MXS_DMA_SG_LOOP) {
656*4882a593Smuzhiyun 		struct mxs_dma_ccw *last_ccw;
657*4882a593Smuzhiyun 		u32 bar;
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 		last_ccw = &mxs_chan->ccw[mxs_chan->desc_count - 1];
660*4882a593Smuzhiyun 		residue = last_ccw->xfer_bytes + last_ccw->bufaddr;
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 		bar = readl(mxs_dma->base +
663*4882a593Smuzhiyun 				HW_APBHX_CHn_BAR(mxs_dma, chan->chan_id));
664*4882a593Smuzhiyun 		residue -= bar;
665*4882a593Smuzhiyun 	}
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	dma_set_tx_state(txstate, chan->completed_cookie, chan->cookie,
668*4882a593Smuzhiyun 			residue);
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	return mxs_chan->status;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun 
mxs_dma_init(struct mxs_dma_engine * mxs_dma)673*4882a593Smuzhiyun static int mxs_dma_init(struct mxs_dma_engine *mxs_dma)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun 	int ret;
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	ret = clk_prepare_enable(mxs_dma->clk);
678*4882a593Smuzhiyun 	if (ret)
679*4882a593Smuzhiyun 		return ret;
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	ret = stmp_reset_block(mxs_dma->base);
682*4882a593Smuzhiyun 	if (ret)
683*4882a593Smuzhiyun 		goto err_out;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	/* enable apbh burst */
686*4882a593Smuzhiyun 	if (dma_is_apbh(mxs_dma)) {
687*4882a593Smuzhiyun 		writel(BM_APBH_CTRL0_APB_BURST_EN,
688*4882a593Smuzhiyun 			mxs_dma->base + HW_APBHX_CTRL0 + STMP_OFFSET_REG_SET);
689*4882a593Smuzhiyun 		writel(BM_APBH_CTRL0_APB_BURST8_EN,
690*4882a593Smuzhiyun 			mxs_dma->base + HW_APBHX_CTRL0 + STMP_OFFSET_REG_SET);
691*4882a593Smuzhiyun 	}
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	/* enable irq for all the channels */
694*4882a593Smuzhiyun 	writel(MXS_DMA_CHANNELS_MASK << MXS_DMA_CHANNELS,
695*4882a593Smuzhiyun 		mxs_dma->base + HW_APBHX_CTRL1 + STMP_OFFSET_REG_SET);
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun err_out:
698*4882a593Smuzhiyun 	clk_disable_unprepare(mxs_dma->clk);
699*4882a593Smuzhiyun 	return ret;
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun struct mxs_dma_filter_param {
703*4882a593Smuzhiyun 	unsigned int chan_id;
704*4882a593Smuzhiyun };
705*4882a593Smuzhiyun 
mxs_dma_filter_fn(struct dma_chan * chan,void * fn_param)706*4882a593Smuzhiyun static bool mxs_dma_filter_fn(struct dma_chan *chan, void *fn_param)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun 	struct mxs_dma_filter_param *param = fn_param;
709*4882a593Smuzhiyun 	struct mxs_dma_chan *mxs_chan = to_mxs_dma_chan(chan);
710*4882a593Smuzhiyun 	struct mxs_dma_engine *mxs_dma = mxs_chan->mxs_dma;
711*4882a593Smuzhiyun 	int chan_irq;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	if (chan->chan_id != param->chan_id)
714*4882a593Smuzhiyun 		return false;
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	chan_irq = platform_get_irq(mxs_dma->pdev, param->chan_id);
717*4882a593Smuzhiyun 	if (chan_irq < 0)
718*4882a593Smuzhiyun 		return false;
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	mxs_chan->chan_irq = chan_irq;
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	return true;
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun 
mxs_dma_xlate(struct of_phandle_args * dma_spec,struct of_dma * ofdma)725*4882a593Smuzhiyun static struct dma_chan *mxs_dma_xlate(struct of_phandle_args *dma_spec,
726*4882a593Smuzhiyun 			       struct of_dma *ofdma)
727*4882a593Smuzhiyun {
728*4882a593Smuzhiyun 	struct mxs_dma_engine *mxs_dma = ofdma->of_dma_data;
729*4882a593Smuzhiyun 	dma_cap_mask_t mask = mxs_dma->dma_device.cap_mask;
730*4882a593Smuzhiyun 	struct mxs_dma_filter_param param;
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	if (dma_spec->args_count != 1)
733*4882a593Smuzhiyun 		return NULL;
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	param.chan_id = dma_spec->args[0];
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	if (param.chan_id >= mxs_dma->nr_channels)
738*4882a593Smuzhiyun 		return NULL;
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	return __dma_request_channel(&mask, mxs_dma_filter_fn, &param,
741*4882a593Smuzhiyun 				     ofdma->of_node);
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun 
mxs_dma_probe(struct platform_device * pdev)744*4882a593Smuzhiyun static int mxs_dma_probe(struct platform_device *pdev)
745*4882a593Smuzhiyun {
746*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
747*4882a593Smuzhiyun 	const struct mxs_dma_type *dma_type;
748*4882a593Smuzhiyun 	struct mxs_dma_engine *mxs_dma;
749*4882a593Smuzhiyun 	struct resource *iores;
750*4882a593Smuzhiyun 	int ret, i;
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	mxs_dma = devm_kzalloc(&pdev->dev, sizeof(*mxs_dma), GFP_KERNEL);
753*4882a593Smuzhiyun 	if (!mxs_dma)
754*4882a593Smuzhiyun 		return -ENOMEM;
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	ret = of_property_read_u32(np, "dma-channels", &mxs_dma->nr_channels);
757*4882a593Smuzhiyun 	if (ret) {
758*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to read dma-channels\n");
759*4882a593Smuzhiyun 		return ret;
760*4882a593Smuzhiyun 	}
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	dma_type = (struct mxs_dma_type *)of_device_get_match_data(&pdev->dev);
763*4882a593Smuzhiyun 	mxs_dma->type = dma_type->type;
764*4882a593Smuzhiyun 	mxs_dma->dev_id = dma_type->id;
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
767*4882a593Smuzhiyun 	mxs_dma->base = devm_ioremap_resource(&pdev->dev, iores);
768*4882a593Smuzhiyun 	if (IS_ERR(mxs_dma->base))
769*4882a593Smuzhiyun 		return PTR_ERR(mxs_dma->base);
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	mxs_dma->clk = devm_clk_get(&pdev->dev, NULL);
772*4882a593Smuzhiyun 	if (IS_ERR(mxs_dma->clk))
773*4882a593Smuzhiyun 		return PTR_ERR(mxs_dma->clk);
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	dma_cap_set(DMA_SLAVE, mxs_dma->dma_device.cap_mask);
776*4882a593Smuzhiyun 	dma_cap_set(DMA_CYCLIC, mxs_dma->dma_device.cap_mask);
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	INIT_LIST_HEAD(&mxs_dma->dma_device.channels);
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	/* Initialize channel parameters */
781*4882a593Smuzhiyun 	for (i = 0; i < MXS_DMA_CHANNELS; i++) {
782*4882a593Smuzhiyun 		struct mxs_dma_chan *mxs_chan = &mxs_dma->mxs_chans[i];
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 		mxs_chan->mxs_dma = mxs_dma;
785*4882a593Smuzhiyun 		mxs_chan->chan.device = &mxs_dma->dma_device;
786*4882a593Smuzhiyun 		dma_cookie_init(&mxs_chan->chan);
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 		tasklet_setup(&mxs_chan->tasklet, mxs_dma_tasklet);
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 		/* Add the channel to mxs_chan list */
792*4882a593Smuzhiyun 		list_add_tail(&mxs_chan->chan.device_node,
793*4882a593Smuzhiyun 			&mxs_dma->dma_device.channels);
794*4882a593Smuzhiyun 	}
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	ret = mxs_dma_init(mxs_dma);
797*4882a593Smuzhiyun 	if (ret)
798*4882a593Smuzhiyun 		return ret;
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	mxs_dma->pdev = pdev;
801*4882a593Smuzhiyun 	mxs_dma->dma_device.dev = &pdev->dev;
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	/* mxs_dma gets 65535 bytes maximum sg size */
804*4882a593Smuzhiyun 	dma_set_max_seg_size(mxs_dma->dma_device.dev, MAX_XFER_BYTES);
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	mxs_dma->dma_device.device_alloc_chan_resources = mxs_dma_alloc_chan_resources;
807*4882a593Smuzhiyun 	mxs_dma->dma_device.device_free_chan_resources = mxs_dma_free_chan_resources;
808*4882a593Smuzhiyun 	mxs_dma->dma_device.device_tx_status = mxs_dma_tx_status;
809*4882a593Smuzhiyun 	mxs_dma->dma_device.device_prep_slave_sg = mxs_dma_prep_slave_sg;
810*4882a593Smuzhiyun 	mxs_dma->dma_device.device_prep_dma_cyclic = mxs_dma_prep_dma_cyclic;
811*4882a593Smuzhiyun 	mxs_dma->dma_device.device_pause = mxs_dma_pause_chan;
812*4882a593Smuzhiyun 	mxs_dma->dma_device.device_resume = mxs_dma_resume_chan;
813*4882a593Smuzhiyun 	mxs_dma->dma_device.device_terminate_all = mxs_dma_terminate_all;
814*4882a593Smuzhiyun 	mxs_dma->dma_device.src_addr_widths = BIT(DMA_SLAVE_BUSWIDTH_4_BYTES);
815*4882a593Smuzhiyun 	mxs_dma->dma_device.dst_addr_widths = BIT(DMA_SLAVE_BUSWIDTH_4_BYTES);
816*4882a593Smuzhiyun 	mxs_dma->dma_device.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
817*4882a593Smuzhiyun 	mxs_dma->dma_device.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
818*4882a593Smuzhiyun 	mxs_dma->dma_device.device_issue_pending = mxs_dma_enable_chan;
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	ret = dmaenginem_async_device_register(&mxs_dma->dma_device);
821*4882a593Smuzhiyun 	if (ret) {
822*4882a593Smuzhiyun 		dev_err(mxs_dma->dma_device.dev, "unable to register\n");
823*4882a593Smuzhiyun 		return ret;
824*4882a593Smuzhiyun 	}
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	ret = of_dma_controller_register(np, mxs_dma_xlate, mxs_dma);
827*4882a593Smuzhiyun 	if (ret) {
828*4882a593Smuzhiyun 		dev_err(mxs_dma->dma_device.dev,
829*4882a593Smuzhiyun 			"failed to register controller\n");
830*4882a593Smuzhiyun 	}
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	dev_info(mxs_dma->dma_device.dev, "initialized\n");
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	return 0;
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun static struct platform_driver mxs_dma_driver = {
838*4882a593Smuzhiyun 	.driver		= {
839*4882a593Smuzhiyun 		.name	= "mxs-dma",
840*4882a593Smuzhiyun 		.of_match_table = mxs_dma_dt_ids,
841*4882a593Smuzhiyun 	},
842*4882a593Smuzhiyun 	.probe = mxs_dma_probe,
843*4882a593Smuzhiyun };
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun builtin_platform_driver(mxs_dma_driver);
846