1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * MOXA ART SoCs DMA Engine support.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2013 Jonas Jensen
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Jonas Jensen <jonas.jensen@gmail.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public
9*4882a593Smuzhiyun * License version 2. This program is licensed "as is" without any
10*4882a593Smuzhiyun * warranty of any kind, whether express or implied.
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/dmaengine.h>
14*4882a593Smuzhiyun #include <linux/dma-mapping.h>
15*4882a593Smuzhiyun #include <linux/err.h>
16*4882a593Smuzhiyun #include <linux/init.h>
17*4882a593Smuzhiyun #include <linux/interrupt.h>
18*4882a593Smuzhiyun #include <linux/list.h>
19*4882a593Smuzhiyun #include <linux/module.h>
20*4882a593Smuzhiyun #include <linux/platform_device.h>
21*4882a593Smuzhiyun #include <linux/slab.h>
22*4882a593Smuzhiyun #include <linux/spinlock.h>
23*4882a593Smuzhiyun #include <linux/of_address.h>
24*4882a593Smuzhiyun #include <linux/of_irq.h>
25*4882a593Smuzhiyun #include <linux/of_dma.h>
26*4882a593Smuzhiyun #include <linux/bitops.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include <asm/cacheflush.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #include "dmaengine.h"
31*4882a593Smuzhiyun #include "virt-dma.h"
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define APB_DMA_MAX_CHANNEL 4
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define REG_OFF_ADDRESS_SOURCE 0
36*4882a593Smuzhiyun #define REG_OFF_ADDRESS_DEST 4
37*4882a593Smuzhiyun #define REG_OFF_CYCLES 8
38*4882a593Smuzhiyun #define REG_OFF_CTRL 12
39*4882a593Smuzhiyun #define REG_OFF_CHAN_SIZE 16
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define APB_DMA_ENABLE BIT(0)
42*4882a593Smuzhiyun #define APB_DMA_FIN_INT_STS BIT(1)
43*4882a593Smuzhiyun #define APB_DMA_FIN_INT_EN BIT(2)
44*4882a593Smuzhiyun #define APB_DMA_BURST_MODE BIT(3)
45*4882a593Smuzhiyun #define APB_DMA_ERR_INT_STS BIT(4)
46*4882a593Smuzhiyun #define APB_DMA_ERR_INT_EN BIT(5)
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /*
49*4882a593Smuzhiyun * Unset: APB
50*4882a593Smuzhiyun * Set: AHB
51*4882a593Smuzhiyun */
52*4882a593Smuzhiyun #define APB_DMA_SOURCE_SELECT 0x40
53*4882a593Smuzhiyun #define APB_DMA_DEST_SELECT 0x80
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define APB_DMA_SOURCE 0x100
56*4882a593Smuzhiyun #define APB_DMA_DEST 0x1000
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define APB_DMA_SOURCE_MASK 0x700
59*4882a593Smuzhiyun #define APB_DMA_DEST_MASK 0x7000
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /*
62*4882a593Smuzhiyun * 000: No increment
63*4882a593Smuzhiyun * 001: +1 (Burst=0), +4 (Burst=1)
64*4882a593Smuzhiyun * 010: +2 (Burst=0), +8 (Burst=1)
65*4882a593Smuzhiyun * 011: +4 (Burst=0), +16 (Burst=1)
66*4882a593Smuzhiyun * 101: -1 (Burst=0), -4 (Burst=1)
67*4882a593Smuzhiyun * 110: -2 (Burst=0), -8 (Burst=1)
68*4882a593Smuzhiyun * 111: -4 (Burst=0), -16 (Burst=1)
69*4882a593Smuzhiyun */
70*4882a593Smuzhiyun #define APB_DMA_SOURCE_INC_0 0
71*4882a593Smuzhiyun #define APB_DMA_SOURCE_INC_1_4 0x100
72*4882a593Smuzhiyun #define APB_DMA_SOURCE_INC_2_8 0x200
73*4882a593Smuzhiyun #define APB_DMA_SOURCE_INC_4_16 0x300
74*4882a593Smuzhiyun #define APB_DMA_SOURCE_DEC_1_4 0x500
75*4882a593Smuzhiyun #define APB_DMA_SOURCE_DEC_2_8 0x600
76*4882a593Smuzhiyun #define APB_DMA_SOURCE_DEC_4_16 0x700
77*4882a593Smuzhiyun #define APB_DMA_DEST_INC_0 0
78*4882a593Smuzhiyun #define APB_DMA_DEST_INC_1_4 0x1000
79*4882a593Smuzhiyun #define APB_DMA_DEST_INC_2_8 0x2000
80*4882a593Smuzhiyun #define APB_DMA_DEST_INC_4_16 0x3000
81*4882a593Smuzhiyun #define APB_DMA_DEST_DEC_1_4 0x5000
82*4882a593Smuzhiyun #define APB_DMA_DEST_DEC_2_8 0x6000
83*4882a593Smuzhiyun #define APB_DMA_DEST_DEC_4_16 0x7000
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /*
86*4882a593Smuzhiyun * Request signal select source/destination address for DMA hardware handshake.
87*4882a593Smuzhiyun *
88*4882a593Smuzhiyun * The request line number is a property of the DMA controller itself,
89*4882a593Smuzhiyun * e.g. MMC must always request channels where dma_slave_config->slave_id is 5.
90*4882a593Smuzhiyun *
91*4882a593Smuzhiyun * 0: No request / Grant signal
92*4882a593Smuzhiyun * 1-15: Request / Grant signal
93*4882a593Smuzhiyun */
94*4882a593Smuzhiyun #define APB_DMA_SOURCE_REQ_NO 0x1000000
95*4882a593Smuzhiyun #define APB_DMA_SOURCE_REQ_NO_MASK 0xf000000
96*4882a593Smuzhiyun #define APB_DMA_DEST_REQ_NO 0x10000
97*4882a593Smuzhiyun #define APB_DMA_DEST_REQ_NO_MASK 0xf0000
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun #define APB_DMA_DATA_WIDTH 0x100000
100*4882a593Smuzhiyun #define APB_DMA_DATA_WIDTH_MASK 0x300000
101*4882a593Smuzhiyun /*
102*4882a593Smuzhiyun * Data width of transfer:
103*4882a593Smuzhiyun *
104*4882a593Smuzhiyun * 00: Word
105*4882a593Smuzhiyun * 01: Half
106*4882a593Smuzhiyun * 10: Byte
107*4882a593Smuzhiyun */
108*4882a593Smuzhiyun #define APB_DMA_DATA_WIDTH_4 0
109*4882a593Smuzhiyun #define APB_DMA_DATA_WIDTH_2 0x100000
110*4882a593Smuzhiyun #define APB_DMA_DATA_WIDTH_1 0x200000
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun #define APB_DMA_CYCLES_MASK 0x00ffffff
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun #define MOXART_DMA_DATA_TYPE_S8 0x00
115*4882a593Smuzhiyun #define MOXART_DMA_DATA_TYPE_S16 0x01
116*4882a593Smuzhiyun #define MOXART_DMA_DATA_TYPE_S32 0x02
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun struct moxart_sg {
119*4882a593Smuzhiyun dma_addr_t addr;
120*4882a593Smuzhiyun uint32_t len;
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun struct moxart_desc {
124*4882a593Smuzhiyun enum dma_transfer_direction dma_dir;
125*4882a593Smuzhiyun dma_addr_t dev_addr;
126*4882a593Smuzhiyun unsigned int sglen;
127*4882a593Smuzhiyun unsigned int dma_cycles;
128*4882a593Smuzhiyun struct virt_dma_desc vd;
129*4882a593Smuzhiyun uint8_t es;
130*4882a593Smuzhiyun struct moxart_sg sg[];
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun struct moxart_chan {
134*4882a593Smuzhiyun struct virt_dma_chan vc;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun void __iomem *base;
137*4882a593Smuzhiyun struct moxart_desc *desc;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun struct dma_slave_config cfg;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun bool allocated;
142*4882a593Smuzhiyun bool error;
143*4882a593Smuzhiyun int ch_num;
144*4882a593Smuzhiyun unsigned int line_reqno;
145*4882a593Smuzhiyun unsigned int sgidx;
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun struct moxart_dmadev {
149*4882a593Smuzhiyun struct dma_device dma_slave;
150*4882a593Smuzhiyun struct moxart_chan slave_chans[APB_DMA_MAX_CHANNEL];
151*4882a593Smuzhiyun unsigned int irq;
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun struct moxart_filter_data {
155*4882a593Smuzhiyun struct moxart_dmadev *mdc;
156*4882a593Smuzhiyun struct of_phandle_args *dma_spec;
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun static const unsigned int es_bytes[] = {
160*4882a593Smuzhiyun [MOXART_DMA_DATA_TYPE_S8] = 1,
161*4882a593Smuzhiyun [MOXART_DMA_DATA_TYPE_S16] = 2,
162*4882a593Smuzhiyun [MOXART_DMA_DATA_TYPE_S32] = 4,
163*4882a593Smuzhiyun };
164*4882a593Smuzhiyun
chan2dev(struct dma_chan * chan)165*4882a593Smuzhiyun static struct device *chan2dev(struct dma_chan *chan)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun return &chan->dev->device;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
to_moxart_dma_chan(struct dma_chan * c)170*4882a593Smuzhiyun static inline struct moxart_chan *to_moxart_dma_chan(struct dma_chan *c)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun return container_of(c, struct moxart_chan, vc.chan);
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
to_moxart_dma_desc(struct dma_async_tx_descriptor * t)175*4882a593Smuzhiyun static inline struct moxart_desc *to_moxart_dma_desc(
176*4882a593Smuzhiyun struct dma_async_tx_descriptor *t)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun return container_of(t, struct moxart_desc, vd.tx);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
moxart_dma_desc_free(struct virt_dma_desc * vd)181*4882a593Smuzhiyun static void moxart_dma_desc_free(struct virt_dma_desc *vd)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun kfree(container_of(vd, struct moxart_desc, vd));
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
moxart_terminate_all(struct dma_chan * chan)186*4882a593Smuzhiyun static int moxart_terminate_all(struct dma_chan *chan)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun struct moxart_chan *ch = to_moxart_dma_chan(chan);
189*4882a593Smuzhiyun unsigned long flags;
190*4882a593Smuzhiyun LIST_HEAD(head);
191*4882a593Smuzhiyun u32 ctrl;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun dev_dbg(chan2dev(chan), "%s: ch=%p\n", __func__, ch);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun spin_lock_irqsave(&ch->vc.lock, flags);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun if (ch->desc) {
198*4882a593Smuzhiyun moxart_dma_desc_free(&ch->desc->vd);
199*4882a593Smuzhiyun ch->desc = NULL;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun ctrl = readl(ch->base + REG_OFF_CTRL);
203*4882a593Smuzhiyun ctrl &= ~(APB_DMA_ENABLE | APB_DMA_FIN_INT_EN | APB_DMA_ERR_INT_EN);
204*4882a593Smuzhiyun writel(ctrl, ch->base + REG_OFF_CTRL);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun vchan_get_all_descriptors(&ch->vc, &head);
207*4882a593Smuzhiyun spin_unlock_irqrestore(&ch->vc.lock, flags);
208*4882a593Smuzhiyun vchan_dma_desc_free_list(&ch->vc, &head);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun return 0;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
moxart_slave_config(struct dma_chan * chan,struct dma_slave_config * cfg)213*4882a593Smuzhiyun static int moxart_slave_config(struct dma_chan *chan,
214*4882a593Smuzhiyun struct dma_slave_config *cfg)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun struct moxart_chan *ch = to_moxart_dma_chan(chan);
217*4882a593Smuzhiyun u32 ctrl;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun ch->cfg = *cfg;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun ctrl = readl(ch->base + REG_OFF_CTRL);
222*4882a593Smuzhiyun ctrl |= APB_DMA_BURST_MODE;
223*4882a593Smuzhiyun ctrl &= ~(APB_DMA_DEST_MASK | APB_DMA_SOURCE_MASK);
224*4882a593Smuzhiyun ctrl &= ~(APB_DMA_DEST_REQ_NO_MASK | APB_DMA_SOURCE_REQ_NO_MASK);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun switch (ch->cfg.src_addr_width) {
227*4882a593Smuzhiyun case DMA_SLAVE_BUSWIDTH_1_BYTE:
228*4882a593Smuzhiyun ctrl |= APB_DMA_DATA_WIDTH_1;
229*4882a593Smuzhiyun if (ch->cfg.direction != DMA_MEM_TO_DEV)
230*4882a593Smuzhiyun ctrl |= APB_DMA_DEST_INC_1_4;
231*4882a593Smuzhiyun else
232*4882a593Smuzhiyun ctrl |= APB_DMA_SOURCE_INC_1_4;
233*4882a593Smuzhiyun break;
234*4882a593Smuzhiyun case DMA_SLAVE_BUSWIDTH_2_BYTES:
235*4882a593Smuzhiyun ctrl |= APB_DMA_DATA_WIDTH_2;
236*4882a593Smuzhiyun if (ch->cfg.direction != DMA_MEM_TO_DEV)
237*4882a593Smuzhiyun ctrl |= APB_DMA_DEST_INC_2_8;
238*4882a593Smuzhiyun else
239*4882a593Smuzhiyun ctrl |= APB_DMA_SOURCE_INC_2_8;
240*4882a593Smuzhiyun break;
241*4882a593Smuzhiyun case DMA_SLAVE_BUSWIDTH_4_BYTES:
242*4882a593Smuzhiyun ctrl &= ~APB_DMA_DATA_WIDTH;
243*4882a593Smuzhiyun if (ch->cfg.direction != DMA_MEM_TO_DEV)
244*4882a593Smuzhiyun ctrl |= APB_DMA_DEST_INC_4_16;
245*4882a593Smuzhiyun else
246*4882a593Smuzhiyun ctrl |= APB_DMA_SOURCE_INC_4_16;
247*4882a593Smuzhiyun break;
248*4882a593Smuzhiyun default:
249*4882a593Smuzhiyun return -EINVAL;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun if (ch->cfg.direction == DMA_MEM_TO_DEV) {
253*4882a593Smuzhiyun ctrl &= ~APB_DMA_DEST_SELECT;
254*4882a593Smuzhiyun ctrl |= APB_DMA_SOURCE_SELECT;
255*4882a593Smuzhiyun ctrl |= (ch->line_reqno << 16 &
256*4882a593Smuzhiyun APB_DMA_DEST_REQ_NO_MASK);
257*4882a593Smuzhiyun } else {
258*4882a593Smuzhiyun ctrl |= APB_DMA_DEST_SELECT;
259*4882a593Smuzhiyun ctrl &= ~APB_DMA_SOURCE_SELECT;
260*4882a593Smuzhiyun ctrl |= (ch->line_reqno << 24 &
261*4882a593Smuzhiyun APB_DMA_SOURCE_REQ_NO_MASK);
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun writel(ctrl, ch->base + REG_OFF_CTRL);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun return 0;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
moxart_prep_slave_sg(struct dma_chan * chan,struct scatterlist * sgl,unsigned int sg_len,enum dma_transfer_direction dir,unsigned long tx_flags,void * context)269*4882a593Smuzhiyun static struct dma_async_tx_descriptor *moxart_prep_slave_sg(
270*4882a593Smuzhiyun struct dma_chan *chan, struct scatterlist *sgl,
271*4882a593Smuzhiyun unsigned int sg_len, enum dma_transfer_direction dir,
272*4882a593Smuzhiyun unsigned long tx_flags, void *context)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun struct moxart_chan *ch = to_moxart_dma_chan(chan);
275*4882a593Smuzhiyun struct moxart_desc *d;
276*4882a593Smuzhiyun enum dma_slave_buswidth dev_width;
277*4882a593Smuzhiyun dma_addr_t dev_addr;
278*4882a593Smuzhiyun struct scatterlist *sgent;
279*4882a593Smuzhiyun unsigned int es;
280*4882a593Smuzhiyun unsigned int i;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun if (!is_slave_direction(dir)) {
283*4882a593Smuzhiyun dev_err(chan2dev(chan), "%s: invalid DMA direction\n",
284*4882a593Smuzhiyun __func__);
285*4882a593Smuzhiyun return NULL;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun if (dir == DMA_DEV_TO_MEM) {
289*4882a593Smuzhiyun dev_addr = ch->cfg.src_addr;
290*4882a593Smuzhiyun dev_width = ch->cfg.src_addr_width;
291*4882a593Smuzhiyun } else {
292*4882a593Smuzhiyun dev_addr = ch->cfg.dst_addr;
293*4882a593Smuzhiyun dev_width = ch->cfg.dst_addr_width;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun switch (dev_width) {
297*4882a593Smuzhiyun case DMA_SLAVE_BUSWIDTH_1_BYTE:
298*4882a593Smuzhiyun es = MOXART_DMA_DATA_TYPE_S8;
299*4882a593Smuzhiyun break;
300*4882a593Smuzhiyun case DMA_SLAVE_BUSWIDTH_2_BYTES:
301*4882a593Smuzhiyun es = MOXART_DMA_DATA_TYPE_S16;
302*4882a593Smuzhiyun break;
303*4882a593Smuzhiyun case DMA_SLAVE_BUSWIDTH_4_BYTES:
304*4882a593Smuzhiyun es = MOXART_DMA_DATA_TYPE_S32;
305*4882a593Smuzhiyun break;
306*4882a593Smuzhiyun default:
307*4882a593Smuzhiyun dev_err(chan2dev(chan), "%s: unsupported data width (%u)\n",
308*4882a593Smuzhiyun __func__, dev_width);
309*4882a593Smuzhiyun return NULL;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun d = kzalloc(struct_size(d, sg, sg_len), GFP_ATOMIC);
313*4882a593Smuzhiyun if (!d)
314*4882a593Smuzhiyun return NULL;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun d->dma_dir = dir;
317*4882a593Smuzhiyun d->dev_addr = dev_addr;
318*4882a593Smuzhiyun d->es = es;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun for_each_sg(sgl, sgent, sg_len, i) {
321*4882a593Smuzhiyun d->sg[i].addr = sg_dma_address(sgent);
322*4882a593Smuzhiyun d->sg[i].len = sg_dma_len(sgent);
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun d->sglen = sg_len;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun ch->error = 0;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun return vchan_tx_prep(&ch->vc, &d->vd, tx_flags);
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
moxart_of_xlate(struct of_phandle_args * dma_spec,struct of_dma * ofdma)332*4882a593Smuzhiyun static struct dma_chan *moxart_of_xlate(struct of_phandle_args *dma_spec,
333*4882a593Smuzhiyun struct of_dma *ofdma)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun struct moxart_dmadev *mdc = ofdma->of_dma_data;
336*4882a593Smuzhiyun struct dma_chan *chan;
337*4882a593Smuzhiyun struct moxart_chan *ch;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun chan = dma_get_any_slave_channel(&mdc->dma_slave);
340*4882a593Smuzhiyun if (!chan)
341*4882a593Smuzhiyun return NULL;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun ch = to_moxart_dma_chan(chan);
344*4882a593Smuzhiyun ch->line_reqno = dma_spec->args[0];
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun return chan;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
moxart_alloc_chan_resources(struct dma_chan * chan)349*4882a593Smuzhiyun static int moxart_alloc_chan_resources(struct dma_chan *chan)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun struct moxart_chan *ch = to_moxart_dma_chan(chan);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun dev_dbg(chan2dev(chan), "%s: allocating channel #%u\n",
354*4882a593Smuzhiyun __func__, ch->ch_num);
355*4882a593Smuzhiyun ch->allocated = 1;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun return 0;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
moxart_free_chan_resources(struct dma_chan * chan)360*4882a593Smuzhiyun static void moxart_free_chan_resources(struct dma_chan *chan)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun struct moxart_chan *ch = to_moxart_dma_chan(chan);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun vchan_free_chan_resources(&ch->vc);
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun dev_dbg(chan2dev(chan), "%s: freeing channel #%u\n",
367*4882a593Smuzhiyun __func__, ch->ch_num);
368*4882a593Smuzhiyun ch->allocated = 0;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
moxart_dma_set_params(struct moxart_chan * ch,dma_addr_t src_addr,dma_addr_t dst_addr)371*4882a593Smuzhiyun static void moxart_dma_set_params(struct moxart_chan *ch, dma_addr_t src_addr,
372*4882a593Smuzhiyun dma_addr_t dst_addr)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun writel(src_addr, ch->base + REG_OFF_ADDRESS_SOURCE);
375*4882a593Smuzhiyun writel(dst_addr, ch->base + REG_OFF_ADDRESS_DEST);
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
moxart_set_transfer_params(struct moxart_chan * ch,unsigned int len)378*4882a593Smuzhiyun static void moxart_set_transfer_params(struct moxart_chan *ch, unsigned int len)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun struct moxart_desc *d = ch->desc;
381*4882a593Smuzhiyun unsigned int sglen_div = es_bytes[d->es];
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun d->dma_cycles = len >> sglen_div;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun /*
386*4882a593Smuzhiyun * There are 4 cycles on 64 bytes copied, i.e. one cycle copies 16
387*4882a593Smuzhiyun * bytes ( when width is APB_DMAB_DATA_WIDTH_4 ).
388*4882a593Smuzhiyun */
389*4882a593Smuzhiyun writel(d->dma_cycles, ch->base + REG_OFF_CYCLES);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun dev_dbg(chan2dev(&ch->vc.chan), "%s: set %u DMA cycles (len=%u)\n",
392*4882a593Smuzhiyun __func__, d->dma_cycles, len);
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
moxart_start_dma(struct moxart_chan * ch)395*4882a593Smuzhiyun static void moxart_start_dma(struct moxart_chan *ch)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun u32 ctrl;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun ctrl = readl(ch->base + REG_OFF_CTRL);
400*4882a593Smuzhiyun ctrl |= (APB_DMA_ENABLE | APB_DMA_FIN_INT_EN | APB_DMA_ERR_INT_EN);
401*4882a593Smuzhiyun writel(ctrl, ch->base + REG_OFF_CTRL);
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
moxart_dma_start_sg(struct moxart_chan * ch,unsigned int idx)404*4882a593Smuzhiyun static void moxart_dma_start_sg(struct moxart_chan *ch, unsigned int idx)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun struct moxart_desc *d = ch->desc;
407*4882a593Smuzhiyun struct moxart_sg *sg = ch->desc->sg + idx;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun if (ch->desc->dma_dir == DMA_MEM_TO_DEV)
410*4882a593Smuzhiyun moxart_dma_set_params(ch, sg->addr, d->dev_addr);
411*4882a593Smuzhiyun else if (ch->desc->dma_dir == DMA_DEV_TO_MEM)
412*4882a593Smuzhiyun moxart_dma_set_params(ch, d->dev_addr, sg->addr);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun moxart_set_transfer_params(ch, sg->len);
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun moxart_start_dma(ch);
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
moxart_dma_start_desc(struct dma_chan * chan)419*4882a593Smuzhiyun static void moxart_dma_start_desc(struct dma_chan *chan)
420*4882a593Smuzhiyun {
421*4882a593Smuzhiyun struct moxart_chan *ch = to_moxart_dma_chan(chan);
422*4882a593Smuzhiyun struct virt_dma_desc *vd;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun vd = vchan_next_desc(&ch->vc);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun if (!vd) {
427*4882a593Smuzhiyun ch->desc = NULL;
428*4882a593Smuzhiyun return;
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun list_del(&vd->node);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun ch->desc = to_moxart_dma_desc(&vd->tx);
434*4882a593Smuzhiyun ch->sgidx = 0;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun moxart_dma_start_sg(ch, 0);
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun
moxart_issue_pending(struct dma_chan * chan)439*4882a593Smuzhiyun static void moxart_issue_pending(struct dma_chan *chan)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun struct moxart_chan *ch = to_moxart_dma_chan(chan);
442*4882a593Smuzhiyun unsigned long flags;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun spin_lock_irqsave(&ch->vc.lock, flags);
445*4882a593Smuzhiyun if (vchan_issue_pending(&ch->vc) && !ch->desc)
446*4882a593Smuzhiyun moxart_dma_start_desc(chan);
447*4882a593Smuzhiyun spin_unlock_irqrestore(&ch->vc.lock, flags);
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
moxart_dma_desc_size(struct moxart_desc * d,unsigned int completed_sgs)450*4882a593Smuzhiyun static size_t moxart_dma_desc_size(struct moxart_desc *d,
451*4882a593Smuzhiyun unsigned int completed_sgs)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun unsigned int i;
454*4882a593Smuzhiyun size_t size;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun for (size = i = completed_sgs; i < d->sglen; i++)
457*4882a593Smuzhiyun size += d->sg[i].len;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun return size;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
moxart_dma_desc_size_in_flight(struct moxart_chan * ch)462*4882a593Smuzhiyun static size_t moxart_dma_desc_size_in_flight(struct moxart_chan *ch)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun size_t size;
465*4882a593Smuzhiyun unsigned int completed_cycles, cycles;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun size = moxart_dma_desc_size(ch->desc, ch->sgidx);
468*4882a593Smuzhiyun cycles = readl(ch->base + REG_OFF_CYCLES);
469*4882a593Smuzhiyun completed_cycles = (ch->desc->dma_cycles - cycles);
470*4882a593Smuzhiyun size -= completed_cycles << es_bytes[ch->desc->es];
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun dev_dbg(chan2dev(&ch->vc.chan), "%s: size=%zu\n", __func__, size);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun return size;
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
moxart_tx_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * txstate)477*4882a593Smuzhiyun static enum dma_status moxart_tx_status(struct dma_chan *chan,
478*4882a593Smuzhiyun dma_cookie_t cookie,
479*4882a593Smuzhiyun struct dma_tx_state *txstate)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun struct moxart_chan *ch = to_moxart_dma_chan(chan);
482*4882a593Smuzhiyun struct virt_dma_desc *vd;
483*4882a593Smuzhiyun struct moxart_desc *d;
484*4882a593Smuzhiyun enum dma_status ret;
485*4882a593Smuzhiyun unsigned long flags;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun /*
488*4882a593Smuzhiyun * dma_cookie_status() assigns initial residue value.
489*4882a593Smuzhiyun */
490*4882a593Smuzhiyun ret = dma_cookie_status(chan, cookie, txstate);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun spin_lock_irqsave(&ch->vc.lock, flags);
493*4882a593Smuzhiyun vd = vchan_find_desc(&ch->vc, cookie);
494*4882a593Smuzhiyun if (vd) {
495*4882a593Smuzhiyun d = to_moxart_dma_desc(&vd->tx);
496*4882a593Smuzhiyun txstate->residue = moxart_dma_desc_size(d, 0);
497*4882a593Smuzhiyun } else if (ch->desc && ch->desc->vd.tx.cookie == cookie) {
498*4882a593Smuzhiyun txstate->residue = moxart_dma_desc_size_in_flight(ch);
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun spin_unlock_irqrestore(&ch->vc.lock, flags);
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun if (ch->error)
503*4882a593Smuzhiyun return DMA_ERROR;
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun return ret;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun
moxart_dma_init(struct dma_device * dma,struct device * dev)508*4882a593Smuzhiyun static void moxart_dma_init(struct dma_device *dma, struct device *dev)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun dma->device_prep_slave_sg = moxart_prep_slave_sg;
511*4882a593Smuzhiyun dma->device_alloc_chan_resources = moxart_alloc_chan_resources;
512*4882a593Smuzhiyun dma->device_free_chan_resources = moxart_free_chan_resources;
513*4882a593Smuzhiyun dma->device_issue_pending = moxart_issue_pending;
514*4882a593Smuzhiyun dma->device_tx_status = moxart_tx_status;
515*4882a593Smuzhiyun dma->device_config = moxart_slave_config;
516*4882a593Smuzhiyun dma->device_terminate_all = moxart_terminate_all;
517*4882a593Smuzhiyun dma->dev = dev;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun INIT_LIST_HEAD(&dma->channels);
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun
moxart_dma_interrupt(int irq,void * devid)522*4882a593Smuzhiyun static irqreturn_t moxart_dma_interrupt(int irq, void *devid)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun struct moxart_dmadev *mc = devid;
525*4882a593Smuzhiyun struct moxart_chan *ch = &mc->slave_chans[0];
526*4882a593Smuzhiyun unsigned int i;
527*4882a593Smuzhiyun unsigned long flags;
528*4882a593Smuzhiyun u32 ctrl;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun dev_dbg(chan2dev(&ch->vc.chan), "%s\n", __func__);
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun for (i = 0; i < APB_DMA_MAX_CHANNEL; i++, ch++) {
533*4882a593Smuzhiyun if (!ch->allocated)
534*4882a593Smuzhiyun continue;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun ctrl = readl(ch->base + REG_OFF_CTRL);
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun dev_dbg(chan2dev(&ch->vc.chan), "%s: ch=%p ch->base=%p ctrl=%x\n",
539*4882a593Smuzhiyun __func__, ch, ch->base, ctrl);
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun if (ctrl & APB_DMA_FIN_INT_STS) {
542*4882a593Smuzhiyun ctrl &= ~APB_DMA_FIN_INT_STS;
543*4882a593Smuzhiyun if (ch->desc) {
544*4882a593Smuzhiyun spin_lock_irqsave(&ch->vc.lock, flags);
545*4882a593Smuzhiyun if (++ch->sgidx < ch->desc->sglen) {
546*4882a593Smuzhiyun moxart_dma_start_sg(ch, ch->sgidx);
547*4882a593Smuzhiyun } else {
548*4882a593Smuzhiyun vchan_cookie_complete(&ch->desc->vd);
549*4882a593Smuzhiyun moxart_dma_start_desc(&ch->vc.chan);
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun spin_unlock_irqrestore(&ch->vc.lock, flags);
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun if (ctrl & APB_DMA_ERR_INT_STS) {
556*4882a593Smuzhiyun ctrl &= ~APB_DMA_ERR_INT_STS;
557*4882a593Smuzhiyun ch->error = 1;
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun writel(ctrl, ch->base + REG_OFF_CTRL);
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun return IRQ_HANDLED;
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun
moxart_probe(struct platform_device * pdev)566*4882a593Smuzhiyun static int moxart_probe(struct platform_device *pdev)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun struct device *dev = &pdev->dev;
569*4882a593Smuzhiyun struct device_node *node = dev->of_node;
570*4882a593Smuzhiyun struct resource *res;
571*4882a593Smuzhiyun void __iomem *dma_base_addr;
572*4882a593Smuzhiyun int ret, i;
573*4882a593Smuzhiyun unsigned int irq;
574*4882a593Smuzhiyun struct moxart_chan *ch;
575*4882a593Smuzhiyun struct moxart_dmadev *mdc;
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun mdc = devm_kzalloc(dev, sizeof(*mdc), GFP_KERNEL);
578*4882a593Smuzhiyun if (!mdc)
579*4882a593Smuzhiyun return -ENOMEM;
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun irq = irq_of_parse_and_map(node, 0);
582*4882a593Smuzhiyun if (!irq) {
583*4882a593Smuzhiyun dev_err(dev, "no IRQ resource\n");
584*4882a593Smuzhiyun return -EINVAL;
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
588*4882a593Smuzhiyun dma_base_addr = devm_ioremap_resource(dev, res);
589*4882a593Smuzhiyun if (IS_ERR(dma_base_addr))
590*4882a593Smuzhiyun return PTR_ERR(dma_base_addr);
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun dma_cap_zero(mdc->dma_slave.cap_mask);
593*4882a593Smuzhiyun dma_cap_set(DMA_SLAVE, mdc->dma_slave.cap_mask);
594*4882a593Smuzhiyun dma_cap_set(DMA_PRIVATE, mdc->dma_slave.cap_mask);
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun moxart_dma_init(&mdc->dma_slave, dev);
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun ch = &mdc->slave_chans[0];
599*4882a593Smuzhiyun for (i = 0; i < APB_DMA_MAX_CHANNEL; i++, ch++) {
600*4882a593Smuzhiyun ch->ch_num = i;
601*4882a593Smuzhiyun ch->base = dma_base_addr + i * REG_OFF_CHAN_SIZE;
602*4882a593Smuzhiyun ch->allocated = 0;
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun ch->vc.desc_free = moxart_dma_desc_free;
605*4882a593Smuzhiyun vchan_init(&ch->vc, &mdc->dma_slave);
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun dev_dbg(dev, "%s: chs[%d]: ch->ch_num=%u ch->base=%p\n",
608*4882a593Smuzhiyun __func__, i, ch->ch_num, ch->base);
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun platform_set_drvdata(pdev, mdc);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun ret = devm_request_irq(dev, irq, moxart_dma_interrupt, 0,
614*4882a593Smuzhiyun "moxart-dma-engine", mdc);
615*4882a593Smuzhiyun if (ret) {
616*4882a593Smuzhiyun dev_err(dev, "devm_request_irq failed\n");
617*4882a593Smuzhiyun return ret;
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun mdc->irq = irq;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun ret = dma_async_device_register(&mdc->dma_slave);
622*4882a593Smuzhiyun if (ret) {
623*4882a593Smuzhiyun dev_err(dev, "dma_async_device_register failed\n");
624*4882a593Smuzhiyun return ret;
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun ret = of_dma_controller_register(node, moxart_of_xlate, mdc);
628*4882a593Smuzhiyun if (ret) {
629*4882a593Smuzhiyun dev_err(dev, "of_dma_controller_register failed\n");
630*4882a593Smuzhiyun dma_async_device_unregister(&mdc->dma_slave);
631*4882a593Smuzhiyun return ret;
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun dev_dbg(dev, "%s: IRQ=%u\n", __func__, irq);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun return 0;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun
moxart_remove(struct platform_device * pdev)639*4882a593Smuzhiyun static int moxart_remove(struct platform_device *pdev)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun struct moxart_dmadev *m = platform_get_drvdata(pdev);
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun devm_free_irq(&pdev->dev, m->irq, m);
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun dma_async_device_unregister(&m->dma_slave);
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun if (pdev->dev.of_node)
648*4882a593Smuzhiyun of_dma_controller_free(pdev->dev.of_node);
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun return 0;
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun static const struct of_device_id moxart_dma_match[] = {
654*4882a593Smuzhiyun { .compatible = "moxa,moxart-dma" },
655*4882a593Smuzhiyun { }
656*4882a593Smuzhiyun };
657*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, moxart_dma_match);
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun static struct platform_driver moxart_driver = {
660*4882a593Smuzhiyun .probe = moxart_probe,
661*4882a593Smuzhiyun .remove = moxart_remove,
662*4882a593Smuzhiyun .driver = {
663*4882a593Smuzhiyun .name = "moxart-dma-engine",
664*4882a593Smuzhiyun .of_match_table = moxart_dma_match,
665*4882a593Smuzhiyun },
666*4882a593Smuzhiyun };
667*4882a593Smuzhiyun
moxart_init(void)668*4882a593Smuzhiyun static int moxart_init(void)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun return platform_driver_register(&moxart_driver);
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun subsys_initcall(moxart_init);
673*4882a593Smuzhiyun
moxart_exit(void)674*4882a593Smuzhiyun static void __exit moxart_exit(void)
675*4882a593Smuzhiyun {
676*4882a593Smuzhiyun platform_driver_unregister(&moxart_driver);
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun module_exit(moxart_exit);
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun MODULE_AUTHOR("Jonas Jensen <jonas.jensen@gmail.com>");
681*4882a593Smuzhiyun MODULE_DESCRIPTION("MOXART DMA engine driver");
682*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
683