xref: /OK3568_Linux_fs/kernel/drivers/dma/mmp_tdma.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Driver For Marvell Two-channel DMA Engine
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright: Marvell International Ltd.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/types.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/dma-mapping.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun #include <linux/dmaengine.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/device.h>
18*4882a593Smuzhiyun #include <linux/platform_data/dma-mmp_tdma.h>
19*4882a593Smuzhiyun #include <linux/of_device.h>
20*4882a593Smuzhiyun #include <linux/of_dma.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include "dmaengine.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /*
25*4882a593Smuzhiyun  * Two-Channel DMA registers
26*4882a593Smuzhiyun  */
27*4882a593Smuzhiyun #define TDBCR		0x00	/* Byte Count */
28*4882a593Smuzhiyun #define TDSAR		0x10	/* Src Addr */
29*4882a593Smuzhiyun #define TDDAR		0x20	/* Dst Addr */
30*4882a593Smuzhiyun #define TDNDPR		0x30	/* Next Desc */
31*4882a593Smuzhiyun #define TDCR		0x40	/* Control */
32*4882a593Smuzhiyun #define TDCP		0x60	/* Priority*/
33*4882a593Smuzhiyun #define TDCDPR		0x70	/* Current Desc */
34*4882a593Smuzhiyun #define TDIMR		0x80	/* Int Mask */
35*4882a593Smuzhiyun #define TDISR		0xa0	/* Int Status */
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun /* Two-Channel DMA Control Register */
38*4882a593Smuzhiyun #define TDCR_SSZ_8_BITS		(0x0 << 22)	/* Sample Size */
39*4882a593Smuzhiyun #define TDCR_SSZ_12_BITS	(0x1 << 22)
40*4882a593Smuzhiyun #define TDCR_SSZ_16_BITS	(0x2 << 22)
41*4882a593Smuzhiyun #define TDCR_SSZ_20_BITS	(0x3 << 22)
42*4882a593Smuzhiyun #define TDCR_SSZ_24_BITS	(0x4 << 22)
43*4882a593Smuzhiyun #define TDCR_SSZ_32_BITS	(0x5 << 22)
44*4882a593Smuzhiyun #define TDCR_SSZ_SHIFT		(0x1 << 22)
45*4882a593Smuzhiyun #define TDCR_SSZ_MASK		(0x7 << 22)
46*4882a593Smuzhiyun #define TDCR_SSPMOD		(0x1 << 21)	/* SSP MOD */
47*4882a593Smuzhiyun #define TDCR_ABR		(0x1 << 20)	/* Channel Abort */
48*4882a593Smuzhiyun #define TDCR_CDE		(0x1 << 17)	/* Close Desc Enable */
49*4882a593Smuzhiyun #define TDCR_PACKMOD		(0x1 << 16)	/* Pack Mode (ADMA Only) */
50*4882a593Smuzhiyun #define TDCR_CHANACT		(0x1 << 14)	/* Channel Active */
51*4882a593Smuzhiyun #define TDCR_FETCHND		(0x1 << 13)	/* Fetch Next Desc */
52*4882a593Smuzhiyun #define TDCR_CHANEN		(0x1 << 12)	/* Channel Enable */
53*4882a593Smuzhiyun #define TDCR_INTMODE		(0x1 << 10)	/* Interrupt Mode */
54*4882a593Smuzhiyun #define TDCR_CHAINMOD		(0x1 << 9)	/* Chain Mode */
55*4882a593Smuzhiyun #define TDCR_BURSTSZ_MSK	(0x7 << 6)	/* Burst Size */
56*4882a593Smuzhiyun #define TDCR_BURSTSZ_4B		(0x0 << 6)
57*4882a593Smuzhiyun #define TDCR_BURSTSZ_8B		(0x1 << 6)
58*4882a593Smuzhiyun #define TDCR_BURSTSZ_16B	(0x3 << 6)
59*4882a593Smuzhiyun #define TDCR_BURSTSZ_32B	(0x6 << 6)
60*4882a593Smuzhiyun #define TDCR_BURSTSZ_64B	(0x7 << 6)
61*4882a593Smuzhiyun #define TDCR_BURSTSZ_SQU_1B		(0x5 << 6)
62*4882a593Smuzhiyun #define TDCR_BURSTSZ_SQU_2B		(0x6 << 6)
63*4882a593Smuzhiyun #define TDCR_BURSTSZ_SQU_4B		(0x0 << 6)
64*4882a593Smuzhiyun #define TDCR_BURSTSZ_SQU_8B		(0x1 << 6)
65*4882a593Smuzhiyun #define TDCR_BURSTSZ_SQU_16B	(0x3 << 6)
66*4882a593Smuzhiyun #define TDCR_BURSTSZ_SQU_32B	(0x7 << 6)
67*4882a593Smuzhiyun #define TDCR_BURSTSZ_128B	(0x5 << 6)
68*4882a593Smuzhiyun #define TDCR_DSTDIR_MSK		(0x3 << 4)	/* Dst Direction */
69*4882a593Smuzhiyun #define TDCR_DSTDIR_ADDR_HOLD	(0x2 << 4)	/* Dst Addr Hold */
70*4882a593Smuzhiyun #define TDCR_DSTDIR_ADDR_INC	(0x0 << 4)	/* Dst Addr Increment */
71*4882a593Smuzhiyun #define TDCR_SRCDIR_MSK		(0x3 << 2)	/* Src Direction */
72*4882a593Smuzhiyun #define TDCR_SRCDIR_ADDR_HOLD	(0x2 << 2)	/* Src Addr Hold */
73*4882a593Smuzhiyun #define TDCR_SRCDIR_ADDR_INC	(0x0 << 2)	/* Src Addr Increment */
74*4882a593Smuzhiyun #define TDCR_DSTDESCCONT	(0x1 << 1)
75*4882a593Smuzhiyun #define TDCR_SRCDESTCONT	(0x1 << 0)
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun /* Two-Channel DMA Int Mask Register */
78*4882a593Smuzhiyun #define TDIMR_COMP		(0x1 << 0)
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /* Two-Channel DMA Int Status Register */
81*4882a593Smuzhiyun #define TDISR_COMP		(0x1 << 0)
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun /*
84*4882a593Smuzhiyun  * Two-Channel DMA Descriptor Struct
85*4882a593Smuzhiyun  * NOTE: desc's buf must be aligned to 16 bytes.
86*4882a593Smuzhiyun  */
87*4882a593Smuzhiyun struct mmp_tdma_desc {
88*4882a593Smuzhiyun 	u32 byte_cnt;
89*4882a593Smuzhiyun 	u32 src_addr;
90*4882a593Smuzhiyun 	u32 dst_addr;
91*4882a593Smuzhiyun 	u32 nxt_desc;
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun enum mmp_tdma_type {
95*4882a593Smuzhiyun 	MMP_AUD_TDMA = 0,
96*4882a593Smuzhiyun 	PXA910_SQU,
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define TDMA_MAX_XFER_BYTES    SZ_64K
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun struct mmp_tdma_chan {
102*4882a593Smuzhiyun 	struct device			*dev;
103*4882a593Smuzhiyun 	struct dma_chan			chan;
104*4882a593Smuzhiyun 	struct dma_async_tx_descriptor	desc;
105*4882a593Smuzhiyun 	struct tasklet_struct		tasklet;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	struct mmp_tdma_desc		*desc_arr;
108*4882a593Smuzhiyun 	dma_addr_t			desc_arr_phys;
109*4882a593Smuzhiyun 	int				desc_num;
110*4882a593Smuzhiyun 	enum dma_transfer_direction	dir;
111*4882a593Smuzhiyun 	dma_addr_t			dev_addr;
112*4882a593Smuzhiyun 	u32				burst_sz;
113*4882a593Smuzhiyun 	enum dma_slave_buswidth		buswidth;
114*4882a593Smuzhiyun 	enum dma_status			status;
115*4882a593Smuzhiyun 	struct dma_slave_config		slave_config;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	int				idx;
118*4882a593Smuzhiyun 	enum mmp_tdma_type		type;
119*4882a593Smuzhiyun 	int				irq;
120*4882a593Smuzhiyun 	void __iomem			*reg_base;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	size_t				buf_len;
123*4882a593Smuzhiyun 	size_t				period_len;
124*4882a593Smuzhiyun 	size_t				pos;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	struct gen_pool			*pool;
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #define TDMA_CHANNEL_NUM 2
130*4882a593Smuzhiyun struct mmp_tdma_device {
131*4882a593Smuzhiyun 	struct device			*dev;
132*4882a593Smuzhiyun 	void __iomem			*base;
133*4882a593Smuzhiyun 	struct dma_device		device;
134*4882a593Smuzhiyun 	struct mmp_tdma_chan		*tdmac[TDMA_CHANNEL_NUM];
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun #define to_mmp_tdma_chan(dchan) container_of(dchan, struct mmp_tdma_chan, chan)
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun static int mmp_tdma_config_write(struct dma_chan *chan,
140*4882a593Smuzhiyun 				 enum dma_transfer_direction dir,
141*4882a593Smuzhiyun 				 struct dma_slave_config *dmaengine_cfg);
142*4882a593Smuzhiyun 
mmp_tdma_chan_set_desc(struct mmp_tdma_chan * tdmac,dma_addr_t phys)143*4882a593Smuzhiyun static void mmp_tdma_chan_set_desc(struct mmp_tdma_chan *tdmac, dma_addr_t phys)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	writel(phys, tdmac->reg_base + TDNDPR);
146*4882a593Smuzhiyun 	writel(readl(tdmac->reg_base + TDCR) | TDCR_FETCHND,
147*4882a593Smuzhiyun 					tdmac->reg_base + TDCR);
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun 
mmp_tdma_enable_irq(struct mmp_tdma_chan * tdmac,bool enable)150*4882a593Smuzhiyun static void mmp_tdma_enable_irq(struct mmp_tdma_chan *tdmac, bool enable)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun 	if (enable)
153*4882a593Smuzhiyun 		writel(TDIMR_COMP, tdmac->reg_base + TDIMR);
154*4882a593Smuzhiyun 	else
155*4882a593Smuzhiyun 		writel(0, tdmac->reg_base + TDIMR);
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun 
mmp_tdma_enable_chan(struct mmp_tdma_chan * tdmac)158*4882a593Smuzhiyun static void mmp_tdma_enable_chan(struct mmp_tdma_chan *tdmac)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun 	/* enable dma chan */
161*4882a593Smuzhiyun 	writel(readl(tdmac->reg_base + TDCR) | TDCR_CHANEN,
162*4882a593Smuzhiyun 					tdmac->reg_base + TDCR);
163*4882a593Smuzhiyun 	tdmac->status = DMA_IN_PROGRESS;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun 
mmp_tdma_disable_chan(struct dma_chan * chan)166*4882a593Smuzhiyun static int mmp_tdma_disable_chan(struct dma_chan *chan)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(chan);
169*4882a593Smuzhiyun 	u32 tdcr;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	tdcr = readl(tdmac->reg_base + TDCR);
172*4882a593Smuzhiyun 	tdcr |= TDCR_ABR;
173*4882a593Smuzhiyun 	tdcr &= ~TDCR_CHANEN;
174*4882a593Smuzhiyun 	writel(tdcr, tdmac->reg_base + TDCR);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	tdmac->status = DMA_COMPLETE;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	return 0;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
mmp_tdma_resume_chan(struct dma_chan * chan)181*4882a593Smuzhiyun static int mmp_tdma_resume_chan(struct dma_chan *chan)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(chan);
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	writel(readl(tdmac->reg_base + TDCR) | TDCR_CHANEN,
186*4882a593Smuzhiyun 					tdmac->reg_base + TDCR);
187*4882a593Smuzhiyun 	tdmac->status = DMA_IN_PROGRESS;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	return 0;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
mmp_tdma_pause_chan(struct dma_chan * chan)192*4882a593Smuzhiyun static int mmp_tdma_pause_chan(struct dma_chan *chan)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(chan);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	writel(readl(tdmac->reg_base + TDCR) & ~TDCR_CHANEN,
197*4882a593Smuzhiyun 					tdmac->reg_base + TDCR);
198*4882a593Smuzhiyun 	tdmac->status = DMA_PAUSED;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	return 0;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun 
mmp_tdma_config_chan(struct dma_chan * chan)203*4882a593Smuzhiyun static int mmp_tdma_config_chan(struct dma_chan *chan)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun 	struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(chan);
206*4882a593Smuzhiyun 	unsigned int tdcr = 0;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	mmp_tdma_disable_chan(chan);
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	if (tdmac->dir == DMA_MEM_TO_DEV)
211*4882a593Smuzhiyun 		tdcr = TDCR_DSTDIR_ADDR_HOLD | TDCR_SRCDIR_ADDR_INC;
212*4882a593Smuzhiyun 	else if (tdmac->dir == DMA_DEV_TO_MEM)
213*4882a593Smuzhiyun 		tdcr = TDCR_SRCDIR_ADDR_HOLD | TDCR_DSTDIR_ADDR_INC;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	if (tdmac->type == MMP_AUD_TDMA) {
216*4882a593Smuzhiyun 		tdcr |= TDCR_PACKMOD;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 		switch (tdmac->burst_sz) {
219*4882a593Smuzhiyun 		case 4:
220*4882a593Smuzhiyun 			tdcr |= TDCR_BURSTSZ_4B;
221*4882a593Smuzhiyun 			break;
222*4882a593Smuzhiyun 		case 8:
223*4882a593Smuzhiyun 			tdcr |= TDCR_BURSTSZ_8B;
224*4882a593Smuzhiyun 			break;
225*4882a593Smuzhiyun 		case 16:
226*4882a593Smuzhiyun 			tdcr |= TDCR_BURSTSZ_16B;
227*4882a593Smuzhiyun 			break;
228*4882a593Smuzhiyun 		case 32:
229*4882a593Smuzhiyun 			tdcr |= TDCR_BURSTSZ_32B;
230*4882a593Smuzhiyun 			break;
231*4882a593Smuzhiyun 		case 64:
232*4882a593Smuzhiyun 			tdcr |= TDCR_BURSTSZ_64B;
233*4882a593Smuzhiyun 			break;
234*4882a593Smuzhiyun 		case 128:
235*4882a593Smuzhiyun 			tdcr |= TDCR_BURSTSZ_128B;
236*4882a593Smuzhiyun 			break;
237*4882a593Smuzhiyun 		default:
238*4882a593Smuzhiyun 			dev_err(tdmac->dev, "unknown burst size.\n");
239*4882a593Smuzhiyun 			return -EINVAL;
240*4882a593Smuzhiyun 		}
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 		switch (tdmac->buswidth) {
243*4882a593Smuzhiyun 		case DMA_SLAVE_BUSWIDTH_1_BYTE:
244*4882a593Smuzhiyun 			tdcr |= TDCR_SSZ_8_BITS;
245*4882a593Smuzhiyun 			break;
246*4882a593Smuzhiyun 		case DMA_SLAVE_BUSWIDTH_2_BYTES:
247*4882a593Smuzhiyun 			tdcr |= TDCR_SSZ_16_BITS;
248*4882a593Smuzhiyun 			break;
249*4882a593Smuzhiyun 		case DMA_SLAVE_BUSWIDTH_4_BYTES:
250*4882a593Smuzhiyun 			tdcr |= TDCR_SSZ_32_BITS;
251*4882a593Smuzhiyun 			break;
252*4882a593Smuzhiyun 		default:
253*4882a593Smuzhiyun 			dev_err(tdmac->dev, "unknown bus size.\n");
254*4882a593Smuzhiyun 			return -EINVAL;
255*4882a593Smuzhiyun 		}
256*4882a593Smuzhiyun 	} else if (tdmac->type == PXA910_SQU) {
257*4882a593Smuzhiyun 		tdcr |= TDCR_SSPMOD;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 		switch (tdmac->burst_sz) {
260*4882a593Smuzhiyun 		case 1:
261*4882a593Smuzhiyun 			tdcr |= TDCR_BURSTSZ_SQU_1B;
262*4882a593Smuzhiyun 			break;
263*4882a593Smuzhiyun 		case 2:
264*4882a593Smuzhiyun 			tdcr |= TDCR_BURSTSZ_SQU_2B;
265*4882a593Smuzhiyun 			break;
266*4882a593Smuzhiyun 		case 4:
267*4882a593Smuzhiyun 			tdcr |= TDCR_BURSTSZ_SQU_4B;
268*4882a593Smuzhiyun 			break;
269*4882a593Smuzhiyun 		case 8:
270*4882a593Smuzhiyun 			tdcr |= TDCR_BURSTSZ_SQU_8B;
271*4882a593Smuzhiyun 			break;
272*4882a593Smuzhiyun 		case 16:
273*4882a593Smuzhiyun 			tdcr |= TDCR_BURSTSZ_SQU_16B;
274*4882a593Smuzhiyun 			break;
275*4882a593Smuzhiyun 		case 32:
276*4882a593Smuzhiyun 			tdcr |= TDCR_BURSTSZ_SQU_32B;
277*4882a593Smuzhiyun 			break;
278*4882a593Smuzhiyun 		default:
279*4882a593Smuzhiyun 			dev_err(tdmac->dev, "unknown burst size.\n");
280*4882a593Smuzhiyun 			return -EINVAL;
281*4882a593Smuzhiyun 		}
282*4882a593Smuzhiyun 	}
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	writel(tdcr, tdmac->reg_base + TDCR);
285*4882a593Smuzhiyun 	return 0;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
mmp_tdma_clear_chan_irq(struct mmp_tdma_chan * tdmac)288*4882a593Smuzhiyun static int mmp_tdma_clear_chan_irq(struct mmp_tdma_chan *tdmac)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun 	u32 reg = readl(tdmac->reg_base + TDISR);
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	if (reg & TDISR_COMP) {
293*4882a593Smuzhiyun 		/* clear irq */
294*4882a593Smuzhiyun 		reg &= ~TDISR_COMP;
295*4882a593Smuzhiyun 		writel(reg, tdmac->reg_base + TDISR);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 		return 0;
298*4882a593Smuzhiyun 	}
299*4882a593Smuzhiyun 	return -EAGAIN;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun 
mmp_tdma_get_pos(struct mmp_tdma_chan * tdmac)302*4882a593Smuzhiyun static size_t mmp_tdma_get_pos(struct mmp_tdma_chan *tdmac)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun 	size_t reg;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	if (tdmac->idx == 0) {
307*4882a593Smuzhiyun 		reg = __raw_readl(tdmac->reg_base + TDSAR);
308*4882a593Smuzhiyun 		reg -= tdmac->desc_arr[0].src_addr;
309*4882a593Smuzhiyun 	} else if (tdmac->idx == 1) {
310*4882a593Smuzhiyun 		reg = __raw_readl(tdmac->reg_base + TDDAR);
311*4882a593Smuzhiyun 		reg -= tdmac->desc_arr[0].dst_addr;
312*4882a593Smuzhiyun 	} else
313*4882a593Smuzhiyun 		return -EINVAL;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	return reg;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun 
mmp_tdma_chan_handler(int irq,void * dev_id)318*4882a593Smuzhiyun static irqreturn_t mmp_tdma_chan_handler(int irq, void *dev_id)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun 	struct mmp_tdma_chan *tdmac = dev_id;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	if (mmp_tdma_clear_chan_irq(tdmac) == 0) {
323*4882a593Smuzhiyun 		tasklet_schedule(&tdmac->tasklet);
324*4882a593Smuzhiyun 		return IRQ_HANDLED;
325*4882a593Smuzhiyun 	} else
326*4882a593Smuzhiyun 		return IRQ_NONE;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
mmp_tdma_int_handler(int irq,void * dev_id)329*4882a593Smuzhiyun static irqreturn_t mmp_tdma_int_handler(int irq, void *dev_id)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun 	struct mmp_tdma_device *tdev = dev_id;
332*4882a593Smuzhiyun 	int i, ret;
333*4882a593Smuzhiyun 	int irq_num = 0;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	for (i = 0; i < TDMA_CHANNEL_NUM; i++) {
336*4882a593Smuzhiyun 		struct mmp_tdma_chan *tdmac = tdev->tdmac[i];
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 		ret = mmp_tdma_chan_handler(irq, tdmac);
339*4882a593Smuzhiyun 		if (ret == IRQ_HANDLED)
340*4882a593Smuzhiyun 			irq_num++;
341*4882a593Smuzhiyun 	}
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	if (irq_num)
344*4882a593Smuzhiyun 		return IRQ_HANDLED;
345*4882a593Smuzhiyun 	else
346*4882a593Smuzhiyun 		return IRQ_NONE;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun 
dma_do_tasklet(struct tasklet_struct * t)349*4882a593Smuzhiyun static void dma_do_tasklet(struct tasklet_struct *t)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun 	struct mmp_tdma_chan *tdmac = from_tasklet(tdmac, t, tasklet);
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	dmaengine_desc_get_callback_invoke(&tdmac->desc, NULL);
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun 
mmp_tdma_free_descriptor(struct mmp_tdma_chan * tdmac)356*4882a593Smuzhiyun static void mmp_tdma_free_descriptor(struct mmp_tdma_chan *tdmac)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun 	struct gen_pool *gpool;
359*4882a593Smuzhiyun 	int size = tdmac->desc_num * sizeof(struct mmp_tdma_desc);
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	gpool = tdmac->pool;
362*4882a593Smuzhiyun 	if (gpool && tdmac->desc_arr)
363*4882a593Smuzhiyun 		gen_pool_free(gpool, (unsigned long)tdmac->desc_arr,
364*4882a593Smuzhiyun 				size);
365*4882a593Smuzhiyun 	tdmac->desc_arr = NULL;
366*4882a593Smuzhiyun 	if (tdmac->status == DMA_ERROR)
367*4882a593Smuzhiyun 		tdmac->status = DMA_COMPLETE;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	return;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun 
mmp_tdma_tx_submit(struct dma_async_tx_descriptor * tx)372*4882a593Smuzhiyun static dma_cookie_t mmp_tdma_tx_submit(struct dma_async_tx_descriptor *tx)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun 	struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(tx->chan);
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	mmp_tdma_chan_set_desc(tdmac, tdmac->desc_arr_phys);
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	return 0;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun 
mmp_tdma_alloc_chan_resources(struct dma_chan * chan)381*4882a593Smuzhiyun static int mmp_tdma_alloc_chan_resources(struct dma_chan *chan)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun 	struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(chan);
384*4882a593Smuzhiyun 	int ret;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	dma_async_tx_descriptor_init(&tdmac->desc, chan);
387*4882a593Smuzhiyun 	tdmac->desc.tx_submit = mmp_tdma_tx_submit;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	if (tdmac->irq) {
390*4882a593Smuzhiyun 		ret = devm_request_irq(tdmac->dev, tdmac->irq,
391*4882a593Smuzhiyun 			mmp_tdma_chan_handler, 0, "tdma", tdmac);
392*4882a593Smuzhiyun 		if (ret)
393*4882a593Smuzhiyun 			return ret;
394*4882a593Smuzhiyun 	}
395*4882a593Smuzhiyun 	return 1;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun 
mmp_tdma_free_chan_resources(struct dma_chan * chan)398*4882a593Smuzhiyun static void mmp_tdma_free_chan_resources(struct dma_chan *chan)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun 	struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(chan);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	if (tdmac->irq)
403*4882a593Smuzhiyun 		devm_free_irq(tdmac->dev, tdmac->irq, tdmac);
404*4882a593Smuzhiyun 	mmp_tdma_free_descriptor(tdmac);
405*4882a593Smuzhiyun 	return;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun 
mmp_tdma_alloc_descriptor(struct mmp_tdma_chan * tdmac)408*4882a593Smuzhiyun static struct mmp_tdma_desc *mmp_tdma_alloc_descriptor(struct mmp_tdma_chan *tdmac)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun 	struct gen_pool *gpool;
411*4882a593Smuzhiyun 	int size = tdmac->desc_num * sizeof(struct mmp_tdma_desc);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	gpool = tdmac->pool;
414*4882a593Smuzhiyun 	if (!gpool)
415*4882a593Smuzhiyun 		return NULL;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	tdmac->desc_arr = gen_pool_dma_alloc(gpool, size, &tdmac->desc_arr_phys);
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	return tdmac->desc_arr;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun 
mmp_tdma_prep_dma_cyclic(struct dma_chan * chan,dma_addr_t dma_addr,size_t buf_len,size_t period_len,enum dma_transfer_direction direction,unsigned long flags)422*4882a593Smuzhiyun static struct dma_async_tx_descriptor *mmp_tdma_prep_dma_cyclic(
423*4882a593Smuzhiyun 		struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len,
424*4882a593Smuzhiyun 		size_t period_len, enum dma_transfer_direction direction,
425*4882a593Smuzhiyun 		unsigned long flags)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun 	struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(chan);
428*4882a593Smuzhiyun 	struct mmp_tdma_desc *desc;
429*4882a593Smuzhiyun 	int num_periods = buf_len / period_len;
430*4882a593Smuzhiyun 	int i = 0, buf = 0;
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	if (!is_slave_direction(direction)) {
433*4882a593Smuzhiyun 		dev_err(tdmac->dev, "unsupported transfer direction\n");
434*4882a593Smuzhiyun 		return NULL;
435*4882a593Smuzhiyun 	}
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	if (tdmac->status != DMA_COMPLETE) {
438*4882a593Smuzhiyun 		dev_err(tdmac->dev, "controller busy");
439*4882a593Smuzhiyun 		return NULL;
440*4882a593Smuzhiyun 	}
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	if (period_len > TDMA_MAX_XFER_BYTES) {
443*4882a593Smuzhiyun 		dev_err(tdmac->dev,
444*4882a593Smuzhiyun 				"maximum period size exceeded: %zu > %d\n",
445*4882a593Smuzhiyun 				period_len, TDMA_MAX_XFER_BYTES);
446*4882a593Smuzhiyun 		goto err_out;
447*4882a593Smuzhiyun 	}
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	tdmac->status = DMA_IN_PROGRESS;
450*4882a593Smuzhiyun 	tdmac->desc_num = num_periods;
451*4882a593Smuzhiyun 	desc = mmp_tdma_alloc_descriptor(tdmac);
452*4882a593Smuzhiyun 	if (!desc)
453*4882a593Smuzhiyun 		goto err_out;
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	if (mmp_tdma_config_write(chan, direction, &tdmac->slave_config))
456*4882a593Smuzhiyun 		goto err_out;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	while (buf < buf_len) {
459*4882a593Smuzhiyun 		desc = &tdmac->desc_arr[i];
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 		if (i + 1 == num_periods)
462*4882a593Smuzhiyun 			desc->nxt_desc = tdmac->desc_arr_phys;
463*4882a593Smuzhiyun 		else
464*4882a593Smuzhiyun 			desc->nxt_desc = tdmac->desc_arr_phys +
465*4882a593Smuzhiyun 				sizeof(*desc) * (i + 1);
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 		if (direction == DMA_MEM_TO_DEV) {
468*4882a593Smuzhiyun 			desc->src_addr = dma_addr;
469*4882a593Smuzhiyun 			desc->dst_addr = tdmac->dev_addr;
470*4882a593Smuzhiyun 		} else {
471*4882a593Smuzhiyun 			desc->src_addr = tdmac->dev_addr;
472*4882a593Smuzhiyun 			desc->dst_addr = dma_addr;
473*4882a593Smuzhiyun 		}
474*4882a593Smuzhiyun 		desc->byte_cnt = period_len;
475*4882a593Smuzhiyun 		dma_addr += period_len;
476*4882a593Smuzhiyun 		buf += period_len;
477*4882a593Smuzhiyun 		i++;
478*4882a593Smuzhiyun 	}
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	/* enable interrupt */
481*4882a593Smuzhiyun 	if (flags & DMA_PREP_INTERRUPT)
482*4882a593Smuzhiyun 		mmp_tdma_enable_irq(tdmac, true);
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	tdmac->buf_len = buf_len;
485*4882a593Smuzhiyun 	tdmac->period_len = period_len;
486*4882a593Smuzhiyun 	tdmac->pos = 0;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	return &tdmac->desc;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun err_out:
491*4882a593Smuzhiyun 	tdmac->status = DMA_ERROR;
492*4882a593Smuzhiyun 	return NULL;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun 
mmp_tdma_terminate_all(struct dma_chan * chan)495*4882a593Smuzhiyun static int mmp_tdma_terminate_all(struct dma_chan *chan)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun 	struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(chan);
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	mmp_tdma_disable_chan(chan);
500*4882a593Smuzhiyun 	/* disable interrupt */
501*4882a593Smuzhiyun 	mmp_tdma_enable_irq(tdmac, false);
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	return 0;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun 
mmp_tdma_config(struct dma_chan * chan,struct dma_slave_config * dmaengine_cfg)506*4882a593Smuzhiyun static int mmp_tdma_config(struct dma_chan *chan,
507*4882a593Smuzhiyun 			   struct dma_slave_config *dmaengine_cfg)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun 	struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(chan);
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	memcpy(&tdmac->slave_config, dmaengine_cfg, sizeof(*dmaengine_cfg));
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	return 0;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun 
mmp_tdma_config_write(struct dma_chan * chan,enum dma_transfer_direction dir,struct dma_slave_config * dmaengine_cfg)516*4882a593Smuzhiyun static int mmp_tdma_config_write(struct dma_chan *chan,
517*4882a593Smuzhiyun 				 enum dma_transfer_direction dir,
518*4882a593Smuzhiyun 				 struct dma_slave_config *dmaengine_cfg)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun 	struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(chan);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	if (dir == DMA_DEV_TO_MEM) {
523*4882a593Smuzhiyun 		tdmac->dev_addr = dmaengine_cfg->src_addr;
524*4882a593Smuzhiyun 		tdmac->burst_sz = dmaengine_cfg->src_maxburst;
525*4882a593Smuzhiyun 		tdmac->buswidth = dmaengine_cfg->src_addr_width;
526*4882a593Smuzhiyun 	} else {
527*4882a593Smuzhiyun 		tdmac->dev_addr = dmaengine_cfg->dst_addr;
528*4882a593Smuzhiyun 		tdmac->burst_sz = dmaengine_cfg->dst_maxburst;
529*4882a593Smuzhiyun 		tdmac->buswidth = dmaengine_cfg->dst_addr_width;
530*4882a593Smuzhiyun 	}
531*4882a593Smuzhiyun 	tdmac->dir = dir;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	return mmp_tdma_config_chan(chan);
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun 
mmp_tdma_tx_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * txstate)536*4882a593Smuzhiyun static enum dma_status mmp_tdma_tx_status(struct dma_chan *chan,
537*4882a593Smuzhiyun 			dma_cookie_t cookie, struct dma_tx_state *txstate)
538*4882a593Smuzhiyun {
539*4882a593Smuzhiyun 	struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(chan);
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	tdmac->pos = mmp_tdma_get_pos(tdmac);
542*4882a593Smuzhiyun 	dma_set_tx_state(txstate, chan->completed_cookie, chan->cookie,
543*4882a593Smuzhiyun 			 tdmac->buf_len - tdmac->pos);
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	return tdmac->status;
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun 
mmp_tdma_issue_pending(struct dma_chan * chan)548*4882a593Smuzhiyun static void mmp_tdma_issue_pending(struct dma_chan *chan)
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun 	struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(chan);
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	mmp_tdma_enable_chan(tdmac);
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun 
mmp_tdma_remove(struct platform_device * pdev)555*4882a593Smuzhiyun static int mmp_tdma_remove(struct platform_device *pdev)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun 	if (pdev->dev.of_node)
558*4882a593Smuzhiyun 		of_dma_controller_free(pdev->dev.of_node);
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	return 0;
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun 
mmp_tdma_chan_init(struct mmp_tdma_device * tdev,int idx,int irq,int type,struct gen_pool * pool)563*4882a593Smuzhiyun static int mmp_tdma_chan_init(struct mmp_tdma_device *tdev,
564*4882a593Smuzhiyun 					int idx, int irq,
565*4882a593Smuzhiyun 					int type, struct gen_pool *pool)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun 	struct mmp_tdma_chan *tdmac;
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	if (idx >= TDMA_CHANNEL_NUM) {
570*4882a593Smuzhiyun 		dev_err(tdev->dev, "too many channels for device!\n");
571*4882a593Smuzhiyun 		return -EINVAL;
572*4882a593Smuzhiyun 	}
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	/* alloc channel */
575*4882a593Smuzhiyun 	tdmac = devm_kzalloc(tdev->dev, sizeof(*tdmac), GFP_KERNEL);
576*4882a593Smuzhiyun 	if (!tdmac)
577*4882a593Smuzhiyun 		return -ENOMEM;
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	if (irq)
580*4882a593Smuzhiyun 		tdmac->irq = irq;
581*4882a593Smuzhiyun 	tdmac->dev	   = tdev->dev;
582*4882a593Smuzhiyun 	tdmac->chan.device = &tdev->device;
583*4882a593Smuzhiyun 	tdmac->idx	   = idx;
584*4882a593Smuzhiyun 	tdmac->type	   = type;
585*4882a593Smuzhiyun 	tdmac->reg_base	   = tdev->base + idx * 4;
586*4882a593Smuzhiyun 	tdmac->pool	   = pool;
587*4882a593Smuzhiyun 	tdmac->status = DMA_COMPLETE;
588*4882a593Smuzhiyun 	tdev->tdmac[tdmac->idx] = tdmac;
589*4882a593Smuzhiyun 	tasklet_setup(&tdmac->tasklet, dma_do_tasklet);
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	/* add the channel to tdma_chan list */
592*4882a593Smuzhiyun 	list_add_tail(&tdmac->chan.device_node,
593*4882a593Smuzhiyun 			&tdev->device.channels);
594*4882a593Smuzhiyun 	return 0;
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun struct mmp_tdma_filter_param {
598*4882a593Smuzhiyun 	unsigned int chan_id;
599*4882a593Smuzhiyun };
600*4882a593Smuzhiyun 
mmp_tdma_filter_fn(struct dma_chan * chan,void * fn_param)601*4882a593Smuzhiyun static bool mmp_tdma_filter_fn(struct dma_chan *chan, void *fn_param)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun 	struct mmp_tdma_filter_param *param = fn_param;
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	if (chan->chan_id != param->chan_id)
606*4882a593Smuzhiyun 		return false;
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	return true;
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun 
mmp_tdma_xlate(struct of_phandle_args * dma_spec,struct of_dma * ofdma)611*4882a593Smuzhiyun static struct dma_chan *mmp_tdma_xlate(struct of_phandle_args *dma_spec,
612*4882a593Smuzhiyun 			       struct of_dma *ofdma)
613*4882a593Smuzhiyun {
614*4882a593Smuzhiyun 	struct mmp_tdma_device *tdev = ofdma->of_dma_data;
615*4882a593Smuzhiyun 	dma_cap_mask_t mask = tdev->device.cap_mask;
616*4882a593Smuzhiyun 	struct mmp_tdma_filter_param param;
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	if (dma_spec->args_count != 1)
619*4882a593Smuzhiyun 		return NULL;
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	param.chan_id = dma_spec->args[0];
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	if (param.chan_id >= TDMA_CHANNEL_NUM)
624*4882a593Smuzhiyun 		return NULL;
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	return __dma_request_channel(&mask, mmp_tdma_filter_fn, &param,
627*4882a593Smuzhiyun 				     ofdma->of_node);
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun static const struct of_device_id mmp_tdma_dt_ids[] = {
631*4882a593Smuzhiyun 	{ .compatible = "marvell,adma-1.0", .data = (void *)MMP_AUD_TDMA},
632*4882a593Smuzhiyun 	{ .compatible = "marvell,pxa910-squ", .data = (void *)PXA910_SQU},
633*4882a593Smuzhiyun 	{}
634*4882a593Smuzhiyun };
635*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mmp_tdma_dt_ids);
636*4882a593Smuzhiyun 
mmp_tdma_probe(struct platform_device * pdev)637*4882a593Smuzhiyun static int mmp_tdma_probe(struct platform_device *pdev)
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun 	enum mmp_tdma_type type;
640*4882a593Smuzhiyun 	const struct of_device_id *of_id;
641*4882a593Smuzhiyun 	struct mmp_tdma_device *tdev;
642*4882a593Smuzhiyun 	struct resource *iores;
643*4882a593Smuzhiyun 	int i, ret;
644*4882a593Smuzhiyun 	int irq = 0, irq_num = 0;
645*4882a593Smuzhiyun 	int chan_num = TDMA_CHANNEL_NUM;
646*4882a593Smuzhiyun 	struct gen_pool *pool = NULL;
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	of_id = of_match_device(mmp_tdma_dt_ids, &pdev->dev);
649*4882a593Smuzhiyun 	if (of_id)
650*4882a593Smuzhiyun 		type = (enum mmp_tdma_type) of_id->data;
651*4882a593Smuzhiyun 	else
652*4882a593Smuzhiyun 		type = platform_get_device_id(pdev)->driver_data;
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	/* always have couple channels */
655*4882a593Smuzhiyun 	tdev = devm_kzalloc(&pdev->dev, sizeof(*tdev), GFP_KERNEL);
656*4882a593Smuzhiyun 	if (!tdev)
657*4882a593Smuzhiyun 		return -ENOMEM;
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	tdev->dev = &pdev->dev;
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	for (i = 0; i < chan_num; i++) {
662*4882a593Smuzhiyun 		if (platform_get_irq(pdev, i) > 0)
663*4882a593Smuzhiyun 			irq_num++;
664*4882a593Smuzhiyun 	}
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
667*4882a593Smuzhiyun 	tdev->base = devm_ioremap_resource(&pdev->dev, iores);
668*4882a593Smuzhiyun 	if (IS_ERR(tdev->base))
669*4882a593Smuzhiyun 		return PTR_ERR(tdev->base);
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	INIT_LIST_HEAD(&tdev->device.channels);
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	if (pdev->dev.of_node)
674*4882a593Smuzhiyun 		pool = of_gen_pool_get(pdev->dev.of_node, "asram", 0);
675*4882a593Smuzhiyun 	else
676*4882a593Smuzhiyun 		pool = sram_get_gpool("asram");
677*4882a593Smuzhiyun 	if (!pool) {
678*4882a593Smuzhiyun 		dev_err(&pdev->dev, "asram pool not available\n");
679*4882a593Smuzhiyun 		return -ENOMEM;
680*4882a593Smuzhiyun 	}
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	if (irq_num != chan_num) {
683*4882a593Smuzhiyun 		irq = platform_get_irq(pdev, 0);
684*4882a593Smuzhiyun 		ret = devm_request_irq(&pdev->dev, irq,
685*4882a593Smuzhiyun 			mmp_tdma_int_handler, IRQF_SHARED, "tdma", tdev);
686*4882a593Smuzhiyun 		if (ret)
687*4882a593Smuzhiyun 			return ret;
688*4882a593Smuzhiyun 	}
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	/* initialize channel parameters */
691*4882a593Smuzhiyun 	for (i = 0; i < chan_num; i++) {
692*4882a593Smuzhiyun 		irq = (irq_num != chan_num) ? 0 : platform_get_irq(pdev, i);
693*4882a593Smuzhiyun 		ret = mmp_tdma_chan_init(tdev, i, irq, type, pool);
694*4882a593Smuzhiyun 		if (ret)
695*4882a593Smuzhiyun 			return ret;
696*4882a593Smuzhiyun 	}
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	dma_cap_set(DMA_SLAVE, tdev->device.cap_mask);
699*4882a593Smuzhiyun 	dma_cap_set(DMA_CYCLIC, tdev->device.cap_mask);
700*4882a593Smuzhiyun 	tdev->device.dev = &pdev->dev;
701*4882a593Smuzhiyun 	tdev->device.device_alloc_chan_resources =
702*4882a593Smuzhiyun 					mmp_tdma_alloc_chan_resources;
703*4882a593Smuzhiyun 	tdev->device.device_free_chan_resources =
704*4882a593Smuzhiyun 					mmp_tdma_free_chan_resources;
705*4882a593Smuzhiyun 	tdev->device.device_prep_dma_cyclic = mmp_tdma_prep_dma_cyclic;
706*4882a593Smuzhiyun 	tdev->device.device_tx_status = mmp_tdma_tx_status;
707*4882a593Smuzhiyun 	tdev->device.device_issue_pending = mmp_tdma_issue_pending;
708*4882a593Smuzhiyun 	tdev->device.device_config = mmp_tdma_config;
709*4882a593Smuzhiyun 	tdev->device.device_pause = mmp_tdma_pause_chan;
710*4882a593Smuzhiyun 	tdev->device.device_resume = mmp_tdma_resume_chan;
711*4882a593Smuzhiyun 	tdev->device.device_terminate_all = mmp_tdma_terminate_all;
712*4882a593Smuzhiyun 	tdev->device.copy_align = DMAENGINE_ALIGN_8_BYTES;
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	tdev->device.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
715*4882a593Smuzhiyun 	if (type == MMP_AUD_TDMA) {
716*4882a593Smuzhiyun 		tdev->device.max_burst = SZ_128;
717*4882a593Smuzhiyun 		tdev->device.src_addr_widths = BIT(DMA_SLAVE_BUSWIDTH_4_BYTES);
718*4882a593Smuzhiyun 		tdev->device.dst_addr_widths = BIT(DMA_SLAVE_BUSWIDTH_4_BYTES);
719*4882a593Smuzhiyun 	} else if (type == PXA910_SQU) {
720*4882a593Smuzhiyun 		tdev->device.max_burst = SZ_32;
721*4882a593Smuzhiyun 	}
722*4882a593Smuzhiyun 	tdev->device.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
723*4882a593Smuzhiyun 	tdev->device.descriptor_reuse = true;
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	dma_set_mask(&pdev->dev, DMA_BIT_MASK(64));
726*4882a593Smuzhiyun 	platform_set_drvdata(pdev, tdev);
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	ret = dmaenginem_async_device_register(&tdev->device);
729*4882a593Smuzhiyun 	if (ret) {
730*4882a593Smuzhiyun 		dev_err(tdev->device.dev, "unable to register\n");
731*4882a593Smuzhiyun 		return ret;
732*4882a593Smuzhiyun 	}
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	if (pdev->dev.of_node) {
735*4882a593Smuzhiyun 		ret = of_dma_controller_register(pdev->dev.of_node,
736*4882a593Smuzhiyun 							mmp_tdma_xlate, tdev);
737*4882a593Smuzhiyun 		if (ret) {
738*4882a593Smuzhiyun 			dev_err(tdev->device.dev,
739*4882a593Smuzhiyun 				"failed to register controller\n");
740*4882a593Smuzhiyun 			return ret;
741*4882a593Smuzhiyun 		}
742*4882a593Smuzhiyun 	}
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	dev_info(tdev->device.dev, "initialized\n");
745*4882a593Smuzhiyun 	return 0;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun static const struct platform_device_id mmp_tdma_id_table[] = {
749*4882a593Smuzhiyun 	{ "mmp-adma",	MMP_AUD_TDMA },
750*4882a593Smuzhiyun 	{ "pxa910-squ",	PXA910_SQU },
751*4882a593Smuzhiyun 	{ },
752*4882a593Smuzhiyun };
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun static struct platform_driver mmp_tdma_driver = {
755*4882a593Smuzhiyun 	.driver		= {
756*4882a593Smuzhiyun 		.name	= "mmp-tdma",
757*4882a593Smuzhiyun 		.of_match_table = mmp_tdma_dt_ids,
758*4882a593Smuzhiyun 	},
759*4882a593Smuzhiyun 	.id_table	= mmp_tdma_id_table,
760*4882a593Smuzhiyun 	.probe		= mmp_tdma_probe,
761*4882a593Smuzhiyun 	.remove		= mmp_tdma_remove,
762*4882a593Smuzhiyun };
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun module_platform_driver(mmp_tdma_driver);
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun MODULE_LICENSE("GPL");
767*4882a593Smuzhiyun MODULE_DESCRIPTION("MMP Two-Channel DMA Driver");
768*4882a593Smuzhiyun MODULE_ALIAS("platform:mmp-tdma");
769*4882a593Smuzhiyun MODULE_AUTHOR("Leo Yan <leoy@marvell.com>");
770*4882a593Smuzhiyun MODULE_AUTHOR("Zhangfei Gao <zhangfei.gao@marvell.com>");
771