1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2012 Marvell International Ltd.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/err.h>
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/types.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/dma-mapping.h>
12*4882a593Smuzhiyun #include <linux/slab.h>
13*4882a593Smuzhiyun #include <linux/dmaengine.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/device.h>
16*4882a593Smuzhiyun #include <linux/platform_data/mmp_dma.h>
17*4882a593Smuzhiyun #include <linux/dmapool.h>
18*4882a593Smuzhiyun #include <linux/of_device.h>
19*4882a593Smuzhiyun #include <linux/of_dma.h>
20*4882a593Smuzhiyun #include <linux/of.h>
21*4882a593Smuzhiyun #include <linux/dma/mmp-pdma.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include "dmaengine.h"
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define DCSR 0x0000
26*4882a593Smuzhiyun #define DALGN 0x00a0
27*4882a593Smuzhiyun #define DINT 0x00f0
28*4882a593Smuzhiyun #define DDADR 0x0200
29*4882a593Smuzhiyun #define DSADR(n) (0x0204 + ((n) << 4))
30*4882a593Smuzhiyun #define DTADR(n) (0x0208 + ((n) << 4))
31*4882a593Smuzhiyun #define DCMD 0x020c
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define DCSR_RUN BIT(31) /* Run Bit (read / write) */
34*4882a593Smuzhiyun #define DCSR_NODESC BIT(30) /* No-Descriptor Fetch (read / write) */
35*4882a593Smuzhiyun #define DCSR_STOPIRQEN BIT(29) /* Stop Interrupt Enable (read / write) */
36*4882a593Smuzhiyun #define DCSR_REQPEND BIT(8) /* Request Pending (read-only) */
37*4882a593Smuzhiyun #define DCSR_STOPSTATE BIT(3) /* Stop State (read-only) */
38*4882a593Smuzhiyun #define DCSR_ENDINTR BIT(2) /* End Interrupt (read / write) */
39*4882a593Smuzhiyun #define DCSR_STARTINTR BIT(1) /* Start Interrupt (read / write) */
40*4882a593Smuzhiyun #define DCSR_BUSERR BIT(0) /* Bus Error Interrupt (read / write) */
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define DCSR_EORIRQEN BIT(28) /* End of Receive Interrupt Enable (R/W) */
43*4882a593Smuzhiyun #define DCSR_EORJMPEN BIT(27) /* Jump to next descriptor on EOR */
44*4882a593Smuzhiyun #define DCSR_EORSTOPEN BIT(26) /* STOP on an EOR */
45*4882a593Smuzhiyun #define DCSR_SETCMPST BIT(25) /* Set Descriptor Compare Status */
46*4882a593Smuzhiyun #define DCSR_CLRCMPST BIT(24) /* Clear Descriptor Compare Status */
47*4882a593Smuzhiyun #define DCSR_CMPST BIT(10) /* The Descriptor Compare Status */
48*4882a593Smuzhiyun #define DCSR_EORINTR BIT(9) /* The end of Receive */
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define DRCMR(n) ((((n) < 64) ? 0x0100 : 0x1100) + (((n) & 0x3f) << 2))
51*4882a593Smuzhiyun #define DRCMR_MAPVLD BIT(7) /* Map Valid (read / write) */
52*4882a593Smuzhiyun #define DRCMR_CHLNUM 0x1f /* mask for Channel Number (read / write) */
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define DDADR_DESCADDR 0xfffffff0 /* Address of next descriptor (mask) */
55*4882a593Smuzhiyun #define DDADR_STOP BIT(0) /* Stop (read / write) */
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define DCMD_INCSRCADDR BIT(31) /* Source Address Increment Setting. */
58*4882a593Smuzhiyun #define DCMD_INCTRGADDR BIT(30) /* Target Address Increment Setting. */
59*4882a593Smuzhiyun #define DCMD_FLOWSRC BIT(29) /* Flow Control by the source. */
60*4882a593Smuzhiyun #define DCMD_FLOWTRG BIT(28) /* Flow Control by the target. */
61*4882a593Smuzhiyun #define DCMD_STARTIRQEN BIT(22) /* Start Interrupt Enable */
62*4882a593Smuzhiyun #define DCMD_ENDIRQEN BIT(21) /* End Interrupt Enable */
63*4882a593Smuzhiyun #define DCMD_ENDIAN BIT(18) /* Device Endian-ness. */
64*4882a593Smuzhiyun #define DCMD_BURST8 (1 << 16) /* 8 byte burst */
65*4882a593Smuzhiyun #define DCMD_BURST16 (2 << 16) /* 16 byte burst */
66*4882a593Smuzhiyun #define DCMD_BURST32 (3 << 16) /* 32 byte burst */
67*4882a593Smuzhiyun #define DCMD_WIDTH1 (1 << 14) /* 1 byte width */
68*4882a593Smuzhiyun #define DCMD_WIDTH2 (2 << 14) /* 2 byte width (HalfWord) */
69*4882a593Smuzhiyun #define DCMD_WIDTH4 (3 << 14) /* 4 byte width (Word) */
70*4882a593Smuzhiyun #define DCMD_LENGTH 0x01fff /* length mask (max = 8K - 1) */
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define PDMA_MAX_DESC_BYTES DCMD_LENGTH
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun struct mmp_pdma_desc_hw {
75*4882a593Smuzhiyun u32 ddadr; /* Points to the next descriptor + flags */
76*4882a593Smuzhiyun u32 dsadr; /* DSADR value for the current transfer */
77*4882a593Smuzhiyun u32 dtadr; /* DTADR value for the current transfer */
78*4882a593Smuzhiyun u32 dcmd; /* DCMD value for the current transfer */
79*4882a593Smuzhiyun } __aligned(32);
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun struct mmp_pdma_desc_sw {
82*4882a593Smuzhiyun struct mmp_pdma_desc_hw desc;
83*4882a593Smuzhiyun struct list_head node;
84*4882a593Smuzhiyun struct list_head tx_list;
85*4882a593Smuzhiyun struct dma_async_tx_descriptor async_tx;
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun struct mmp_pdma_phy;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun struct mmp_pdma_chan {
91*4882a593Smuzhiyun struct device *dev;
92*4882a593Smuzhiyun struct dma_chan chan;
93*4882a593Smuzhiyun struct dma_async_tx_descriptor desc;
94*4882a593Smuzhiyun struct mmp_pdma_phy *phy;
95*4882a593Smuzhiyun enum dma_transfer_direction dir;
96*4882a593Smuzhiyun struct dma_slave_config slave_config;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun struct mmp_pdma_desc_sw *cyclic_first; /* first desc_sw if channel
99*4882a593Smuzhiyun * is in cyclic mode */
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* channel's basic info */
102*4882a593Smuzhiyun struct tasklet_struct tasklet;
103*4882a593Smuzhiyun u32 dcmd;
104*4882a593Smuzhiyun u32 drcmr;
105*4882a593Smuzhiyun u32 dev_addr;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* list for desc */
108*4882a593Smuzhiyun spinlock_t desc_lock; /* Descriptor list lock */
109*4882a593Smuzhiyun struct list_head chain_pending; /* Link descriptors queue for pending */
110*4882a593Smuzhiyun struct list_head chain_running; /* Link descriptors queue for running */
111*4882a593Smuzhiyun bool idle; /* channel statue machine */
112*4882a593Smuzhiyun bool byte_align;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun struct dma_pool *desc_pool; /* Descriptors pool */
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun struct mmp_pdma_phy {
118*4882a593Smuzhiyun int idx;
119*4882a593Smuzhiyun void __iomem *base;
120*4882a593Smuzhiyun struct mmp_pdma_chan *vchan;
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun struct mmp_pdma_device {
124*4882a593Smuzhiyun int dma_channels;
125*4882a593Smuzhiyun void __iomem *base;
126*4882a593Smuzhiyun struct device *dev;
127*4882a593Smuzhiyun struct dma_device device;
128*4882a593Smuzhiyun struct mmp_pdma_phy *phy;
129*4882a593Smuzhiyun spinlock_t phy_lock; /* protect alloc/free phy channels */
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun #define tx_to_mmp_pdma_desc(tx) \
133*4882a593Smuzhiyun container_of(tx, struct mmp_pdma_desc_sw, async_tx)
134*4882a593Smuzhiyun #define to_mmp_pdma_desc(lh) \
135*4882a593Smuzhiyun container_of(lh, struct mmp_pdma_desc_sw, node)
136*4882a593Smuzhiyun #define to_mmp_pdma_chan(dchan) \
137*4882a593Smuzhiyun container_of(dchan, struct mmp_pdma_chan, chan)
138*4882a593Smuzhiyun #define to_mmp_pdma_dev(dmadev) \
139*4882a593Smuzhiyun container_of(dmadev, struct mmp_pdma_device, device)
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun static int mmp_pdma_config_write(struct dma_chan *dchan,
142*4882a593Smuzhiyun struct dma_slave_config *cfg,
143*4882a593Smuzhiyun enum dma_transfer_direction direction);
144*4882a593Smuzhiyun
set_desc(struct mmp_pdma_phy * phy,dma_addr_t addr)145*4882a593Smuzhiyun static void set_desc(struct mmp_pdma_phy *phy, dma_addr_t addr)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun u32 reg = (phy->idx << 4) + DDADR;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun writel(addr, phy->base + reg);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
enable_chan(struct mmp_pdma_phy * phy)152*4882a593Smuzhiyun static void enable_chan(struct mmp_pdma_phy *phy)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun u32 reg, dalgn;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun if (!phy->vchan)
157*4882a593Smuzhiyun return;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun reg = DRCMR(phy->vchan->drcmr);
160*4882a593Smuzhiyun writel(DRCMR_MAPVLD | phy->idx, phy->base + reg);
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun dalgn = readl(phy->base + DALGN);
163*4882a593Smuzhiyun if (phy->vchan->byte_align)
164*4882a593Smuzhiyun dalgn |= 1 << phy->idx;
165*4882a593Smuzhiyun else
166*4882a593Smuzhiyun dalgn &= ~(1 << phy->idx);
167*4882a593Smuzhiyun writel(dalgn, phy->base + DALGN);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun reg = (phy->idx << 2) + DCSR;
170*4882a593Smuzhiyun writel(readl(phy->base + reg) | DCSR_RUN, phy->base + reg);
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
disable_chan(struct mmp_pdma_phy * phy)173*4882a593Smuzhiyun static void disable_chan(struct mmp_pdma_phy *phy)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun u32 reg;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun if (!phy)
178*4882a593Smuzhiyun return;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun reg = (phy->idx << 2) + DCSR;
181*4882a593Smuzhiyun writel(readl(phy->base + reg) & ~DCSR_RUN, phy->base + reg);
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
clear_chan_irq(struct mmp_pdma_phy * phy)184*4882a593Smuzhiyun static int clear_chan_irq(struct mmp_pdma_phy *phy)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun u32 dcsr;
187*4882a593Smuzhiyun u32 dint = readl(phy->base + DINT);
188*4882a593Smuzhiyun u32 reg = (phy->idx << 2) + DCSR;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun if (!(dint & BIT(phy->idx)))
191*4882a593Smuzhiyun return -EAGAIN;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* clear irq */
194*4882a593Smuzhiyun dcsr = readl(phy->base + reg);
195*4882a593Smuzhiyun writel(dcsr, phy->base + reg);
196*4882a593Smuzhiyun if ((dcsr & DCSR_BUSERR) && (phy->vchan))
197*4882a593Smuzhiyun dev_warn(phy->vchan->dev, "DCSR_BUSERR\n");
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun return 0;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
mmp_pdma_chan_handler(int irq,void * dev_id)202*4882a593Smuzhiyun static irqreturn_t mmp_pdma_chan_handler(int irq, void *dev_id)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun struct mmp_pdma_phy *phy = dev_id;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun if (clear_chan_irq(phy) != 0)
207*4882a593Smuzhiyun return IRQ_NONE;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun tasklet_schedule(&phy->vchan->tasklet);
210*4882a593Smuzhiyun return IRQ_HANDLED;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
mmp_pdma_int_handler(int irq,void * dev_id)213*4882a593Smuzhiyun static irqreturn_t mmp_pdma_int_handler(int irq, void *dev_id)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun struct mmp_pdma_device *pdev = dev_id;
216*4882a593Smuzhiyun struct mmp_pdma_phy *phy;
217*4882a593Smuzhiyun u32 dint = readl(pdev->base + DINT);
218*4882a593Smuzhiyun int i, ret;
219*4882a593Smuzhiyun int irq_num = 0;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun while (dint) {
222*4882a593Smuzhiyun i = __ffs(dint);
223*4882a593Smuzhiyun /* only handle interrupts belonging to pdma driver*/
224*4882a593Smuzhiyun if (i >= pdev->dma_channels)
225*4882a593Smuzhiyun break;
226*4882a593Smuzhiyun dint &= (dint - 1);
227*4882a593Smuzhiyun phy = &pdev->phy[i];
228*4882a593Smuzhiyun ret = mmp_pdma_chan_handler(irq, phy);
229*4882a593Smuzhiyun if (ret == IRQ_HANDLED)
230*4882a593Smuzhiyun irq_num++;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun if (irq_num)
234*4882a593Smuzhiyun return IRQ_HANDLED;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun return IRQ_NONE;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /* lookup free phy channel as descending priority */
lookup_phy(struct mmp_pdma_chan * pchan)240*4882a593Smuzhiyun static struct mmp_pdma_phy *lookup_phy(struct mmp_pdma_chan *pchan)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun int prio, i;
243*4882a593Smuzhiyun struct mmp_pdma_device *pdev = to_mmp_pdma_dev(pchan->chan.device);
244*4882a593Smuzhiyun struct mmp_pdma_phy *phy, *found = NULL;
245*4882a593Smuzhiyun unsigned long flags;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /*
248*4882a593Smuzhiyun * dma channel priorities
249*4882a593Smuzhiyun * ch 0 - 3, 16 - 19 <--> (0)
250*4882a593Smuzhiyun * ch 4 - 7, 20 - 23 <--> (1)
251*4882a593Smuzhiyun * ch 8 - 11, 24 - 27 <--> (2)
252*4882a593Smuzhiyun * ch 12 - 15, 28 - 31 <--> (3)
253*4882a593Smuzhiyun */
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun spin_lock_irqsave(&pdev->phy_lock, flags);
256*4882a593Smuzhiyun for (prio = 0; prio <= ((pdev->dma_channels - 1) & 0xf) >> 2; prio++) {
257*4882a593Smuzhiyun for (i = 0; i < pdev->dma_channels; i++) {
258*4882a593Smuzhiyun if (prio != (i & 0xf) >> 2)
259*4882a593Smuzhiyun continue;
260*4882a593Smuzhiyun phy = &pdev->phy[i];
261*4882a593Smuzhiyun if (!phy->vchan) {
262*4882a593Smuzhiyun phy->vchan = pchan;
263*4882a593Smuzhiyun found = phy;
264*4882a593Smuzhiyun goto out_unlock;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun out_unlock:
270*4882a593Smuzhiyun spin_unlock_irqrestore(&pdev->phy_lock, flags);
271*4882a593Smuzhiyun return found;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
mmp_pdma_free_phy(struct mmp_pdma_chan * pchan)274*4882a593Smuzhiyun static void mmp_pdma_free_phy(struct mmp_pdma_chan *pchan)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun struct mmp_pdma_device *pdev = to_mmp_pdma_dev(pchan->chan.device);
277*4882a593Smuzhiyun unsigned long flags;
278*4882a593Smuzhiyun u32 reg;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun if (!pchan->phy)
281*4882a593Smuzhiyun return;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /* clear the channel mapping in DRCMR */
284*4882a593Smuzhiyun reg = DRCMR(pchan->drcmr);
285*4882a593Smuzhiyun writel(0, pchan->phy->base + reg);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun spin_lock_irqsave(&pdev->phy_lock, flags);
288*4882a593Smuzhiyun pchan->phy->vchan = NULL;
289*4882a593Smuzhiyun pchan->phy = NULL;
290*4882a593Smuzhiyun spin_unlock_irqrestore(&pdev->phy_lock, flags);
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /*
294*4882a593Smuzhiyun * start_pending_queue - transfer any pending transactions
295*4882a593Smuzhiyun * pending list ==> running list
296*4882a593Smuzhiyun */
start_pending_queue(struct mmp_pdma_chan * chan)297*4882a593Smuzhiyun static void start_pending_queue(struct mmp_pdma_chan *chan)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun struct mmp_pdma_desc_sw *desc;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun /* still in running, irq will start the pending list */
302*4882a593Smuzhiyun if (!chan->idle) {
303*4882a593Smuzhiyun dev_dbg(chan->dev, "DMA controller still busy\n");
304*4882a593Smuzhiyun return;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun if (list_empty(&chan->chain_pending)) {
308*4882a593Smuzhiyun /* chance to re-fetch phy channel with higher prio */
309*4882a593Smuzhiyun mmp_pdma_free_phy(chan);
310*4882a593Smuzhiyun dev_dbg(chan->dev, "no pending list\n");
311*4882a593Smuzhiyun return;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun if (!chan->phy) {
315*4882a593Smuzhiyun chan->phy = lookup_phy(chan);
316*4882a593Smuzhiyun if (!chan->phy) {
317*4882a593Smuzhiyun dev_dbg(chan->dev, "no free dma channel\n");
318*4882a593Smuzhiyun return;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun /*
323*4882a593Smuzhiyun * pending -> running
324*4882a593Smuzhiyun * reintilize pending list
325*4882a593Smuzhiyun */
326*4882a593Smuzhiyun desc = list_first_entry(&chan->chain_pending,
327*4882a593Smuzhiyun struct mmp_pdma_desc_sw, node);
328*4882a593Smuzhiyun list_splice_tail_init(&chan->chain_pending, &chan->chain_running);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun /*
331*4882a593Smuzhiyun * Program the descriptor's address into the DMA controller,
332*4882a593Smuzhiyun * then start the DMA transaction
333*4882a593Smuzhiyun */
334*4882a593Smuzhiyun set_desc(chan->phy, desc->async_tx.phys);
335*4882a593Smuzhiyun enable_chan(chan->phy);
336*4882a593Smuzhiyun chan->idle = false;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun /* desc->tx_list ==> pending list */
mmp_pdma_tx_submit(struct dma_async_tx_descriptor * tx)341*4882a593Smuzhiyun static dma_cookie_t mmp_pdma_tx_submit(struct dma_async_tx_descriptor *tx)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun struct mmp_pdma_chan *chan = to_mmp_pdma_chan(tx->chan);
344*4882a593Smuzhiyun struct mmp_pdma_desc_sw *desc = tx_to_mmp_pdma_desc(tx);
345*4882a593Smuzhiyun struct mmp_pdma_desc_sw *child;
346*4882a593Smuzhiyun unsigned long flags;
347*4882a593Smuzhiyun dma_cookie_t cookie = -EBUSY;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun spin_lock_irqsave(&chan->desc_lock, flags);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun list_for_each_entry(child, &desc->tx_list, node) {
352*4882a593Smuzhiyun cookie = dma_cookie_assign(&child->async_tx);
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun /* softly link to pending list - desc->tx_list ==> pending list */
356*4882a593Smuzhiyun list_splice_tail_init(&desc->tx_list, &chan->chain_pending);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun spin_unlock_irqrestore(&chan->desc_lock, flags);
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun return cookie;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun static struct mmp_pdma_desc_sw *
mmp_pdma_alloc_descriptor(struct mmp_pdma_chan * chan)364*4882a593Smuzhiyun mmp_pdma_alloc_descriptor(struct mmp_pdma_chan *chan)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun struct mmp_pdma_desc_sw *desc;
367*4882a593Smuzhiyun dma_addr_t pdesc;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun desc = dma_pool_zalloc(chan->desc_pool, GFP_ATOMIC, &pdesc);
370*4882a593Smuzhiyun if (!desc) {
371*4882a593Smuzhiyun dev_err(chan->dev, "out of memory for link descriptor\n");
372*4882a593Smuzhiyun return NULL;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun INIT_LIST_HEAD(&desc->tx_list);
376*4882a593Smuzhiyun dma_async_tx_descriptor_init(&desc->async_tx, &chan->chan);
377*4882a593Smuzhiyun /* each desc has submit */
378*4882a593Smuzhiyun desc->async_tx.tx_submit = mmp_pdma_tx_submit;
379*4882a593Smuzhiyun desc->async_tx.phys = pdesc;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun return desc;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun /*
385*4882a593Smuzhiyun * mmp_pdma_alloc_chan_resources - Allocate resources for DMA channel.
386*4882a593Smuzhiyun *
387*4882a593Smuzhiyun * This function will create a dma pool for descriptor allocation.
388*4882a593Smuzhiyun * Request irq only when channel is requested
389*4882a593Smuzhiyun * Return - The number of allocated descriptors.
390*4882a593Smuzhiyun */
391*4882a593Smuzhiyun
mmp_pdma_alloc_chan_resources(struct dma_chan * dchan)392*4882a593Smuzhiyun static int mmp_pdma_alloc_chan_resources(struct dma_chan *dchan)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun struct mmp_pdma_chan *chan = to_mmp_pdma_chan(dchan);
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun if (chan->desc_pool)
397*4882a593Smuzhiyun return 1;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun chan->desc_pool = dma_pool_create(dev_name(&dchan->dev->device),
400*4882a593Smuzhiyun chan->dev,
401*4882a593Smuzhiyun sizeof(struct mmp_pdma_desc_sw),
402*4882a593Smuzhiyun __alignof__(struct mmp_pdma_desc_sw),
403*4882a593Smuzhiyun 0);
404*4882a593Smuzhiyun if (!chan->desc_pool) {
405*4882a593Smuzhiyun dev_err(chan->dev, "unable to allocate descriptor pool\n");
406*4882a593Smuzhiyun return -ENOMEM;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun mmp_pdma_free_phy(chan);
410*4882a593Smuzhiyun chan->idle = true;
411*4882a593Smuzhiyun chan->dev_addr = 0;
412*4882a593Smuzhiyun return 1;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
mmp_pdma_free_desc_list(struct mmp_pdma_chan * chan,struct list_head * list)415*4882a593Smuzhiyun static void mmp_pdma_free_desc_list(struct mmp_pdma_chan *chan,
416*4882a593Smuzhiyun struct list_head *list)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun struct mmp_pdma_desc_sw *desc, *_desc;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun list_for_each_entry_safe(desc, _desc, list, node) {
421*4882a593Smuzhiyun list_del(&desc->node);
422*4882a593Smuzhiyun dma_pool_free(chan->desc_pool, desc, desc->async_tx.phys);
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
mmp_pdma_free_chan_resources(struct dma_chan * dchan)426*4882a593Smuzhiyun static void mmp_pdma_free_chan_resources(struct dma_chan *dchan)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun struct mmp_pdma_chan *chan = to_mmp_pdma_chan(dchan);
429*4882a593Smuzhiyun unsigned long flags;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun spin_lock_irqsave(&chan->desc_lock, flags);
432*4882a593Smuzhiyun mmp_pdma_free_desc_list(chan, &chan->chain_pending);
433*4882a593Smuzhiyun mmp_pdma_free_desc_list(chan, &chan->chain_running);
434*4882a593Smuzhiyun spin_unlock_irqrestore(&chan->desc_lock, flags);
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun dma_pool_destroy(chan->desc_pool);
437*4882a593Smuzhiyun chan->desc_pool = NULL;
438*4882a593Smuzhiyun chan->idle = true;
439*4882a593Smuzhiyun chan->dev_addr = 0;
440*4882a593Smuzhiyun mmp_pdma_free_phy(chan);
441*4882a593Smuzhiyun return;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
mmp_pdma_prep_memcpy(struct dma_chan * dchan,dma_addr_t dma_dst,dma_addr_t dma_src,size_t len,unsigned long flags)445*4882a593Smuzhiyun mmp_pdma_prep_memcpy(struct dma_chan *dchan,
446*4882a593Smuzhiyun dma_addr_t dma_dst, dma_addr_t dma_src,
447*4882a593Smuzhiyun size_t len, unsigned long flags)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun struct mmp_pdma_chan *chan;
450*4882a593Smuzhiyun struct mmp_pdma_desc_sw *first = NULL, *prev = NULL, *new;
451*4882a593Smuzhiyun size_t copy = 0;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun if (!dchan)
454*4882a593Smuzhiyun return NULL;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun if (!len)
457*4882a593Smuzhiyun return NULL;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun chan = to_mmp_pdma_chan(dchan);
460*4882a593Smuzhiyun chan->byte_align = false;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun if (!chan->dir) {
463*4882a593Smuzhiyun chan->dir = DMA_MEM_TO_MEM;
464*4882a593Smuzhiyun chan->dcmd = DCMD_INCTRGADDR | DCMD_INCSRCADDR;
465*4882a593Smuzhiyun chan->dcmd |= DCMD_BURST32;
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun do {
469*4882a593Smuzhiyun /* Allocate the link descriptor from DMA pool */
470*4882a593Smuzhiyun new = mmp_pdma_alloc_descriptor(chan);
471*4882a593Smuzhiyun if (!new) {
472*4882a593Smuzhiyun dev_err(chan->dev, "no memory for desc\n");
473*4882a593Smuzhiyun goto fail;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun copy = min_t(size_t, len, PDMA_MAX_DESC_BYTES);
477*4882a593Smuzhiyun if (dma_src & 0x7 || dma_dst & 0x7)
478*4882a593Smuzhiyun chan->byte_align = true;
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun new->desc.dcmd = chan->dcmd | (DCMD_LENGTH & copy);
481*4882a593Smuzhiyun new->desc.dsadr = dma_src;
482*4882a593Smuzhiyun new->desc.dtadr = dma_dst;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun if (!first)
485*4882a593Smuzhiyun first = new;
486*4882a593Smuzhiyun else
487*4882a593Smuzhiyun prev->desc.ddadr = new->async_tx.phys;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun new->async_tx.cookie = 0;
490*4882a593Smuzhiyun async_tx_ack(&new->async_tx);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun prev = new;
493*4882a593Smuzhiyun len -= copy;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun if (chan->dir == DMA_MEM_TO_DEV) {
496*4882a593Smuzhiyun dma_src += copy;
497*4882a593Smuzhiyun } else if (chan->dir == DMA_DEV_TO_MEM) {
498*4882a593Smuzhiyun dma_dst += copy;
499*4882a593Smuzhiyun } else if (chan->dir == DMA_MEM_TO_MEM) {
500*4882a593Smuzhiyun dma_src += copy;
501*4882a593Smuzhiyun dma_dst += copy;
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun /* Insert the link descriptor to the LD ring */
505*4882a593Smuzhiyun list_add_tail(&new->node, &first->tx_list);
506*4882a593Smuzhiyun } while (len);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun first->async_tx.flags = flags; /* client is in control of this ack */
509*4882a593Smuzhiyun first->async_tx.cookie = -EBUSY;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun /* last desc and fire IRQ */
512*4882a593Smuzhiyun new->desc.ddadr = DDADR_STOP;
513*4882a593Smuzhiyun new->desc.dcmd |= DCMD_ENDIRQEN;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun chan->cyclic_first = NULL;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun return &first->async_tx;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun fail:
520*4882a593Smuzhiyun if (first)
521*4882a593Smuzhiyun mmp_pdma_free_desc_list(chan, &first->tx_list);
522*4882a593Smuzhiyun return NULL;
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
mmp_pdma_prep_slave_sg(struct dma_chan * dchan,struct scatterlist * sgl,unsigned int sg_len,enum dma_transfer_direction dir,unsigned long flags,void * context)526*4882a593Smuzhiyun mmp_pdma_prep_slave_sg(struct dma_chan *dchan, struct scatterlist *sgl,
527*4882a593Smuzhiyun unsigned int sg_len, enum dma_transfer_direction dir,
528*4882a593Smuzhiyun unsigned long flags, void *context)
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun struct mmp_pdma_chan *chan = to_mmp_pdma_chan(dchan);
531*4882a593Smuzhiyun struct mmp_pdma_desc_sw *first = NULL, *prev = NULL, *new = NULL;
532*4882a593Smuzhiyun size_t len, avail;
533*4882a593Smuzhiyun struct scatterlist *sg;
534*4882a593Smuzhiyun dma_addr_t addr;
535*4882a593Smuzhiyun int i;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun if ((sgl == NULL) || (sg_len == 0))
538*4882a593Smuzhiyun return NULL;
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun chan->byte_align = false;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun mmp_pdma_config_write(dchan, &chan->slave_config, dir);
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun for_each_sg(sgl, sg, sg_len, i) {
545*4882a593Smuzhiyun addr = sg_dma_address(sg);
546*4882a593Smuzhiyun avail = sg_dma_len(sgl);
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun do {
549*4882a593Smuzhiyun len = min_t(size_t, avail, PDMA_MAX_DESC_BYTES);
550*4882a593Smuzhiyun if (addr & 0x7)
551*4882a593Smuzhiyun chan->byte_align = true;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun /* allocate and populate the descriptor */
554*4882a593Smuzhiyun new = mmp_pdma_alloc_descriptor(chan);
555*4882a593Smuzhiyun if (!new) {
556*4882a593Smuzhiyun dev_err(chan->dev, "no memory for desc\n");
557*4882a593Smuzhiyun goto fail;
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun new->desc.dcmd = chan->dcmd | (DCMD_LENGTH & len);
561*4882a593Smuzhiyun if (dir == DMA_MEM_TO_DEV) {
562*4882a593Smuzhiyun new->desc.dsadr = addr;
563*4882a593Smuzhiyun new->desc.dtadr = chan->dev_addr;
564*4882a593Smuzhiyun } else {
565*4882a593Smuzhiyun new->desc.dsadr = chan->dev_addr;
566*4882a593Smuzhiyun new->desc.dtadr = addr;
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun if (!first)
570*4882a593Smuzhiyun first = new;
571*4882a593Smuzhiyun else
572*4882a593Smuzhiyun prev->desc.ddadr = new->async_tx.phys;
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun new->async_tx.cookie = 0;
575*4882a593Smuzhiyun async_tx_ack(&new->async_tx);
576*4882a593Smuzhiyun prev = new;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun /* Insert the link descriptor to the LD ring */
579*4882a593Smuzhiyun list_add_tail(&new->node, &first->tx_list);
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun /* update metadata */
582*4882a593Smuzhiyun addr += len;
583*4882a593Smuzhiyun avail -= len;
584*4882a593Smuzhiyun } while (avail);
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun first->async_tx.cookie = -EBUSY;
588*4882a593Smuzhiyun first->async_tx.flags = flags;
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun /* last desc and fire IRQ */
591*4882a593Smuzhiyun new->desc.ddadr = DDADR_STOP;
592*4882a593Smuzhiyun new->desc.dcmd |= DCMD_ENDIRQEN;
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun chan->dir = dir;
595*4882a593Smuzhiyun chan->cyclic_first = NULL;
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun return &first->async_tx;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun fail:
600*4882a593Smuzhiyun if (first)
601*4882a593Smuzhiyun mmp_pdma_free_desc_list(chan, &first->tx_list);
602*4882a593Smuzhiyun return NULL;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
mmp_pdma_prep_dma_cyclic(struct dma_chan * dchan,dma_addr_t buf_addr,size_t len,size_t period_len,enum dma_transfer_direction direction,unsigned long flags)606*4882a593Smuzhiyun mmp_pdma_prep_dma_cyclic(struct dma_chan *dchan,
607*4882a593Smuzhiyun dma_addr_t buf_addr, size_t len, size_t period_len,
608*4882a593Smuzhiyun enum dma_transfer_direction direction,
609*4882a593Smuzhiyun unsigned long flags)
610*4882a593Smuzhiyun {
611*4882a593Smuzhiyun struct mmp_pdma_chan *chan;
612*4882a593Smuzhiyun struct mmp_pdma_desc_sw *first = NULL, *prev = NULL, *new;
613*4882a593Smuzhiyun dma_addr_t dma_src, dma_dst;
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun if (!dchan || !len || !period_len)
616*4882a593Smuzhiyun return NULL;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun /* the buffer length must be a multiple of period_len */
619*4882a593Smuzhiyun if (len % period_len != 0)
620*4882a593Smuzhiyun return NULL;
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun if (period_len > PDMA_MAX_DESC_BYTES)
623*4882a593Smuzhiyun return NULL;
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun chan = to_mmp_pdma_chan(dchan);
626*4882a593Smuzhiyun mmp_pdma_config_write(dchan, &chan->slave_config, direction);
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun switch (direction) {
629*4882a593Smuzhiyun case DMA_MEM_TO_DEV:
630*4882a593Smuzhiyun dma_src = buf_addr;
631*4882a593Smuzhiyun dma_dst = chan->dev_addr;
632*4882a593Smuzhiyun break;
633*4882a593Smuzhiyun case DMA_DEV_TO_MEM:
634*4882a593Smuzhiyun dma_dst = buf_addr;
635*4882a593Smuzhiyun dma_src = chan->dev_addr;
636*4882a593Smuzhiyun break;
637*4882a593Smuzhiyun default:
638*4882a593Smuzhiyun dev_err(chan->dev, "Unsupported direction for cyclic DMA\n");
639*4882a593Smuzhiyun return NULL;
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun chan->dir = direction;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun do {
645*4882a593Smuzhiyun /* Allocate the link descriptor from DMA pool */
646*4882a593Smuzhiyun new = mmp_pdma_alloc_descriptor(chan);
647*4882a593Smuzhiyun if (!new) {
648*4882a593Smuzhiyun dev_err(chan->dev, "no memory for desc\n");
649*4882a593Smuzhiyun goto fail;
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun new->desc.dcmd = (chan->dcmd | DCMD_ENDIRQEN |
653*4882a593Smuzhiyun (DCMD_LENGTH & period_len));
654*4882a593Smuzhiyun new->desc.dsadr = dma_src;
655*4882a593Smuzhiyun new->desc.dtadr = dma_dst;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun if (!first)
658*4882a593Smuzhiyun first = new;
659*4882a593Smuzhiyun else
660*4882a593Smuzhiyun prev->desc.ddadr = new->async_tx.phys;
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun new->async_tx.cookie = 0;
663*4882a593Smuzhiyun async_tx_ack(&new->async_tx);
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun prev = new;
666*4882a593Smuzhiyun len -= period_len;
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun if (chan->dir == DMA_MEM_TO_DEV)
669*4882a593Smuzhiyun dma_src += period_len;
670*4882a593Smuzhiyun else
671*4882a593Smuzhiyun dma_dst += period_len;
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun /* Insert the link descriptor to the LD ring */
674*4882a593Smuzhiyun list_add_tail(&new->node, &first->tx_list);
675*4882a593Smuzhiyun } while (len);
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun first->async_tx.flags = flags; /* client is in control of this ack */
678*4882a593Smuzhiyun first->async_tx.cookie = -EBUSY;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun /* make the cyclic link */
681*4882a593Smuzhiyun new->desc.ddadr = first->async_tx.phys;
682*4882a593Smuzhiyun chan->cyclic_first = first;
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun return &first->async_tx;
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun fail:
687*4882a593Smuzhiyun if (first)
688*4882a593Smuzhiyun mmp_pdma_free_desc_list(chan, &first->tx_list);
689*4882a593Smuzhiyun return NULL;
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun
mmp_pdma_config_write(struct dma_chan * dchan,struct dma_slave_config * cfg,enum dma_transfer_direction direction)692*4882a593Smuzhiyun static int mmp_pdma_config_write(struct dma_chan *dchan,
693*4882a593Smuzhiyun struct dma_slave_config *cfg,
694*4882a593Smuzhiyun enum dma_transfer_direction direction)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun struct mmp_pdma_chan *chan = to_mmp_pdma_chan(dchan);
697*4882a593Smuzhiyun u32 maxburst = 0, addr = 0;
698*4882a593Smuzhiyun enum dma_slave_buswidth width = DMA_SLAVE_BUSWIDTH_UNDEFINED;
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun if (!dchan)
701*4882a593Smuzhiyun return -EINVAL;
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun if (direction == DMA_DEV_TO_MEM) {
704*4882a593Smuzhiyun chan->dcmd = DCMD_INCTRGADDR | DCMD_FLOWSRC;
705*4882a593Smuzhiyun maxburst = cfg->src_maxburst;
706*4882a593Smuzhiyun width = cfg->src_addr_width;
707*4882a593Smuzhiyun addr = cfg->src_addr;
708*4882a593Smuzhiyun } else if (direction == DMA_MEM_TO_DEV) {
709*4882a593Smuzhiyun chan->dcmd = DCMD_INCSRCADDR | DCMD_FLOWTRG;
710*4882a593Smuzhiyun maxburst = cfg->dst_maxburst;
711*4882a593Smuzhiyun width = cfg->dst_addr_width;
712*4882a593Smuzhiyun addr = cfg->dst_addr;
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun if (width == DMA_SLAVE_BUSWIDTH_1_BYTE)
716*4882a593Smuzhiyun chan->dcmd |= DCMD_WIDTH1;
717*4882a593Smuzhiyun else if (width == DMA_SLAVE_BUSWIDTH_2_BYTES)
718*4882a593Smuzhiyun chan->dcmd |= DCMD_WIDTH2;
719*4882a593Smuzhiyun else if (width == DMA_SLAVE_BUSWIDTH_4_BYTES)
720*4882a593Smuzhiyun chan->dcmd |= DCMD_WIDTH4;
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun if (maxburst == 8)
723*4882a593Smuzhiyun chan->dcmd |= DCMD_BURST8;
724*4882a593Smuzhiyun else if (maxburst == 16)
725*4882a593Smuzhiyun chan->dcmd |= DCMD_BURST16;
726*4882a593Smuzhiyun else if (maxburst == 32)
727*4882a593Smuzhiyun chan->dcmd |= DCMD_BURST32;
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun chan->dir = direction;
730*4882a593Smuzhiyun chan->dev_addr = addr;
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun return 0;
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun
mmp_pdma_config(struct dma_chan * dchan,struct dma_slave_config * cfg)735*4882a593Smuzhiyun static int mmp_pdma_config(struct dma_chan *dchan,
736*4882a593Smuzhiyun struct dma_slave_config *cfg)
737*4882a593Smuzhiyun {
738*4882a593Smuzhiyun struct mmp_pdma_chan *chan = to_mmp_pdma_chan(dchan);
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun memcpy(&chan->slave_config, cfg, sizeof(*cfg));
741*4882a593Smuzhiyun return 0;
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun
mmp_pdma_terminate_all(struct dma_chan * dchan)744*4882a593Smuzhiyun static int mmp_pdma_terminate_all(struct dma_chan *dchan)
745*4882a593Smuzhiyun {
746*4882a593Smuzhiyun struct mmp_pdma_chan *chan = to_mmp_pdma_chan(dchan);
747*4882a593Smuzhiyun unsigned long flags;
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun if (!dchan)
750*4882a593Smuzhiyun return -EINVAL;
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun disable_chan(chan->phy);
753*4882a593Smuzhiyun mmp_pdma_free_phy(chan);
754*4882a593Smuzhiyun spin_lock_irqsave(&chan->desc_lock, flags);
755*4882a593Smuzhiyun mmp_pdma_free_desc_list(chan, &chan->chain_pending);
756*4882a593Smuzhiyun mmp_pdma_free_desc_list(chan, &chan->chain_running);
757*4882a593Smuzhiyun spin_unlock_irqrestore(&chan->desc_lock, flags);
758*4882a593Smuzhiyun chan->idle = true;
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun return 0;
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun
mmp_pdma_residue(struct mmp_pdma_chan * chan,dma_cookie_t cookie)763*4882a593Smuzhiyun static unsigned int mmp_pdma_residue(struct mmp_pdma_chan *chan,
764*4882a593Smuzhiyun dma_cookie_t cookie)
765*4882a593Smuzhiyun {
766*4882a593Smuzhiyun struct mmp_pdma_desc_sw *sw;
767*4882a593Smuzhiyun u32 curr, residue = 0;
768*4882a593Smuzhiyun bool passed = false;
769*4882a593Smuzhiyun bool cyclic = chan->cyclic_first != NULL;
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun /*
772*4882a593Smuzhiyun * If the channel does not have a phy pointer anymore, it has already
773*4882a593Smuzhiyun * been completed. Therefore, its residue is 0.
774*4882a593Smuzhiyun */
775*4882a593Smuzhiyun if (!chan->phy)
776*4882a593Smuzhiyun return 0;
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun if (chan->dir == DMA_DEV_TO_MEM)
779*4882a593Smuzhiyun curr = readl(chan->phy->base + DTADR(chan->phy->idx));
780*4882a593Smuzhiyun else
781*4882a593Smuzhiyun curr = readl(chan->phy->base + DSADR(chan->phy->idx));
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun list_for_each_entry(sw, &chan->chain_running, node) {
784*4882a593Smuzhiyun u32 start, end, len;
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun if (chan->dir == DMA_DEV_TO_MEM)
787*4882a593Smuzhiyun start = sw->desc.dtadr;
788*4882a593Smuzhiyun else
789*4882a593Smuzhiyun start = sw->desc.dsadr;
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun len = sw->desc.dcmd & DCMD_LENGTH;
792*4882a593Smuzhiyun end = start + len;
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun /*
795*4882a593Smuzhiyun * 'passed' will be latched once we found the descriptor which
796*4882a593Smuzhiyun * lies inside the boundaries of the curr pointer. All
797*4882a593Smuzhiyun * descriptors that occur in the list _after_ we found that
798*4882a593Smuzhiyun * partially handled descriptor are still to be processed and
799*4882a593Smuzhiyun * are hence added to the residual bytes counter.
800*4882a593Smuzhiyun */
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun if (passed) {
803*4882a593Smuzhiyun residue += len;
804*4882a593Smuzhiyun } else if (curr >= start && curr <= end) {
805*4882a593Smuzhiyun residue += end - curr;
806*4882a593Smuzhiyun passed = true;
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun /*
810*4882a593Smuzhiyun * Descriptors that have the ENDIRQEN bit set mark the end of a
811*4882a593Smuzhiyun * transaction chain, and the cookie assigned with it has been
812*4882a593Smuzhiyun * returned previously from mmp_pdma_tx_submit().
813*4882a593Smuzhiyun *
814*4882a593Smuzhiyun * In case we have multiple transactions in the running chain,
815*4882a593Smuzhiyun * and the cookie does not match the one the user asked us
816*4882a593Smuzhiyun * about, reset the state variables and start over.
817*4882a593Smuzhiyun *
818*4882a593Smuzhiyun * This logic does not apply to cyclic transactions, where all
819*4882a593Smuzhiyun * descriptors have the ENDIRQEN bit set, and for which we
820*4882a593Smuzhiyun * can't have multiple transactions on one channel anyway.
821*4882a593Smuzhiyun */
822*4882a593Smuzhiyun if (cyclic || !(sw->desc.dcmd & DCMD_ENDIRQEN))
823*4882a593Smuzhiyun continue;
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun if (sw->async_tx.cookie == cookie) {
826*4882a593Smuzhiyun return residue;
827*4882a593Smuzhiyun } else {
828*4882a593Smuzhiyun residue = 0;
829*4882a593Smuzhiyun passed = false;
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun /* We should only get here in case of cyclic transactions */
834*4882a593Smuzhiyun return residue;
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
mmp_pdma_tx_status(struct dma_chan * dchan,dma_cookie_t cookie,struct dma_tx_state * txstate)837*4882a593Smuzhiyun static enum dma_status mmp_pdma_tx_status(struct dma_chan *dchan,
838*4882a593Smuzhiyun dma_cookie_t cookie,
839*4882a593Smuzhiyun struct dma_tx_state *txstate)
840*4882a593Smuzhiyun {
841*4882a593Smuzhiyun struct mmp_pdma_chan *chan = to_mmp_pdma_chan(dchan);
842*4882a593Smuzhiyun enum dma_status ret;
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun ret = dma_cookie_status(dchan, cookie, txstate);
845*4882a593Smuzhiyun if (likely(ret != DMA_ERROR))
846*4882a593Smuzhiyun dma_set_residue(txstate, mmp_pdma_residue(chan, cookie));
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun return ret;
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun /*
852*4882a593Smuzhiyun * mmp_pdma_issue_pending - Issue the DMA start command
853*4882a593Smuzhiyun * pending list ==> running list
854*4882a593Smuzhiyun */
mmp_pdma_issue_pending(struct dma_chan * dchan)855*4882a593Smuzhiyun static void mmp_pdma_issue_pending(struct dma_chan *dchan)
856*4882a593Smuzhiyun {
857*4882a593Smuzhiyun struct mmp_pdma_chan *chan = to_mmp_pdma_chan(dchan);
858*4882a593Smuzhiyun unsigned long flags;
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun spin_lock_irqsave(&chan->desc_lock, flags);
861*4882a593Smuzhiyun start_pending_queue(chan);
862*4882a593Smuzhiyun spin_unlock_irqrestore(&chan->desc_lock, flags);
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun /*
866*4882a593Smuzhiyun * dma_do_tasklet
867*4882a593Smuzhiyun * Do call back
868*4882a593Smuzhiyun * Start pending list
869*4882a593Smuzhiyun */
dma_do_tasklet(struct tasklet_struct * t)870*4882a593Smuzhiyun static void dma_do_tasklet(struct tasklet_struct *t)
871*4882a593Smuzhiyun {
872*4882a593Smuzhiyun struct mmp_pdma_chan *chan = from_tasklet(chan, t, tasklet);
873*4882a593Smuzhiyun struct mmp_pdma_desc_sw *desc, *_desc;
874*4882a593Smuzhiyun LIST_HEAD(chain_cleanup);
875*4882a593Smuzhiyun unsigned long flags;
876*4882a593Smuzhiyun struct dmaengine_desc_callback cb;
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun if (chan->cyclic_first) {
879*4882a593Smuzhiyun spin_lock_irqsave(&chan->desc_lock, flags);
880*4882a593Smuzhiyun desc = chan->cyclic_first;
881*4882a593Smuzhiyun dmaengine_desc_get_callback(&desc->async_tx, &cb);
882*4882a593Smuzhiyun spin_unlock_irqrestore(&chan->desc_lock, flags);
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun dmaengine_desc_callback_invoke(&cb, NULL);
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun return;
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun /* submit pending list; callback for each desc; free desc */
890*4882a593Smuzhiyun spin_lock_irqsave(&chan->desc_lock, flags);
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun list_for_each_entry_safe(desc, _desc, &chan->chain_running, node) {
893*4882a593Smuzhiyun /*
894*4882a593Smuzhiyun * move the descriptors to a temporary list so we can drop
895*4882a593Smuzhiyun * the lock during the entire cleanup operation
896*4882a593Smuzhiyun */
897*4882a593Smuzhiyun list_move(&desc->node, &chain_cleanup);
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun /*
900*4882a593Smuzhiyun * Look for the first list entry which has the ENDIRQEN flag
901*4882a593Smuzhiyun * set. That is the descriptor we got an interrupt for, so
902*4882a593Smuzhiyun * complete that transaction and its cookie.
903*4882a593Smuzhiyun */
904*4882a593Smuzhiyun if (desc->desc.dcmd & DCMD_ENDIRQEN) {
905*4882a593Smuzhiyun dma_cookie_t cookie = desc->async_tx.cookie;
906*4882a593Smuzhiyun dma_cookie_complete(&desc->async_tx);
907*4882a593Smuzhiyun dev_dbg(chan->dev, "completed_cookie=%d\n", cookie);
908*4882a593Smuzhiyun break;
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun }
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun /*
913*4882a593Smuzhiyun * The hardware is idle and ready for more when the
914*4882a593Smuzhiyun * chain_running list is empty.
915*4882a593Smuzhiyun */
916*4882a593Smuzhiyun chan->idle = list_empty(&chan->chain_running);
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun /* Start any pending transactions automatically */
919*4882a593Smuzhiyun start_pending_queue(chan);
920*4882a593Smuzhiyun spin_unlock_irqrestore(&chan->desc_lock, flags);
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun /* Run the callback for each descriptor, in order */
923*4882a593Smuzhiyun list_for_each_entry_safe(desc, _desc, &chain_cleanup, node) {
924*4882a593Smuzhiyun struct dma_async_tx_descriptor *txd = &desc->async_tx;
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun /* Remove from the list of transactions */
927*4882a593Smuzhiyun list_del(&desc->node);
928*4882a593Smuzhiyun /* Run the link descriptor callback function */
929*4882a593Smuzhiyun dmaengine_desc_get_callback(txd, &cb);
930*4882a593Smuzhiyun dmaengine_desc_callback_invoke(&cb, NULL);
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun dma_pool_free(chan->desc_pool, desc, txd->phys);
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun
mmp_pdma_remove(struct platform_device * op)936*4882a593Smuzhiyun static int mmp_pdma_remove(struct platform_device *op)
937*4882a593Smuzhiyun {
938*4882a593Smuzhiyun struct mmp_pdma_device *pdev = platform_get_drvdata(op);
939*4882a593Smuzhiyun struct mmp_pdma_phy *phy;
940*4882a593Smuzhiyun int i, irq = 0, irq_num = 0;
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun if (op->dev.of_node)
943*4882a593Smuzhiyun of_dma_controller_free(op->dev.of_node);
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun for (i = 0; i < pdev->dma_channels; i++) {
946*4882a593Smuzhiyun if (platform_get_irq(op, i) > 0)
947*4882a593Smuzhiyun irq_num++;
948*4882a593Smuzhiyun }
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun if (irq_num != pdev->dma_channels) {
951*4882a593Smuzhiyun irq = platform_get_irq(op, 0);
952*4882a593Smuzhiyun devm_free_irq(&op->dev, irq, pdev);
953*4882a593Smuzhiyun } else {
954*4882a593Smuzhiyun for (i = 0; i < pdev->dma_channels; i++) {
955*4882a593Smuzhiyun phy = &pdev->phy[i];
956*4882a593Smuzhiyun irq = platform_get_irq(op, i);
957*4882a593Smuzhiyun devm_free_irq(&op->dev, irq, phy);
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun dma_async_device_unregister(&pdev->device);
962*4882a593Smuzhiyun return 0;
963*4882a593Smuzhiyun }
964*4882a593Smuzhiyun
mmp_pdma_chan_init(struct mmp_pdma_device * pdev,int idx,int irq)965*4882a593Smuzhiyun static int mmp_pdma_chan_init(struct mmp_pdma_device *pdev, int idx, int irq)
966*4882a593Smuzhiyun {
967*4882a593Smuzhiyun struct mmp_pdma_phy *phy = &pdev->phy[idx];
968*4882a593Smuzhiyun struct mmp_pdma_chan *chan;
969*4882a593Smuzhiyun int ret;
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun chan = devm_kzalloc(pdev->dev, sizeof(*chan), GFP_KERNEL);
972*4882a593Smuzhiyun if (chan == NULL)
973*4882a593Smuzhiyun return -ENOMEM;
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun phy->idx = idx;
976*4882a593Smuzhiyun phy->base = pdev->base;
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun if (irq) {
979*4882a593Smuzhiyun ret = devm_request_irq(pdev->dev, irq, mmp_pdma_chan_handler,
980*4882a593Smuzhiyun IRQF_SHARED, "pdma", phy);
981*4882a593Smuzhiyun if (ret) {
982*4882a593Smuzhiyun dev_err(pdev->dev, "channel request irq fail!\n");
983*4882a593Smuzhiyun return ret;
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun spin_lock_init(&chan->desc_lock);
988*4882a593Smuzhiyun chan->dev = pdev->dev;
989*4882a593Smuzhiyun chan->chan.device = &pdev->device;
990*4882a593Smuzhiyun tasklet_setup(&chan->tasklet, dma_do_tasklet);
991*4882a593Smuzhiyun INIT_LIST_HEAD(&chan->chain_pending);
992*4882a593Smuzhiyun INIT_LIST_HEAD(&chan->chain_running);
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun /* register virt channel to dma engine */
995*4882a593Smuzhiyun list_add_tail(&chan->chan.device_node, &pdev->device.channels);
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun return 0;
998*4882a593Smuzhiyun }
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun static const struct of_device_id mmp_pdma_dt_ids[] = {
1001*4882a593Smuzhiyun { .compatible = "marvell,pdma-1.0", },
1002*4882a593Smuzhiyun {}
1003*4882a593Smuzhiyun };
1004*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mmp_pdma_dt_ids);
1005*4882a593Smuzhiyun
mmp_pdma_dma_xlate(struct of_phandle_args * dma_spec,struct of_dma * ofdma)1006*4882a593Smuzhiyun static struct dma_chan *mmp_pdma_dma_xlate(struct of_phandle_args *dma_spec,
1007*4882a593Smuzhiyun struct of_dma *ofdma)
1008*4882a593Smuzhiyun {
1009*4882a593Smuzhiyun struct mmp_pdma_device *d = ofdma->of_dma_data;
1010*4882a593Smuzhiyun struct dma_chan *chan;
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun chan = dma_get_any_slave_channel(&d->device);
1013*4882a593Smuzhiyun if (!chan)
1014*4882a593Smuzhiyun return NULL;
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun to_mmp_pdma_chan(chan)->drcmr = dma_spec->args[0];
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun return chan;
1019*4882a593Smuzhiyun }
1020*4882a593Smuzhiyun
mmp_pdma_probe(struct platform_device * op)1021*4882a593Smuzhiyun static int mmp_pdma_probe(struct platform_device *op)
1022*4882a593Smuzhiyun {
1023*4882a593Smuzhiyun struct mmp_pdma_device *pdev;
1024*4882a593Smuzhiyun const struct of_device_id *of_id;
1025*4882a593Smuzhiyun struct mmp_dma_platdata *pdata = dev_get_platdata(&op->dev);
1026*4882a593Smuzhiyun struct resource *iores;
1027*4882a593Smuzhiyun int i, ret, irq = 0;
1028*4882a593Smuzhiyun int dma_channels = 0, irq_num = 0;
1029*4882a593Smuzhiyun const enum dma_slave_buswidth widths =
1030*4882a593Smuzhiyun DMA_SLAVE_BUSWIDTH_1_BYTE | DMA_SLAVE_BUSWIDTH_2_BYTES |
1031*4882a593Smuzhiyun DMA_SLAVE_BUSWIDTH_4_BYTES;
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun pdev = devm_kzalloc(&op->dev, sizeof(*pdev), GFP_KERNEL);
1034*4882a593Smuzhiyun if (!pdev)
1035*4882a593Smuzhiyun return -ENOMEM;
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun pdev->dev = &op->dev;
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun spin_lock_init(&pdev->phy_lock);
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun iores = platform_get_resource(op, IORESOURCE_MEM, 0);
1042*4882a593Smuzhiyun pdev->base = devm_ioremap_resource(pdev->dev, iores);
1043*4882a593Smuzhiyun if (IS_ERR(pdev->base))
1044*4882a593Smuzhiyun return PTR_ERR(pdev->base);
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun of_id = of_match_device(mmp_pdma_dt_ids, pdev->dev);
1047*4882a593Smuzhiyun if (of_id)
1048*4882a593Smuzhiyun of_property_read_u32(pdev->dev->of_node, "#dma-channels",
1049*4882a593Smuzhiyun &dma_channels);
1050*4882a593Smuzhiyun else if (pdata && pdata->dma_channels)
1051*4882a593Smuzhiyun dma_channels = pdata->dma_channels;
1052*4882a593Smuzhiyun else
1053*4882a593Smuzhiyun dma_channels = 32; /* default 32 channel */
1054*4882a593Smuzhiyun pdev->dma_channels = dma_channels;
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun for (i = 0; i < dma_channels; i++) {
1057*4882a593Smuzhiyun if (platform_get_irq_optional(op, i) > 0)
1058*4882a593Smuzhiyun irq_num++;
1059*4882a593Smuzhiyun }
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun pdev->phy = devm_kcalloc(pdev->dev, dma_channels, sizeof(*pdev->phy),
1062*4882a593Smuzhiyun GFP_KERNEL);
1063*4882a593Smuzhiyun if (pdev->phy == NULL)
1064*4882a593Smuzhiyun return -ENOMEM;
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun INIT_LIST_HEAD(&pdev->device.channels);
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun if (irq_num != dma_channels) {
1069*4882a593Smuzhiyun /* all chan share one irq, demux inside */
1070*4882a593Smuzhiyun irq = platform_get_irq(op, 0);
1071*4882a593Smuzhiyun ret = devm_request_irq(pdev->dev, irq, mmp_pdma_int_handler,
1072*4882a593Smuzhiyun IRQF_SHARED, "pdma", pdev);
1073*4882a593Smuzhiyun if (ret)
1074*4882a593Smuzhiyun return ret;
1075*4882a593Smuzhiyun }
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun for (i = 0; i < dma_channels; i++) {
1078*4882a593Smuzhiyun irq = (irq_num != dma_channels) ? 0 : platform_get_irq(op, i);
1079*4882a593Smuzhiyun ret = mmp_pdma_chan_init(pdev, i, irq);
1080*4882a593Smuzhiyun if (ret)
1081*4882a593Smuzhiyun return ret;
1082*4882a593Smuzhiyun }
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun dma_cap_set(DMA_SLAVE, pdev->device.cap_mask);
1085*4882a593Smuzhiyun dma_cap_set(DMA_MEMCPY, pdev->device.cap_mask);
1086*4882a593Smuzhiyun dma_cap_set(DMA_CYCLIC, pdev->device.cap_mask);
1087*4882a593Smuzhiyun dma_cap_set(DMA_PRIVATE, pdev->device.cap_mask);
1088*4882a593Smuzhiyun pdev->device.dev = &op->dev;
1089*4882a593Smuzhiyun pdev->device.device_alloc_chan_resources = mmp_pdma_alloc_chan_resources;
1090*4882a593Smuzhiyun pdev->device.device_free_chan_resources = mmp_pdma_free_chan_resources;
1091*4882a593Smuzhiyun pdev->device.device_tx_status = mmp_pdma_tx_status;
1092*4882a593Smuzhiyun pdev->device.device_prep_dma_memcpy = mmp_pdma_prep_memcpy;
1093*4882a593Smuzhiyun pdev->device.device_prep_slave_sg = mmp_pdma_prep_slave_sg;
1094*4882a593Smuzhiyun pdev->device.device_prep_dma_cyclic = mmp_pdma_prep_dma_cyclic;
1095*4882a593Smuzhiyun pdev->device.device_issue_pending = mmp_pdma_issue_pending;
1096*4882a593Smuzhiyun pdev->device.device_config = mmp_pdma_config;
1097*4882a593Smuzhiyun pdev->device.device_terminate_all = mmp_pdma_terminate_all;
1098*4882a593Smuzhiyun pdev->device.copy_align = DMAENGINE_ALIGN_8_BYTES;
1099*4882a593Smuzhiyun pdev->device.src_addr_widths = widths;
1100*4882a593Smuzhiyun pdev->device.dst_addr_widths = widths;
1101*4882a593Smuzhiyun pdev->device.directions = BIT(DMA_MEM_TO_DEV) | BIT(DMA_DEV_TO_MEM);
1102*4882a593Smuzhiyun pdev->device.residue_granularity = DMA_RESIDUE_GRANULARITY_DESCRIPTOR;
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun if (pdev->dev->coherent_dma_mask)
1105*4882a593Smuzhiyun dma_set_mask(pdev->dev, pdev->dev->coherent_dma_mask);
1106*4882a593Smuzhiyun else
1107*4882a593Smuzhiyun dma_set_mask(pdev->dev, DMA_BIT_MASK(64));
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun ret = dma_async_device_register(&pdev->device);
1110*4882a593Smuzhiyun if (ret) {
1111*4882a593Smuzhiyun dev_err(pdev->device.dev, "unable to register\n");
1112*4882a593Smuzhiyun return ret;
1113*4882a593Smuzhiyun }
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun if (op->dev.of_node) {
1116*4882a593Smuzhiyun /* Device-tree DMA controller registration */
1117*4882a593Smuzhiyun ret = of_dma_controller_register(op->dev.of_node,
1118*4882a593Smuzhiyun mmp_pdma_dma_xlate, pdev);
1119*4882a593Smuzhiyun if (ret < 0) {
1120*4882a593Smuzhiyun dev_err(&op->dev, "of_dma_controller_register failed\n");
1121*4882a593Smuzhiyun return ret;
1122*4882a593Smuzhiyun }
1123*4882a593Smuzhiyun }
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun platform_set_drvdata(op, pdev);
1126*4882a593Smuzhiyun dev_info(pdev->device.dev, "initialized %d channels\n", dma_channels);
1127*4882a593Smuzhiyun return 0;
1128*4882a593Smuzhiyun }
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun static const struct platform_device_id mmp_pdma_id_table[] = {
1131*4882a593Smuzhiyun { "mmp-pdma", },
1132*4882a593Smuzhiyun { },
1133*4882a593Smuzhiyun };
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun static struct platform_driver mmp_pdma_driver = {
1136*4882a593Smuzhiyun .driver = {
1137*4882a593Smuzhiyun .name = "mmp-pdma",
1138*4882a593Smuzhiyun .of_match_table = mmp_pdma_dt_ids,
1139*4882a593Smuzhiyun },
1140*4882a593Smuzhiyun .id_table = mmp_pdma_id_table,
1141*4882a593Smuzhiyun .probe = mmp_pdma_probe,
1142*4882a593Smuzhiyun .remove = mmp_pdma_remove,
1143*4882a593Smuzhiyun };
1144*4882a593Smuzhiyun
mmp_pdma_filter_fn(struct dma_chan * chan,void * param)1145*4882a593Smuzhiyun bool mmp_pdma_filter_fn(struct dma_chan *chan, void *param)
1146*4882a593Smuzhiyun {
1147*4882a593Smuzhiyun struct mmp_pdma_chan *c = to_mmp_pdma_chan(chan);
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun if (chan->device->dev->driver != &mmp_pdma_driver.driver)
1150*4882a593Smuzhiyun return false;
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun c->drcmr = *(unsigned int *)param;
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun return true;
1155*4882a593Smuzhiyun }
1156*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mmp_pdma_filter_fn);
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun module_platform_driver(mmp_pdma_driver);
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun MODULE_DESCRIPTION("MARVELL MMP Peripheral DMA Driver");
1161*4882a593Smuzhiyun MODULE_AUTHOR("Marvell International Ltd.");
1162*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1163