xref: /OK3568_Linux_fs/kernel/drivers/dma/milbeaut-xdmac.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright (C) 2019 Linaro Ltd.
4*4882a593Smuzhiyun // Copyright (C) 2019 Socionext Inc.
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/bits.h>
7*4882a593Smuzhiyun #include <linux/dma-mapping.h>
8*4882a593Smuzhiyun #include <linux/dmaengine.h>
9*4882a593Smuzhiyun #include <linux/interrupt.h>
10*4882a593Smuzhiyun #include <linux/iopoll.h>
11*4882a593Smuzhiyun #include <linux/list.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/of_dma.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <linux/types.h>
17*4882a593Smuzhiyun #include <linux/bitfield.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include "virt-dma.h"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /* global register */
22*4882a593Smuzhiyun #define M10V_XDACS 0x00
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /* channel local register */
25*4882a593Smuzhiyun #define M10V_XDTBC 0x10
26*4882a593Smuzhiyun #define M10V_XDSSA 0x14
27*4882a593Smuzhiyun #define M10V_XDDSA 0x18
28*4882a593Smuzhiyun #define M10V_XDSAC 0x1C
29*4882a593Smuzhiyun #define M10V_XDDAC 0x20
30*4882a593Smuzhiyun #define M10V_XDDCC 0x24
31*4882a593Smuzhiyun #define M10V_XDDES 0x28
32*4882a593Smuzhiyun #define M10V_XDDPC 0x2C
33*4882a593Smuzhiyun #define M10V_XDDSD 0x30
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define M10V_XDACS_XE BIT(28)
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define M10V_DEFBS	0x3
38*4882a593Smuzhiyun #define M10V_DEFBL	0xf
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define M10V_XDSAC_SBS	GENMASK(17, 16)
41*4882a593Smuzhiyun #define M10V_XDSAC_SBL	GENMASK(11, 8)
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define M10V_XDDAC_DBS	GENMASK(17, 16)
44*4882a593Smuzhiyun #define M10V_XDDAC_DBL	GENMASK(11, 8)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define M10V_XDDES_CE	BIT(28)
47*4882a593Smuzhiyun #define M10V_XDDES_SE	BIT(24)
48*4882a593Smuzhiyun #define M10V_XDDES_SA	BIT(15)
49*4882a593Smuzhiyun #define M10V_XDDES_TF	GENMASK(23, 20)
50*4882a593Smuzhiyun #define M10V_XDDES_EI	BIT(1)
51*4882a593Smuzhiyun #define M10V_XDDES_TI	BIT(0)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define M10V_XDDSD_IS_MASK	GENMASK(3, 0)
54*4882a593Smuzhiyun #define M10V_XDDSD_IS_NORMAL	0x8
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define MLB_XDMAC_BUSWIDTHS	(BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
57*4882a593Smuzhiyun 				 BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
58*4882a593Smuzhiyun 				 BIT(DMA_SLAVE_BUSWIDTH_4_BYTES) | \
59*4882a593Smuzhiyun 				 BIT(DMA_SLAVE_BUSWIDTH_8_BYTES))
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun struct milbeaut_xdmac_desc {
62*4882a593Smuzhiyun 	struct virt_dma_desc vd;
63*4882a593Smuzhiyun 	size_t len;
64*4882a593Smuzhiyun 	dma_addr_t src;
65*4882a593Smuzhiyun 	dma_addr_t dst;
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun struct milbeaut_xdmac_chan {
69*4882a593Smuzhiyun 	struct virt_dma_chan vc;
70*4882a593Smuzhiyun 	struct milbeaut_xdmac_desc *md;
71*4882a593Smuzhiyun 	void __iomem *reg_ch_base;
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun struct milbeaut_xdmac_device {
75*4882a593Smuzhiyun 	struct dma_device ddev;
76*4882a593Smuzhiyun 	void __iomem *reg_base;
77*4882a593Smuzhiyun 	struct milbeaut_xdmac_chan channels[];
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun static struct milbeaut_xdmac_chan *
to_milbeaut_xdmac_chan(struct virt_dma_chan * vc)81*4882a593Smuzhiyun to_milbeaut_xdmac_chan(struct virt_dma_chan *vc)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	return container_of(vc, struct milbeaut_xdmac_chan, vc);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun static struct milbeaut_xdmac_desc *
to_milbeaut_xdmac_desc(struct virt_dma_desc * vd)87*4882a593Smuzhiyun to_milbeaut_xdmac_desc(struct virt_dma_desc *vd)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun 	return container_of(vd, struct milbeaut_xdmac_desc, vd);
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /* mc->vc.lock must be held by caller */
93*4882a593Smuzhiyun static struct milbeaut_xdmac_desc *
milbeaut_xdmac_next_desc(struct milbeaut_xdmac_chan * mc)94*4882a593Smuzhiyun milbeaut_xdmac_next_desc(struct milbeaut_xdmac_chan *mc)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun 	struct virt_dma_desc *vd;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	vd = vchan_next_desc(&mc->vc);
99*4882a593Smuzhiyun 	if (!vd) {
100*4882a593Smuzhiyun 		mc->md = NULL;
101*4882a593Smuzhiyun 		return NULL;
102*4882a593Smuzhiyun 	}
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	list_del(&vd->node);
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	mc->md = to_milbeaut_xdmac_desc(vd);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	return mc->md;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun /* mc->vc.lock must be held by caller */
milbeaut_chan_start(struct milbeaut_xdmac_chan * mc,struct milbeaut_xdmac_desc * md)112*4882a593Smuzhiyun static void milbeaut_chan_start(struct milbeaut_xdmac_chan *mc,
113*4882a593Smuzhiyun 				struct milbeaut_xdmac_desc *md)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun 	u32 val;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	/* Setup the channel */
118*4882a593Smuzhiyun 	val = md->len - 1;
119*4882a593Smuzhiyun 	writel_relaxed(val, mc->reg_ch_base + M10V_XDTBC);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	val = md->src;
122*4882a593Smuzhiyun 	writel_relaxed(val, mc->reg_ch_base + M10V_XDSSA);
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	val = md->dst;
125*4882a593Smuzhiyun 	writel_relaxed(val, mc->reg_ch_base + M10V_XDDSA);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	val = readl_relaxed(mc->reg_ch_base + M10V_XDSAC);
128*4882a593Smuzhiyun 	val &= ~(M10V_XDSAC_SBS | M10V_XDSAC_SBL);
129*4882a593Smuzhiyun 	val |= FIELD_PREP(M10V_XDSAC_SBS, M10V_DEFBS) |
130*4882a593Smuzhiyun 		FIELD_PREP(M10V_XDSAC_SBL, M10V_DEFBL);
131*4882a593Smuzhiyun 	writel_relaxed(val, mc->reg_ch_base + M10V_XDSAC);
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	val = readl_relaxed(mc->reg_ch_base + M10V_XDDAC);
134*4882a593Smuzhiyun 	val &= ~(M10V_XDDAC_DBS | M10V_XDDAC_DBL);
135*4882a593Smuzhiyun 	val |= FIELD_PREP(M10V_XDDAC_DBS, M10V_DEFBS) |
136*4882a593Smuzhiyun 		FIELD_PREP(M10V_XDDAC_DBL, M10V_DEFBL);
137*4882a593Smuzhiyun 	writel_relaxed(val, mc->reg_ch_base + M10V_XDDAC);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	/* Start the channel */
140*4882a593Smuzhiyun 	val = readl_relaxed(mc->reg_ch_base + M10V_XDDES);
141*4882a593Smuzhiyun 	val &= ~(M10V_XDDES_CE | M10V_XDDES_SE | M10V_XDDES_TF |
142*4882a593Smuzhiyun 		 M10V_XDDES_EI | M10V_XDDES_TI);
143*4882a593Smuzhiyun 	val |= FIELD_PREP(M10V_XDDES_CE, 1) | FIELD_PREP(M10V_XDDES_SE, 1) |
144*4882a593Smuzhiyun 		FIELD_PREP(M10V_XDDES_TF, 1) | FIELD_PREP(M10V_XDDES_EI, 1) |
145*4882a593Smuzhiyun 		FIELD_PREP(M10V_XDDES_TI, 1);
146*4882a593Smuzhiyun 	writel_relaxed(val, mc->reg_ch_base + M10V_XDDES);
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun /* mc->vc.lock must be held by caller */
milbeaut_xdmac_start(struct milbeaut_xdmac_chan * mc)150*4882a593Smuzhiyun static void milbeaut_xdmac_start(struct milbeaut_xdmac_chan *mc)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun 	struct milbeaut_xdmac_desc *md;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	md = milbeaut_xdmac_next_desc(mc);
155*4882a593Smuzhiyun 	if (md)
156*4882a593Smuzhiyun 		milbeaut_chan_start(mc, md);
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun 
milbeaut_xdmac_interrupt(int irq,void * dev_id)159*4882a593Smuzhiyun static irqreturn_t milbeaut_xdmac_interrupt(int irq, void *dev_id)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	struct milbeaut_xdmac_chan *mc = dev_id;
162*4882a593Smuzhiyun 	struct milbeaut_xdmac_desc *md;
163*4882a593Smuzhiyun 	unsigned long flags;
164*4882a593Smuzhiyun 	u32 val;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	spin_lock_irqsave(&mc->vc.lock, flags);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	/* Ack and Stop */
169*4882a593Smuzhiyun 	val = FIELD_PREP(M10V_XDDSD_IS_MASK, 0x0);
170*4882a593Smuzhiyun 	writel_relaxed(val, mc->reg_ch_base + M10V_XDDSD);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	md = mc->md;
173*4882a593Smuzhiyun 	if (!md)
174*4882a593Smuzhiyun 		goto out;
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	vchan_cookie_complete(&md->vd);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	milbeaut_xdmac_start(mc);
179*4882a593Smuzhiyun out:
180*4882a593Smuzhiyun 	spin_unlock_irqrestore(&mc->vc.lock, flags);
181*4882a593Smuzhiyun 	return IRQ_HANDLED;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
milbeaut_xdmac_free_chan_resources(struct dma_chan * chan)184*4882a593Smuzhiyun static void milbeaut_xdmac_free_chan_resources(struct dma_chan *chan)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	vchan_free_chan_resources(to_virt_chan(chan));
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
milbeaut_xdmac_prep_memcpy(struct dma_chan * chan,dma_addr_t dst,dma_addr_t src,size_t len,unsigned long flags)190*4882a593Smuzhiyun milbeaut_xdmac_prep_memcpy(struct dma_chan *chan, dma_addr_t dst,
191*4882a593Smuzhiyun 			   dma_addr_t src, size_t len, unsigned long flags)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun 	struct virt_dma_chan *vc = to_virt_chan(chan);
194*4882a593Smuzhiyun 	struct milbeaut_xdmac_desc *md;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	md = kzalloc(sizeof(*md), GFP_NOWAIT);
197*4882a593Smuzhiyun 	if (!md)
198*4882a593Smuzhiyun 		return NULL;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	md->len = len;
201*4882a593Smuzhiyun 	md->src = src;
202*4882a593Smuzhiyun 	md->dst = dst;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	return vchan_tx_prep(vc, &md->vd, flags);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
milbeaut_xdmac_terminate_all(struct dma_chan * chan)207*4882a593Smuzhiyun static int milbeaut_xdmac_terminate_all(struct dma_chan *chan)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	struct virt_dma_chan *vc = to_virt_chan(chan);
210*4882a593Smuzhiyun 	struct milbeaut_xdmac_chan *mc = to_milbeaut_xdmac_chan(vc);
211*4882a593Smuzhiyun 	unsigned long flags;
212*4882a593Smuzhiyun 	u32 val;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	LIST_HEAD(head);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	spin_lock_irqsave(&vc->lock, flags);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	/* Halt the channel */
219*4882a593Smuzhiyun 	val = readl(mc->reg_ch_base + M10V_XDDES);
220*4882a593Smuzhiyun 	val &= ~M10V_XDDES_CE;
221*4882a593Smuzhiyun 	val |= FIELD_PREP(M10V_XDDES_CE, 0);
222*4882a593Smuzhiyun 	writel(val, mc->reg_ch_base + M10V_XDDES);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	if (mc->md) {
225*4882a593Smuzhiyun 		vchan_terminate_vdesc(&mc->md->vd);
226*4882a593Smuzhiyun 		mc->md = NULL;
227*4882a593Smuzhiyun 	}
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	vchan_get_all_descriptors(vc, &head);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	spin_unlock_irqrestore(&vc->lock, flags);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	vchan_dma_desc_free_list(vc, &head);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	return 0;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun 
milbeaut_xdmac_synchronize(struct dma_chan * chan)238*4882a593Smuzhiyun static void milbeaut_xdmac_synchronize(struct dma_chan *chan)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun 	vchan_synchronize(to_virt_chan(chan));
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun 
milbeaut_xdmac_issue_pending(struct dma_chan * chan)243*4882a593Smuzhiyun static void milbeaut_xdmac_issue_pending(struct dma_chan *chan)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	struct virt_dma_chan *vc = to_virt_chan(chan);
246*4882a593Smuzhiyun 	struct milbeaut_xdmac_chan *mc = to_milbeaut_xdmac_chan(vc);
247*4882a593Smuzhiyun 	unsigned long flags;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	spin_lock_irqsave(&vc->lock, flags);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	if (vchan_issue_pending(vc) && !mc->md)
252*4882a593Smuzhiyun 		milbeaut_xdmac_start(mc);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	spin_unlock_irqrestore(&vc->lock, flags);
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun 
milbeaut_xdmac_desc_free(struct virt_dma_desc * vd)257*4882a593Smuzhiyun static void milbeaut_xdmac_desc_free(struct virt_dma_desc *vd)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun 	kfree(to_milbeaut_xdmac_desc(vd));
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun 
milbeaut_xdmac_chan_init(struct platform_device * pdev,struct milbeaut_xdmac_device * mdev,int chan_id)262*4882a593Smuzhiyun static int milbeaut_xdmac_chan_init(struct platform_device *pdev,
263*4882a593Smuzhiyun 				    struct milbeaut_xdmac_device *mdev,
264*4882a593Smuzhiyun 				    int chan_id)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
267*4882a593Smuzhiyun 	struct milbeaut_xdmac_chan *mc = &mdev->channels[chan_id];
268*4882a593Smuzhiyun 	char *irq_name;
269*4882a593Smuzhiyun 	int irq, ret;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, chan_id);
272*4882a593Smuzhiyun 	if (irq < 0)
273*4882a593Smuzhiyun 		return irq;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	irq_name = devm_kasprintf(dev, GFP_KERNEL, "milbeaut-xdmac-%d",
276*4882a593Smuzhiyun 				  chan_id);
277*4882a593Smuzhiyun 	if (!irq_name)
278*4882a593Smuzhiyun 		return -ENOMEM;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	ret = devm_request_irq(dev, irq, milbeaut_xdmac_interrupt,
281*4882a593Smuzhiyun 			       IRQF_SHARED, irq_name, mc);
282*4882a593Smuzhiyun 	if (ret)
283*4882a593Smuzhiyun 		return ret;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	mc->reg_ch_base = mdev->reg_base + chan_id * 0x30;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	mc->vc.desc_free = milbeaut_xdmac_desc_free;
288*4882a593Smuzhiyun 	vchan_init(&mc->vc, &mdev->ddev);
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	return 0;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun 
enable_xdmac(struct milbeaut_xdmac_device * mdev)293*4882a593Smuzhiyun static void enable_xdmac(struct milbeaut_xdmac_device *mdev)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun 	unsigned int val;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	val = readl(mdev->reg_base + M10V_XDACS);
298*4882a593Smuzhiyun 	val |= M10V_XDACS_XE;
299*4882a593Smuzhiyun 	writel(val, mdev->reg_base + M10V_XDACS);
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun 
disable_xdmac(struct milbeaut_xdmac_device * mdev)302*4882a593Smuzhiyun static void disable_xdmac(struct milbeaut_xdmac_device *mdev)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun 	unsigned int val;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	val = readl(mdev->reg_base + M10V_XDACS);
307*4882a593Smuzhiyun 	val &= ~M10V_XDACS_XE;
308*4882a593Smuzhiyun 	writel(val, mdev->reg_base + M10V_XDACS);
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun 
milbeaut_xdmac_probe(struct platform_device * pdev)311*4882a593Smuzhiyun static int milbeaut_xdmac_probe(struct platform_device *pdev)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
314*4882a593Smuzhiyun 	struct milbeaut_xdmac_device *mdev;
315*4882a593Smuzhiyun 	struct dma_device *ddev;
316*4882a593Smuzhiyun 	int nr_chans, ret, i;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	nr_chans = platform_irq_count(pdev);
319*4882a593Smuzhiyun 	if (nr_chans < 0)
320*4882a593Smuzhiyun 		return nr_chans;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	mdev = devm_kzalloc(dev, struct_size(mdev, channels, nr_chans),
323*4882a593Smuzhiyun 			    GFP_KERNEL);
324*4882a593Smuzhiyun 	if (!mdev)
325*4882a593Smuzhiyun 		return -ENOMEM;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	mdev->reg_base = devm_platform_ioremap_resource(pdev, 0);
328*4882a593Smuzhiyun 	if (IS_ERR(mdev->reg_base))
329*4882a593Smuzhiyun 		return PTR_ERR(mdev->reg_base);
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	ddev = &mdev->ddev;
332*4882a593Smuzhiyun 	ddev->dev = dev;
333*4882a593Smuzhiyun 	dma_cap_set(DMA_MEMCPY, ddev->cap_mask);
334*4882a593Smuzhiyun 	ddev->src_addr_widths = MLB_XDMAC_BUSWIDTHS;
335*4882a593Smuzhiyun 	ddev->dst_addr_widths = MLB_XDMAC_BUSWIDTHS;
336*4882a593Smuzhiyun 	ddev->device_free_chan_resources = milbeaut_xdmac_free_chan_resources;
337*4882a593Smuzhiyun 	ddev->device_prep_dma_memcpy = milbeaut_xdmac_prep_memcpy;
338*4882a593Smuzhiyun 	ddev->device_terminate_all = milbeaut_xdmac_terminate_all;
339*4882a593Smuzhiyun 	ddev->device_synchronize = milbeaut_xdmac_synchronize;
340*4882a593Smuzhiyun 	ddev->device_tx_status = dma_cookie_status;
341*4882a593Smuzhiyun 	ddev->device_issue_pending = milbeaut_xdmac_issue_pending;
342*4882a593Smuzhiyun 	INIT_LIST_HEAD(&ddev->channels);
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	for (i = 0; i < nr_chans; i++) {
345*4882a593Smuzhiyun 		ret = milbeaut_xdmac_chan_init(pdev, mdev, i);
346*4882a593Smuzhiyun 		if (ret)
347*4882a593Smuzhiyun 			return ret;
348*4882a593Smuzhiyun 	}
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	enable_xdmac(mdev);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	ret = dma_async_device_register(ddev);
353*4882a593Smuzhiyun 	if (ret)
354*4882a593Smuzhiyun 		goto disable_xdmac;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	ret = of_dma_controller_register(dev->of_node,
357*4882a593Smuzhiyun 					 of_dma_simple_xlate, mdev);
358*4882a593Smuzhiyun 	if (ret)
359*4882a593Smuzhiyun 		goto unregister_dmac;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	platform_set_drvdata(pdev, mdev);
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	return 0;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun unregister_dmac:
366*4882a593Smuzhiyun 	dma_async_device_unregister(ddev);
367*4882a593Smuzhiyun disable_xdmac:
368*4882a593Smuzhiyun 	disable_xdmac(mdev);
369*4882a593Smuzhiyun 	return ret;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun 
milbeaut_xdmac_remove(struct platform_device * pdev)372*4882a593Smuzhiyun static int milbeaut_xdmac_remove(struct platform_device *pdev)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun 	struct milbeaut_xdmac_device *mdev = platform_get_drvdata(pdev);
375*4882a593Smuzhiyun 	struct dma_chan *chan;
376*4882a593Smuzhiyun 	int ret;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	/*
379*4882a593Smuzhiyun 	 * Before reaching here, almost all descriptors have been freed by the
380*4882a593Smuzhiyun 	 * ->device_free_chan_resources() hook. However, each channel might
381*4882a593Smuzhiyun 	 * be still holding one descriptor that was on-flight at that moment.
382*4882a593Smuzhiyun 	 * Terminate it to make sure this hardware is no longer running. Then,
383*4882a593Smuzhiyun 	 * free the channel resources once again to avoid memory leak.
384*4882a593Smuzhiyun 	 */
385*4882a593Smuzhiyun 	list_for_each_entry(chan, &mdev->ddev.channels, device_node) {
386*4882a593Smuzhiyun 		ret = dmaengine_terminate_sync(chan);
387*4882a593Smuzhiyun 		if (ret)
388*4882a593Smuzhiyun 			return ret;
389*4882a593Smuzhiyun 		milbeaut_xdmac_free_chan_resources(chan);
390*4882a593Smuzhiyun 	}
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	of_dma_controller_free(pdev->dev.of_node);
393*4882a593Smuzhiyun 	dma_async_device_unregister(&mdev->ddev);
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	disable_xdmac(mdev);
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	return 0;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun static const struct of_device_id milbeaut_xdmac_match[] = {
401*4882a593Smuzhiyun 	{ .compatible = "socionext,milbeaut-m10v-xdmac" },
402*4882a593Smuzhiyun 	{ /* sentinel */ }
403*4882a593Smuzhiyun };
404*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, milbeaut_xdmac_match);
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun static struct platform_driver milbeaut_xdmac_driver = {
407*4882a593Smuzhiyun 	.probe = milbeaut_xdmac_probe,
408*4882a593Smuzhiyun 	.remove = milbeaut_xdmac_remove,
409*4882a593Smuzhiyun 	.driver = {
410*4882a593Smuzhiyun 		.name = "milbeaut-m10v-xdmac",
411*4882a593Smuzhiyun 		.of_match_table = milbeaut_xdmac_match,
412*4882a593Smuzhiyun 	},
413*4882a593Smuzhiyun };
414*4882a593Smuzhiyun module_platform_driver(milbeaut_xdmac_driver);
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun MODULE_DESCRIPTION("Milbeaut XDMAC DmaEngine driver");
417*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
418