xref: /OK3568_Linux_fs/kernel/drivers/dma/milbeaut-hdmac.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright (C) 2019 Linaro Ltd.
4*4882a593Smuzhiyun // Copyright (C) 2019 Socionext Inc.
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/bits.h>
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/dma-mapping.h>
9*4882a593Smuzhiyun #include <linux/interrupt.h>
10*4882a593Smuzhiyun #include <linux/iopoll.h>
11*4882a593Smuzhiyun #include <linux/list.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/of_dma.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <linux/types.h>
17*4882a593Smuzhiyun #include <linux/bitfield.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include "virt-dma.h"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define MLB_HDMAC_DMACR		0x0	/* global */
22*4882a593Smuzhiyun #define MLB_HDMAC_DE		BIT(31)
23*4882a593Smuzhiyun #define MLB_HDMAC_DS		BIT(30)
24*4882a593Smuzhiyun #define MLB_HDMAC_PR		BIT(28)
25*4882a593Smuzhiyun #define MLB_HDMAC_DH		GENMASK(27, 24)
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define MLB_HDMAC_CH_STRIDE	0x10
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define MLB_HDMAC_DMACA		0x0	/* channel */
30*4882a593Smuzhiyun #define MLB_HDMAC_EB		BIT(31)
31*4882a593Smuzhiyun #define MLB_HDMAC_PB		BIT(30)
32*4882a593Smuzhiyun #define MLB_HDMAC_ST		BIT(29)
33*4882a593Smuzhiyun #define MLB_HDMAC_IS		GENMASK(28, 24)
34*4882a593Smuzhiyun #define MLB_HDMAC_BT		GENMASK(23, 20)
35*4882a593Smuzhiyun #define MLB_HDMAC_BC		GENMASK(19, 16)
36*4882a593Smuzhiyun #define MLB_HDMAC_TC		GENMASK(15, 0)
37*4882a593Smuzhiyun #define MLB_HDMAC_DMACB		0x4
38*4882a593Smuzhiyun #define MLB_HDMAC_TT		GENMASK(31, 30)
39*4882a593Smuzhiyun #define MLB_HDMAC_MS		GENMASK(29, 28)
40*4882a593Smuzhiyun #define MLB_HDMAC_TW		GENMASK(27, 26)
41*4882a593Smuzhiyun #define MLB_HDMAC_FS		BIT(25)
42*4882a593Smuzhiyun #define MLB_HDMAC_FD		BIT(24)
43*4882a593Smuzhiyun #define MLB_HDMAC_RC		BIT(23)
44*4882a593Smuzhiyun #define MLB_HDMAC_RS		BIT(22)
45*4882a593Smuzhiyun #define MLB_HDMAC_RD		BIT(21)
46*4882a593Smuzhiyun #define MLB_HDMAC_EI		BIT(20)
47*4882a593Smuzhiyun #define MLB_HDMAC_CI		BIT(19)
48*4882a593Smuzhiyun #define HDMAC_PAUSE		0x7
49*4882a593Smuzhiyun #define MLB_HDMAC_SS		GENMASK(18, 16)
50*4882a593Smuzhiyun #define MLB_HDMAC_SP		GENMASK(15, 12)
51*4882a593Smuzhiyun #define MLB_HDMAC_DP		GENMASK(11, 8)
52*4882a593Smuzhiyun #define MLB_HDMAC_DMACSA	0x8
53*4882a593Smuzhiyun #define MLB_HDMAC_DMACDA	0xc
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define MLB_HDMAC_BUSWIDTHS		(BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
56*4882a593Smuzhiyun 					BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
57*4882a593Smuzhiyun 					BIT(DMA_SLAVE_BUSWIDTH_4_BYTES))
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun struct milbeaut_hdmac_desc {
60*4882a593Smuzhiyun 	struct virt_dma_desc vd;
61*4882a593Smuzhiyun 	struct scatterlist *sgl;
62*4882a593Smuzhiyun 	unsigned int sg_len;
63*4882a593Smuzhiyun 	unsigned int sg_cur;
64*4882a593Smuzhiyun 	enum dma_transfer_direction dir;
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun struct milbeaut_hdmac_chan {
68*4882a593Smuzhiyun 	struct virt_dma_chan vc;
69*4882a593Smuzhiyun 	struct milbeaut_hdmac_device *mdev;
70*4882a593Smuzhiyun 	struct milbeaut_hdmac_desc *md;
71*4882a593Smuzhiyun 	void __iomem *reg_ch_base;
72*4882a593Smuzhiyun 	unsigned int slave_id;
73*4882a593Smuzhiyun 	struct dma_slave_config	cfg;
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun struct milbeaut_hdmac_device {
77*4882a593Smuzhiyun 	struct dma_device ddev;
78*4882a593Smuzhiyun 	struct clk *clk;
79*4882a593Smuzhiyun 	void __iomem *reg_base;
80*4882a593Smuzhiyun 	struct milbeaut_hdmac_chan channels[];
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun static struct milbeaut_hdmac_chan *
to_milbeaut_hdmac_chan(struct virt_dma_chan * vc)84*4882a593Smuzhiyun to_milbeaut_hdmac_chan(struct virt_dma_chan *vc)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	return container_of(vc, struct milbeaut_hdmac_chan, vc);
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun static struct milbeaut_hdmac_desc *
to_milbeaut_hdmac_desc(struct virt_dma_desc * vd)90*4882a593Smuzhiyun to_milbeaut_hdmac_desc(struct virt_dma_desc *vd)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun 	return container_of(vd, struct milbeaut_hdmac_desc, vd);
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun /* mc->vc.lock must be held by caller */
96*4882a593Smuzhiyun static struct milbeaut_hdmac_desc *
milbeaut_hdmac_next_desc(struct milbeaut_hdmac_chan * mc)97*4882a593Smuzhiyun milbeaut_hdmac_next_desc(struct milbeaut_hdmac_chan *mc)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun 	struct virt_dma_desc *vd;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	vd = vchan_next_desc(&mc->vc);
102*4882a593Smuzhiyun 	if (!vd) {
103*4882a593Smuzhiyun 		mc->md = NULL;
104*4882a593Smuzhiyun 		return NULL;
105*4882a593Smuzhiyun 	}
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	list_del(&vd->node);
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	mc->md = to_milbeaut_hdmac_desc(vd);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	return mc->md;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun /* mc->vc.lock must be held by caller */
milbeaut_chan_start(struct milbeaut_hdmac_chan * mc,struct milbeaut_hdmac_desc * md)115*4882a593Smuzhiyun static void milbeaut_chan_start(struct milbeaut_hdmac_chan *mc,
116*4882a593Smuzhiyun 				struct milbeaut_hdmac_desc *md)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	struct scatterlist *sg;
119*4882a593Smuzhiyun 	u32 cb, ca, src_addr, dest_addr, len;
120*4882a593Smuzhiyun 	u32 width, burst;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	sg = &md->sgl[md->sg_cur];
123*4882a593Smuzhiyun 	len = sg_dma_len(sg);
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	cb = MLB_HDMAC_CI | MLB_HDMAC_EI;
126*4882a593Smuzhiyun 	if (md->dir == DMA_MEM_TO_DEV) {
127*4882a593Smuzhiyun 		cb |= MLB_HDMAC_FD;
128*4882a593Smuzhiyun 		width = mc->cfg.dst_addr_width;
129*4882a593Smuzhiyun 		burst = mc->cfg.dst_maxburst;
130*4882a593Smuzhiyun 		src_addr = sg_dma_address(sg);
131*4882a593Smuzhiyun 		dest_addr = mc->cfg.dst_addr;
132*4882a593Smuzhiyun 	} else {
133*4882a593Smuzhiyun 		cb |= MLB_HDMAC_FS;
134*4882a593Smuzhiyun 		width = mc->cfg.src_addr_width;
135*4882a593Smuzhiyun 		burst = mc->cfg.src_maxburst;
136*4882a593Smuzhiyun 		src_addr = mc->cfg.src_addr;
137*4882a593Smuzhiyun 		dest_addr = sg_dma_address(sg);
138*4882a593Smuzhiyun 	}
139*4882a593Smuzhiyun 	cb |= FIELD_PREP(MLB_HDMAC_TW, (width >> 1));
140*4882a593Smuzhiyun 	cb |= FIELD_PREP(MLB_HDMAC_MS, 2);
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	writel_relaxed(MLB_HDMAC_DE, mc->mdev->reg_base + MLB_HDMAC_DMACR);
143*4882a593Smuzhiyun 	writel_relaxed(src_addr, mc->reg_ch_base + MLB_HDMAC_DMACSA);
144*4882a593Smuzhiyun 	writel_relaxed(dest_addr, mc->reg_ch_base + MLB_HDMAC_DMACDA);
145*4882a593Smuzhiyun 	writel_relaxed(cb, mc->reg_ch_base + MLB_HDMAC_DMACB);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	ca = FIELD_PREP(MLB_HDMAC_IS, mc->slave_id);
148*4882a593Smuzhiyun 	if (burst == 16)
149*4882a593Smuzhiyun 		ca |= FIELD_PREP(MLB_HDMAC_BT, 0xf);
150*4882a593Smuzhiyun 	else if (burst == 8)
151*4882a593Smuzhiyun 		ca |= FIELD_PREP(MLB_HDMAC_BT, 0xd);
152*4882a593Smuzhiyun 	else if (burst == 4)
153*4882a593Smuzhiyun 		ca |= FIELD_PREP(MLB_HDMAC_BT, 0xb);
154*4882a593Smuzhiyun 	burst *= width;
155*4882a593Smuzhiyun 	ca |= FIELD_PREP(MLB_HDMAC_TC, (len / burst - 1));
156*4882a593Smuzhiyun 	writel_relaxed(ca, mc->reg_ch_base + MLB_HDMAC_DMACA);
157*4882a593Smuzhiyun 	ca |= MLB_HDMAC_EB;
158*4882a593Smuzhiyun 	writel_relaxed(ca, mc->reg_ch_base + MLB_HDMAC_DMACA);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun /* mc->vc.lock must be held by caller */
milbeaut_hdmac_start(struct milbeaut_hdmac_chan * mc)162*4882a593Smuzhiyun static void milbeaut_hdmac_start(struct milbeaut_hdmac_chan *mc)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	struct milbeaut_hdmac_desc *md;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	md = milbeaut_hdmac_next_desc(mc);
167*4882a593Smuzhiyun 	if (md)
168*4882a593Smuzhiyun 		milbeaut_chan_start(mc, md);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun 
milbeaut_hdmac_interrupt(int irq,void * dev_id)171*4882a593Smuzhiyun static irqreturn_t milbeaut_hdmac_interrupt(int irq, void *dev_id)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	struct milbeaut_hdmac_chan *mc = dev_id;
174*4882a593Smuzhiyun 	struct milbeaut_hdmac_desc *md;
175*4882a593Smuzhiyun 	u32 val;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	spin_lock(&mc->vc.lock);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	/* Ack and Disable irqs */
180*4882a593Smuzhiyun 	val = readl_relaxed(mc->reg_ch_base + MLB_HDMAC_DMACB);
181*4882a593Smuzhiyun 	val &= ~(FIELD_PREP(MLB_HDMAC_SS, HDMAC_PAUSE));
182*4882a593Smuzhiyun 	writel_relaxed(val, mc->reg_ch_base + MLB_HDMAC_DMACB);
183*4882a593Smuzhiyun 	val &= ~MLB_HDMAC_EI;
184*4882a593Smuzhiyun 	val &= ~MLB_HDMAC_CI;
185*4882a593Smuzhiyun 	writel_relaxed(val, mc->reg_ch_base + MLB_HDMAC_DMACB);
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	md = mc->md;
188*4882a593Smuzhiyun 	if (!md)
189*4882a593Smuzhiyun 		goto out;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	md->sg_cur++;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	if (md->sg_cur >= md->sg_len) {
194*4882a593Smuzhiyun 		vchan_cookie_complete(&md->vd);
195*4882a593Smuzhiyun 		md = milbeaut_hdmac_next_desc(mc);
196*4882a593Smuzhiyun 		if (!md)
197*4882a593Smuzhiyun 			goto out;
198*4882a593Smuzhiyun 	}
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	milbeaut_chan_start(mc, md);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun out:
203*4882a593Smuzhiyun 	spin_unlock(&mc->vc.lock);
204*4882a593Smuzhiyun 	return IRQ_HANDLED;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
milbeaut_hdmac_free_chan_resources(struct dma_chan * chan)207*4882a593Smuzhiyun static void milbeaut_hdmac_free_chan_resources(struct dma_chan *chan)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	vchan_free_chan_resources(to_virt_chan(chan));
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun static int
milbeaut_hdmac_chan_config(struct dma_chan * chan,struct dma_slave_config * cfg)213*4882a593Smuzhiyun milbeaut_hdmac_chan_config(struct dma_chan *chan, struct dma_slave_config *cfg)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun 	struct virt_dma_chan *vc = to_virt_chan(chan);
216*4882a593Smuzhiyun 	struct milbeaut_hdmac_chan *mc = to_milbeaut_hdmac_chan(vc);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	spin_lock(&mc->vc.lock);
219*4882a593Smuzhiyun 	mc->cfg = *cfg;
220*4882a593Smuzhiyun 	spin_unlock(&mc->vc.lock);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	return 0;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun 
milbeaut_hdmac_chan_pause(struct dma_chan * chan)225*4882a593Smuzhiyun static int milbeaut_hdmac_chan_pause(struct dma_chan *chan)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun 	struct virt_dma_chan *vc = to_virt_chan(chan);
228*4882a593Smuzhiyun 	struct milbeaut_hdmac_chan *mc = to_milbeaut_hdmac_chan(vc);
229*4882a593Smuzhiyun 	u32 val;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	spin_lock(&mc->vc.lock);
232*4882a593Smuzhiyun 	val = readl_relaxed(mc->reg_ch_base + MLB_HDMAC_DMACA);
233*4882a593Smuzhiyun 	val |= MLB_HDMAC_PB;
234*4882a593Smuzhiyun 	writel_relaxed(val, mc->reg_ch_base + MLB_HDMAC_DMACA);
235*4882a593Smuzhiyun 	spin_unlock(&mc->vc.lock);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	return 0;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun 
milbeaut_hdmac_chan_resume(struct dma_chan * chan)240*4882a593Smuzhiyun static int milbeaut_hdmac_chan_resume(struct dma_chan *chan)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun 	struct virt_dma_chan *vc = to_virt_chan(chan);
243*4882a593Smuzhiyun 	struct milbeaut_hdmac_chan *mc = to_milbeaut_hdmac_chan(vc);
244*4882a593Smuzhiyun 	u32 val;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	spin_lock(&mc->vc.lock);
247*4882a593Smuzhiyun 	val = readl_relaxed(mc->reg_ch_base + MLB_HDMAC_DMACA);
248*4882a593Smuzhiyun 	val &= ~MLB_HDMAC_PB;
249*4882a593Smuzhiyun 	writel_relaxed(val, mc->reg_ch_base + MLB_HDMAC_DMACA);
250*4882a593Smuzhiyun 	spin_unlock(&mc->vc.lock);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	return 0;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
milbeaut_hdmac_prep_slave_sg(struct dma_chan * chan,struct scatterlist * sgl,unsigned int sg_len,enum dma_transfer_direction direction,unsigned long flags,void * context)256*4882a593Smuzhiyun milbeaut_hdmac_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
257*4882a593Smuzhiyun 			     unsigned int sg_len,
258*4882a593Smuzhiyun 			     enum dma_transfer_direction direction,
259*4882a593Smuzhiyun 			     unsigned long flags, void *context)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun 	struct virt_dma_chan *vc = to_virt_chan(chan);
262*4882a593Smuzhiyun 	struct milbeaut_hdmac_desc *md;
263*4882a593Smuzhiyun 	int i;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	if (!is_slave_direction(direction))
266*4882a593Smuzhiyun 		return NULL;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	md = kzalloc(sizeof(*md), GFP_NOWAIT);
269*4882a593Smuzhiyun 	if (!md)
270*4882a593Smuzhiyun 		return NULL;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	md->sgl = kzalloc(sizeof(*sgl) * sg_len, GFP_NOWAIT);
273*4882a593Smuzhiyun 	if (!md->sgl) {
274*4882a593Smuzhiyun 		kfree(md);
275*4882a593Smuzhiyun 		return NULL;
276*4882a593Smuzhiyun 	}
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	for (i = 0; i < sg_len; i++)
279*4882a593Smuzhiyun 		md->sgl[i] = sgl[i];
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	md->sg_len = sg_len;
282*4882a593Smuzhiyun 	md->dir = direction;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	return vchan_tx_prep(vc, &md->vd, flags);
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun 
milbeaut_hdmac_terminate_all(struct dma_chan * chan)287*4882a593Smuzhiyun static int milbeaut_hdmac_terminate_all(struct dma_chan *chan)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun 	struct virt_dma_chan *vc = to_virt_chan(chan);
290*4882a593Smuzhiyun 	struct milbeaut_hdmac_chan *mc = to_milbeaut_hdmac_chan(vc);
291*4882a593Smuzhiyun 	unsigned long flags;
292*4882a593Smuzhiyun 	u32 val;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	LIST_HEAD(head);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	spin_lock_irqsave(&vc->lock, flags);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	val = readl_relaxed(mc->reg_ch_base + MLB_HDMAC_DMACA);
299*4882a593Smuzhiyun 	val &= ~MLB_HDMAC_EB; /* disable the channel */
300*4882a593Smuzhiyun 	writel_relaxed(val, mc->reg_ch_base + MLB_HDMAC_DMACA);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	if (mc->md) {
303*4882a593Smuzhiyun 		vchan_terminate_vdesc(&mc->md->vd);
304*4882a593Smuzhiyun 		mc->md = NULL;
305*4882a593Smuzhiyun 	}
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	vchan_get_all_descriptors(vc, &head);
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	spin_unlock_irqrestore(&vc->lock, flags);
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	vchan_dma_desc_free_list(vc, &head);
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	return 0;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun 
milbeaut_hdmac_synchronize(struct dma_chan * chan)316*4882a593Smuzhiyun static void milbeaut_hdmac_synchronize(struct dma_chan *chan)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun 	vchan_synchronize(to_virt_chan(chan));
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
milbeaut_hdmac_tx_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * txstate)321*4882a593Smuzhiyun static enum dma_status milbeaut_hdmac_tx_status(struct dma_chan *chan,
322*4882a593Smuzhiyun 						dma_cookie_t cookie,
323*4882a593Smuzhiyun 						struct dma_tx_state *txstate)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun 	struct virt_dma_chan *vc;
326*4882a593Smuzhiyun 	struct virt_dma_desc *vd;
327*4882a593Smuzhiyun 	struct milbeaut_hdmac_chan *mc;
328*4882a593Smuzhiyun 	struct milbeaut_hdmac_desc *md = NULL;
329*4882a593Smuzhiyun 	enum dma_status stat;
330*4882a593Smuzhiyun 	unsigned long flags;
331*4882a593Smuzhiyun 	int i;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	stat = dma_cookie_status(chan, cookie, txstate);
334*4882a593Smuzhiyun 	/* Return immediately if we do not need to compute the residue. */
335*4882a593Smuzhiyun 	if (stat == DMA_COMPLETE || !txstate)
336*4882a593Smuzhiyun 		return stat;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	vc = to_virt_chan(chan);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	spin_lock_irqsave(&vc->lock, flags);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	mc = to_milbeaut_hdmac_chan(vc);
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	/* residue from the on-flight chunk */
345*4882a593Smuzhiyun 	if (mc->md && mc->md->vd.tx.cookie == cookie) {
346*4882a593Smuzhiyun 		struct scatterlist *sg;
347*4882a593Smuzhiyun 		u32 done;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 		md = mc->md;
350*4882a593Smuzhiyun 		sg = &md->sgl[md->sg_cur];
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 		if (md->dir == DMA_DEV_TO_MEM)
353*4882a593Smuzhiyun 			done = readl_relaxed(mc->reg_ch_base
354*4882a593Smuzhiyun 					     + MLB_HDMAC_DMACDA);
355*4882a593Smuzhiyun 		else
356*4882a593Smuzhiyun 			done = readl_relaxed(mc->reg_ch_base
357*4882a593Smuzhiyun 					     + MLB_HDMAC_DMACSA);
358*4882a593Smuzhiyun 		done -= sg_dma_address(sg);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 		txstate->residue = -done;
361*4882a593Smuzhiyun 	}
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	if (!md) {
364*4882a593Smuzhiyun 		vd = vchan_find_desc(vc, cookie);
365*4882a593Smuzhiyun 		if (vd)
366*4882a593Smuzhiyun 			md = to_milbeaut_hdmac_desc(vd);
367*4882a593Smuzhiyun 	}
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	if (md) {
370*4882a593Smuzhiyun 		/* residue from the queued chunks */
371*4882a593Smuzhiyun 		for (i = md->sg_cur; i < md->sg_len; i++)
372*4882a593Smuzhiyun 			txstate->residue += sg_dma_len(&md->sgl[i]);
373*4882a593Smuzhiyun 	}
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	spin_unlock_irqrestore(&vc->lock, flags);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	return stat;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun 
milbeaut_hdmac_issue_pending(struct dma_chan * chan)380*4882a593Smuzhiyun static void milbeaut_hdmac_issue_pending(struct dma_chan *chan)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun 	struct virt_dma_chan *vc = to_virt_chan(chan);
383*4882a593Smuzhiyun 	struct milbeaut_hdmac_chan *mc = to_milbeaut_hdmac_chan(vc);
384*4882a593Smuzhiyun 	unsigned long flags;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	spin_lock_irqsave(&vc->lock, flags);
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	if (vchan_issue_pending(vc) && !mc->md)
389*4882a593Smuzhiyun 		milbeaut_hdmac_start(mc);
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	spin_unlock_irqrestore(&vc->lock, flags);
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun 
milbeaut_hdmac_desc_free(struct virt_dma_desc * vd)394*4882a593Smuzhiyun static void milbeaut_hdmac_desc_free(struct virt_dma_desc *vd)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun 	struct milbeaut_hdmac_desc *md = to_milbeaut_hdmac_desc(vd);
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	kfree(md->sgl);
399*4882a593Smuzhiyun 	kfree(md);
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun static struct dma_chan *
milbeaut_hdmac_xlate(struct of_phandle_args * dma_spec,struct of_dma * of_dma)403*4882a593Smuzhiyun milbeaut_hdmac_xlate(struct of_phandle_args *dma_spec, struct of_dma *of_dma)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun 	struct milbeaut_hdmac_device *mdev = of_dma->of_dma_data;
406*4882a593Smuzhiyun 	struct milbeaut_hdmac_chan *mc;
407*4882a593Smuzhiyun 	struct virt_dma_chan *vc;
408*4882a593Smuzhiyun 	struct dma_chan *chan;
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	if (dma_spec->args_count != 1)
411*4882a593Smuzhiyun 		return NULL;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	chan = dma_get_any_slave_channel(&mdev->ddev);
414*4882a593Smuzhiyun 	if (!chan)
415*4882a593Smuzhiyun 		return NULL;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	vc = to_virt_chan(chan);
418*4882a593Smuzhiyun 	mc = to_milbeaut_hdmac_chan(vc);
419*4882a593Smuzhiyun 	mc->slave_id = dma_spec->args[0];
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	return chan;
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun 
milbeaut_hdmac_chan_init(struct platform_device * pdev,struct milbeaut_hdmac_device * mdev,int chan_id)424*4882a593Smuzhiyun static int milbeaut_hdmac_chan_init(struct platform_device *pdev,
425*4882a593Smuzhiyun 				    struct milbeaut_hdmac_device *mdev,
426*4882a593Smuzhiyun 				    int chan_id)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
429*4882a593Smuzhiyun 	struct milbeaut_hdmac_chan *mc = &mdev->channels[chan_id];
430*4882a593Smuzhiyun 	char *irq_name;
431*4882a593Smuzhiyun 	int irq, ret;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, chan_id);
434*4882a593Smuzhiyun 	if (irq < 0)
435*4882a593Smuzhiyun 		return irq;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	irq_name = devm_kasprintf(dev, GFP_KERNEL, "milbeaut-hdmac-%d",
438*4882a593Smuzhiyun 				  chan_id);
439*4882a593Smuzhiyun 	if (!irq_name)
440*4882a593Smuzhiyun 		return -ENOMEM;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	ret = devm_request_irq(dev, irq, milbeaut_hdmac_interrupt,
443*4882a593Smuzhiyun 			       IRQF_SHARED, irq_name, mc);
444*4882a593Smuzhiyun 	if (ret)
445*4882a593Smuzhiyun 		return ret;
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	mc->mdev = mdev;
448*4882a593Smuzhiyun 	mc->reg_ch_base = mdev->reg_base + MLB_HDMAC_CH_STRIDE * (chan_id + 1);
449*4882a593Smuzhiyun 	mc->vc.desc_free = milbeaut_hdmac_desc_free;
450*4882a593Smuzhiyun 	vchan_init(&mc->vc, &mdev->ddev);
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	return 0;
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun 
milbeaut_hdmac_probe(struct platform_device * pdev)455*4882a593Smuzhiyun static int milbeaut_hdmac_probe(struct platform_device *pdev)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
458*4882a593Smuzhiyun 	struct milbeaut_hdmac_device *mdev;
459*4882a593Smuzhiyun 	struct dma_device *ddev;
460*4882a593Smuzhiyun 	int nr_chans, ret, i;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	nr_chans = platform_irq_count(pdev);
463*4882a593Smuzhiyun 	if (nr_chans < 0)
464*4882a593Smuzhiyun 		return nr_chans;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	ret = dma_set_mask(dev, DMA_BIT_MASK(32));
467*4882a593Smuzhiyun 	if (ret)
468*4882a593Smuzhiyun 		return ret;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	mdev = devm_kzalloc(dev, struct_size(mdev, channels, nr_chans),
471*4882a593Smuzhiyun 			    GFP_KERNEL);
472*4882a593Smuzhiyun 	if (!mdev)
473*4882a593Smuzhiyun 		return -ENOMEM;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	mdev->reg_base = devm_platform_ioremap_resource(pdev, 0);
476*4882a593Smuzhiyun 	if (IS_ERR(mdev->reg_base))
477*4882a593Smuzhiyun 		return PTR_ERR(mdev->reg_base);
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	mdev->clk = devm_clk_get(dev, NULL);
480*4882a593Smuzhiyun 	if (IS_ERR(mdev->clk)) {
481*4882a593Smuzhiyun 		dev_err(dev, "failed to get clock\n");
482*4882a593Smuzhiyun 		return PTR_ERR(mdev->clk);
483*4882a593Smuzhiyun 	}
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	ret = clk_prepare_enable(mdev->clk);
486*4882a593Smuzhiyun 	if (ret)
487*4882a593Smuzhiyun 		return ret;
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	ddev = &mdev->ddev;
490*4882a593Smuzhiyun 	ddev->dev = dev;
491*4882a593Smuzhiyun 	dma_cap_set(DMA_SLAVE, ddev->cap_mask);
492*4882a593Smuzhiyun 	dma_cap_set(DMA_PRIVATE, ddev->cap_mask);
493*4882a593Smuzhiyun 	ddev->src_addr_widths = MLB_HDMAC_BUSWIDTHS;
494*4882a593Smuzhiyun 	ddev->dst_addr_widths = MLB_HDMAC_BUSWIDTHS;
495*4882a593Smuzhiyun 	ddev->directions = BIT(DMA_MEM_TO_DEV) | BIT(DMA_DEV_TO_MEM);
496*4882a593Smuzhiyun 	ddev->device_free_chan_resources = milbeaut_hdmac_free_chan_resources;
497*4882a593Smuzhiyun 	ddev->device_config = milbeaut_hdmac_chan_config;
498*4882a593Smuzhiyun 	ddev->device_pause = milbeaut_hdmac_chan_pause;
499*4882a593Smuzhiyun 	ddev->device_resume = milbeaut_hdmac_chan_resume;
500*4882a593Smuzhiyun 	ddev->device_prep_slave_sg = milbeaut_hdmac_prep_slave_sg;
501*4882a593Smuzhiyun 	ddev->device_terminate_all = milbeaut_hdmac_terminate_all;
502*4882a593Smuzhiyun 	ddev->device_synchronize = milbeaut_hdmac_synchronize;
503*4882a593Smuzhiyun 	ddev->device_tx_status = milbeaut_hdmac_tx_status;
504*4882a593Smuzhiyun 	ddev->device_issue_pending = milbeaut_hdmac_issue_pending;
505*4882a593Smuzhiyun 	INIT_LIST_HEAD(&ddev->channels);
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	for (i = 0; i < nr_chans; i++) {
508*4882a593Smuzhiyun 		ret = milbeaut_hdmac_chan_init(pdev, mdev, i);
509*4882a593Smuzhiyun 		if (ret)
510*4882a593Smuzhiyun 			goto disable_clk;
511*4882a593Smuzhiyun 	}
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	ret = dma_async_device_register(ddev);
514*4882a593Smuzhiyun 	if (ret)
515*4882a593Smuzhiyun 		goto disable_clk;
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	ret = of_dma_controller_register(dev->of_node,
518*4882a593Smuzhiyun 					 milbeaut_hdmac_xlate, mdev);
519*4882a593Smuzhiyun 	if (ret)
520*4882a593Smuzhiyun 		goto unregister_dmac;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	platform_set_drvdata(pdev, mdev);
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	return 0;
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun unregister_dmac:
527*4882a593Smuzhiyun 	dma_async_device_unregister(ddev);
528*4882a593Smuzhiyun disable_clk:
529*4882a593Smuzhiyun 	clk_disable_unprepare(mdev->clk);
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	return ret;
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun 
milbeaut_hdmac_remove(struct platform_device * pdev)534*4882a593Smuzhiyun static int milbeaut_hdmac_remove(struct platform_device *pdev)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun 	struct milbeaut_hdmac_device *mdev = platform_get_drvdata(pdev);
537*4882a593Smuzhiyun 	struct dma_chan *chan;
538*4882a593Smuzhiyun 	int ret;
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	/*
541*4882a593Smuzhiyun 	 * Before reaching here, almost all descriptors have been freed by the
542*4882a593Smuzhiyun 	 * ->device_free_chan_resources() hook. However, each channel might
543*4882a593Smuzhiyun 	 * be still holding one descriptor that was on-flight at that moment.
544*4882a593Smuzhiyun 	 * Terminate it to make sure this hardware is no longer running. Then,
545*4882a593Smuzhiyun 	 * free the channel resources once again to avoid memory leak.
546*4882a593Smuzhiyun 	 */
547*4882a593Smuzhiyun 	list_for_each_entry(chan, &mdev->ddev.channels, device_node) {
548*4882a593Smuzhiyun 		ret = dmaengine_terminate_sync(chan);
549*4882a593Smuzhiyun 		if (ret)
550*4882a593Smuzhiyun 			return ret;
551*4882a593Smuzhiyun 		milbeaut_hdmac_free_chan_resources(chan);
552*4882a593Smuzhiyun 	}
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	of_dma_controller_free(pdev->dev.of_node);
555*4882a593Smuzhiyun 	dma_async_device_unregister(&mdev->ddev);
556*4882a593Smuzhiyun 	clk_disable_unprepare(mdev->clk);
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	return 0;
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun static const struct of_device_id milbeaut_hdmac_match[] = {
562*4882a593Smuzhiyun 	{ .compatible = "socionext,milbeaut-m10v-hdmac" },
563*4882a593Smuzhiyun 	{ /* sentinel */ }
564*4882a593Smuzhiyun };
565*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, milbeaut_hdmac_match);
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun static struct platform_driver milbeaut_hdmac_driver = {
568*4882a593Smuzhiyun 	.probe = milbeaut_hdmac_probe,
569*4882a593Smuzhiyun 	.remove = milbeaut_hdmac_remove,
570*4882a593Smuzhiyun 	.driver = {
571*4882a593Smuzhiyun 		.name = "milbeaut-m10v-hdmac",
572*4882a593Smuzhiyun 		.of_match_table = milbeaut_hdmac_match,
573*4882a593Smuzhiyun 	},
574*4882a593Smuzhiyun };
575*4882a593Smuzhiyun module_platform_driver(milbeaut_hdmac_driver);
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun MODULE_DESCRIPTION("Milbeaut HDMAC DmaEngine driver");
578*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
579