1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // Copyright (c) 2018-2019 MediaTek Inc.
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun /*
5*4882a593Smuzhiyun * Driver for MediaTek Command-Queue DMA Controller
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Shun-Chih Yu <shun-chih.yu@mediatek.com>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/bitops.h>
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/dmaengine.h>
14*4882a593Smuzhiyun #include <linux/dma-mapping.h>
15*4882a593Smuzhiyun #include <linux/err.h>
16*4882a593Smuzhiyun #include <linux/iopoll.h>
17*4882a593Smuzhiyun #include <linux/interrupt.h>
18*4882a593Smuzhiyun #include <linux/list.h>
19*4882a593Smuzhiyun #include <linux/module.h>
20*4882a593Smuzhiyun #include <linux/of.h>
21*4882a593Smuzhiyun #include <linux/of_device.h>
22*4882a593Smuzhiyun #include <linux/of_dma.h>
23*4882a593Smuzhiyun #include <linux/platform_device.h>
24*4882a593Smuzhiyun #include <linux/pm_runtime.h>
25*4882a593Smuzhiyun #include <linux/refcount.h>
26*4882a593Smuzhiyun #include <linux/slab.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include "../virt-dma.h"
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define MTK_CQDMA_USEC_POLL 10
31*4882a593Smuzhiyun #define MTK_CQDMA_TIMEOUT_POLL 1000
32*4882a593Smuzhiyun #define MTK_CQDMA_DMA_BUSWIDTHS BIT(DMA_SLAVE_BUSWIDTH_4_BYTES)
33*4882a593Smuzhiyun #define MTK_CQDMA_ALIGN_SIZE 1
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /* The default number of virtual channel */
36*4882a593Smuzhiyun #define MTK_CQDMA_NR_VCHANS 32
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /* The default number of physical channel */
39*4882a593Smuzhiyun #define MTK_CQDMA_NR_PCHANS 3
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /* Registers for underlying dma manipulation */
42*4882a593Smuzhiyun #define MTK_CQDMA_INT_FLAG 0x0
43*4882a593Smuzhiyun #define MTK_CQDMA_INT_EN 0x4
44*4882a593Smuzhiyun #define MTK_CQDMA_EN 0x8
45*4882a593Smuzhiyun #define MTK_CQDMA_RESET 0xc
46*4882a593Smuzhiyun #define MTK_CQDMA_FLUSH 0x14
47*4882a593Smuzhiyun #define MTK_CQDMA_SRC 0x1c
48*4882a593Smuzhiyun #define MTK_CQDMA_DST 0x20
49*4882a593Smuzhiyun #define MTK_CQDMA_LEN1 0x24
50*4882a593Smuzhiyun #define MTK_CQDMA_LEN2 0x28
51*4882a593Smuzhiyun #define MTK_CQDMA_SRC2 0x60
52*4882a593Smuzhiyun #define MTK_CQDMA_DST2 0x64
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* Registers setting */
55*4882a593Smuzhiyun #define MTK_CQDMA_EN_BIT BIT(0)
56*4882a593Smuzhiyun #define MTK_CQDMA_INT_FLAG_BIT BIT(0)
57*4882a593Smuzhiyun #define MTK_CQDMA_INT_EN_BIT BIT(0)
58*4882a593Smuzhiyun #define MTK_CQDMA_FLUSH_BIT BIT(0)
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define MTK_CQDMA_WARM_RST_BIT BIT(0)
61*4882a593Smuzhiyun #define MTK_CQDMA_HARD_RST_BIT BIT(1)
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #define MTK_CQDMA_MAX_LEN GENMASK(27, 0)
64*4882a593Smuzhiyun #define MTK_CQDMA_ADDR_LIMIT GENMASK(31, 0)
65*4882a593Smuzhiyun #define MTK_CQDMA_ADDR2_SHFIT (32)
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /**
68*4882a593Smuzhiyun * struct mtk_cqdma_vdesc - The struct holding info describing virtual
69*4882a593Smuzhiyun * descriptor (CVD)
70*4882a593Smuzhiyun * @vd: An instance for struct virt_dma_desc
71*4882a593Smuzhiyun * @len: The total data size device wants to move
72*4882a593Smuzhiyun * @residue: The remaining data size device will move
73*4882a593Smuzhiyun * @dest: The destination address device wants to move to
74*4882a593Smuzhiyun * @src: The source address device wants to move from
75*4882a593Smuzhiyun * @ch: The pointer to the corresponding dma channel
76*4882a593Smuzhiyun * @node: The lise_head struct to build link-list for VDs
77*4882a593Smuzhiyun * @parent: The pointer to the parent CVD
78*4882a593Smuzhiyun */
79*4882a593Smuzhiyun struct mtk_cqdma_vdesc {
80*4882a593Smuzhiyun struct virt_dma_desc vd;
81*4882a593Smuzhiyun size_t len;
82*4882a593Smuzhiyun size_t residue;
83*4882a593Smuzhiyun dma_addr_t dest;
84*4882a593Smuzhiyun dma_addr_t src;
85*4882a593Smuzhiyun struct dma_chan *ch;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun struct list_head node;
88*4882a593Smuzhiyun struct mtk_cqdma_vdesc *parent;
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /**
92*4882a593Smuzhiyun * struct mtk_cqdma_pchan - The struct holding info describing physical
93*4882a593Smuzhiyun * channel (PC)
94*4882a593Smuzhiyun * @queue: Queue for the PDs issued to this PC
95*4882a593Smuzhiyun * @base: The mapped register I/O base of this PC
96*4882a593Smuzhiyun * @irq: The IRQ that this PC are using
97*4882a593Smuzhiyun * @refcnt: Track how many VCs are using this PC
98*4882a593Smuzhiyun * @tasklet: Tasklet for this PC
99*4882a593Smuzhiyun * @lock: Lock protect agaisting multiple VCs access PC
100*4882a593Smuzhiyun */
101*4882a593Smuzhiyun struct mtk_cqdma_pchan {
102*4882a593Smuzhiyun struct list_head queue;
103*4882a593Smuzhiyun void __iomem *base;
104*4882a593Smuzhiyun u32 irq;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun refcount_t refcnt;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun struct tasklet_struct tasklet;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /* lock to protect PC */
111*4882a593Smuzhiyun spinlock_t lock;
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /**
115*4882a593Smuzhiyun * struct mtk_cqdma_vchan - The struct holding info describing virtual
116*4882a593Smuzhiyun * channel (VC)
117*4882a593Smuzhiyun * @vc: An instance for struct virt_dma_chan
118*4882a593Smuzhiyun * @pc: The pointer to the underlying PC
119*4882a593Smuzhiyun * @issue_completion: The wait for all issued descriptors completited
120*4882a593Smuzhiyun * @issue_synchronize: Bool indicating channel synchronization starts
121*4882a593Smuzhiyun */
122*4882a593Smuzhiyun struct mtk_cqdma_vchan {
123*4882a593Smuzhiyun struct virt_dma_chan vc;
124*4882a593Smuzhiyun struct mtk_cqdma_pchan *pc;
125*4882a593Smuzhiyun struct completion issue_completion;
126*4882a593Smuzhiyun bool issue_synchronize;
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /**
130*4882a593Smuzhiyun * struct mtk_cqdma_device - The struct holding info describing CQDMA
131*4882a593Smuzhiyun * device
132*4882a593Smuzhiyun * @ddev: An instance for struct dma_device
133*4882a593Smuzhiyun * @clk: The clock that device internal is using
134*4882a593Smuzhiyun * @dma_requests: The number of VCs the device supports to
135*4882a593Smuzhiyun * @dma_channels: The number of PCs the device supports to
136*4882a593Smuzhiyun * @vc: The pointer to all available VCs
137*4882a593Smuzhiyun * @pc: The pointer to all the underlying PCs
138*4882a593Smuzhiyun */
139*4882a593Smuzhiyun struct mtk_cqdma_device {
140*4882a593Smuzhiyun struct dma_device ddev;
141*4882a593Smuzhiyun struct clk *clk;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun u32 dma_requests;
144*4882a593Smuzhiyun u32 dma_channels;
145*4882a593Smuzhiyun struct mtk_cqdma_vchan *vc;
146*4882a593Smuzhiyun struct mtk_cqdma_pchan **pc;
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun
to_cqdma_dev(struct dma_chan * chan)149*4882a593Smuzhiyun static struct mtk_cqdma_device *to_cqdma_dev(struct dma_chan *chan)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun return container_of(chan->device, struct mtk_cqdma_device, ddev);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
to_cqdma_vchan(struct dma_chan * chan)154*4882a593Smuzhiyun static struct mtk_cqdma_vchan *to_cqdma_vchan(struct dma_chan *chan)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun return container_of(chan, struct mtk_cqdma_vchan, vc.chan);
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
to_cqdma_vdesc(struct virt_dma_desc * vd)159*4882a593Smuzhiyun static struct mtk_cqdma_vdesc *to_cqdma_vdesc(struct virt_dma_desc *vd)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun return container_of(vd, struct mtk_cqdma_vdesc, vd);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
cqdma2dev(struct mtk_cqdma_device * cqdma)164*4882a593Smuzhiyun static struct device *cqdma2dev(struct mtk_cqdma_device *cqdma)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun return cqdma->ddev.dev;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
mtk_dma_read(struct mtk_cqdma_pchan * pc,u32 reg)169*4882a593Smuzhiyun static u32 mtk_dma_read(struct mtk_cqdma_pchan *pc, u32 reg)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun return readl(pc->base + reg);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
mtk_dma_write(struct mtk_cqdma_pchan * pc,u32 reg,u32 val)174*4882a593Smuzhiyun static void mtk_dma_write(struct mtk_cqdma_pchan *pc, u32 reg, u32 val)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun writel_relaxed(val, pc->base + reg);
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
mtk_dma_rmw(struct mtk_cqdma_pchan * pc,u32 reg,u32 mask,u32 set)179*4882a593Smuzhiyun static void mtk_dma_rmw(struct mtk_cqdma_pchan *pc, u32 reg,
180*4882a593Smuzhiyun u32 mask, u32 set)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun u32 val;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun val = mtk_dma_read(pc, reg);
185*4882a593Smuzhiyun val &= ~mask;
186*4882a593Smuzhiyun val |= set;
187*4882a593Smuzhiyun mtk_dma_write(pc, reg, val);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
mtk_dma_set(struct mtk_cqdma_pchan * pc,u32 reg,u32 val)190*4882a593Smuzhiyun static void mtk_dma_set(struct mtk_cqdma_pchan *pc, u32 reg, u32 val)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun mtk_dma_rmw(pc, reg, 0, val);
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
mtk_dma_clr(struct mtk_cqdma_pchan * pc,u32 reg,u32 val)195*4882a593Smuzhiyun static void mtk_dma_clr(struct mtk_cqdma_pchan *pc, u32 reg, u32 val)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun mtk_dma_rmw(pc, reg, val, 0);
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
mtk_cqdma_vdesc_free(struct virt_dma_desc * vd)200*4882a593Smuzhiyun static void mtk_cqdma_vdesc_free(struct virt_dma_desc *vd)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun kfree(to_cqdma_vdesc(vd));
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
mtk_cqdma_poll_engine_done(struct mtk_cqdma_pchan * pc,bool atomic)205*4882a593Smuzhiyun static int mtk_cqdma_poll_engine_done(struct mtk_cqdma_pchan *pc, bool atomic)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun u32 status = 0;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun if (!atomic)
210*4882a593Smuzhiyun return readl_poll_timeout(pc->base + MTK_CQDMA_EN,
211*4882a593Smuzhiyun status,
212*4882a593Smuzhiyun !(status & MTK_CQDMA_EN_BIT),
213*4882a593Smuzhiyun MTK_CQDMA_USEC_POLL,
214*4882a593Smuzhiyun MTK_CQDMA_TIMEOUT_POLL);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun return readl_poll_timeout_atomic(pc->base + MTK_CQDMA_EN,
217*4882a593Smuzhiyun status,
218*4882a593Smuzhiyun !(status & MTK_CQDMA_EN_BIT),
219*4882a593Smuzhiyun MTK_CQDMA_USEC_POLL,
220*4882a593Smuzhiyun MTK_CQDMA_TIMEOUT_POLL);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
mtk_cqdma_hard_reset(struct mtk_cqdma_pchan * pc)223*4882a593Smuzhiyun static int mtk_cqdma_hard_reset(struct mtk_cqdma_pchan *pc)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun mtk_dma_set(pc, MTK_CQDMA_RESET, MTK_CQDMA_HARD_RST_BIT);
226*4882a593Smuzhiyun mtk_dma_clr(pc, MTK_CQDMA_RESET, MTK_CQDMA_HARD_RST_BIT);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun return mtk_cqdma_poll_engine_done(pc, true);
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
mtk_cqdma_start(struct mtk_cqdma_pchan * pc,struct mtk_cqdma_vdesc * cvd)231*4882a593Smuzhiyun static void mtk_cqdma_start(struct mtk_cqdma_pchan *pc,
232*4882a593Smuzhiyun struct mtk_cqdma_vdesc *cvd)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun /* wait for the previous transaction done */
235*4882a593Smuzhiyun if (mtk_cqdma_poll_engine_done(pc, true) < 0)
236*4882a593Smuzhiyun dev_err(cqdma2dev(to_cqdma_dev(cvd->ch)), "cqdma wait transaction timeout\n");
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /* warm reset the dma engine for the new transaction */
239*4882a593Smuzhiyun mtk_dma_set(pc, MTK_CQDMA_RESET, MTK_CQDMA_WARM_RST_BIT);
240*4882a593Smuzhiyun if (mtk_cqdma_poll_engine_done(pc, true) < 0)
241*4882a593Smuzhiyun dev_err(cqdma2dev(to_cqdma_dev(cvd->ch)), "cqdma warm reset timeout\n");
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /* setup the source */
244*4882a593Smuzhiyun mtk_dma_set(pc, MTK_CQDMA_SRC, cvd->src & MTK_CQDMA_ADDR_LIMIT);
245*4882a593Smuzhiyun #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
246*4882a593Smuzhiyun mtk_dma_set(pc, MTK_CQDMA_SRC2, cvd->src >> MTK_CQDMA_ADDR2_SHFIT);
247*4882a593Smuzhiyun #else
248*4882a593Smuzhiyun mtk_dma_set(pc, MTK_CQDMA_SRC2, 0);
249*4882a593Smuzhiyun #endif
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* setup the destination */
252*4882a593Smuzhiyun mtk_dma_set(pc, MTK_CQDMA_DST, cvd->dest & MTK_CQDMA_ADDR_LIMIT);
253*4882a593Smuzhiyun #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
254*4882a593Smuzhiyun mtk_dma_set(pc, MTK_CQDMA_DST2, cvd->dest >> MTK_CQDMA_ADDR2_SHFIT);
255*4882a593Smuzhiyun #else
256*4882a593Smuzhiyun mtk_dma_set(pc, MTK_CQDMA_DST2, 0);
257*4882a593Smuzhiyun #endif
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /* setup the length */
260*4882a593Smuzhiyun mtk_dma_set(pc, MTK_CQDMA_LEN1, cvd->len);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun /* start dma engine */
263*4882a593Smuzhiyun mtk_dma_set(pc, MTK_CQDMA_EN, MTK_CQDMA_EN_BIT);
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
mtk_cqdma_issue_vchan_pending(struct mtk_cqdma_vchan * cvc)266*4882a593Smuzhiyun static void mtk_cqdma_issue_vchan_pending(struct mtk_cqdma_vchan *cvc)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun struct virt_dma_desc *vd, *vd2;
269*4882a593Smuzhiyun struct mtk_cqdma_pchan *pc = cvc->pc;
270*4882a593Smuzhiyun struct mtk_cqdma_vdesc *cvd;
271*4882a593Smuzhiyun bool trigger_engine = false;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun lockdep_assert_held(&cvc->vc.lock);
274*4882a593Smuzhiyun lockdep_assert_held(&pc->lock);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun list_for_each_entry_safe(vd, vd2, &cvc->vc.desc_issued, node) {
277*4882a593Smuzhiyun /* need to trigger dma engine if PC's queue is empty */
278*4882a593Smuzhiyun if (list_empty(&pc->queue))
279*4882a593Smuzhiyun trigger_engine = true;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun cvd = to_cqdma_vdesc(vd);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /* add VD into PC's queue */
284*4882a593Smuzhiyun list_add_tail(&cvd->node, &pc->queue);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /* start the dma engine */
287*4882a593Smuzhiyun if (trigger_engine)
288*4882a593Smuzhiyun mtk_cqdma_start(pc, cvd);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /* remove VD from list desc_issued */
291*4882a593Smuzhiyun list_del(&vd->node);
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /*
296*4882a593Smuzhiyun * return true if this VC is active,
297*4882a593Smuzhiyun * meaning that there are VDs under processing by the PC
298*4882a593Smuzhiyun */
mtk_cqdma_is_vchan_active(struct mtk_cqdma_vchan * cvc)299*4882a593Smuzhiyun static bool mtk_cqdma_is_vchan_active(struct mtk_cqdma_vchan *cvc)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun struct mtk_cqdma_vdesc *cvd;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun list_for_each_entry(cvd, &cvc->pc->queue, node)
304*4882a593Smuzhiyun if (cvc == to_cqdma_vchan(cvd->ch))
305*4882a593Smuzhiyun return true;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun return false;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun /*
311*4882a593Smuzhiyun * return the pointer of the CVD that is just consumed by the PC
312*4882a593Smuzhiyun */
313*4882a593Smuzhiyun static struct mtk_cqdma_vdesc
mtk_cqdma_consume_work_queue(struct mtk_cqdma_pchan * pc)314*4882a593Smuzhiyun *mtk_cqdma_consume_work_queue(struct mtk_cqdma_pchan *pc)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun struct mtk_cqdma_vchan *cvc;
317*4882a593Smuzhiyun struct mtk_cqdma_vdesc *cvd, *ret = NULL;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun /* consume a CVD from PC's queue */
320*4882a593Smuzhiyun cvd = list_first_entry_or_null(&pc->queue,
321*4882a593Smuzhiyun struct mtk_cqdma_vdesc, node);
322*4882a593Smuzhiyun if (unlikely(!cvd || !cvd->parent))
323*4882a593Smuzhiyun return NULL;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun cvc = to_cqdma_vchan(cvd->ch);
326*4882a593Smuzhiyun ret = cvd;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun /* update residue of the parent CVD */
329*4882a593Smuzhiyun cvd->parent->residue -= cvd->len;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun /* delete CVD from PC's queue */
332*4882a593Smuzhiyun list_del(&cvd->node);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun spin_lock(&cvc->vc.lock);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun /* check whether all the child CVDs completed */
337*4882a593Smuzhiyun if (!cvd->parent->residue) {
338*4882a593Smuzhiyun /* add the parent VD into list desc_completed */
339*4882a593Smuzhiyun vchan_cookie_complete(&cvd->parent->vd);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun /* setup completion if this VC is under synchronization */
342*4882a593Smuzhiyun if (cvc->issue_synchronize && !mtk_cqdma_is_vchan_active(cvc)) {
343*4882a593Smuzhiyun complete(&cvc->issue_completion);
344*4882a593Smuzhiyun cvc->issue_synchronize = false;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun spin_unlock(&cvc->vc.lock);
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun /* start transaction for next CVD in the queue */
351*4882a593Smuzhiyun cvd = list_first_entry_or_null(&pc->queue,
352*4882a593Smuzhiyun struct mtk_cqdma_vdesc, node);
353*4882a593Smuzhiyun if (cvd)
354*4882a593Smuzhiyun mtk_cqdma_start(pc, cvd);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun return ret;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
mtk_cqdma_tasklet_cb(struct tasklet_struct * t)359*4882a593Smuzhiyun static void mtk_cqdma_tasklet_cb(struct tasklet_struct *t)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun struct mtk_cqdma_pchan *pc = from_tasklet(pc, t, tasklet);
362*4882a593Smuzhiyun struct mtk_cqdma_vdesc *cvd = NULL;
363*4882a593Smuzhiyun unsigned long flags;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun spin_lock_irqsave(&pc->lock, flags);
366*4882a593Smuzhiyun /* consume the queue */
367*4882a593Smuzhiyun cvd = mtk_cqdma_consume_work_queue(pc);
368*4882a593Smuzhiyun spin_unlock_irqrestore(&pc->lock, flags);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun /* submit the next CVD */
371*4882a593Smuzhiyun if (cvd) {
372*4882a593Smuzhiyun dma_run_dependencies(&cvd->vd.tx);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun /*
375*4882a593Smuzhiyun * free child CVD after completion.
376*4882a593Smuzhiyun * the parent CVD would be freeed with desc_free by user.
377*4882a593Smuzhiyun */
378*4882a593Smuzhiyun if (cvd->parent != cvd)
379*4882a593Smuzhiyun kfree(cvd);
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun /* re-enable interrupt before leaving tasklet */
383*4882a593Smuzhiyun enable_irq(pc->irq);
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
mtk_cqdma_irq(int irq,void * devid)386*4882a593Smuzhiyun static irqreturn_t mtk_cqdma_irq(int irq, void *devid)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun struct mtk_cqdma_device *cqdma = devid;
389*4882a593Smuzhiyun irqreturn_t ret = IRQ_NONE;
390*4882a593Smuzhiyun bool schedule_tasklet = false;
391*4882a593Smuzhiyun u32 i;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun /* clear interrupt flags for each PC */
394*4882a593Smuzhiyun for (i = 0; i < cqdma->dma_channels; ++i, schedule_tasklet = false) {
395*4882a593Smuzhiyun spin_lock(&cqdma->pc[i]->lock);
396*4882a593Smuzhiyun if (mtk_dma_read(cqdma->pc[i],
397*4882a593Smuzhiyun MTK_CQDMA_INT_FLAG) & MTK_CQDMA_INT_FLAG_BIT) {
398*4882a593Smuzhiyun /* clear interrupt */
399*4882a593Smuzhiyun mtk_dma_clr(cqdma->pc[i], MTK_CQDMA_INT_FLAG,
400*4882a593Smuzhiyun MTK_CQDMA_INT_FLAG_BIT);
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun schedule_tasklet = true;
403*4882a593Smuzhiyun ret = IRQ_HANDLED;
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun spin_unlock(&cqdma->pc[i]->lock);
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun if (schedule_tasklet) {
408*4882a593Smuzhiyun /* disable interrupt */
409*4882a593Smuzhiyun disable_irq_nosync(cqdma->pc[i]->irq);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun /* schedule the tasklet to handle the transactions */
412*4882a593Smuzhiyun tasklet_schedule(&cqdma->pc[i]->tasklet);
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun return ret;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
mtk_cqdma_find_active_desc(struct dma_chan * c,dma_cookie_t cookie)419*4882a593Smuzhiyun static struct virt_dma_desc *mtk_cqdma_find_active_desc(struct dma_chan *c,
420*4882a593Smuzhiyun dma_cookie_t cookie)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun struct mtk_cqdma_vchan *cvc = to_cqdma_vchan(c);
423*4882a593Smuzhiyun struct virt_dma_desc *vd;
424*4882a593Smuzhiyun unsigned long flags;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun spin_lock_irqsave(&cvc->pc->lock, flags);
427*4882a593Smuzhiyun list_for_each_entry(vd, &cvc->pc->queue, node)
428*4882a593Smuzhiyun if (vd->tx.cookie == cookie) {
429*4882a593Smuzhiyun spin_unlock_irqrestore(&cvc->pc->lock, flags);
430*4882a593Smuzhiyun return vd;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun spin_unlock_irqrestore(&cvc->pc->lock, flags);
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun list_for_each_entry(vd, &cvc->vc.desc_issued, node)
435*4882a593Smuzhiyun if (vd->tx.cookie == cookie)
436*4882a593Smuzhiyun return vd;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun return NULL;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
mtk_cqdma_tx_status(struct dma_chan * c,dma_cookie_t cookie,struct dma_tx_state * txstate)441*4882a593Smuzhiyun static enum dma_status mtk_cqdma_tx_status(struct dma_chan *c,
442*4882a593Smuzhiyun dma_cookie_t cookie,
443*4882a593Smuzhiyun struct dma_tx_state *txstate)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun struct mtk_cqdma_vchan *cvc = to_cqdma_vchan(c);
446*4882a593Smuzhiyun struct mtk_cqdma_vdesc *cvd;
447*4882a593Smuzhiyun struct virt_dma_desc *vd;
448*4882a593Smuzhiyun enum dma_status ret;
449*4882a593Smuzhiyun unsigned long flags;
450*4882a593Smuzhiyun size_t bytes = 0;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun ret = dma_cookie_status(c, cookie, txstate);
453*4882a593Smuzhiyun if (ret == DMA_COMPLETE || !txstate)
454*4882a593Smuzhiyun return ret;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun spin_lock_irqsave(&cvc->vc.lock, flags);
457*4882a593Smuzhiyun vd = mtk_cqdma_find_active_desc(c, cookie);
458*4882a593Smuzhiyun spin_unlock_irqrestore(&cvc->vc.lock, flags);
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun if (vd) {
461*4882a593Smuzhiyun cvd = to_cqdma_vdesc(vd);
462*4882a593Smuzhiyun bytes = cvd->residue;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun dma_set_residue(txstate, bytes);
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun return ret;
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
mtk_cqdma_issue_pending(struct dma_chan * c)470*4882a593Smuzhiyun static void mtk_cqdma_issue_pending(struct dma_chan *c)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun struct mtk_cqdma_vchan *cvc = to_cqdma_vchan(c);
473*4882a593Smuzhiyun unsigned long pc_flags;
474*4882a593Smuzhiyun unsigned long vc_flags;
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun /* acquire PC's lock before VS's lock for lock dependency in tasklet */
477*4882a593Smuzhiyun spin_lock_irqsave(&cvc->pc->lock, pc_flags);
478*4882a593Smuzhiyun spin_lock_irqsave(&cvc->vc.lock, vc_flags);
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun if (vchan_issue_pending(&cvc->vc))
481*4882a593Smuzhiyun mtk_cqdma_issue_vchan_pending(cvc);
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun spin_unlock_irqrestore(&cvc->vc.lock, vc_flags);
484*4882a593Smuzhiyun spin_unlock_irqrestore(&cvc->pc->lock, pc_flags);
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
mtk_cqdma_prep_dma_memcpy(struct dma_chan * c,dma_addr_t dest,dma_addr_t src,size_t len,unsigned long flags)488*4882a593Smuzhiyun mtk_cqdma_prep_dma_memcpy(struct dma_chan *c, dma_addr_t dest,
489*4882a593Smuzhiyun dma_addr_t src, size_t len, unsigned long flags)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun struct mtk_cqdma_vdesc **cvd;
492*4882a593Smuzhiyun struct dma_async_tx_descriptor *tx = NULL, *prev_tx = NULL;
493*4882a593Smuzhiyun size_t i, tlen, nr_vd;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun /*
496*4882a593Smuzhiyun * In the case that trsanction length is larger than the
497*4882a593Smuzhiyun * DMA engine supports, a single memcpy transaction needs
498*4882a593Smuzhiyun * to be separated into several DMA transactions.
499*4882a593Smuzhiyun * Each DMA transaction would be described by a CVD,
500*4882a593Smuzhiyun * and the first one is referred as the parent CVD,
501*4882a593Smuzhiyun * while the others are child CVDs.
502*4882a593Smuzhiyun * The parent CVD's tx descriptor is the only tx descriptor
503*4882a593Smuzhiyun * returned to the DMA user, and it should not be completed
504*4882a593Smuzhiyun * until all the child CVDs completed.
505*4882a593Smuzhiyun */
506*4882a593Smuzhiyun nr_vd = DIV_ROUND_UP(len, MTK_CQDMA_MAX_LEN);
507*4882a593Smuzhiyun cvd = kcalloc(nr_vd, sizeof(*cvd), GFP_NOWAIT);
508*4882a593Smuzhiyun if (!cvd)
509*4882a593Smuzhiyun return NULL;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun for (i = 0; i < nr_vd; ++i) {
512*4882a593Smuzhiyun cvd[i] = kzalloc(sizeof(*cvd[i]), GFP_NOWAIT);
513*4882a593Smuzhiyun if (!cvd[i]) {
514*4882a593Smuzhiyun for (; i > 0; --i)
515*4882a593Smuzhiyun kfree(cvd[i - 1]);
516*4882a593Smuzhiyun return NULL;
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun /* setup dma channel */
520*4882a593Smuzhiyun cvd[i]->ch = c;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun /* setup sourece, destination, and length */
523*4882a593Smuzhiyun tlen = (len > MTK_CQDMA_MAX_LEN) ? MTK_CQDMA_MAX_LEN : len;
524*4882a593Smuzhiyun cvd[i]->len = tlen;
525*4882a593Smuzhiyun cvd[i]->src = src;
526*4882a593Smuzhiyun cvd[i]->dest = dest;
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun /* setup tx descriptor */
529*4882a593Smuzhiyun tx = vchan_tx_prep(to_virt_chan(c), &cvd[i]->vd, flags);
530*4882a593Smuzhiyun tx->next = NULL;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun if (!i) {
533*4882a593Smuzhiyun cvd[0]->residue = len;
534*4882a593Smuzhiyun } else {
535*4882a593Smuzhiyun prev_tx->next = tx;
536*4882a593Smuzhiyun cvd[i]->residue = tlen;
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun cvd[i]->parent = cvd[0];
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun /* update the src, dest, len, prev_tx for the next CVD */
542*4882a593Smuzhiyun src += tlen;
543*4882a593Smuzhiyun dest += tlen;
544*4882a593Smuzhiyun len -= tlen;
545*4882a593Smuzhiyun prev_tx = tx;
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun return &cvd[0]->vd.tx;
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun
mtk_cqdma_free_inactive_desc(struct dma_chan * c)551*4882a593Smuzhiyun static void mtk_cqdma_free_inactive_desc(struct dma_chan *c)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun struct virt_dma_chan *vc = to_virt_chan(c);
554*4882a593Smuzhiyun unsigned long flags;
555*4882a593Smuzhiyun LIST_HEAD(head);
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun /*
558*4882a593Smuzhiyun * set desc_allocated, desc_submitted,
559*4882a593Smuzhiyun * and desc_issued as the candicates to be freed
560*4882a593Smuzhiyun */
561*4882a593Smuzhiyun spin_lock_irqsave(&vc->lock, flags);
562*4882a593Smuzhiyun list_splice_tail_init(&vc->desc_allocated, &head);
563*4882a593Smuzhiyun list_splice_tail_init(&vc->desc_submitted, &head);
564*4882a593Smuzhiyun list_splice_tail_init(&vc->desc_issued, &head);
565*4882a593Smuzhiyun spin_unlock_irqrestore(&vc->lock, flags);
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun /* free descriptor lists */
568*4882a593Smuzhiyun vchan_dma_desc_free_list(vc, &head);
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun
mtk_cqdma_free_active_desc(struct dma_chan * c)571*4882a593Smuzhiyun static void mtk_cqdma_free_active_desc(struct dma_chan *c)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun struct mtk_cqdma_vchan *cvc = to_cqdma_vchan(c);
574*4882a593Smuzhiyun bool sync_needed = false;
575*4882a593Smuzhiyun unsigned long pc_flags;
576*4882a593Smuzhiyun unsigned long vc_flags;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun /* acquire PC's lock first due to lock dependency in dma ISR */
579*4882a593Smuzhiyun spin_lock_irqsave(&cvc->pc->lock, pc_flags);
580*4882a593Smuzhiyun spin_lock_irqsave(&cvc->vc.lock, vc_flags);
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun /* synchronization is required if this VC is active */
583*4882a593Smuzhiyun if (mtk_cqdma_is_vchan_active(cvc)) {
584*4882a593Smuzhiyun cvc->issue_synchronize = true;
585*4882a593Smuzhiyun sync_needed = true;
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun spin_unlock_irqrestore(&cvc->vc.lock, vc_flags);
589*4882a593Smuzhiyun spin_unlock_irqrestore(&cvc->pc->lock, pc_flags);
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun /* waiting for the completion of this VC */
592*4882a593Smuzhiyun if (sync_needed)
593*4882a593Smuzhiyun wait_for_completion(&cvc->issue_completion);
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun /* free all descriptors in list desc_completed */
596*4882a593Smuzhiyun vchan_synchronize(&cvc->vc);
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun WARN_ONCE(!list_empty(&cvc->vc.desc_completed),
599*4882a593Smuzhiyun "Desc pending still in list desc_completed\n");
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun
mtk_cqdma_terminate_all(struct dma_chan * c)602*4882a593Smuzhiyun static int mtk_cqdma_terminate_all(struct dma_chan *c)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun /* free descriptors not processed yet by hardware */
605*4882a593Smuzhiyun mtk_cqdma_free_inactive_desc(c);
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun /* free descriptors being processed by hardware */
608*4882a593Smuzhiyun mtk_cqdma_free_active_desc(c);
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun return 0;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun
mtk_cqdma_alloc_chan_resources(struct dma_chan * c)613*4882a593Smuzhiyun static int mtk_cqdma_alloc_chan_resources(struct dma_chan *c)
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun struct mtk_cqdma_device *cqdma = to_cqdma_dev(c);
616*4882a593Smuzhiyun struct mtk_cqdma_vchan *vc = to_cqdma_vchan(c);
617*4882a593Smuzhiyun struct mtk_cqdma_pchan *pc = NULL;
618*4882a593Smuzhiyun u32 i, min_refcnt = U32_MAX, refcnt;
619*4882a593Smuzhiyun unsigned long flags;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun /* allocate PC with the minimun refcount */
622*4882a593Smuzhiyun for (i = 0; i < cqdma->dma_channels; ++i) {
623*4882a593Smuzhiyun refcnt = refcount_read(&cqdma->pc[i]->refcnt);
624*4882a593Smuzhiyun if (refcnt < min_refcnt) {
625*4882a593Smuzhiyun pc = cqdma->pc[i];
626*4882a593Smuzhiyun min_refcnt = refcnt;
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun if (!pc)
631*4882a593Smuzhiyun return -ENOSPC;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun spin_lock_irqsave(&pc->lock, flags);
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun if (!refcount_read(&pc->refcnt)) {
636*4882a593Smuzhiyun /* allocate PC when the refcount is zero */
637*4882a593Smuzhiyun mtk_cqdma_hard_reset(pc);
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun /* enable interrupt for this PC */
640*4882a593Smuzhiyun mtk_dma_set(pc, MTK_CQDMA_INT_EN, MTK_CQDMA_INT_EN_BIT);
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun /*
643*4882a593Smuzhiyun * refcount_inc would complain increment on 0; use-after-free.
644*4882a593Smuzhiyun * Thus, we need to explicitly set it as 1 initially.
645*4882a593Smuzhiyun */
646*4882a593Smuzhiyun refcount_set(&pc->refcnt, 1);
647*4882a593Smuzhiyun } else {
648*4882a593Smuzhiyun refcount_inc(&pc->refcnt);
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun spin_unlock_irqrestore(&pc->lock, flags);
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun vc->pc = pc;
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun return 0;
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun
mtk_cqdma_free_chan_resources(struct dma_chan * c)658*4882a593Smuzhiyun static void mtk_cqdma_free_chan_resources(struct dma_chan *c)
659*4882a593Smuzhiyun {
660*4882a593Smuzhiyun struct mtk_cqdma_vchan *cvc = to_cqdma_vchan(c);
661*4882a593Smuzhiyun unsigned long flags;
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun /* free all descriptors in all lists on the VC */
664*4882a593Smuzhiyun mtk_cqdma_terminate_all(c);
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun spin_lock_irqsave(&cvc->pc->lock, flags);
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun /* PC is not freed until there is no VC mapped to it */
669*4882a593Smuzhiyun if (refcount_dec_and_test(&cvc->pc->refcnt)) {
670*4882a593Smuzhiyun /* start the flush operation and stop the engine */
671*4882a593Smuzhiyun mtk_dma_set(cvc->pc, MTK_CQDMA_FLUSH, MTK_CQDMA_FLUSH_BIT);
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun /* wait for the completion of flush operation */
674*4882a593Smuzhiyun if (mtk_cqdma_poll_engine_done(cvc->pc, true) < 0)
675*4882a593Smuzhiyun dev_err(cqdma2dev(to_cqdma_dev(c)), "cqdma flush timeout\n");
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun /* clear the flush bit and interrupt flag */
678*4882a593Smuzhiyun mtk_dma_clr(cvc->pc, MTK_CQDMA_FLUSH, MTK_CQDMA_FLUSH_BIT);
679*4882a593Smuzhiyun mtk_dma_clr(cvc->pc, MTK_CQDMA_INT_FLAG,
680*4882a593Smuzhiyun MTK_CQDMA_INT_FLAG_BIT);
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun /* disable interrupt for this PC */
683*4882a593Smuzhiyun mtk_dma_clr(cvc->pc, MTK_CQDMA_INT_EN, MTK_CQDMA_INT_EN_BIT);
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun spin_unlock_irqrestore(&cvc->pc->lock, flags);
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun
mtk_cqdma_hw_init(struct mtk_cqdma_device * cqdma)689*4882a593Smuzhiyun static int mtk_cqdma_hw_init(struct mtk_cqdma_device *cqdma)
690*4882a593Smuzhiyun {
691*4882a593Smuzhiyun unsigned long flags;
692*4882a593Smuzhiyun int err;
693*4882a593Smuzhiyun u32 i;
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun pm_runtime_enable(cqdma2dev(cqdma));
696*4882a593Smuzhiyun pm_runtime_get_sync(cqdma2dev(cqdma));
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun err = clk_prepare_enable(cqdma->clk);
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun if (err) {
701*4882a593Smuzhiyun pm_runtime_put_sync(cqdma2dev(cqdma));
702*4882a593Smuzhiyun pm_runtime_disable(cqdma2dev(cqdma));
703*4882a593Smuzhiyun return err;
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun /* reset all PCs */
707*4882a593Smuzhiyun for (i = 0; i < cqdma->dma_channels; ++i) {
708*4882a593Smuzhiyun spin_lock_irqsave(&cqdma->pc[i]->lock, flags);
709*4882a593Smuzhiyun if (mtk_cqdma_hard_reset(cqdma->pc[i]) < 0) {
710*4882a593Smuzhiyun dev_err(cqdma2dev(cqdma), "cqdma hard reset timeout\n");
711*4882a593Smuzhiyun spin_unlock_irqrestore(&cqdma->pc[i]->lock, flags);
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun clk_disable_unprepare(cqdma->clk);
714*4882a593Smuzhiyun pm_runtime_put_sync(cqdma2dev(cqdma));
715*4882a593Smuzhiyun pm_runtime_disable(cqdma2dev(cqdma));
716*4882a593Smuzhiyun return -EINVAL;
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun spin_unlock_irqrestore(&cqdma->pc[i]->lock, flags);
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun return 0;
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun
mtk_cqdma_hw_deinit(struct mtk_cqdma_device * cqdma)724*4882a593Smuzhiyun static void mtk_cqdma_hw_deinit(struct mtk_cqdma_device *cqdma)
725*4882a593Smuzhiyun {
726*4882a593Smuzhiyun unsigned long flags;
727*4882a593Smuzhiyun u32 i;
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun /* reset all PCs */
730*4882a593Smuzhiyun for (i = 0; i < cqdma->dma_channels; ++i) {
731*4882a593Smuzhiyun spin_lock_irqsave(&cqdma->pc[i]->lock, flags);
732*4882a593Smuzhiyun if (mtk_cqdma_hard_reset(cqdma->pc[i]) < 0)
733*4882a593Smuzhiyun dev_err(cqdma2dev(cqdma), "cqdma hard reset timeout\n");
734*4882a593Smuzhiyun spin_unlock_irqrestore(&cqdma->pc[i]->lock, flags);
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun clk_disable_unprepare(cqdma->clk);
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun pm_runtime_put_sync(cqdma2dev(cqdma));
740*4882a593Smuzhiyun pm_runtime_disable(cqdma2dev(cqdma));
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun static const struct of_device_id mtk_cqdma_match[] = {
744*4882a593Smuzhiyun { .compatible = "mediatek,mt6765-cqdma" },
745*4882a593Smuzhiyun { /* sentinel */ }
746*4882a593Smuzhiyun };
747*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mtk_cqdma_match);
748*4882a593Smuzhiyun
mtk_cqdma_probe(struct platform_device * pdev)749*4882a593Smuzhiyun static int mtk_cqdma_probe(struct platform_device *pdev)
750*4882a593Smuzhiyun {
751*4882a593Smuzhiyun struct mtk_cqdma_device *cqdma;
752*4882a593Smuzhiyun struct mtk_cqdma_vchan *vc;
753*4882a593Smuzhiyun struct dma_device *dd;
754*4882a593Smuzhiyun struct resource *res;
755*4882a593Smuzhiyun int err;
756*4882a593Smuzhiyun u32 i;
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun cqdma = devm_kzalloc(&pdev->dev, sizeof(*cqdma), GFP_KERNEL);
759*4882a593Smuzhiyun if (!cqdma)
760*4882a593Smuzhiyun return -ENOMEM;
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun dd = &cqdma->ddev;
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun cqdma->clk = devm_clk_get(&pdev->dev, "cqdma");
765*4882a593Smuzhiyun if (IS_ERR(cqdma->clk)) {
766*4882a593Smuzhiyun dev_err(&pdev->dev, "No clock for %s\n",
767*4882a593Smuzhiyun dev_name(&pdev->dev));
768*4882a593Smuzhiyun return PTR_ERR(cqdma->clk);
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun dma_cap_set(DMA_MEMCPY, dd->cap_mask);
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun dd->copy_align = MTK_CQDMA_ALIGN_SIZE;
774*4882a593Smuzhiyun dd->device_alloc_chan_resources = mtk_cqdma_alloc_chan_resources;
775*4882a593Smuzhiyun dd->device_free_chan_resources = mtk_cqdma_free_chan_resources;
776*4882a593Smuzhiyun dd->device_tx_status = mtk_cqdma_tx_status;
777*4882a593Smuzhiyun dd->device_issue_pending = mtk_cqdma_issue_pending;
778*4882a593Smuzhiyun dd->device_prep_dma_memcpy = mtk_cqdma_prep_dma_memcpy;
779*4882a593Smuzhiyun dd->device_terminate_all = mtk_cqdma_terminate_all;
780*4882a593Smuzhiyun dd->src_addr_widths = MTK_CQDMA_DMA_BUSWIDTHS;
781*4882a593Smuzhiyun dd->dst_addr_widths = MTK_CQDMA_DMA_BUSWIDTHS;
782*4882a593Smuzhiyun dd->directions = BIT(DMA_MEM_TO_MEM);
783*4882a593Smuzhiyun dd->residue_granularity = DMA_RESIDUE_GRANULARITY_SEGMENT;
784*4882a593Smuzhiyun dd->dev = &pdev->dev;
785*4882a593Smuzhiyun INIT_LIST_HEAD(&dd->channels);
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun if (pdev->dev.of_node && of_property_read_u32(pdev->dev.of_node,
788*4882a593Smuzhiyun "dma-requests",
789*4882a593Smuzhiyun &cqdma->dma_requests)) {
790*4882a593Smuzhiyun dev_info(&pdev->dev,
791*4882a593Smuzhiyun "Using %u as missing dma-requests property\n",
792*4882a593Smuzhiyun MTK_CQDMA_NR_VCHANS);
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun cqdma->dma_requests = MTK_CQDMA_NR_VCHANS;
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun if (pdev->dev.of_node && of_property_read_u32(pdev->dev.of_node,
798*4882a593Smuzhiyun "dma-channels",
799*4882a593Smuzhiyun &cqdma->dma_channels)) {
800*4882a593Smuzhiyun dev_info(&pdev->dev,
801*4882a593Smuzhiyun "Using %u as missing dma-channels property\n",
802*4882a593Smuzhiyun MTK_CQDMA_NR_PCHANS);
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun cqdma->dma_channels = MTK_CQDMA_NR_PCHANS;
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun cqdma->pc = devm_kcalloc(&pdev->dev, cqdma->dma_channels,
808*4882a593Smuzhiyun sizeof(*cqdma->pc), GFP_KERNEL);
809*4882a593Smuzhiyun if (!cqdma->pc)
810*4882a593Smuzhiyun return -ENOMEM;
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun /* initialization for PCs */
813*4882a593Smuzhiyun for (i = 0; i < cqdma->dma_channels; ++i) {
814*4882a593Smuzhiyun cqdma->pc[i] = devm_kcalloc(&pdev->dev, 1,
815*4882a593Smuzhiyun sizeof(**cqdma->pc), GFP_KERNEL);
816*4882a593Smuzhiyun if (!cqdma->pc[i])
817*4882a593Smuzhiyun return -ENOMEM;
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun INIT_LIST_HEAD(&cqdma->pc[i]->queue);
820*4882a593Smuzhiyun spin_lock_init(&cqdma->pc[i]->lock);
821*4882a593Smuzhiyun refcount_set(&cqdma->pc[i]->refcnt, 0);
822*4882a593Smuzhiyun cqdma->pc[i]->base = devm_platform_ioremap_resource(pdev, i);
823*4882a593Smuzhiyun if (IS_ERR(cqdma->pc[i]->base))
824*4882a593Smuzhiyun return PTR_ERR(cqdma->pc[i]->base);
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun /* allocate IRQ resource */
827*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_IRQ, i);
828*4882a593Smuzhiyun if (!res) {
829*4882a593Smuzhiyun dev_err(&pdev->dev, "No irq resource for %s\n",
830*4882a593Smuzhiyun dev_name(&pdev->dev));
831*4882a593Smuzhiyun return -EINVAL;
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun cqdma->pc[i]->irq = res->start;
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun err = devm_request_irq(&pdev->dev, cqdma->pc[i]->irq,
836*4882a593Smuzhiyun mtk_cqdma_irq, 0, dev_name(&pdev->dev),
837*4882a593Smuzhiyun cqdma);
838*4882a593Smuzhiyun if (err) {
839*4882a593Smuzhiyun dev_err(&pdev->dev,
840*4882a593Smuzhiyun "request_irq failed with err %d\n", err);
841*4882a593Smuzhiyun return -EINVAL;
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun /* allocate resource for VCs */
846*4882a593Smuzhiyun cqdma->vc = devm_kcalloc(&pdev->dev, cqdma->dma_requests,
847*4882a593Smuzhiyun sizeof(*cqdma->vc), GFP_KERNEL);
848*4882a593Smuzhiyun if (!cqdma->vc)
849*4882a593Smuzhiyun return -ENOMEM;
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun for (i = 0; i < cqdma->dma_requests; i++) {
852*4882a593Smuzhiyun vc = &cqdma->vc[i];
853*4882a593Smuzhiyun vc->vc.desc_free = mtk_cqdma_vdesc_free;
854*4882a593Smuzhiyun vchan_init(&vc->vc, dd);
855*4882a593Smuzhiyun init_completion(&vc->issue_completion);
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun err = dma_async_device_register(dd);
859*4882a593Smuzhiyun if (err)
860*4882a593Smuzhiyun return err;
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun err = of_dma_controller_register(pdev->dev.of_node,
863*4882a593Smuzhiyun of_dma_xlate_by_chan_id, cqdma);
864*4882a593Smuzhiyun if (err) {
865*4882a593Smuzhiyun dev_err(&pdev->dev,
866*4882a593Smuzhiyun "MediaTek CQDMA OF registration failed %d\n", err);
867*4882a593Smuzhiyun goto err_unregister;
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun err = mtk_cqdma_hw_init(cqdma);
871*4882a593Smuzhiyun if (err) {
872*4882a593Smuzhiyun dev_err(&pdev->dev,
873*4882a593Smuzhiyun "MediaTek CQDMA HW initialization failed %d\n", err);
874*4882a593Smuzhiyun goto err_unregister;
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun platform_set_drvdata(pdev, cqdma);
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun /* initialize tasklet for each PC */
880*4882a593Smuzhiyun for (i = 0; i < cqdma->dma_channels; ++i)
881*4882a593Smuzhiyun tasklet_setup(&cqdma->pc[i]->tasklet, mtk_cqdma_tasklet_cb);
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun dev_info(&pdev->dev, "MediaTek CQDMA driver registered\n");
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun return 0;
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun err_unregister:
888*4882a593Smuzhiyun dma_async_device_unregister(dd);
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun return err;
891*4882a593Smuzhiyun }
892*4882a593Smuzhiyun
mtk_cqdma_remove(struct platform_device * pdev)893*4882a593Smuzhiyun static int mtk_cqdma_remove(struct platform_device *pdev)
894*4882a593Smuzhiyun {
895*4882a593Smuzhiyun struct mtk_cqdma_device *cqdma = platform_get_drvdata(pdev);
896*4882a593Smuzhiyun struct mtk_cqdma_vchan *vc;
897*4882a593Smuzhiyun unsigned long flags;
898*4882a593Smuzhiyun int i;
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun /* kill VC task */
901*4882a593Smuzhiyun for (i = 0; i < cqdma->dma_requests; i++) {
902*4882a593Smuzhiyun vc = &cqdma->vc[i];
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun list_del(&vc->vc.chan.device_node);
905*4882a593Smuzhiyun tasklet_kill(&vc->vc.task);
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun /* disable interrupt */
909*4882a593Smuzhiyun for (i = 0; i < cqdma->dma_channels; i++) {
910*4882a593Smuzhiyun spin_lock_irqsave(&cqdma->pc[i]->lock, flags);
911*4882a593Smuzhiyun mtk_dma_clr(cqdma->pc[i], MTK_CQDMA_INT_EN,
912*4882a593Smuzhiyun MTK_CQDMA_INT_EN_BIT);
913*4882a593Smuzhiyun spin_unlock_irqrestore(&cqdma->pc[i]->lock, flags);
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun /* Waits for any pending IRQ handlers to complete */
916*4882a593Smuzhiyun synchronize_irq(cqdma->pc[i]->irq);
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun tasklet_kill(&cqdma->pc[i]->tasklet);
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun /* disable hardware */
922*4882a593Smuzhiyun mtk_cqdma_hw_deinit(cqdma);
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun dma_async_device_unregister(&cqdma->ddev);
925*4882a593Smuzhiyun of_dma_controller_free(pdev->dev.of_node);
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun return 0;
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun static struct platform_driver mtk_cqdma_driver = {
931*4882a593Smuzhiyun .probe = mtk_cqdma_probe,
932*4882a593Smuzhiyun .remove = mtk_cqdma_remove,
933*4882a593Smuzhiyun .driver = {
934*4882a593Smuzhiyun .name = KBUILD_MODNAME,
935*4882a593Smuzhiyun .of_match_table = mtk_cqdma_match,
936*4882a593Smuzhiyun },
937*4882a593Smuzhiyun };
938*4882a593Smuzhiyun module_platform_driver(mtk_cqdma_driver);
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun MODULE_DESCRIPTION("MediaTek CQDMA Controller Driver");
941*4882a593Smuzhiyun MODULE_AUTHOR("Shun-Chih Yu <shun-chih.yu@mediatek.com>");
942*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
943