1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright (c) 2013-2014 Freescale Semiconductor, Inc
4*4882a593Smuzhiyun // Copyright (c) 2017 Sysam, Angelo Dureghello <angelo@sysam.it>
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/module.h>
7*4882a593Smuzhiyun #include <linux/interrupt.h>
8*4882a593Smuzhiyun #include <linux/dmaengine.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/platform_data/dma-mcf-edma.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include "fsl-edma-common.h"
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #define EDMA_CHANNELS 64
15*4882a593Smuzhiyun #define EDMA_MASK_CH(x) ((x) & GENMASK(5, 0))
16*4882a593Smuzhiyun
mcf_edma_tx_handler(int irq,void * dev_id)17*4882a593Smuzhiyun static irqreturn_t mcf_edma_tx_handler(int irq, void *dev_id)
18*4882a593Smuzhiyun {
19*4882a593Smuzhiyun struct fsl_edma_engine *mcf_edma = dev_id;
20*4882a593Smuzhiyun struct edma_regs *regs = &mcf_edma->regs;
21*4882a593Smuzhiyun unsigned int ch;
22*4882a593Smuzhiyun struct fsl_edma_chan *mcf_chan;
23*4882a593Smuzhiyun u64 intmap;
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun intmap = ioread32(regs->inth);
26*4882a593Smuzhiyun intmap <<= 32;
27*4882a593Smuzhiyun intmap |= ioread32(regs->intl);
28*4882a593Smuzhiyun if (!intmap)
29*4882a593Smuzhiyun return IRQ_NONE;
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun for (ch = 0; ch < mcf_edma->n_chans; ch++) {
32*4882a593Smuzhiyun if (intmap & BIT(ch)) {
33*4882a593Smuzhiyun iowrite8(EDMA_MASK_CH(ch), regs->cint);
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun mcf_chan = &mcf_edma->chans[ch];
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun spin_lock(&mcf_chan->vchan.lock);
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun if (!mcf_chan->edesc) {
40*4882a593Smuzhiyun /* terminate_all called before */
41*4882a593Smuzhiyun spin_unlock(&mcf_chan->vchan.lock);
42*4882a593Smuzhiyun continue;
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun if (!mcf_chan->edesc->iscyclic) {
46*4882a593Smuzhiyun list_del(&mcf_chan->edesc->vdesc.node);
47*4882a593Smuzhiyun vchan_cookie_complete(&mcf_chan->edesc->vdesc);
48*4882a593Smuzhiyun mcf_chan->edesc = NULL;
49*4882a593Smuzhiyun mcf_chan->status = DMA_COMPLETE;
50*4882a593Smuzhiyun mcf_chan->idle = true;
51*4882a593Smuzhiyun } else {
52*4882a593Smuzhiyun vchan_cyclic_callback(&mcf_chan->edesc->vdesc);
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun if (!mcf_chan->edesc)
56*4882a593Smuzhiyun fsl_edma_xfer_desc(mcf_chan);
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun spin_unlock(&mcf_chan->vchan.lock);
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun return IRQ_HANDLED;
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
mcf_edma_err_handler(int irq,void * dev_id)65*4882a593Smuzhiyun static irqreturn_t mcf_edma_err_handler(int irq, void *dev_id)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun struct fsl_edma_engine *mcf_edma = dev_id;
68*4882a593Smuzhiyun struct edma_regs *regs = &mcf_edma->regs;
69*4882a593Smuzhiyun unsigned int err, ch;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun err = ioread32(regs->errl);
72*4882a593Smuzhiyun if (!err)
73*4882a593Smuzhiyun return IRQ_NONE;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun for (ch = 0; ch < (EDMA_CHANNELS / 2); ch++) {
76*4882a593Smuzhiyun if (err & BIT(ch)) {
77*4882a593Smuzhiyun fsl_edma_disable_request(&mcf_edma->chans[ch]);
78*4882a593Smuzhiyun iowrite8(EDMA_CERR_CERR(ch), regs->cerr);
79*4882a593Smuzhiyun mcf_edma->chans[ch].status = DMA_ERROR;
80*4882a593Smuzhiyun mcf_edma->chans[ch].idle = true;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun err = ioread32(regs->errh);
85*4882a593Smuzhiyun if (!err)
86*4882a593Smuzhiyun return IRQ_NONE;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun for (ch = (EDMA_CHANNELS / 2); ch < EDMA_CHANNELS; ch++) {
89*4882a593Smuzhiyun if (err & (BIT(ch - (EDMA_CHANNELS / 2)))) {
90*4882a593Smuzhiyun fsl_edma_disable_request(&mcf_edma->chans[ch]);
91*4882a593Smuzhiyun iowrite8(EDMA_CERR_CERR(ch), regs->cerr);
92*4882a593Smuzhiyun mcf_edma->chans[ch].status = DMA_ERROR;
93*4882a593Smuzhiyun mcf_edma->chans[ch].idle = true;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun return IRQ_HANDLED;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
mcf_edma_irq_init(struct platform_device * pdev,struct fsl_edma_engine * mcf_edma)100*4882a593Smuzhiyun static int mcf_edma_irq_init(struct platform_device *pdev,
101*4882a593Smuzhiyun struct fsl_edma_engine *mcf_edma)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun int ret = 0, i;
104*4882a593Smuzhiyun struct resource *res;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun res = platform_get_resource_byname(pdev,
107*4882a593Smuzhiyun IORESOURCE_IRQ, "edma-tx-00-15");
108*4882a593Smuzhiyun if (!res)
109*4882a593Smuzhiyun return -1;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun for (ret = 0, i = res->start; i <= res->end; ++i)
112*4882a593Smuzhiyun ret |= request_irq(i, mcf_edma_tx_handler, 0, "eDMA", mcf_edma);
113*4882a593Smuzhiyun if (ret)
114*4882a593Smuzhiyun return ret;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun res = platform_get_resource_byname(pdev,
117*4882a593Smuzhiyun IORESOURCE_IRQ, "edma-tx-16-55");
118*4882a593Smuzhiyun if (!res)
119*4882a593Smuzhiyun return -1;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun for (ret = 0, i = res->start; i <= res->end; ++i)
122*4882a593Smuzhiyun ret |= request_irq(i, mcf_edma_tx_handler, 0, "eDMA", mcf_edma);
123*4882a593Smuzhiyun if (ret)
124*4882a593Smuzhiyun return ret;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun ret = platform_get_irq_byname(pdev, "edma-tx-56-63");
127*4882a593Smuzhiyun if (ret != -ENXIO) {
128*4882a593Smuzhiyun ret = request_irq(ret, mcf_edma_tx_handler,
129*4882a593Smuzhiyun 0, "eDMA", mcf_edma);
130*4882a593Smuzhiyun if (ret)
131*4882a593Smuzhiyun return ret;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun ret = platform_get_irq_byname(pdev, "edma-err");
135*4882a593Smuzhiyun if (ret != -ENXIO) {
136*4882a593Smuzhiyun ret = request_irq(ret, mcf_edma_err_handler,
137*4882a593Smuzhiyun 0, "eDMA", mcf_edma);
138*4882a593Smuzhiyun if (ret)
139*4882a593Smuzhiyun return ret;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun return 0;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
mcf_edma_irq_free(struct platform_device * pdev,struct fsl_edma_engine * mcf_edma)145*4882a593Smuzhiyun static void mcf_edma_irq_free(struct platform_device *pdev,
146*4882a593Smuzhiyun struct fsl_edma_engine *mcf_edma)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun int irq;
149*4882a593Smuzhiyun struct resource *res;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun res = platform_get_resource_byname(pdev,
152*4882a593Smuzhiyun IORESOURCE_IRQ, "edma-tx-00-15");
153*4882a593Smuzhiyun if (res) {
154*4882a593Smuzhiyun for (irq = res->start; irq <= res->end; irq++)
155*4882a593Smuzhiyun free_irq(irq, mcf_edma);
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun res = platform_get_resource_byname(pdev,
159*4882a593Smuzhiyun IORESOURCE_IRQ, "edma-tx-16-55");
160*4882a593Smuzhiyun if (res) {
161*4882a593Smuzhiyun for (irq = res->start; irq <= res->end; irq++)
162*4882a593Smuzhiyun free_irq(irq, mcf_edma);
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun irq = platform_get_irq_byname(pdev, "edma-tx-56-63");
166*4882a593Smuzhiyun if (irq != -ENXIO)
167*4882a593Smuzhiyun free_irq(irq, mcf_edma);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun irq = platform_get_irq_byname(pdev, "edma-err");
170*4882a593Smuzhiyun if (irq != -ENXIO)
171*4882a593Smuzhiyun free_irq(irq, mcf_edma);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun static struct fsl_edma_drvdata mcf_data = {
175*4882a593Smuzhiyun .version = v2,
176*4882a593Smuzhiyun .setup_irq = mcf_edma_irq_init,
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun
mcf_edma_probe(struct platform_device * pdev)179*4882a593Smuzhiyun static int mcf_edma_probe(struct platform_device *pdev)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun struct mcf_edma_platform_data *pdata;
182*4882a593Smuzhiyun struct fsl_edma_engine *mcf_edma;
183*4882a593Smuzhiyun struct fsl_edma_chan *mcf_chan;
184*4882a593Smuzhiyun struct edma_regs *regs;
185*4882a593Smuzhiyun struct resource *res;
186*4882a593Smuzhiyun int ret, i, len, chans;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun pdata = dev_get_platdata(&pdev->dev);
189*4882a593Smuzhiyun if (!pdata) {
190*4882a593Smuzhiyun dev_err(&pdev->dev, "no platform data supplied\n");
191*4882a593Smuzhiyun return -EINVAL;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun chans = pdata->dma_channels;
195*4882a593Smuzhiyun len = sizeof(*mcf_edma) + sizeof(*mcf_chan) * chans;
196*4882a593Smuzhiyun mcf_edma = devm_kzalloc(&pdev->dev, len, GFP_KERNEL);
197*4882a593Smuzhiyun if (!mcf_edma)
198*4882a593Smuzhiyun return -ENOMEM;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun mcf_edma->n_chans = chans;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /* Set up drvdata for ColdFire edma */
203*4882a593Smuzhiyun mcf_edma->drvdata = &mcf_data;
204*4882a593Smuzhiyun mcf_edma->big_endian = 1;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun if (!mcf_edma->n_chans) {
207*4882a593Smuzhiyun dev_info(&pdev->dev, "setting default channel number to 64");
208*4882a593Smuzhiyun mcf_edma->n_chans = 64;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun mutex_init(&mcf_edma->fsl_edma_mutex);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun mcf_edma->membase = devm_ioremap_resource(&pdev->dev, res);
216*4882a593Smuzhiyun if (IS_ERR(mcf_edma->membase))
217*4882a593Smuzhiyun return PTR_ERR(mcf_edma->membase);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun fsl_edma_setup_regs(mcf_edma);
220*4882a593Smuzhiyun regs = &mcf_edma->regs;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun INIT_LIST_HEAD(&mcf_edma->dma_dev.channels);
223*4882a593Smuzhiyun for (i = 0; i < mcf_edma->n_chans; i++) {
224*4882a593Smuzhiyun struct fsl_edma_chan *mcf_chan = &mcf_edma->chans[i];
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun mcf_chan->edma = mcf_edma;
227*4882a593Smuzhiyun mcf_chan->slave_id = i;
228*4882a593Smuzhiyun mcf_chan->idle = true;
229*4882a593Smuzhiyun mcf_chan->dma_dir = DMA_NONE;
230*4882a593Smuzhiyun mcf_chan->vchan.desc_free = fsl_edma_free_desc;
231*4882a593Smuzhiyun vchan_init(&mcf_chan->vchan, &mcf_edma->dma_dev);
232*4882a593Smuzhiyun iowrite32(0x0, ®s->tcd[i].csr);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun iowrite32(~0, regs->inth);
236*4882a593Smuzhiyun iowrite32(~0, regs->intl);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun ret = mcf_edma->drvdata->setup_irq(pdev, mcf_edma);
239*4882a593Smuzhiyun if (ret)
240*4882a593Smuzhiyun return ret;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun dma_cap_set(DMA_PRIVATE, mcf_edma->dma_dev.cap_mask);
243*4882a593Smuzhiyun dma_cap_set(DMA_SLAVE, mcf_edma->dma_dev.cap_mask);
244*4882a593Smuzhiyun dma_cap_set(DMA_CYCLIC, mcf_edma->dma_dev.cap_mask);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun mcf_edma->dma_dev.dev = &pdev->dev;
247*4882a593Smuzhiyun mcf_edma->dma_dev.device_alloc_chan_resources =
248*4882a593Smuzhiyun fsl_edma_alloc_chan_resources;
249*4882a593Smuzhiyun mcf_edma->dma_dev.device_free_chan_resources =
250*4882a593Smuzhiyun fsl_edma_free_chan_resources;
251*4882a593Smuzhiyun mcf_edma->dma_dev.device_config = fsl_edma_slave_config;
252*4882a593Smuzhiyun mcf_edma->dma_dev.device_prep_dma_cyclic =
253*4882a593Smuzhiyun fsl_edma_prep_dma_cyclic;
254*4882a593Smuzhiyun mcf_edma->dma_dev.device_prep_slave_sg = fsl_edma_prep_slave_sg;
255*4882a593Smuzhiyun mcf_edma->dma_dev.device_tx_status = fsl_edma_tx_status;
256*4882a593Smuzhiyun mcf_edma->dma_dev.device_pause = fsl_edma_pause;
257*4882a593Smuzhiyun mcf_edma->dma_dev.device_resume = fsl_edma_resume;
258*4882a593Smuzhiyun mcf_edma->dma_dev.device_terminate_all = fsl_edma_terminate_all;
259*4882a593Smuzhiyun mcf_edma->dma_dev.device_issue_pending = fsl_edma_issue_pending;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun mcf_edma->dma_dev.src_addr_widths = FSL_EDMA_BUSWIDTHS;
262*4882a593Smuzhiyun mcf_edma->dma_dev.dst_addr_widths = FSL_EDMA_BUSWIDTHS;
263*4882a593Smuzhiyun mcf_edma->dma_dev.directions =
264*4882a593Smuzhiyun BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun mcf_edma->dma_dev.filter.fn = mcf_edma_filter_fn;
267*4882a593Smuzhiyun mcf_edma->dma_dev.filter.map = pdata->slave_map;
268*4882a593Smuzhiyun mcf_edma->dma_dev.filter.mapcnt = pdata->slavecnt;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun platform_set_drvdata(pdev, mcf_edma);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun ret = dma_async_device_register(&mcf_edma->dma_dev);
273*4882a593Smuzhiyun if (ret) {
274*4882a593Smuzhiyun dev_err(&pdev->dev,
275*4882a593Smuzhiyun "Can't register Freescale eDMA engine. (%d)\n", ret);
276*4882a593Smuzhiyun return ret;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /* Enable round robin arbitration */
280*4882a593Smuzhiyun iowrite32(EDMA_CR_ERGA | EDMA_CR_ERCA, regs->cr);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun return 0;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
mcf_edma_remove(struct platform_device * pdev)285*4882a593Smuzhiyun static int mcf_edma_remove(struct platform_device *pdev)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun struct fsl_edma_engine *mcf_edma = platform_get_drvdata(pdev);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun mcf_edma_irq_free(pdev, mcf_edma);
290*4882a593Smuzhiyun fsl_edma_cleanup_vchan(&mcf_edma->dma_dev);
291*4882a593Smuzhiyun dma_async_device_unregister(&mcf_edma->dma_dev);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun return 0;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun static struct platform_driver mcf_edma_driver = {
297*4882a593Smuzhiyun .driver = {
298*4882a593Smuzhiyun .name = "mcf-edma",
299*4882a593Smuzhiyun },
300*4882a593Smuzhiyun .probe = mcf_edma_probe,
301*4882a593Smuzhiyun .remove = mcf_edma_remove,
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun
mcf_edma_filter_fn(struct dma_chan * chan,void * param)304*4882a593Smuzhiyun bool mcf_edma_filter_fn(struct dma_chan *chan, void *param)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun if (chan->device->dev->driver == &mcf_edma_driver.driver) {
307*4882a593Smuzhiyun struct fsl_edma_chan *mcf_chan = to_fsl_edma_chan(chan);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun return (mcf_chan->slave_id == (uintptr_t)param);
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun return false;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun EXPORT_SYMBOL(mcf_edma_filter_fn);
315*4882a593Smuzhiyun
mcf_edma_init(void)316*4882a593Smuzhiyun static int __init mcf_edma_init(void)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun return platform_driver_register(&mcf_edma_driver);
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun subsys_initcall(mcf_edma_init);
321*4882a593Smuzhiyun
mcf_edma_exit(void)322*4882a593Smuzhiyun static void __exit mcf_edma_exit(void)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun platform_driver_unregister(&mcf_edma_driver);
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun module_exit(mcf_edma_exit);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun MODULE_ALIAS("platform:mcf-edma");
329*4882a593Smuzhiyun MODULE_DESCRIPTION("Freescale eDMA engine driver, ColdFire family");
330*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
331