xref: /OK3568_Linux_fs/kernel/drivers/dma/k3dma.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2013 - 2015 Linaro Ltd.
4*4882a593Smuzhiyun  * Copyright (c) 2013 Hisilicon Limited.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun #include <linux/sched.h>
7*4882a593Smuzhiyun #include <linux/device.h>
8*4882a593Smuzhiyun #include <linux/dma-mapping.h>
9*4882a593Smuzhiyun #include <linux/dmapool.h>
10*4882a593Smuzhiyun #include <linux/dmaengine.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun #include <linux/spinlock.h>
18*4882a593Smuzhiyun #include <linux/of_device.h>
19*4882a593Smuzhiyun #include <linux/of.h>
20*4882a593Smuzhiyun #include <linux/clk.h>
21*4882a593Smuzhiyun #include <linux/of_dma.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include "virt-dma.h"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define DRIVER_NAME		"k3-dma"
26*4882a593Smuzhiyun #define DMA_MAX_SIZE		0x1ffc
27*4882a593Smuzhiyun #define DMA_CYCLIC_MAX_PERIOD	0x1000
28*4882a593Smuzhiyun #define LLI_BLOCK_SIZE		(4 * PAGE_SIZE)
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define INT_STAT		0x00
31*4882a593Smuzhiyun #define INT_TC1			0x04
32*4882a593Smuzhiyun #define INT_TC2			0x08
33*4882a593Smuzhiyun #define INT_ERR1		0x0c
34*4882a593Smuzhiyun #define INT_ERR2		0x10
35*4882a593Smuzhiyun #define INT_TC1_MASK		0x18
36*4882a593Smuzhiyun #define INT_TC2_MASK		0x1c
37*4882a593Smuzhiyun #define INT_ERR1_MASK		0x20
38*4882a593Smuzhiyun #define INT_ERR2_MASK		0x24
39*4882a593Smuzhiyun #define INT_TC1_RAW		0x600
40*4882a593Smuzhiyun #define INT_TC2_RAW		0x608
41*4882a593Smuzhiyun #define INT_ERR1_RAW		0x610
42*4882a593Smuzhiyun #define INT_ERR2_RAW		0x618
43*4882a593Smuzhiyun #define CH_PRI			0x688
44*4882a593Smuzhiyun #define CH_STAT			0x690
45*4882a593Smuzhiyun #define CX_CUR_CNT		0x704
46*4882a593Smuzhiyun #define CX_LLI			0x800
47*4882a593Smuzhiyun #define CX_CNT1			0x80c
48*4882a593Smuzhiyun #define CX_CNT0			0x810
49*4882a593Smuzhiyun #define CX_SRC			0x814
50*4882a593Smuzhiyun #define CX_DST			0x818
51*4882a593Smuzhiyun #define CX_CFG			0x81c
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define CX_LLI_CHAIN_EN		0x2
54*4882a593Smuzhiyun #define CX_CFG_EN		0x1
55*4882a593Smuzhiyun #define CX_CFG_NODEIRQ		BIT(1)
56*4882a593Smuzhiyun #define CX_CFG_MEM2PER		(0x1 << 2)
57*4882a593Smuzhiyun #define CX_CFG_PER2MEM		(0x2 << 2)
58*4882a593Smuzhiyun #define CX_CFG_SRCINCR		(0x1 << 31)
59*4882a593Smuzhiyun #define CX_CFG_DSTINCR		(0x1 << 30)
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun struct k3_desc_hw {
62*4882a593Smuzhiyun 	u32 lli;
63*4882a593Smuzhiyun 	u32 reserved[3];
64*4882a593Smuzhiyun 	u32 count;
65*4882a593Smuzhiyun 	u32 saddr;
66*4882a593Smuzhiyun 	u32 daddr;
67*4882a593Smuzhiyun 	u32 config;
68*4882a593Smuzhiyun } __aligned(32);
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun struct k3_dma_desc_sw {
71*4882a593Smuzhiyun 	struct virt_dma_desc	vd;
72*4882a593Smuzhiyun 	dma_addr_t		desc_hw_lli;
73*4882a593Smuzhiyun 	size_t			desc_num;
74*4882a593Smuzhiyun 	size_t			size;
75*4882a593Smuzhiyun 	struct k3_desc_hw	*desc_hw;
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun struct k3_dma_phy;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun struct k3_dma_chan {
81*4882a593Smuzhiyun 	u32			ccfg;
82*4882a593Smuzhiyun 	struct virt_dma_chan	vc;
83*4882a593Smuzhiyun 	struct k3_dma_phy	*phy;
84*4882a593Smuzhiyun 	struct list_head	node;
85*4882a593Smuzhiyun 	dma_addr_t		dev_addr;
86*4882a593Smuzhiyun 	enum dma_status		status;
87*4882a593Smuzhiyun 	bool			cyclic;
88*4882a593Smuzhiyun 	struct dma_slave_config	slave_config;
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun struct k3_dma_phy {
92*4882a593Smuzhiyun 	u32			idx;
93*4882a593Smuzhiyun 	void __iomem		*base;
94*4882a593Smuzhiyun 	struct k3_dma_chan	*vchan;
95*4882a593Smuzhiyun 	struct k3_dma_desc_sw	*ds_run;
96*4882a593Smuzhiyun 	struct k3_dma_desc_sw	*ds_done;
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun struct k3_dma_dev {
100*4882a593Smuzhiyun 	struct dma_device	slave;
101*4882a593Smuzhiyun 	void __iomem		*base;
102*4882a593Smuzhiyun 	struct tasklet_struct	task;
103*4882a593Smuzhiyun 	spinlock_t		lock;
104*4882a593Smuzhiyun 	struct list_head	chan_pending;
105*4882a593Smuzhiyun 	struct k3_dma_phy	*phy;
106*4882a593Smuzhiyun 	struct k3_dma_chan	*chans;
107*4882a593Smuzhiyun 	struct clk		*clk;
108*4882a593Smuzhiyun 	struct dma_pool		*pool;
109*4882a593Smuzhiyun 	u32			dma_channels;
110*4882a593Smuzhiyun 	u32			dma_requests;
111*4882a593Smuzhiyun 	u32			dma_channel_mask;
112*4882a593Smuzhiyun 	unsigned int		irq;
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun #define K3_FLAG_NOCLK	BIT(1)
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun struct k3dma_soc_data {
119*4882a593Smuzhiyun 	unsigned long flags;
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun #define to_k3_dma(dmadev) container_of(dmadev, struct k3_dma_dev, slave)
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun static int k3_dma_config_write(struct dma_chan *chan,
126*4882a593Smuzhiyun 			       enum dma_transfer_direction dir,
127*4882a593Smuzhiyun 			       struct dma_slave_config *cfg);
128*4882a593Smuzhiyun 
to_k3_chan(struct dma_chan * chan)129*4882a593Smuzhiyun static struct k3_dma_chan *to_k3_chan(struct dma_chan *chan)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	return container_of(chan, struct k3_dma_chan, vc.chan);
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun 
k3_dma_pause_dma(struct k3_dma_phy * phy,bool on)134*4882a593Smuzhiyun static void k3_dma_pause_dma(struct k3_dma_phy *phy, bool on)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun 	u32 val = 0;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	if (on) {
139*4882a593Smuzhiyun 		val = readl_relaxed(phy->base + CX_CFG);
140*4882a593Smuzhiyun 		val |= CX_CFG_EN;
141*4882a593Smuzhiyun 		writel_relaxed(val, phy->base + CX_CFG);
142*4882a593Smuzhiyun 	} else {
143*4882a593Smuzhiyun 		val = readl_relaxed(phy->base + CX_CFG);
144*4882a593Smuzhiyun 		val &= ~CX_CFG_EN;
145*4882a593Smuzhiyun 		writel_relaxed(val, phy->base + CX_CFG);
146*4882a593Smuzhiyun 	}
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun 
k3_dma_terminate_chan(struct k3_dma_phy * phy,struct k3_dma_dev * d)149*4882a593Smuzhiyun static void k3_dma_terminate_chan(struct k3_dma_phy *phy, struct k3_dma_dev *d)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun 	u32 val = 0;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	k3_dma_pause_dma(phy, false);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	val = 0x1 << phy->idx;
156*4882a593Smuzhiyun 	writel_relaxed(val, d->base + INT_TC1_RAW);
157*4882a593Smuzhiyun 	writel_relaxed(val, d->base + INT_TC2_RAW);
158*4882a593Smuzhiyun 	writel_relaxed(val, d->base + INT_ERR1_RAW);
159*4882a593Smuzhiyun 	writel_relaxed(val, d->base + INT_ERR2_RAW);
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun 
k3_dma_set_desc(struct k3_dma_phy * phy,struct k3_desc_hw * hw)162*4882a593Smuzhiyun static void k3_dma_set_desc(struct k3_dma_phy *phy, struct k3_desc_hw *hw)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	writel_relaxed(hw->lli, phy->base + CX_LLI);
165*4882a593Smuzhiyun 	writel_relaxed(hw->count, phy->base + CX_CNT0);
166*4882a593Smuzhiyun 	writel_relaxed(hw->saddr, phy->base + CX_SRC);
167*4882a593Smuzhiyun 	writel_relaxed(hw->daddr, phy->base + CX_DST);
168*4882a593Smuzhiyun 	writel_relaxed(hw->config, phy->base + CX_CFG);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun 
k3_dma_get_curr_cnt(struct k3_dma_dev * d,struct k3_dma_phy * phy)171*4882a593Smuzhiyun static u32 k3_dma_get_curr_cnt(struct k3_dma_dev *d, struct k3_dma_phy *phy)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	u32 cnt = 0;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	cnt = readl_relaxed(d->base + CX_CUR_CNT + phy->idx * 0x10);
176*4882a593Smuzhiyun 	cnt &= 0xffff;
177*4882a593Smuzhiyun 	return cnt;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun 
k3_dma_get_curr_lli(struct k3_dma_phy * phy)180*4882a593Smuzhiyun static u32 k3_dma_get_curr_lli(struct k3_dma_phy *phy)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun 	return readl_relaxed(phy->base + CX_LLI);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun 
k3_dma_get_chan_stat(struct k3_dma_dev * d)185*4882a593Smuzhiyun static u32 k3_dma_get_chan_stat(struct k3_dma_dev *d)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	return readl_relaxed(d->base + CH_STAT);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
k3_dma_enable_dma(struct k3_dma_dev * d,bool on)190*4882a593Smuzhiyun static void k3_dma_enable_dma(struct k3_dma_dev *d, bool on)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun 	if (on) {
193*4882a593Smuzhiyun 		/* set same priority */
194*4882a593Smuzhiyun 		writel_relaxed(0x0, d->base + CH_PRI);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 		/* unmask irq */
197*4882a593Smuzhiyun 		writel_relaxed(0xffff, d->base + INT_TC1_MASK);
198*4882a593Smuzhiyun 		writel_relaxed(0xffff, d->base + INT_TC2_MASK);
199*4882a593Smuzhiyun 		writel_relaxed(0xffff, d->base + INT_ERR1_MASK);
200*4882a593Smuzhiyun 		writel_relaxed(0xffff, d->base + INT_ERR2_MASK);
201*4882a593Smuzhiyun 	} else {
202*4882a593Smuzhiyun 		/* mask irq */
203*4882a593Smuzhiyun 		writel_relaxed(0x0, d->base + INT_TC1_MASK);
204*4882a593Smuzhiyun 		writel_relaxed(0x0, d->base + INT_TC2_MASK);
205*4882a593Smuzhiyun 		writel_relaxed(0x0, d->base + INT_ERR1_MASK);
206*4882a593Smuzhiyun 		writel_relaxed(0x0, d->base + INT_ERR2_MASK);
207*4882a593Smuzhiyun 	}
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun 
k3_dma_int_handler(int irq,void * dev_id)210*4882a593Smuzhiyun static irqreturn_t k3_dma_int_handler(int irq, void *dev_id)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	struct k3_dma_dev *d = (struct k3_dma_dev *)dev_id;
213*4882a593Smuzhiyun 	struct k3_dma_phy *p;
214*4882a593Smuzhiyun 	struct k3_dma_chan *c;
215*4882a593Smuzhiyun 	u32 stat = readl_relaxed(d->base + INT_STAT);
216*4882a593Smuzhiyun 	u32 tc1  = readl_relaxed(d->base + INT_TC1);
217*4882a593Smuzhiyun 	u32 tc2  = readl_relaxed(d->base + INT_TC2);
218*4882a593Smuzhiyun 	u32 err1 = readl_relaxed(d->base + INT_ERR1);
219*4882a593Smuzhiyun 	u32 err2 = readl_relaxed(d->base + INT_ERR2);
220*4882a593Smuzhiyun 	u32 i, irq_chan = 0;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	while (stat) {
223*4882a593Smuzhiyun 		i = __ffs(stat);
224*4882a593Smuzhiyun 		stat &= ~BIT(i);
225*4882a593Smuzhiyun 		if (likely(tc1 & BIT(i)) || (tc2 & BIT(i))) {
226*4882a593Smuzhiyun 			unsigned long flags;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 			p = &d->phy[i];
229*4882a593Smuzhiyun 			c = p->vchan;
230*4882a593Smuzhiyun 			if (c && (tc1 & BIT(i))) {
231*4882a593Smuzhiyun 				spin_lock_irqsave(&c->vc.lock, flags);
232*4882a593Smuzhiyun 				if (p->ds_run != NULL) {
233*4882a593Smuzhiyun 					vchan_cookie_complete(&p->ds_run->vd);
234*4882a593Smuzhiyun 					p->ds_done = p->ds_run;
235*4882a593Smuzhiyun 					p->ds_run = NULL;
236*4882a593Smuzhiyun 				}
237*4882a593Smuzhiyun 				spin_unlock_irqrestore(&c->vc.lock, flags);
238*4882a593Smuzhiyun 			}
239*4882a593Smuzhiyun 			if (c && (tc2 & BIT(i))) {
240*4882a593Smuzhiyun 				spin_lock_irqsave(&c->vc.lock, flags);
241*4882a593Smuzhiyun 				if (p->ds_run != NULL)
242*4882a593Smuzhiyun 					vchan_cyclic_callback(&p->ds_run->vd);
243*4882a593Smuzhiyun 				spin_unlock_irqrestore(&c->vc.lock, flags);
244*4882a593Smuzhiyun 			}
245*4882a593Smuzhiyun 			irq_chan |= BIT(i);
246*4882a593Smuzhiyun 		}
247*4882a593Smuzhiyun 		if (unlikely((err1 & BIT(i)) || (err2 & BIT(i))))
248*4882a593Smuzhiyun 			dev_warn(d->slave.dev, "DMA ERR\n");
249*4882a593Smuzhiyun 	}
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	writel_relaxed(irq_chan, d->base + INT_TC1_RAW);
252*4882a593Smuzhiyun 	writel_relaxed(irq_chan, d->base + INT_TC2_RAW);
253*4882a593Smuzhiyun 	writel_relaxed(err1, d->base + INT_ERR1_RAW);
254*4882a593Smuzhiyun 	writel_relaxed(err2, d->base + INT_ERR2_RAW);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	if (irq_chan)
257*4882a593Smuzhiyun 		tasklet_schedule(&d->task);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	if (irq_chan || err1 || err2)
260*4882a593Smuzhiyun 		return IRQ_HANDLED;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	return IRQ_NONE;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun 
k3_dma_start_txd(struct k3_dma_chan * c)265*4882a593Smuzhiyun static int k3_dma_start_txd(struct k3_dma_chan *c)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun 	struct k3_dma_dev *d = to_k3_dma(c->vc.chan.device);
268*4882a593Smuzhiyun 	struct virt_dma_desc *vd = vchan_next_desc(&c->vc);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	if (!c->phy)
271*4882a593Smuzhiyun 		return -EAGAIN;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	if (BIT(c->phy->idx) & k3_dma_get_chan_stat(d))
274*4882a593Smuzhiyun 		return -EAGAIN;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	/* Avoid losing track of  ds_run if a transaction is in flight */
277*4882a593Smuzhiyun 	if (c->phy->ds_run)
278*4882a593Smuzhiyun 		return -EAGAIN;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	if (vd) {
281*4882a593Smuzhiyun 		struct k3_dma_desc_sw *ds =
282*4882a593Smuzhiyun 			container_of(vd, struct k3_dma_desc_sw, vd);
283*4882a593Smuzhiyun 		/*
284*4882a593Smuzhiyun 		 * fetch and remove request from vc->desc_issued
285*4882a593Smuzhiyun 		 * so vc->desc_issued only contains desc pending
286*4882a593Smuzhiyun 		 */
287*4882a593Smuzhiyun 		list_del(&ds->vd.node);
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 		c->phy->ds_run = ds;
290*4882a593Smuzhiyun 		c->phy->ds_done = NULL;
291*4882a593Smuzhiyun 		/* start dma */
292*4882a593Smuzhiyun 		k3_dma_set_desc(c->phy, &ds->desc_hw[0]);
293*4882a593Smuzhiyun 		return 0;
294*4882a593Smuzhiyun 	}
295*4882a593Smuzhiyun 	c->phy->ds_run = NULL;
296*4882a593Smuzhiyun 	c->phy->ds_done = NULL;
297*4882a593Smuzhiyun 	return -EAGAIN;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun 
k3_dma_tasklet(struct tasklet_struct * t)300*4882a593Smuzhiyun static void k3_dma_tasklet(struct tasklet_struct *t)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun 	struct k3_dma_dev *d = from_tasklet(d, t, task);
303*4882a593Smuzhiyun 	struct k3_dma_phy *p;
304*4882a593Smuzhiyun 	struct k3_dma_chan *c, *cn;
305*4882a593Smuzhiyun 	unsigned pch, pch_alloc = 0;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	/* check new dma request of running channel in vc->desc_issued */
308*4882a593Smuzhiyun 	list_for_each_entry_safe(c, cn, &d->slave.channels, vc.chan.device_node) {
309*4882a593Smuzhiyun 		spin_lock_irq(&c->vc.lock);
310*4882a593Smuzhiyun 		p = c->phy;
311*4882a593Smuzhiyun 		if (p && p->ds_done) {
312*4882a593Smuzhiyun 			if (k3_dma_start_txd(c)) {
313*4882a593Smuzhiyun 				/* No current txd associated with this channel */
314*4882a593Smuzhiyun 				dev_dbg(d->slave.dev, "pchan %u: free\n", p->idx);
315*4882a593Smuzhiyun 				/* Mark this channel free */
316*4882a593Smuzhiyun 				c->phy = NULL;
317*4882a593Smuzhiyun 				p->vchan = NULL;
318*4882a593Smuzhiyun 			}
319*4882a593Smuzhiyun 		}
320*4882a593Smuzhiyun 		spin_unlock_irq(&c->vc.lock);
321*4882a593Smuzhiyun 	}
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	/* check new channel request in d->chan_pending */
324*4882a593Smuzhiyun 	spin_lock_irq(&d->lock);
325*4882a593Smuzhiyun 	for (pch = 0; pch < d->dma_channels; pch++) {
326*4882a593Smuzhiyun 		if (!(d->dma_channel_mask & (1 << pch)))
327*4882a593Smuzhiyun 			continue;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 		p = &d->phy[pch];
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 		if (p->vchan == NULL && !list_empty(&d->chan_pending)) {
332*4882a593Smuzhiyun 			c = list_first_entry(&d->chan_pending,
333*4882a593Smuzhiyun 				struct k3_dma_chan, node);
334*4882a593Smuzhiyun 			/* remove from d->chan_pending */
335*4882a593Smuzhiyun 			list_del_init(&c->node);
336*4882a593Smuzhiyun 			pch_alloc |= 1 << pch;
337*4882a593Smuzhiyun 			/* Mark this channel allocated */
338*4882a593Smuzhiyun 			p->vchan = c;
339*4882a593Smuzhiyun 			c->phy = p;
340*4882a593Smuzhiyun 			dev_dbg(d->slave.dev, "pchan %u: alloc vchan %p\n", pch, &c->vc);
341*4882a593Smuzhiyun 		}
342*4882a593Smuzhiyun 	}
343*4882a593Smuzhiyun 	spin_unlock_irq(&d->lock);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	for (pch = 0; pch < d->dma_channels; pch++) {
346*4882a593Smuzhiyun 		if (!(d->dma_channel_mask & (1 << pch)))
347*4882a593Smuzhiyun 			continue;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 		if (pch_alloc & (1 << pch)) {
350*4882a593Smuzhiyun 			p = &d->phy[pch];
351*4882a593Smuzhiyun 			c = p->vchan;
352*4882a593Smuzhiyun 			if (c) {
353*4882a593Smuzhiyun 				spin_lock_irq(&c->vc.lock);
354*4882a593Smuzhiyun 				k3_dma_start_txd(c);
355*4882a593Smuzhiyun 				spin_unlock_irq(&c->vc.lock);
356*4882a593Smuzhiyun 			}
357*4882a593Smuzhiyun 		}
358*4882a593Smuzhiyun 	}
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun 
k3_dma_free_chan_resources(struct dma_chan * chan)361*4882a593Smuzhiyun static void k3_dma_free_chan_resources(struct dma_chan *chan)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun 	struct k3_dma_chan *c = to_k3_chan(chan);
364*4882a593Smuzhiyun 	struct k3_dma_dev *d = to_k3_dma(chan->device);
365*4882a593Smuzhiyun 	unsigned long flags;
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	spin_lock_irqsave(&d->lock, flags);
368*4882a593Smuzhiyun 	list_del_init(&c->node);
369*4882a593Smuzhiyun 	spin_unlock_irqrestore(&d->lock, flags);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	vchan_free_chan_resources(&c->vc);
372*4882a593Smuzhiyun 	c->ccfg = 0;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun 
k3_dma_tx_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * state)375*4882a593Smuzhiyun static enum dma_status k3_dma_tx_status(struct dma_chan *chan,
376*4882a593Smuzhiyun 	dma_cookie_t cookie, struct dma_tx_state *state)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun 	struct k3_dma_chan *c = to_k3_chan(chan);
379*4882a593Smuzhiyun 	struct k3_dma_dev *d = to_k3_dma(chan->device);
380*4882a593Smuzhiyun 	struct k3_dma_phy *p;
381*4882a593Smuzhiyun 	struct virt_dma_desc *vd;
382*4882a593Smuzhiyun 	unsigned long flags;
383*4882a593Smuzhiyun 	enum dma_status ret;
384*4882a593Smuzhiyun 	size_t bytes = 0;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	ret = dma_cookie_status(&c->vc.chan, cookie, state);
387*4882a593Smuzhiyun 	if (ret == DMA_COMPLETE)
388*4882a593Smuzhiyun 		return ret;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	spin_lock_irqsave(&c->vc.lock, flags);
391*4882a593Smuzhiyun 	p = c->phy;
392*4882a593Smuzhiyun 	ret = c->status;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	/*
395*4882a593Smuzhiyun 	 * If the cookie is on our issue queue, then the residue is
396*4882a593Smuzhiyun 	 * its total size.
397*4882a593Smuzhiyun 	 */
398*4882a593Smuzhiyun 	vd = vchan_find_desc(&c->vc, cookie);
399*4882a593Smuzhiyun 	if (vd && !c->cyclic) {
400*4882a593Smuzhiyun 		bytes = container_of(vd, struct k3_dma_desc_sw, vd)->size;
401*4882a593Smuzhiyun 	} else if ((!p) || (!p->ds_run)) {
402*4882a593Smuzhiyun 		bytes = 0;
403*4882a593Smuzhiyun 	} else {
404*4882a593Smuzhiyun 		struct k3_dma_desc_sw *ds = p->ds_run;
405*4882a593Smuzhiyun 		u32 clli = 0, index = 0;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 		bytes = k3_dma_get_curr_cnt(d, p);
408*4882a593Smuzhiyun 		clli = k3_dma_get_curr_lli(p);
409*4882a593Smuzhiyun 		index = ((clli - ds->desc_hw_lli) /
410*4882a593Smuzhiyun 				sizeof(struct k3_desc_hw)) + 1;
411*4882a593Smuzhiyun 		for (; index < ds->desc_num; index++) {
412*4882a593Smuzhiyun 			bytes += ds->desc_hw[index].count;
413*4882a593Smuzhiyun 			/* end of lli */
414*4882a593Smuzhiyun 			if (!ds->desc_hw[index].lli)
415*4882a593Smuzhiyun 				break;
416*4882a593Smuzhiyun 		}
417*4882a593Smuzhiyun 	}
418*4882a593Smuzhiyun 	spin_unlock_irqrestore(&c->vc.lock, flags);
419*4882a593Smuzhiyun 	dma_set_residue(state, bytes);
420*4882a593Smuzhiyun 	return ret;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun 
k3_dma_issue_pending(struct dma_chan * chan)423*4882a593Smuzhiyun static void k3_dma_issue_pending(struct dma_chan *chan)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun 	struct k3_dma_chan *c = to_k3_chan(chan);
426*4882a593Smuzhiyun 	struct k3_dma_dev *d = to_k3_dma(chan->device);
427*4882a593Smuzhiyun 	unsigned long flags;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	spin_lock_irqsave(&c->vc.lock, flags);
430*4882a593Smuzhiyun 	/* add request to vc->desc_issued */
431*4882a593Smuzhiyun 	if (vchan_issue_pending(&c->vc)) {
432*4882a593Smuzhiyun 		spin_lock(&d->lock);
433*4882a593Smuzhiyun 		if (!c->phy) {
434*4882a593Smuzhiyun 			if (list_empty(&c->node)) {
435*4882a593Smuzhiyun 				/* if new channel, add chan_pending */
436*4882a593Smuzhiyun 				list_add_tail(&c->node, &d->chan_pending);
437*4882a593Smuzhiyun 				/* check in tasklet */
438*4882a593Smuzhiyun 				tasklet_schedule(&d->task);
439*4882a593Smuzhiyun 				dev_dbg(d->slave.dev, "vchan %p: issued\n", &c->vc);
440*4882a593Smuzhiyun 			}
441*4882a593Smuzhiyun 		}
442*4882a593Smuzhiyun 		spin_unlock(&d->lock);
443*4882a593Smuzhiyun 	} else
444*4882a593Smuzhiyun 		dev_dbg(d->slave.dev, "vchan %p: nothing to issue\n", &c->vc);
445*4882a593Smuzhiyun 	spin_unlock_irqrestore(&c->vc.lock, flags);
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun 
k3_dma_fill_desc(struct k3_dma_desc_sw * ds,dma_addr_t dst,dma_addr_t src,size_t len,u32 num,u32 ccfg)448*4882a593Smuzhiyun static void k3_dma_fill_desc(struct k3_dma_desc_sw *ds, dma_addr_t dst,
449*4882a593Smuzhiyun 			dma_addr_t src, size_t len, u32 num, u32 ccfg)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun 	if (num != ds->desc_num - 1)
452*4882a593Smuzhiyun 		ds->desc_hw[num].lli = ds->desc_hw_lli + (num + 1) *
453*4882a593Smuzhiyun 			sizeof(struct k3_desc_hw);
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	ds->desc_hw[num].lli |= CX_LLI_CHAIN_EN;
456*4882a593Smuzhiyun 	ds->desc_hw[num].count = len;
457*4882a593Smuzhiyun 	ds->desc_hw[num].saddr = src;
458*4882a593Smuzhiyun 	ds->desc_hw[num].daddr = dst;
459*4882a593Smuzhiyun 	ds->desc_hw[num].config = ccfg;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun 
k3_dma_alloc_desc_resource(int num,struct dma_chan * chan)462*4882a593Smuzhiyun static struct k3_dma_desc_sw *k3_dma_alloc_desc_resource(int num,
463*4882a593Smuzhiyun 							struct dma_chan *chan)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun 	struct k3_dma_chan *c = to_k3_chan(chan);
466*4882a593Smuzhiyun 	struct k3_dma_desc_sw *ds;
467*4882a593Smuzhiyun 	struct k3_dma_dev *d = to_k3_dma(chan->device);
468*4882a593Smuzhiyun 	int lli_limit = LLI_BLOCK_SIZE / sizeof(struct k3_desc_hw);
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	if (num > lli_limit) {
471*4882a593Smuzhiyun 		dev_dbg(chan->device->dev, "vch %p: sg num %d exceed max %d\n",
472*4882a593Smuzhiyun 			&c->vc, num, lli_limit);
473*4882a593Smuzhiyun 		return NULL;
474*4882a593Smuzhiyun 	}
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	ds = kzalloc(sizeof(*ds), GFP_NOWAIT);
477*4882a593Smuzhiyun 	if (!ds)
478*4882a593Smuzhiyun 		return NULL;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	ds->desc_hw = dma_pool_zalloc(d->pool, GFP_NOWAIT, &ds->desc_hw_lli);
481*4882a593Smuzhiyun 	if (!ds->desc_hw) {
482*4882a593Smuzhiyun 		dev_dbg(chan->device->dev, "vch %p: dma alloc fail\n", &c->vc);
483*4882a593Smuzhiyun 		kfree(ds);
484*4882a593Smuzhiyun 		return NULL;
485*4882a593Smuzhiyun 	}
486*4882a593Smuzhiyun 	ds->desc_num = num;
487*4882a593Smuzhiyun 	return ds;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun 
k3_dma_prep_memcpy(struct dma_chan * chan,dma_addr_t dst,dma_addr_t src,size_t len,unsigned long flags)490*4882a593Smuzhiyun static struct dma_async_tx_descriptor *k3_dma_prep_memcpy(
491*4882a593Smuzhiyun 	struct dma_chan *chan,	dma_addr_t dst, dma_addr_t src,
492*4882a593Smuzhiyun 	size_t len, unsigned long flags)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun 	struct k3_dma_chan *c = to_k3_chan(chan);
495*4882a593Smuzhiyun 	struct k3_dma_desc_sw *ds;
496*4882a593Smuzhiyun 	size_t copy = 0;
497*4882a593Smuzhiyun 	int num = 0;
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	if (!len)
500*4882a593Smuzhiyun 		return NULL;
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	num = DIV_ROUND_UP(len, DMA_MAX_SIZE);
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	ds = k3_dma_alloc_desc_resource(num, chan);
505*4882a593Smuzhiyun 	if (!ds)
506*4882a593Smuzhiyun 		return NULL;
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	c->cyclic = 0;
509*4882a593Smuzhiyun 	ds->size = len;
510*4882a593Smuzhiyun 	num = 0;
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	if (!c->ccfg) {
513*4882a593Smuzhiyun 		/* default is memtomem, without calling device_config */
514*4882a593Smuzhiyun 		c->ccfg = CX_CFG_SRCINCR | CX_CFG_DSTINCR | CX_CFG_EN;
515*4882a593Smuzhiyun 		c->ccfg |= (0xf << 20) | (0xf << 24);	/* burst = 16 */
516*4882a593Smuzhiyun 		c->ccfg |= (0x3 << 12) | (0x3 << 16);	/* width = 64 bit */
517*4882a593Smuzhiyun 	}
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	do {
520*4882a593Smuzhiyun 		copy = min_t(size_t, len, DMA_MAX_SIZE);
521*4882a593Smuzhiyun 		k3_dma_fill_desc(ds, dst, src, copy, num++, c->ccfg);
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 		src += copy;
524*4882a593Smuzhiyun 		dst += copy;
525*4882a593Smuzhiyun 		len -= copy;
526*4882a593Smuzhiyun 	} while (len);
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	ds->desc_hw[num-1].lli = 0;	/* end of link */
529*4882a593Smuzhiyun 	return vchan_tx_prep(&c->vc, &ds->vd, flags);
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun 
k3_dma_prep_slave_sg(struct dma_chan * chan,struct scatterlist * sgl,unsigned int sglen,enum dma_transfer_direction dir,unsigned long flags,void * context)532*4882a593Smuzhiyun static struct dma_async_tx_descriptor *k3_dma_prep_slave_sg(
533*4882a593Smuzhiyun 	struct dma_chan *chan, struct scatterlist *sgl, unsigned int sglen,
534*4882a593Smuzhiyun 	enum dma_transfer_direction dir, unsigned long flags, void *context)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun 	struct k3_dma_chan *c = to_k3_chan(chan);
537*4882a593Smuzhiyun 	struct k3_dma_desc_sw *ds;
538*4882a593Smuzhiyun 	size_t len, avail, total = 0;
539*4882a593Smuzhiyun 	struct scatterlist *sg;
540*4882a593Smuzhiyun 	dma_addr_t addr, src = 0, dst = 0;
541*4882a593Smuzhiyun 	int num = sglen, i;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	if (sgl == NULL)
544*4882a593Smuzhiyun 		return NULL;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	c->cyclic = 0;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	for_each_sg(sgl, sg, sglen, i) {
549*4882a593Smuzhiyun 		avail = sg_dma_len(sg);
550*4882a593Smuzhiyun 		if (avail > DMA_MAX_SIZE)
551*4882a593Smuzhiyun 			num += DIV_ROUND_UP(avail, DMA_MAX_SIZE) - 1;
552*4882a593Smuzhiyun 	}
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	ds = k3_dma_alloc_desc_resource(num, chan);
555*4882a593Smuzhiyun 	if (!ds)
556*4882a593Smuzhiyun 		return NULL;
557*4882a593Smuzhiyun 	num = 0;
558*4882a593Smuzhiyun 	k3_dma_config_write(chan, dir, &c->slave_config);
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	for_each_sg(sgl, sg, sglen, i) {
561*4882a593Smuzhiyun 		addr = sg_dma_address(sg);
562*4882a593Smuzhiyun 		avail = sg_dma_len(sg);
563*4882a593Smuzhiyun 		total += avail;
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 		do {
566*4882a593Smuzhiyun 			len = min_t(size_t, avail, DMA_MAX_SIZE);
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 			if (dir == DMA_MEM_TO_DEV) {
569*4882a593Smuzhiyun 				src = addr;
570*4882a593Smuzhiyun 				dst = c->dev_addr;
571*4882a593Smuzhiyun 			} else if (dir == DMA_DEV_TO_MEM) {
572*4882a593Smuzhiyun 				src = c->dev_addr;
573*4882a593Smuzhiyun 				dst = addr;
574*4882a593Smuzhiyun 			}
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 			k3_dma_fill_desc(ds, dst, src, len, num++, c->ccfg);
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 			addr += len;
579*4882a593Smuzhiyun 			avail -= len;
580*4882a593Smuzhiyun 		} while (avail);
581*4882a593Smuzhiyun 	}
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	ds->desc_hw[num-1].lli = 0;	/* end of link */
584*4882a593Smuzhiyun 	ds->size = total;
585*4882a593Smuzhiyun 	return vchan_tx_prep(&c->vc, &ds->vd, flags);
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
k3_dma_prep_dma_cyclic(struct dma_chan * chan,dma_addr_t buf_addr,size_t buf_len,size_t period_len,enum dma_transfer_direction dir,unsigned long flags)589*4882a593Smuzhiyun k3_dma_prep_dma_cyclic(struct dma_chan *chan, dma_addr_t buf_addr,
590*4882a593Smuzhiyun 		       size_t buf_len, size_t period_len,
591*4882a593Smuzhiyun 		       enum dma_transfer_direction dir,
592*4882a593Smuzhiyun 		       unsigned long flags)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun 	struct k3_dma_chan *c = to_k3_chan(chan);
595*4882a593Smuzhiyun 	struct k3_dma_desc_sw *ds;
596*4882a593Smuzhiyun 	size_t len, avail, total = 0;
597*4882a593Smuzhiyun 	dma_addr_t addr, src = 0, dst = 0;
598*4882a593Smuzhiyun 	int num = 1, since = 0;
599*4882a593Smuzhiyun 	size_t modulo = DMA_CYCLIC_MAX_PERIOD;
600*4882a593Smuzhiyun 	u32 en_tc2 = 0;
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	dev_dbg(chan->device->dev, "%s: buf %pad, dst %pad, buf len %zu, period_len = %zu, dir %d\n",
603*4882a593Smuzhiyun 	       __func__, &buf_addr, &to_k3_chan(chan)->dev_addr,
604*4882a593Smuzhiyun 	       buf_len, period_len, (int)dir);
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	avail = buf_len;
607*4882a593Smuzhiyun 	if (avail > modulo)
608*4882a593Smuzhiyun 		num += DIV_ROUND_UP(avail, modulo) - 1;
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	ds = k3_dma_alloc_desc_resource(num, chan);
611*4882a593Smuzhiyun 	if (!ds)
612*4882a593Smuzhiyun 		return NULL;
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	c->cyclic = 1;
615*4882a593Smuzhiyun 	addr = buf_addr;
616*4882a593Smuzhiyun 	avail = buf_len;
617*4882a593Smuzhiyun 	total = avail;
618*4882a593Smuzhiyun 	num = 0;
619*4882a593Smuzhiyun 	k3_dma_config_write(chan, dir, &c->slave_config);
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	if (period_len < modulo)
622*4882a593Smuzhiyun 		modulo = period_len;
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	do {
625*4882a593Smuzhiyun 		len = min_t(size_t, avail, modulo);
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 		if (dir == DMA_MEM_TO_DEV) {
628*4882a593Smuzhiyun 			src = addr;
629*4882a593Smuzhiyun 			dst = c->dev_addr;
630*4882a593Smuzhiyun 		} else if (dir == DMA_DEV_TO_MEM) {
631*4882a593Smuzhiyun 			src = c->dev_addr;
632*4882a593Smuzhiyun 			dst = addr;
633*4882a593Smuzhiyun 		}
634*4882a593Smuzhiyun 		since += len;
635*4882a593Smuzhiyun 		if (since >= period_len) {
636*4882a593Smuzhiyun 			/* descriptor asks for TC2 interrupt on completion */
637*4882a593Smuzhiyun 			en_tc2 = CX_CFG_NODEIRQ;
638*4882a593Smuzhiyun 			since -= period_len;
639*4882a593Smuzhiyun 		} else
640*4882a593Smuzhiyun 			en_tc2 = 0;
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 		k3_dma_fill_desc(ds, dst, src, len, num++, c->ccfg | en_tc2);
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 		addr += len;
645*4882a593Smuzhiyun 		avail -= len;
646*4882a593Smuzhiyun 	} while (avail);
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	/* "Cyclic" == end of link points back to start of link */
649*4882a593Smuzhiyun 	ds->desc_hw[num - 1].lli |= ds->desc_hw_lli;
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	ds->size = total;
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	return vchan_tx_prep(&c->vc, &ds->vd, flags);
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun 
k3_dma_config(struct dma_chan * chan,struct dma_slave_config * cfg)656*4882a593Smuzhiyun static int k3_dma_config(struct dma_chan *chan,
657*4882a593Smuzhiyun 			 struct dma_slave_config *cfg)
658*4882a593Smuzhiyun {
659*4882a593Smuzhiyun 	struct k3_dma_chan *c = to_k3_chan(chan);
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	memcpy(&c->slave_config, cfg, sizeof(*cfg));
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	return 0;
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun 
k3_dma_config_write(struct dma_chan * chan,enum dma_transfer_direction dir,struct dma_slave_config * cfg)666*4882a593Smuzhiyun static int k3_dma_config_write(struct dma_chan *chan,
667*4882a593Smuzhiyun 			       enum dma_transfer_direction dir,
668*4882a593Smuzhiyun 			       struct dma_slave_config *cfg)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun 	struct k3_dma_chan *c = to_k3_chan(chan);
671*4882a593Smuzhiyun 	u32 maxburst = 0, val = 0;
672*4882a593Smuzhiyun 	enum dma_slave_buswidth width = DMA_SLAVE_BUSWIDTH_UNDEFINED;
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	if (dir == DMA_DEV_TO_MEM) {
675*4882a593Smuzhiyun 		c->ccfg = CX_CFG_DSTINCR;
676*4882a593Smuzhiyun 		c->dev_addr = cfg->src_addr;
677*4882a593Smuzhiyun 		maxburst = cfg->src_maxburst;
678*4882a593Smuzhiyun 		width = cfg->src_addr_width;
679*4882a593Smuzhiyun 	} else if (dir == DMA_MEM_TO_DEV) {
680*4882a593Smuzhiyun 		c->ccfg = CX_CFG_SRCINCR;
681*4882a593Smuzhiyun 		c->dev_addr = cfg->dst_addr;
682*4882a593Smuzhiyun 		maxburst = cfg->dst_maxburst;
683*4882a593Smuzhiyun 		width = cfg->dst_addr_width;
684*4882a593Smuzhiyun 	}
685*4882a593Smuzhiyun 	switch (width) {
686*4882a593Smuzhiyun 	case DMA_SLAVE_BUSWIDTH_1_BYTE:
687*4882a593Smuzhiyun 	case DMA_SLAVE_BUSWIDTH_2_BYTES:
688*4882a593Smuzhiyun 	case DMA_SLAVE_BUSWIDTH_4_BYTES:
689*4882a593Smuzhiyun 	case DMA_SLAVE_BUSWIDTH_8_BYTES:
690*4882a593Smuzhiyun 		val =  __ffs(width);
691*4882a593Smuzhiyun 		break;
692*4882a593Smuzhiyun 	default:
693*4882a593Smuzhiyun 		val = 3;
694*4882a593Smuzhiyun 		break;
695*4882a593Smuzhiyun 	}
696*4882a593Smuzhiyun 	c->ccfg |= (val << 12) | (val << 16);
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	if ((maxburst == 0) || (maxburst > 16))
699*4882a593Smuzhiyun 		val = 15;
700*4882a593Smuzhiyun 	else
701*4882a593Smuzhiyun 		val = maxburst - 1;
702*4882a593Smuzhiyun 	c->ccfg |= (val << 20) | (val << 24);
703*4882a593Smuzhiyun 	c->ccfg |= CX_CFG_MEM2PER | CX_CFG_EN;
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	/* specific request line */
706*4882a593Smuzhiyun 	c->ccfg |= c->vc.chan.chan_id << 4;
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	return 0;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun 
k3_dma_free_desc(struct virt_dma_desc * vd)711*4882a593Smuzhiyun static void k3_dma_free_desc(struct virt_dma_desc *vd)
712*4882a593Smuzhiyun {
713*4882a593Smuzhiyun 	struct k3_dma_desc_sw *ds =
714*4882a593Smuzhiyun 		container_of(vd, struct k3_dma_desc_sw, vd);
715*4882a593Smuzhiyun 	struct k3_dma_dev *d = to_k3_dma(vd->tx.chan->device);
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	dma_pool_free(d->pool, ds->desc_hw, ds->desc_hw_lli);
718*4882a593Smuzhiyun 	kfree(ds);
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun 
k3_dma_terminate_all(struct dma_chan * chan)721*4882a593Smuzhiyun static int k3_dma_terminate_all(struct dma_chan *chan)
722*4882a593Smuzhiyun {
723*4882a593Smuzhiyun 	struct k3_dma_chan *c = to_k3_chan(chan);
724*4882a593Smuzhiyun 	struct k3_dma_dev *d = to_k3_dma(chan->device);
725*4882a593Smuzhiyun 	struct k3_dma_phy *p = c->phy;
726*4882a593Smuzhiyun 	unsigned long flags;
727*4882a593Smuzhiyun 	LIST_HEAD(head);
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	dev_dbg(d->slave.dev, "vchan %p: terminate all\n", &c->vc);
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	/* Prevent this channel being scheduled */
732*4882a593Smuzhiyun 	spin_lock(&d->lock);
733*4882a593Smuzhiyun 	list_del_init(&c->node);
734*4882a593Smuzhiyun 	spin_unlock(&d->lock);
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	/* Clear the tx descriptor lists */
737*4882a593Smuzhiyun 	spin_lock_irqsave(&c->vc.lock, flags);
738*4882a593Smuzhiyun 	vchan_get_all_descriptors(&c->vc, &head);
739*4882a593Smuzhiyun 	if (p) {
740*4882a593Smuzhiyun 		/* vchan is assigned to a pchan - stop the channel */
741*4882a593Smuzhiyun 		k3_dma_terminate_chan(p, d);
742*4882a593Smuzhiyun 		c->phy = NULL;
743*4882a593Smuzhiyun 		p->vchan = NULL;
744*4882a593Smuzhiyun 		if (p->ds_run) {
745*4882a593Smuzhiyun 			vchan_terminate_vdesc(&p->ds_run->vd);
746*4882a593Smuzhiyun 			p->ds_run = NULL;
747*4882a593Smuzhiyun 		}
748*4882a593Smuzhiyun 		p->ds_done = NULL;
749*4882a593Smuzhiyun 	}
750*4882a593Smuzhiyun 	spin_unlock_irqrestore(&c->vc.lock, flags);
751*4882a593Smuzhiyun 	vchan_dma_desc_free_list(&c->vc, &head);
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	return 0;
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun 
k3_dma_synchronize(struct dma_chan * chan)756*4882a593Smuzhiyun static void k3_dma_synchronize(struct dma_chan *chan)
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun 	struct k3_dma_chan *c = to_k3_chan(chan);
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	vchan_synchronize(&c->vc);
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun 
k3_dma_transfer_pause(struct dma_chan * chan)763*4882a593Smuzhiyun static int k3_dma_transfer_pause(struct dma_chan *chan)
764*4882a593Smuzhiyun {
765*4882a593Smuzhiyun 	struct k3_dma_chan *c = to_k3_chan(chan);
766*4882a593Smuzhiyun 	struct k3_dma_dev *d = to_k3_dma(chan->device);
767*4882a593Smuzhiyun 	struct k3_dma_phy *p = c->phy;
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	dev_dbg(d->slave.dev, "vchan %p: pause\n", &c->vc);
770*4882a593Smuzhiyun 	if (c->status == DMA_IN_PROGRESS) {
771*4882a593Smuzhiyun 		c->status = DMA_PAUSED;
772*4882a593Smuzhiyun 		if (p) {
773*4882a593Smuzhiyun 			k3_dma_pause_dma(p, false);
774*4882a593Smuzhiyun 		} else {
775*4882a593Smuzhiyun 			spin_lock(&d->lock);
776*4882a593Smuzhiyun 			list_del_init(&c->node);
777*4882a593Smuzhiyun 			spin_unlock(&d->lock);
778*4882a593Smuzhiyun 		}
779*4882a593Smuzhiyun 	}
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	return 0;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun 
k3_dma_transfer_resume(struct dma_chan * chan)784*4882a593Smuzhiyun static int k3_dma_transfer_resume(struct dma_chan *chan)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun 	struct k3_dma_chan *c = to_k3_chan(chan);
787*4882a593Smuzhiyun 	struct k3_dma_dev *d = to_k3_dma(chan->device);
788*4882a593Smuzhiyun 	struct k3_dma_phy *p = c->phy;
789*4882a593Smuzhiyun 	unsigned long flags;
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	dev_dbg(d->slave.dev, "vchan %p: resume\n", &c->vc);
792*4882a593Smuzhiyun 	spin_lock_irqsave(&c->vc.lock, flags);
793*4882a593Smuzhiyun 	if (c->status == DMA_PAUSED) {
794*4882a593Smuzhiyun 		c->status = DMA_IN_PROGRESS;
795*4882a593Smuzhiyun 		if (p) {
796*4882a593Smuzhiyun 			k3_dma_pause_dma(p, true);
797*4882a593Smuzhiyun 		} else if (!list_empty(&c->vc.desc_issued)) {
798*4882a593Smuzhiyun 			spin_lock(&d->lock);
799*4882a593Smuzhiyun 			list_add_tail(&c->node, &d->chan_pending);
800*4882a593Smuzhiyun 			spin_unlock(&d->lock);
801*4882a593Smuzhiyun 		}
802*4882a593Smuzhiyun 	}
803*4882a593Smuzhiyun 	spin_unlock_irqrestore(&c->vc.lock, flags);
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	return 0;
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun static const struct k3dma_soc_data k3_v1_dma_data = {
809*4882a593Smuzhiyun 	.flags = 0,
810*4882a593Smuzhiyun };
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun static const struct k3dma_soc_data asp_v1_dma_data = {
813*4882a593Smuzhiyun 	.flags = K3_FLAG_NOCLK,
814*4882a593Smuzhiyun };
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun static const struct of_device_id k3_pdma_dt_ids[] = {
817*4882a593Smuzhiyun 	{ .compatible = "hisilicon,k3-dma-1.0",
818*4882a593Smuzhiyun 	  .data = &k3_v1_dma_data
819*4882a593Smuzhiyun 	},
820*4882a593Smuzhiyun 	{ .compatible = "hisilicon,hisi-pcm-asp-dma-1.0",
821*4882a593Smuzhiyun 	  .data = &asp_v1_dma_data
822*4882a593Smuzhiyun 	},
823*4882a593Smuzhiyun 	{}
824*4882a593Smuzhiyun };
825*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, k3_pdma_dt_ids);
826*4882a593Smuzhiyun 
k3_of_dma_simple_xlate(struct of_phandle_args * dma_spec,struct of_dma * ofdma)827*4882a593Smuzhiyun static struct dma_chan *k3_of_dma_simple_xlate(struct of_phandle_args *dma_spec,
828*4882a593Smuzhiyun 						struct of_dma *ofdma)
829*4882a593Smuzhiyun {
830*4882a593Smuzhiyun 	struct k3_dma_dev *d = ofdma->of_dma_data;
831*4882a593Smuzhiyun 	unsigned int request = dma_spec->args[0];
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	if (request >= d->dma_requests)
834*4882a593Smuzhiyun 		return NULL;
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	return dma_get_slave_channel(&(d->chans[request].vc.chan));
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun 
k3_dma_probe(struct platform_device * op)839*4882a593Smuzhiyun static int k3_dma_probe(struct platform_device *op)
840*4882a593Smuzhiyun {
841*4882a593Smuzhiyun 	const struct k3dma_soc_data *soc_data;
842*4882a593Smuzhiyun 	struct k3_dma_dev *d;
843*4882a593Smuzhiyun 	const struct of_device_id *of_id;
844*4882a593Smuzhiyun 	int i, ret, irq = 0;
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	d = devm_kzalloc(&op->dev, sizeof(*d), GFP_KERNEL);
847*4882a593Smuzhiyun 	if (!d)
848*4882a593Smuzhiyun 		return -ENOMEM;
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 	soc_data = device_get_match_data(&op->dev);
851*4882a593Smuzhiyun 	if (!soc_data)
852*4882a593Smuzhiyun 		return -EINVAL;
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	d->base = devm_platform_ioremap_resource(op, 0);
855*4882a593Smuzhiyun 	if (IS_ERR(d->base))
856*4882a593Smuzhiyun 		return PTR_ERR(d->base);
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	of_id = of_match_device(k3_pdma_dt_ids, &op->dev);
859*4882a593Smuzhiyun 	if (of_id) {
860*4882a593Smuzhiyun 		of_property_read_u32((&op->dev)->of_node,
861*4882a593Smuzhiyun 				"dma-channels", &d->dma_channels);
862*4882a593Smuzhiyun 		of_property_read_u32((&op->dev)->of_node,
863*4882a593Smuzhiyun 				"dma-requests", &d->dma_requests);
864*4882a593Smuzhiyun 		ret = of_property_read_u32((&op->dev)->of_node,
865*4882a593Smuzhiyun 				"dma-channel-mask", &d->dma_channel_mask);
866*4882a593Smuzhiyun 		if (ret) {
867*4882a593Smuzhiyun 			dev_warn(&op->dev,
868*4882a593Smuzhiyun 				 "dma-channel-mask doesn't exist, considering all as available.\n");
869*4882a593Smuzhiyun 			d->dma_channel_mask = (u32)~0UL;
870*4882a593Smuzhiyun 		}
871*4882a593Smuzhiyun 	}
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	if (!(soc_data->flags & K3_FLAG_NOCLK)) {
874*4882a593Smuzhiyun 		d->clk = devm_clk_get(&op->dev, NULL);
875*4882a593Smuzhiyun 		if (IS_ERR(d->clk)) {
876*4882a593Smuzhiyun 			dev_err(&op->dev, "no dma clk\n");
877*4882a593Smuzhiyun 			return PTR_ERR(d->clk);
878*4882a593Smuzhiyun 		}
879*4882a593Smuzhiyun 	}
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	irq = platform_get_irq(op, 0);
882*4882a593Smuzhiyun 	ret = devm_request_irq(&op->dev, irq,
883*4882a593Smuzhiyun 			k3_dma_int_handler, 0, DRIVER_NAME, d);
884*4882a593Smuzhiyun 	if (ret)
885*4882a593Smuzhiyun 		return ret;
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	d->irq = irq;
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	/* A DMA memory pool for LLIs, align on 32-byte boundary */
890*4882a593Smuzhiyun 	d->pool = dmam_pool_create(DRIVER_NAME, &op->dev,
891*4882a593Smuzhiyun 					LLI_BLOCK_SIZE, 32, 0);
892*4882a593Smuzhiyun 	if (!d->pool)
893*4882a593Smuzhiyun 		return -ENOMEM;
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	/* init phy channel */
896*4882a593Smuzhiyun 	d->phy = devm_kcalloc(&op->dev,
897*4882a593Smuzhiyun 		d->dma_channels, sizeof(struct k3_dma_phy), GFP_KERNEL);
898*4882a593Smuzhiyun 	if (d->phy == NULL)
899*4882a593Smuzhiyun 		return -ENOMEM;
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	for (i = 0; i < d->dma_channels; i++) {
902*4882a593Smuzhiyun 		struct k3_dma_phy *p;
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 		if (!(d->dma_channel_mask & BIT(i)))
905*4882a593Smuzhiyun 			continue;
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 		p = &d->phy[i];
908*4882a593Smuzhiyun 		p->idx = i;
909*4882a593Smuzhiyun 		p->base = d->base + i * 0x40;
910*4882a593Smuzhiyun 	}
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	INIT_LIST_HEAD(&d->slave.channels);
913*4882a593Smuzhiyun 	dma_cap_set(DMA_SLAVE, d->slave.cap_mask);
914*4882a593Smuzhiyun 	dma_cap_set(DMA_MEMCPY, d->slave.cap_mask);
915*4882a593Smuzhiyun 	dma_cap_set(DMA_CYCLIC, d->slave.cap_mask);
916*4882a593Smuzhiyun 	d->slave.dev = &op->dev;
917*4882a593Smuzhiyun 	d->slave.device_free_chan_resources = k3_dma_free_chan_resources;
918*4882a593Smuzhiyun 	d->slave.device_tx_status = k3_dma_tx_status;
919*4882a593Smuzhiyun 	d->slave.device_prep_dma_memcpy = k3_dma_prep_memcpy;
920*4882a593Smuzhiyun 	d->slave.device_prep_slave_sg = k3_dma_prep_slave_sg;
921*4882a593Smuzhiyun 	d->slave.device_prep_dma_cyclic = k3_dma_prep_dma_cyclic;
922*4882a593Smuzhiyun 	d->slave.device_issue_pending = k3_dma_issue_pending;
923*4882a593Smuzhiyun 	d->slave.device_config = k3_dma_config;
924*4882a593Smuzhiyun 	d->slave.device_pause = k3_dma_transfer_pause;
925*4882a593Smuzhiyun 	d->slave.device_resume = k3_dma_transfer_resume;
926*4882a593Smuzhiyun 	d->slave.device_terminate_all = k3_dma_terminate_all;
927*4882a593Smuzhiyun 	d->slave.device_synchronize = k3_dma_synchronize;
928*4882a593Smuzhiyun 	d->slave.copy_align = DMAENGINE_ALIGN_8_BYTES;
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	/* init virtual channel */
931*4882a593Smuzhiyun 	d->chans = devm_kcalloc(&op->dev,
932*4882a593Smuzhiyun 		d->dma_requests, sizeof(struct k3_dma_chan), GFP_KERNEL);
933*4882a593Smuzhiyun 	if (d->chans == NULL)
934*4882a593Smuzhiyun 		return -ENOMEM;
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	for (i = 0; i < d->dma_requests; i++) {
937*4882a593Smuzhiyun 		struct k3_dma_chan *c = &d->chans[i];
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 		c->status = DMA_IN_PROGRESS;
940*4882a593Smuzhiyun 		INIT_LIST_HEAD(&c->node);
941*4882a593Smuzhiyun 		c->vc.desc_free = k3_dma_free_desc;
942*4882a593Smuzhiyun 		vchan_init(&c->vc, &d->slave);
943*4882a593Smuzhiyun 	}
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	/* Enable clock before accessing registers */
946*4882a593Smuzhiyun 	ret = clk_prepare_enable(d->clk);
947*4882a593Smuzhiyun 	if (ret < 0) {
948*4882a593Smuzhiyun 		dev_err(&op->dev, "clk_prepare_enable failed: %d\n", ret);
949*4882a593Smuzhiyun 		return ret;
950*4882a593Smuzhiyun 	}
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	k3_dma_enable_dma(d, true);
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	ret = dma_async_device_register(&d->slave);
955*4882a593Smuzhiyun 	if (ret)
956*4882a593Smuzhiyun 		goto dma_async_register_fail;
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	ret = of_dma_controller_register((&op->dev)->of_node,
959*4882a593Smuzhiyun 					k3_of_dma_simple_xlate, d);
960*4882a593Smuzhiyun 	if (ret)
961*4882a593Smuzhiyun 		goto of_dma_register_fail;
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun 	spin_lock_init(&d->lock);
964*4882a593Smuzhiyun 	INIT_LIST_HEAD(&d->chan_pending);
965*4882a593Smuzhiyun 	tasklet_setup(&d->task, k3_dma_tasklet);
966*4882a593Smuzhiyun 	platform_set_drvdata(op, d);
967*4882a593Smuzhiyun 	dev_info(&op->dev, "initialized\n");
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	return 0;
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun of_dma_register_fail:
972*4882a593Smuzhiyun 	dma_async_device_unregister(&d->slave);
973*4882a593Smuzhiyun dma_async_register_fail:
974*4882a593Smuzhiyun 	clk_disable_unprepare(d->clk);
975*4882a593Smuzhiyun 	return ret;
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun 
k3_dma_remove(struct platform_device * op)978*4882a593Smuzhiyun static int k3_dma_remove(struct platform_device *op)
979*4882a593Smuzhiyun {
980*4882a593Smuzhiyun 	struct k3_dma_chan *c, *cn;
981*4882a593Smuzhiyun 	struct k3_dma_dev *d = platform_get_drvdata(op);
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	dma_async_device_unregister(&d->slave);
984*4882a593Smuzhiyun 	of_dma_controller_free((&op->dev)->of_node);
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 	devm_free_irq(&op->dev, d->irq, d);
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 	list_for_each_entry_safe(c, cn, &d->slave.channels, vc.chan.device_node) {
989*4882a593Smuzhiyun 		list_del(&c->vc.chan.device_node);
990*4882a593Smuzhiyun 		tasklet_kill(&c->vc.task);
991*4882a593Smuzhiyun 	}
992*4882a593Smuzhiyun 	tasklet_kill(&d->task);
993*4882a593Smuzhiyun 	clk_disable_unprepare(d->clk);
994*4882a593Smuzhiyun 	return 0;
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
k3_dma_suspend_dev(struct device * dev)998*4882a593Smuzhiyun static int k3_dma_suspend_dev(struct device *dev)
999*4882a593Smuzhiyun {
1000*4882a593Smuzhiyun 	struct k3_dma_dev *d = dev_get_drvdata(dev);
1001*4882a593Smuzhiyun 	u32 stat = 0;
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 	stat = k3_dma_get_chan_stat(d);
1004*4882a593Smuzhiyun 	if (stat) {
1005*4882a593Smuzhiyun 		dev_warn(d->slave.dev,
1006*4882a593Smuzhiyun 			"chan %d is running fail to suspend\n", stat);
1007*4882a593Smuzhiyun 		return -1;
1008*4882a593Smuzhiyun 	}
1009*4882a593Smuzhiyun 	k3_dma_enable_dma(d, false);
1010*4882a593Smuzhiyun 	clk_disable_unprepare(d->clk);
1011*4882a593Smuzhiyun 	return 0;
1012*4882a593Smuzhiyun }
1013*4882a593Smuzhiyun 
k3_dma_resume_dev(struct device * dev)1014*4882a593Smuzhiyun static int k3_dma_resume_dev(struct device *dev)
1015*4882a593Smuzhiyun {
1016*4882a593Smuzhiyun 	struct k3_dma_dev *d = dev_get_drvdata(dev);
1017*4882a593Smuzhiyun 	int ret = 0;
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 	ret = clk_prepare_enable(d->clk);
1020*4882a593Smuzhiyun 	if (ret < 0) {
1021*4882a593Smuzhiyun 		dev_err(d->slave.dev, "clk_prepare_enable failed: %d\n", ret);
1022*4882a593Smuzhiyun 		return ret;
1023*4882a593Smuzhiyun 	}
1024*4882a593Smuzhiyun 	k3_dma_enable_dma(d, true);
1025*4882a593Smuzhiyun 	return 0;
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun #endif
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(k3_dma_pmops, k3_dma_suspend_dev, k3_dma_resume_dev);
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun static struct platform_driver k3_pdma_driver = {
1032*4882a593Smuzhiyun 	.driver		= {
1033*4882a593Smuzhiyun 		.name	= DRIVER_NAME,
1034*4882a593Smuzhiyun 		.pm	= &k3_dma_pmops,
1035*4882a593Smuzhiyun 		.of_match_table = k3_pdma_dt_ids,
1036*4882a593Smuzhiyun 	},
1037*4882a593Smuzhiyun 	.probe		= k3_dma_probe,
1038*4882a593Smuzhiyun 	.remove		= k3_dma_remove,
1039*4882a593Smuzhiyun };
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun module_platform_driver(k3_pdma_driver);
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun MODULE_DESCRIPTION("Hisilicon k3 DMA Driver");
1044*4882a593Smuzhiyun MODULE_ALIAS("platform:k3dma");
1045*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1046