xref: /OK3568_Linux_fs/kernel/drivers/dma/ipu/ipu_idmac.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2008
4*4882a593Smuzhiyun  * Guennadi Liakhovetski, DENX Software Engineering, <lg@denx.de>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (C) 2005-2007 Freescale Semiconductor, Inc. All Rights Reserved.
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/dma-mapping.h>
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun #include <linux/err.h>
13*4882a593Smuzhiyun #include <linux/spinlock.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/list.h>
16*4882a593Smuzhiyun #include <linux/clk.h>
17*4882a593Smuzhiyun #include <linux/vmalloc.h>
18*4882a593Smuzhiyun #include <linux/string.h>
19*4882a593Smuzhiyun #include <linux/interrupt.h>
20*4882a593Smuzhiyun #include <linux/io.h>
21*4882a593Smuzhiyun #include <linux/module.h>
22*4882a593Smuzhiyun #include <linux/dma/ipu-dma.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include "../dmaengine.h"
25*4882a593Smuzhiyun #include "ipu_intern.h"
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define FS_VF_IN_VALID	0x00000002
28*4882a593Smuzhiyun #define FS_ENC_IN_VALID	0x00000001
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun static int ipu_disable_channel(struct idmac *idmac, struct idmac_channel *ichan,
31*4882a593Smuzhiyun 			       bool wait_for_stop);
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /*
34*4882a593Smuzhiyun  * There can be only one, we could allocate it dynamically, but then we'd have
35*4882a593Smuzhiyun  * to add an extra parameter to some functions, and use something as ugly as
36*4882a593Smuzhiyun  *	struct ipu *ipu = to_ipu(to_idmac(ichan->dma_chan.device));
37*4882a593Smuzhiyun  * in the ISR
38*4882a593Smuzhiyun  */
39*4882a593Smuzhiyun static struct ipu ipu_data;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define to_ipu(id) container_of(id, struct ipu, idmac)
42*4882a593Smuzhiyun 
__idmac_read_icreg(struct ipu * ipu,unsigned long reg)43*4882a593Smuzhiyun static u32 __idmac_read_icreg(struct ipu *ipu, unsigned long reg)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun 	return __raw_readl(ipu->reg_ic + reg);
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define idmac_read_icreg(ipu, reg) __idmac_read_icreg(ipu, reg - IC_CONF)
49*4882a593Smuzhiyun 
__idmac_write_icreg(struct ipu * ipu,u32 value,unsigned long reg)50*4882a593Smuzhiyun static void __idmac_write_icreg(struct ipu *ipu, u32 value, unsigned long reg)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun 	__raw_writel(value, ipu->reg_ic + reg);
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define idmac_write_icreg(ipu, v, reg) __idmac_write_icreg(ipu, v, reg - IC_CONF)
56*4882a593Smuzhiyun 
idmac_read_ipureg(struct ipu * ipu,unsigned long reg)57*4882a593Smuzhiyun static u32 idmac_read_ipureg(struct ipu *ipu, unsigned long reg)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun 	return __raw_readl(ipu->reg_ipu + reg);
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun 
idmac_write_ipureg(struct ipu * ipu,u32 value,unsigned long reg)62*4882a593Smuzhiyun static void idmac_write_ipureg(struct ipu *ipu, u32 value, unsigned long reg)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	__raw_writel(value, ipu->reg_ipu + reg);
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun /*****************************************************************************
68*4882a593Smuzhiyun  * IPU / IC common functions
69*4882a593Smuzhiyun  */
dump_idmac_reg(struct ipu * ipu)70*4882a593Smuzhiyun static void dump_idmac_reg(struct ipu *ipu)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	dev_dbg(ipu->dev, "IDMAC_CONF 0x%x, IC_CONF 0x%x, IDMAC_CHA_EN 0x%x, "
73*4882a593Smuzhiyun 		"IDMAC_CHA_PRI 0x%x, IDMAC_CHA_BUSY 0x%x\n",
74*4882a593Smuzhiyun 		idmac_read_icreg(ipu, IDMAC_CONF),
75*4882a593Smuzhiyun 		idmac_read_icreg(ipu, IC_CONF),
76*4882a593Smuzhiyun 		idmac_read_icreg(ipu, IDMAC_CHA_EN),
77*4882a593Smuzhiyun 		idmac_read_icreg(ipu, IDMAC_CHA_PRI),
78*4882a593Smuzhiyun 		idmac_read_icreg(ipu, IDMAC_CHA_BUSY));
79*4882a593Smuzhiyun 	dev_dbg(ipu->dev, "BUF0_RDY 0x%x, BUF1_RDY 0x%x, CUR_BUF 0x%x, "
80*4882a593Smuzhiyun 		"DB_MODE 0x%x, TASKS_STAT 0x%x\n",
81*4882a593Smuzhiyun 		idmac_read_ipureg(ipu, IPU_CHA_BUF0_RDY),
82*4882a593Smuzhiyun 		idmac_read_ipureg(ipu, IPU_CHA_BUF1_RDY),
83*4882a593Smuzhiyun 		idmac_read_ipureg(ipu, IPU_CHA_CUR_BUF),
84*4882a593Smuzhiyun 		idmac_read_ipureg(ipu, IPU_CHA_DB_MODE_SEL),
85*4882a593Smuzhiyun 		idmac_read_ipureg(ipu, IPU_TASKS_STAT));
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun 
bytes_per_pixel(enum pixel_fmt fmt)88*4882a593Smuzhiyun static uint32_t bytes_per_pixel(enum pixel_fmt fmt)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun 	switch (fmt) {
91*4882a593Smuzhiyun 	case IPU_PIX_FMT_GENERIC:	/* generic data */
92*4882a593Smuzhiyun 	case IPU_PIX_FMT_RGB332:
93*4882a593Smuzhiyun 	case IPU_PIX_FMT_YUV420P:
94*4882a593Smuzhiyun 	case IPU_PIX_FMT_YUV422P:
95*4882a593Smuzhiyun 	default:
96*4882a593Smuzhiyun 		return 1;
97*4882a593Smuzhiyun 	case IPU_PIX_FMT_RGB565:
98*4882a593Smuzhiyun 	case IPU_PIX_FMT_YUYV:
99*4882a593Smuzhiyun 	case IPU_PIX_FMT_UYVY:
100*4882a593Smuzhiyun 		return 2;
101*4882a593Smuzhiyun 	case IPU_PIX_FMT_BGR24:
102*4882a593Smuzhiyun 	case IPU_PIX_FMT_RGB24:
103*4882a593Smuzhiyun 		return 3;
104*4882a593Smuzhiyun 	case IPU_PIX_FMT_GENERIC_32:	/* generic data */
105*4882a593Smuzhiyun 	case IPU_PIX_FMT_BGR32:
106*4882a593Smuzhiyun 	case IPU_PIX_FMT_RGB32:
107*4882a593Smuzhiyun 	case IPU_PIX_FMT_ABGR32:
108*4882a593Smuzhiyun 		return 4;
109*4882a593Smuzhiyun 	}
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun /* Enable direct write to memory by the Camera Sensor Interface */
ipu_ic_enable_task(struct ipu * ipu,enum ipu_channel channel)113*4882a593Smuzhiyun static void ipu_ic_enable_task(struct ipu *ipu, enum ipu_channel channel)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun 	uint32_t ic_conf, mask;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	switch (channel) {
118*4882a593Smuzhiyun 	case IDMAC_IC_0:
119*4882a593Smuzhiyun 		mask = IC_CONF_PRPENC_EN;
120*4882a593Smuzhiyun 		break;
121*4882a593Smuzhiyun 	case IDMAC_IC_7:
122*4882a593Smuzhiyun 		mask = IC_CONF_RWS_EN | IC_CONF_PRPENC_EN;
123*4882a593Smuzhiyun 		break;
124*4882a593Smuzhiyun 	default:
125*4882a593Smuzhiyun 		return;
126*4882a593Smuzhiyun 	}
127*4882a593Smuzhiyun 	ic_conf = idmac_read_icreg(ipu, IC_CONF) | mask;
128*4882a593Smuzhiyun 	idmac_write_icreg(ipu, ic_conf, IC_CONF);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /* Called under spin_lock_irqsave(&ipu_data.lock) */
ipu_ic_disable_task(struct ipu * ipu,enum ipu_channel channel)132*4882a593Smuzhiyun static void ipu_ic_disable_task(struct ipu *ipu, enum ipu_channel channel)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun 	uint32_t ic_conf, mask;
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	switch (channel) {
137*4882a593Smuzhiyun 	case IDMAC_IC_0:
138*4882a593Smuzhiyun 		mask = IC_CONF_PRPENC_EN;
139*4882a593Smuzhiyun 		break;
140*4882a593Smuzhiyun 	case IDMAC_IC_7:
141*4882a593Smuzhiyun 		mask = IC_CONF_RWS_EN | IC_CONF_PRPENC_EN;
142*4882a593Smuzhiyun 		break;
143*4882a593Smuzhiyun 	default:
144*4882a593Smuzhiyun 		return;
145*4882a593Smuzhiyun 	}
146*4882a593Smuzhiyun 	ic_conf = idmac_read_icreg(ipu, IC_CONF) & ~mask;
147*4882a593Smuzhiyun 	idmac_write_icreg(ipu, ic_conf, IC_CONF);
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun 
ipu_channel_status(struct ipu * ipu,enum ipu_channel channel)150*4882a593Smuzhiyun static uint32_t ipu_channel_status(struct ipu *ipu, enum ipu_channel channel)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun 	uint32_t stat = TASK_STAT_IDLE;
153*4882a593Smuzhiyun 	uint32_t task_stat_reg = idmac_read_ipureg(ipu, IPU_TASKS_STAT);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	switch (channel) {
156*4882a593Smuzhiyun 	case IDMAC_IC_7:
157*4882a593Smuzhiyun 		stat = (task_stat_reg & TSTAT_CSI2MEM_MASK) >>
158*4882a593Smuzhiyun 			TSTAT_CSI2MEM_OFFSET;
159*4882a593Smuzhiyun 		break;
160*4882a593Smuzhiyun 	case IDMAC_IC_0:
161*4882a593Smuzhiyun 	case IDMAC_SDC_0:
162*4882a593Smuzhiyun 	case IDMAC_SDC_1:
163*4882a593Smuzhiyun 	default:
164*4882a593Smuzhiyun 		break;
165*4882a593Smuzhiyun 	}
166*4882a593Smuzhiyun 	return stat;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun struct chan_param_mem_planar {
170*4882a593Smuzhiyun 	/* Word 0 */
171*4882a593Smuzhiyun 	u32	xv:10;
172*4882a593Smuzhiyun 	u32	yv:10;
173*4882a593Smuzhiyun 	u32	xb:12;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	u32	yb:12;
176*4882a593Smuzhiyun 	u32	res1:2;
177*4882a593Smuzhiyun 	u32	nsb:1;
178*4882a593Smuzhiyun 	u32	lnpb:6;
179*4882a593Smuzhiyun 	u32	ubo_l:11;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	u32	ubo_h:15;
182*4882a593Smuzhiyun 	u32	vbo_l:17;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	u32	vbo_h:9;
185*4882a593Smuzhiyun 	u32	res2:3;
186*4882a593Smuzhiyun 	u32	fw:12;
187*4882a593Smuzhiyun 	u32	fh_l:8;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	u32	fh_h:4;
190*4882a593Smuzhiyun 	u32	res3:28;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	/* Word 1 */
193*4882a593Smuzhiyun 	u32	eba0;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	u32	eba1;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	u32	bpp:3;
198*4882a593Smuzhiyun 	u32	sl:14;
199*4882a593Smuzhiyun 	u32	pfs:3;
200*4882a593Smuzhiyun 	u32	bam:3;
201*4882a593Smuzhiyun 	u32	res4:2;
202*4882a593Smuzhiyun 	u32	npb:6;
203*4882a593Smuzhiyun 	u32	res5:1;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	u32	sat:2;
206*4882a593Smuzhiyun 	u32	res6:30;
207*4882a593Smuzhiyun } __attribute__ ((packed));
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun struct chan_param_mem_interleaved {
210*4882a593Smuzhiyun 	/* Word 0 */
211*4882a593Smuzhiyun 	u32	xv:10;
212*4882a593Smuzhiyun 	u32	yv:10;
213*4882a593Smuzhiyun 	u32	xb:12;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	u32	yb:12;
216*4882a593Smuzhiyun 	u32	sce:1;
217*4882a593Smuzhiyun 	u32	res1:1;
218*4882a593Smuzhiyun 	u32	nsb:1;
219*4882a593Smuzhiyun 	u32	lnpb:6;
220*4882a593Smuzhiyun 	u32	sx:10;
221*4882a593Smuzhiyun 	u32	sy_l:1;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	u32	sy_h:9;
224*4882a593Smuzhiyun 	u32	ns:10;
225*4882a593Smuzhiyun 	u32	sm:10;
226*4882a593Smuzhiyun 	u32	sdx_l:3;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	u32	sdx_h:2;
229*4882a593Smuzhiyun 	u32	sdy:5;
230*4882a593Smuzhiyun 	u32	sdrx:1;
231*4882a593Smuzhiyun 	u32	sdry:1;
232*4882a593Smuzhiyun 	u32	sdr1:1;
233*4882a593Smuzhiyun 	u32	res2:2;
234*4882a593Smuzhiyun 	u32	fw:12;
235*4882a593Smuzhiyun 	u32	fh_l:8;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	u32	fh_h:4;
238*4882a593Smuzhiyun 	u32	res3:28;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	/* Word 1 */
241*4882a593Smuzhiyun 	u32	eba0;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	u32	eba1;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	u32	bpp:3;
246*4882a593Smuzhiyun 	u32	sl:14;
247*4882a593Smuzhiyun 	u32	pfs:3;
248*4882a593Smuzhiyun 	u32	bam:3;
249*4882a593Smuzhiyun 	u32	res4:2;
250*4882a593Smuzhiyun 	u32	npb:6;
251*4882a593Smuzhiyun 	u32	res5:1;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	u32	sat:2;
254*4882a593Smuzhiyun 	u32	scc:1;
255*4882a593Smuzhiyun 	u32	ofs0:5;
256*4882a593Smuzhiyun 	u32	ofs1:5;
257*4882a593Smuzhiyun 	u32	ofs2:5;
258*4882a593Smuzhiyun 	u32	ofs3:5;
259*4882a593Smuzhiyun 	u32	wid0:3;
260*4882a593Smuzhiyun 	u32	wid1:3;
261*4882a593Smuzhiyun 	u32	wid2:3;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	u32	wid3:3;
264*4882a593Smuzhiyun 	u32	dec_sel:1;
265*4882a593Smuzhiyun 	u32	res6:28;
266*4882a593Smuzhiyun } __attribute__ ((packed));
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun union chan_param_mem {
269*4882a593Smuzhiyun 	struct chan_param_mem_planar		pp;
270*4882a593Smuzhiyun 	struct chan_param_mem_interleaved	ip;
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun 
ipu_ch_param_set_plane_offset(union chan_param_mem * params,u32 u_offset,u32 v_offset)273*4882a593Smuzhiyun static void ipu_ch_param_set_plane_offset(union chan_param_mem *params,
274*4882a593Smuzhiyun 					  u32 u_offset, u32 v_offset)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	params->pp.ubo_l = u_offset & 0x7ff;
277*4882a593Smuzhiyun 	params->pp.ubo_h = u_offset >> 11;
278*4882a593Smuzhiyun 	params->pp.vbo_l = v_offset & 0x1ffff;
279*4882a593Smuzhiyun 	params->pp.vbo_h = v_offset >> 17;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun 
ipu_ch_param_set_size(union chan_param_mem * params,uint32_t pixel_fmt,uint16_t width,uint16_t height,uint16_t stride)282*4882a593Smuzhiyun static void ipu_ch_param_set_size(union chan_param_mem *params,
283*4882a593Smuzhiyun 				  uint32_t pixel_fmt, uint16_t width,
284*4882a593Smuzhiyun 				  uint16_t height, uint16_t stride)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	u32 u_offset;
287*4882a593Smuzhiyun 	u32 v_offset;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	params->pp.fw		= width - 1;
290*4882a593Smuzhiyun 	params->pp.fh_l		= height - 1;
291*4882a593Smuzhiyun 	params->pp.fh_h		= (height - 1) >> 8;
292*4882a593Smuzhiyun 	params->pp.sl		= stride - 1;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	switch (pixel_fmt) {
295*4882a593Smuzhiyun 	case IPU_PIX_FMT_GENERIC:
296*4882a593Smuzhiyun 		/*Represents 8-bit Generic data */
297*4882a593Smuzhiyun 		params->pp.bpp	= 3;
298*4882a593Smuzhiyun 		params->pp.pfs	= 7;
299*4882a593Smuzhiyun 		params->pp.npb	= 31;
300*4882a593Smuzhiyun 		params->pp.sat	= 2;		/* SAT = use 32-bit access */
301*4882a593Smuzhiyun 		break;
302*4882a593Smuzhiyun 	case IPU_PIX_FMT_GENERIC_32:
303*4882a593Smuzhiyun 		/*Represents 32-bit Generic data */
304*4882a593Smuzhiyun 		params->pp.bpp	= 0;
305*4882a593Smuzhiyun 		params->pp.pfs	= 7;
306*4882a593Smuzhiyun 		params->pp.npb	= 7;
307*4882a593Smuzhiyun 		params->pp.sat	= 2;		/* SAT = use 32-bit access */
308*4882a593Smuzhiyun 		break;
309*4882a593Smuzhiyun 	case IPU_PIX_FMT_RGB565:
310*4882a593Smuzhiyun 		params->ip.bpp	= 2;
311*4882a593Smuzhiyun 		params->ip.pfs	= 4;
312*4882a593Smuzhiyun 		params->ip.npb	= 15;
313*4882a593Smuzhiyun 		params->ip.sat	= 2;		/* SAT = 32-bit access */
314*4882a593Smuzhiyun 		params->ip.ofs0	= 0;		/* Red bit offset */
315*4882a593Smuzhiyun 		params->ip.ofs1	= 5;		/* Green bit offset */
316*4882a593Smuzhiyun 		params->ip.ofs2	= 11;		/* Blue bit offset */
317*4882a593Smuzhiyun 		params->ip.ofs3	= 16;		/* Alpha bit offset */
318*4882a593Smuzhiyun 		params->ip.wid0	= 4;		/* Red bit width - 1 */
319*4882a593Smuzhiyun 		params->ip.wid1	= 5;		/* Green bit width - 1 */
320*4882a593Smuzhiyun 		params->ip.wid2	= 4;		/* Blue bit width - 1 */
321*4882a593Smuzhiyun 		break;
322*4882a593Smuzhiyun 	case IPU_PIX_FMT_BGR24:
323*4882a593Smuzhiyun 		params->ip.bpp	= 1;		/* 24 BPP & RGB PFS */
324*4882a593Smuzhiyun 		params->ip.pfs	= 4;
325*4882a593Smuzhiyun 		params->ip.npb	= 7;
326*4882a593Smuzhiyun 		params->ip.sat	= 2;		/* SAT = 32-bit access */
327*4882a593Smuzhiyun 		params->ip.ofs0	= 0;		/* Red bit offset */
328*4882a593Smuzhiyun 		params->ip.ofs1	= 8;		/* Green bit offset */
329*4882a593Smuzhiyun 		params->ip.ofs2	= 16;		/* Blue bit offset */
330*4882a593Smuzhiyun 		params->ip.ofs3	= 24;		/* Alpha bit offset */
331*4882a593Smuzhiyun 		params->ip.wid0	= 7;		/* Red bit width - 1 */
332*4882a593Smuzhiyun 		params->ip.wid1	= 7;		/* Green bit width - 1 */
333*4882a593Smuzhiyun 		params->ip.wid2	= 7;		/* Blue bit width - 1 */
334*4882a593Smuzhiyun 		break;
335*4882a593Smuzhiyun 	case IPU_PIX_FMT_RGB24:
336*4882a593Smuzhiyun 		params->ip.bpp	= 1;		/* 24 BPP & RGB PFS */
337*4882a593Smuzhiyun 		params->ip.pfs	= 4;
338*4882a593Smuzhiyun 		params->ip.npb	= 7;
339*4882a593Smuzhiyun 		params->ip.sat	= 2;		/* SAT = 32-bit access */
340*4882a593Smuzhiyun 		params->ip.ofs0	= 16;		/* Red bit offset */
341*4882a593Smuzhiyun 		params->ip.ofs1	= 8;		/* Green bit offset */
342*4882a593Smuzhiyun 		params->ip.ofs2	= 0;		/* Blue bit offset */
343*4882a593Smuzhiyun 		params->ip.ofs3	= 24;		/* Alpha bit offset */
344*4882a593Smuzhiyun 		params->ip.wid0	= 7;		/* Red bit width - 1 */
345*4882a593Smuzhiyun 		params->ip.wid1	= 7;		/* Green bit width - 1 */
346*4882a593Smuzhiyun 		params->ip.wid2	= 7;		/* Blue bit width - 1 */
347*4882a593Smuzhiyun 		break;
348*4882a593Smuzhiyun 	case IPU_PIX_FMT_BGRA32:
349*4882a593Smuzhiyun 	case IPU_PIX_FMT_BGR32:
350*4882a593Smuzhiyun 	case IPU_PIX_FMT_ABGR32:
351*4882a593Smuzhiyun 		params->ip.bpp	= 0;
352*4882a593Smuzhiyun 		params->ip.pfs	= 4;
353*4882a593Smuzhiyun 		params->ip.npb	= 7;
354*4882a593Smuzhiyun 		params->ip.sat	= 2;		/* SAT = 32-bit access */
355*4882a593Smuzhiyun 		params->ip.ofs0	= 8;		/* Red bit offset */
356*4882a593Smuzhiyun 		params->ip.ofs1	= 16;		/* Green bit offset */
357*4882a593Smuzhiyun 		params->ip.ofs2	= 24;		/* Blue bit offset */
358*4882a593Smuzhiyun 		params->ip.ofs3	= 0;		/* Alpha bit offset */
359*4882a593Smuzhiyun 		params->ip.wid0	= 7;		/* Red bit width - 1 */
360*4882a593Smuzhiyun 		params->ip.wid1	= 7;		/* Green bit width - 1 */
361*4882a593Smuzhiyun 		params->ip.wid2	= 7;		/* Blue bit width - 1 */
362*4882a593Smuzhiyun 		params->ip.wid3	= 7;		/* Alpha bit width - 1 */
363*4882a593Smuzhiyun 		break;
364*4882a593Smuzhiyun 	case IPU_PIX_FMT_RGBA32:
365*4882a593Smuzhiyun 	case IPU_PIX_FMT_RGB32:
366*4882a593Smuzhiyun 		params->ip.bpp	= 0;
367*4882a593Smuzhiyun 		params->ip.pfs	= 4;
368*4882a593Smuzhiyun 		params->ip.npb	= 7;
369*4882a593Smuzhiyun 		params->ip.sat	= 2;		/* SAT = 32-bit access */
370*4882a593Smuzhiyun 		params->ip.ofs0	= 24;		/* Red bit offset */
371*4882a593Smuzhiyun 		params->ip.ofs1	= 16;		/* Green bit offset */
372*4882a593Smuzhiyun 		params->ip.ofs2	= 8;		/* Blue bit offset */
373*4882a593Smuzhiyun 		params->ip.ofs3	= 0;		/* Alpha bit offset */
374*4882a593Smuzhiyun 		params->ip.wid0	= 7;		/* Red bit width - 1 */
375*4882a593Smuzhiyun 		params->ip.wid1	= 7;		/* Green bit width - 1 */
376*4882a593Smuzhiyun 		params->ip.wid2	= 7;		/* Blue bit width - 1 */
377*4882a593Smuzhiyun 		params->ip.wid3	= 7;		/* Alpha bit width - 1 */
378*4882a593Smuzhiyun 		break;
379*4882a593Smuzhiyun 	case IPU_PIX_FMT_UYVY:
380*4882a593Smuzhiyun 		params->ip.bpp	= 2;
381*4882a593Smuzhiyun 		params->ip.pfs	= 6;
382*4882a593Smuzhiyun 		params->ip.npb	= 7;
383*4882a593Smuzhiyun 		params->ip.sat	= 2;		/* SAT = 32-bit access */
384*4882a593Smuzhiyun 		break;
385*4882a593Smuzhiyun 	case IPU_PIX_FMT_YUV420P2:
386*4882a593Smuzhiyun 	case IPU_PIX_FMT_YUV420P:
387*4882a593Smuzhiyun 		params->ip.bpp	= 3;
388*4882a593Smuzhiyun 		params->ip.pfs	= 3;
389*4882a593Smuzhiyun 		params->ip.npb	= 7;
390*4882a593Smuzhiyun 		params->ip.sat	= 2;		/* SAT = 32-bit access */
391*4882a593Smuzhiyun 		u_offset = stride * height;
392*4882a593Smuzhiyun 		v_offset = u_offset + u_offset / 4;
393*4882a593Smuzhiyun 		ipu_ch_param_set_plane_offset(params, u_offset, v_offset);
394*4882a593Smuzhiyun 		break;
395*4882a593Smuzhiyun 	case IPU_PIX_FMT_YVU422P:
396*4882a593Smuzhiyun 		params->ip.bpp	= 3;
397*4882a593Smuzhiyun 		params->ip.pfs	= 2;
398*4882a593Smuzhiyun 		params->ip.npb	= 7;
399*4882a593Smuzhiyun 		params->ip.sat	= 2;		/* SAT = 32-bit access */
400*4882a593Smuzhiyun 		v_offset = stride * height;
401*4882a593Smuzhiyun 		u_offset = v_offset + v_offset / 2;
402*4882a593Smuzhiyun 		ipu_ch_param_set_plane_offset(params, u_offset, v_offset);
403*4882a593Smuzhiyun 		break;
404*4882a593Smuzhiyun 	case IPU_PIX_FMT_YUV422P:
405*4882a593Smuzhiyun 		params->ip.bpp	= 3;
406*4882a593Smuzhiyun 		params->ip.pfs	= 2;
407*4882a593Smuzhiyun 		params->ip.npb	= 7;
408*4882a593Smuzhiyun 		params->ip.sat	= 2;		/* SAT = 32-bit access */
409*4882a593Smuzhiyun 		u_offset = stride * height;
410*4882a593Smuzhiyun 		v_offset = u_offset + u_offset / 2;
411*4882a593Smuzhiyun 		ipu_ch_param_set_plane_offset(params, u_offset, v_offset);
412*4882a593Smuzhiyun 		break;
413*4882a593Smuzhiyun 	default:
414*4882a593Smuzhiyun 		dev_err(ipu_data.dev,
415*4882a593Smuzhiyun 			"mx3 ipu: unimplemented pixel format %d\n", pixel_fmt);
416*4882a593Smuzhiyun 		break;
417*4882a593Smuzhiyun 	}
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	params->pp.nsb = 1;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun 
ipu_ch_param_set_buffer(union chan_param_mem * params,dma_addr_t buf0,dma_addr_t buf1)422*4882a593Smuzhiyun static void ipu_ch_param_set_buffer(union chan_param_mem *params,
423*4882a593Smuzhiyun 				    dma_addr_t buf0, dma_addr_t buf1)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun 	params->pp.eba0 = buf0;
426*4882a593Smuzhiyun 	params->pp.eba1 = buf1;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun 
ipu_ch_param_set_rotation(union chan_param_mem * params,enum ipu_rotate_mode rotate)429*4882a593Smuzhiyun static void ipu_ch_param_set_rotation(union chan_param_mem *params,
430*4882a593Smuzhiyun 				      enum ipu_rotate_mode rotate)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun 	params->pp.bam = rotate;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun 
ipu_write_param_mem(uint32_t addr,uint32_t * data,uint32_t num_words)435*4882a593Smuzhiyun static void ipu_write_param_mem(uint32_t addr, uint32_t *data,
436*4882a593Smuzhiyun 				uint32_t num_words)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun 	for (; num_words > 0; num_words--) {
439*4882a593Smuzhiyun 		dev_dbg(ipu_data.dev,
440*4882a593Smuzhiyun 			"write param mem - addr = 0x%08X, data = 0x%08X\n",
441*4882a593Smuzhiyun 			addr, *data);
442*4882a593Smuzhiyun 		idmac_write_ipureg(&ipu_data, addr, IPU_IMA_ADDR);
443*4882a593Smuzhiyun 		idmac_write_ipureg(&ipu_data, *data++, IPU_IMA_DATA);
444*4882a593Smuzhiyun 		addr++;
445*4882a593Smuzhiyun 		if ((addr & 0x7) == 5) {
446*4882a593Smuzhiyun 			addr &= ~0x7;	/* set to word 0 */
447*4882a593Smuzhiyun 			addr += 8;	/* increment to next row */
448*4882a593Smuzhiyun 		}
449*4882a593Smuzhiyun 	}
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun 
calc_resize_coeffs(uint32_t in_size,uint32_t out_size,uint32_t * resize_coeff,uint32_t * downsize_coeff)452*4882a593Smuzhiyun static int calc_resize_coeffs(uint32_t in_size, uint32_t out_size,
453*4882a593Smuzhiyun 			      uint32_t *resize_coeff,
454*4882a593Smuzhiyun 			      uint32_t *downsize_coeff)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun 	uint32_t temp_size;
457*4882a593Smuzhiyun 	uint32_t temp_downsize;
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	*resize_coeff	= 1 << 13;
460*4882a593Smuzhiyun 	*downsize_coeff	= 1 << 13;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	/* Cannot downsize more than 8:1 */
463*4882a593Smuzhiyun 	if (out_size << 3 < in_size)
464*4882a593Smuzhiyun 		return -EINVAL;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	/* compute downsizing coefficient */
467*4882a593Smuzhiyun 	temp_downsize = 0;
468*4882a593Smuzhiyun 	temp_size = in_size;
469*4882a593Smuzhiyun 	while (temp_size >= out_size * 2 && temp_downsize < 2) {
470*4882a593Smuzhiyun 		temp_size >>= 1;
471*4882a593Smuzhiyun 		temp_downsize++;
472*4882a593Smuzhiyun 	}
473*4882a593Smuzhiyun 	*downsize_coeff = temp_downsize;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	/*
476*4882a593Smuzhiyun 	 * compute resizing coefficient using the following formula:
477*4882a593Smuzhiyun 	 * resize_coeff = M*(SI -1)/(SO - 1)
478*4882a593Smuzhiyun 	 * where M = 2^13, SI - input size, SO - output size
479*4882a593Smuzhiyun 	 */
480*4882a593Smuzhiyun 	*resize_coeff = (8192L * (temp_size - 1)) / (out_size - 1);
481*4882a593Smuzhiyun 	if (*resize_coeff >= 16384L) {
482*4882a593Smuzhiyun 		dev_err(ipu_data.dev, "Warning! Overflow on resize coeff.\n");
483*4882a593Smuzhiyun 		*resize_coeff = 0x3FFF;
484*4882a593Smuzhiyun 	}
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	dev_dbg(ipu_data.dev, "resizing from %u -> %u pixels, "
487*4882a593Smuzhiyun 		"downsize=%u, resize=%u.%lu (reg=%u)\n", in_size, out_size,
488*4882a593Smuzhiyun 		*downsize_coeff, *resize_coeff >= 8192L ? 1 : 0,
489*4882a593Smuzhiyun 		((*resize_coeff & 0x1FFF) * 10000L) / 8192L, *resize_coeff);
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	return 0;
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun 
format_to_colorspace(enum pixel_fmt fmt)494*4882a593Smuzhiyun static enum ipu_color_space format_to_colorspace(enum pixel_fmt fmt)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun 	switch (fmt) {
497*4882a593Smuzhiyun 	case IPU_PIX_FMT_RGB565:
498*4882a593Smuzhiyun 	case IPU_PIX_FMT_BGR24:
499*4882a593Smuzhiyun 	case IPU_PIX_FMT_RGB24:
500*4882a593Smuzhiyun 	case IPU_PIX_FMT_BGR32:
501*4882a593Smuzhiyun 	case IPU_PIX_FMT_RGB32:
502*4882a593Smuzhiyun 		return IPU_COLORSPACE_RGB;
503*4882a593Smuzhiyun 	default:
504*4882a593Smuzhiyun 		return IPU_COLORSPACE_YCBCR;
505*4882a593Smuzhiyun 	}
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun 
ipu_ic_init_prpenc(struct ipu * ipu,union ipu_channel_param * params,bool src_is_csi)508*4882a593Smuzhiyun static int ipu_ic_init_prpenc(struct ipu *ipu,
509*4882a593Smuzhiyun 			      union ipu_channel_param *params, bool src_is_csi)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun 	uint32_t reg, ic_conf;
512*4882a593Smuzhiyun 	uint32_t downsize_coeff, resize_coeff;
513*4882a593Smuzhiyun 	enum ipu_color_space in_fmt, out_fmt;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	/* Setup vertical resizing */
516*4882a593Smuzhiyun 	calc_resize_coeffs(params->video.in_height,
517*4882a593Smuzhiyun 			    params->video.out_height,
518*4882a593Smuzhiyun 			    &resize_coeff, &downsize_coeff);
519*4882a593Smuzhiyun 	reg = (downsize_coeff << 30) | (resize_coeff << 16);
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	/* Setup horizontal resizing */
522*4882a593Smuzhiyun 	calc_resize_coeffs(params->video.in_width,
523*4882a593Smuzhiyun 			    params->video.out_width,
524*4882a593Smuzhiyun 			    &resize_coeff, &downsize_coeff);
525*4882a593Smuzhiyun 	reg |= (downsize_coeff << 14) | resize_coeff;
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	/* Setup color space conversion */
528*4882a593Smuzhiyun 	in_fmt = format_to_colorspace(params->video.in_pixel_fmt);
529*4882a593Smuzhiyun 	out_fmt = format_to_colorspace(params->video.out_pixel_fmt);
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	/*
532*4882a593Smuzhiyun 	 * Colourspace conversion unsupported yet - see _init_csc() in
533*4882a593Smuzhiyun 	 * Freescale sources
534*4882a593Smuzhiyun 	 */
535*4882a593Smuzhiyun 	if (in_fmt != out_fmt) {
536*4882a593Smuzhiyun 		dev_err(ipu->dev, "Colourspace conversion unsupported!\n");
537*4882a593Smuzhiyun 		return -EOPNOTSUPP;
538*4882a593Smuzhiyun 	}
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	idmac_write_icreg(ipu, reg, IC_PRP_ENC_RSC);
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	ic_conf = idmac_read_icreg(ipu, IC_CONF);
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	if (src_is_csi)
545*4882a593Smuzhiyun 		ic_conf &= ~IC_CONF_RWS_EN;
546*4882a593Smuzhiyun 	else
547*4882a593Smuzhiyun 		ic_conf |= IC_CONF_RWS_EN;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	idmac_write_icreg(ipu, ic_conf, IC_CONF);
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	return 0;
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun 
dma_param_addr(uint32_t dma_ch)554*4882a593Smuzhiyun static uint32_t dma_param_addr(uint32_t dma_ch)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun 	/* Channel Parameter Memory */
557*4882a593Smuzhiyun 	return 0x10000 | (dma_ch << 4);
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun 
ipu_channel_set_priority(struct ipu * ipu,enum ipu_channel channel,bool prio)560*4882a593Smuzhiyun static void ipu_channel_set_priority(struct ipu *ipu, enum ipu_channel channel,
561*4882a593Smuzhiyun 				     bool prio)
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun 	u32 reg = idmac_read_icreg(ipu, IDMAC_CHA_PRI);
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	if (prio)
566*4882a593Smuzhiyun 		reg |= 1UL << channel;
567*4882a593Smuzhiyun 	else
568*4882a593Smuzhiyun 		reg &= ~(1UL << channel);
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	idmac_write_icreg(ipu, reg, IDMAC_CHA_PRI);
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	dump_idmac_reg(ipu);
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun 
ipu_channel_conf_mask(enum ipu_channel channel)575*4882a593Smuzhiyun static uint32_t ipu_channel_conf_mask(enum ipu_channel channel)
576*4882a593Smuzhiyun {
577*4882a593Smuzhiyun 	uint32_t mask;
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	switch (channel) {
580*4882a593Smuzhiyun 	case IDMAC_IC_0:
581*4882a593Smuzhiyun 	case IDMAC_IC_7:
582*4882a593Smuzhiyun 		mask = IPU_CONF_CSI_EN | IPU_CONF_IC_EN;
583*4882a593Smuzhiyun 		break;
584*4882a593Smuzhiyun 	case IDMAC_SDC_0:
585*4882a593Smuzhiyun 	case IDMAC_SDC_1:
586*4882a593Smuzhiyun 		mask = IPU_CONF_SDC_EN | IPU_CONF_DI_EN;
587*4882a593Smuzhiyun 		break;
588*4882a593Smuzhiyun 	default:
589*4882a593Smuzhiyun 		mask = 0;
590*4882a593Smuzhiyun 		break;
591*4882a593Smuzhiyun 	}
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	return mask;
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun /**
597*4882a593Smuzhiyun  * ipu_enable_channel() - enable an IPU channel.
598*4882a593Smuzhiyun  * @idmac:	IPU DMAC context.
599*4882a593Smuzhiyun  * @ichan:	IDMAC channel.
600*4882a593Smuzhiyun  * @return:	0 on success or negative error code on failure.
601*4882a593Smuzhiyun  */
ipu_enable_channel(struct idmac * idmac,struct idmac_channel * ichan)602*4882a593Smuzhiyun static int ipu_enable_channel(struct idmac *idmac, struct idmac_channel *ichan)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun 	struct ipu *ipu = to_ipu(idmac);
605*4882a593Smuzhiyun 	enum ipu_channel channel = ichan->dma_chan.chan_id;
606*4882a593Smuzhiyun 	uint32_t reg;
607*4882a593Smuzhiyun 	unsigned long flags;
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	spin_lock_irqsave(&ipu->lock, flags);
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	/* Reset to buffer 0 */
612*4882a593Smuzhiyun 	idmac_write_ipureg(ipu, 1UL << channel, IPU_CHA_CUR_BUF);
613*4882a593Smuzhiyun 	ichan->active_buffer = 0;
614*4882a593Smuzhiyun 	ichan->status = IPU_CHANNEL_ENABLED;
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	switch (channel) {
617*4882a593Smuzhiyun 	case IDMAC_SDC_0:
618*4882a593Smuzhiyun 	case IDMAC_SDC_1:
619*4882a593Smuzhiyun 	case IDMAC_IC_7:
620*4882a593Smuzhiyun 		ipu_channel_set_priority(ipu, channel, true);
621*4882a593Smuzhiyun 	default:
622*4882a593Smuzhiyun 		break;
623*4882a593Smuzhiyun 	}
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	reg = idmac_read_icreg(ipu, IDMAC_CHA_EN);
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	idmac_write_icreg(ipu, reg | (1UL << channel), IDMAC_CHA_EN);
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	ipu_ic_enable_task(ipu, channel);
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ipu->lock, flags);
632*4882a593Smuzhiyun 	return 0;
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun /**
636*4882a593Smuzhiyun  * ipu_init_channel_buffer() - initialize a buffer for logical IPU channel.
637*4882a593Smuzhiyun  * @ichan:	IDMAC channel.
638*4882a593Smuzhiyun  * @pixel_fmt:	pixel format of buffer. Pixel format is a FOURCC ASCII code.
639*4882a593Smuzhiyun  * @width:	width of buffer in pixels.
640*4882a593Smuzhiyun  * @height:	height of buffer in pixels.
641*4882a593Smuzhiyun  * @stride:	stride length of buffer in pixels.
642*4882a593Smuzhiyun  * @rot_mode:	rotation mode of buffer. A rotation setting other than
643*4882a593Smuzhiyun  *		IPU_ROTATE_VERT_FLIP should only be used for input buffers of
644*4882a593Smuzhiyun  *		rotation channels.
645*4882a593Smuzhiyun  * @phyaddr_0:	buffer 0 physical address.
646*4882a593Smuzhiyun  * @phyaddr_1:	buffer 1 physical address. Setting this to a value other than
647*4882a593Smuzhiyun  *		NULL enables double buffering mode.
648*4882a593Smuzhiyun  * @return:	0 on success or negative error code on failure.
649*4882a593Smuzhiyun  */
ipu_init_channel_buffer(struct idmac_channel * ichan,enum pixel_fmt pixel_fmt,uint16_t width,uint16_t height,uint32_t stride,enum ipu_rotate_mode rot_mode,dma_addr_t phyaddr_0,dma_addr_t phyaddr_1)650*4882a593Smuzhiyun static int ipu_init_channel_buffer(struct idmac_channel *ichan,
651*4882a593Smuzhiyun 				   enum pixel_fmt pixel_fmt,
652*4882a593Smuzhiyun 				   uint16_t width, uint16_t height,
653*4882a593Smuzhiyun 				   uint32_t stride,
654*4882a593Smuzhiyun 				   enum ipu_rotate_mode rot_mode,
655*4882a593Smuzhiyun 				   dma_addr_t phyaddr_0, dma_addr_t phyaddr_1)
656*4882a593Smuzhiyun {
657*4882a593Smuzhiyun 	enum ipu_channel channel = ichan->dma_chan.chan_id;
658*4882a593Smuzhiyun 	struct idmac *idmac = to_idmac(ichan->dma_chan.device);
659*4882a593Smuzhiyun 	struct ipu *ipu = to_ipu(idmac);
660*4882a593Smuzhiyun 	union chan_param_mem params = {};
661*4882a593Smuzhiyun 	unsigned long flags;
662*4882a593Smuzhiyun 	uint32_t reg;
663*4882a593Smuzhiyun 	uint32_t stride_bytes;
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	stride_bytes = stride * bytes_per_pixel(pixel_fmt);
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	if (stride_bytes % 4) {
668*4882a593Smuzhiyun 		dev_err(ipu->dev,
669*4882a593Smuzhiyun 			"Stride length must be 32-bit aligned, stride = %d, bytes = %d\n",
670*4882a593Smuzhiyun 			stride, stride_bytes);
671*4882a593Smuzhiyun 		return -EINVAL;
672*4882a593Smuzhiyun 	}
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	/* IC channel's stride must be a multiple of 8 pixels */
675*4882a593Smuzhiyun 	if ((channel <= IDMAC_IC_13) && (stride % 8)) {
676*4882a593Smuzhiyun 		dev_err(ipu->dev, "Stride must be 8 pixel multiple\n");
677*4882a593Smuzhiyun 		return -EINVAL;
678*4882a593Smuzhiyun 	}
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	/* Build parameter memory data for DMA channel */
681*4882a593Smuzhiyun 	ipu_ch_param_set_size(&params, pixel_fmt, width, height, stride_bytes);
682*4882a593Smuzhiyun 	ipu_ch_param_set_buffer(&params, phyaddr_0, phyaddr_1);
683*4882a593Smuzhiyun 	ipu_ch_param_set_rotation(&params, rot_mode);
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	spin_lock_irqsave(&ipu->lock, flags);
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	ipu_write_param_mem(dma_param_addr(channel), (uint32_t *)&params, 10);
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	reg = idmac_read_ipureg(ipu, IPU_CHA_DB_MODE_SEL);
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	if (phyaddr_1)
692*4882a593Smuzhiyun 		reg |= 1UL << channel;
693*4882a593Smuzhiyun 	else
694*4882a593Smuzhiyun 		reg &= ~(1UL << channel);
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	idmac_write_ipureg(ipu, reg, IPU_CHA_DB_MODE_SEL);
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	ichan->status = IPU_CHANNEL_READY;
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ipu->lock, flags);
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	return 0;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun /**
706*4882a593Smuzhiyun  * ipu_select_buffer() - mark a channel's buffer as ready.
707*4882a593Smuzhiyun  * @channel:	channel ID.
708*4882a593Smuzhiyun  * @buffer_n:	buffer number to mark ready.
709*4882a593Smuzhiyun  */
ipu_select_buffer(enum ipu_channel channel,int buffer_n)710*4882a593Smuzhiyun static void ipu_select_buffer(enum ipu_channel channel, int buffer_n)
711*4882a593Smuzhiyun {
712*4882a593Smuzhiyun 	/* No locking - this is a write-one-to-set register, cleared by IPU */
713*4882a593Smuzhiyun 	if (buffer_n == 0)
714*4882a593Smuzhiyun 		/* Mark buffer 0 as ready. */
715*4882a593Smuzhiyun 		idmac_write_ipureg(&ipu_data, 1UL << channel, IPU_CHA_BUF0_RDY);
716*4882a593Smuzhiyun 	else
717*4882a593Smuzhiyun 		/* Mark buffer 1 as ready. */
718*4882a593Smuzhiyun 		idmac_write_ipureg(&ipu_data, 1UL << channel, IPU_CHA_BUF1_RDY);
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun /**
722*4882a593Smuzhiyun  * ipu_update_channel_buffer() - update physical address of a channel buffer.
723*4882a593Smuzhiyun  * @ichan:	IDMAC channel.
724*4882a593Smuzhiyun  * @buffer_n:	buffer number to update.
725*4882a593Smuzhiyun  *		0 or 1 are the only valid values.
726*4882a593Smuzhiyun  * @phyaddr:	buffer physical address.
727*4882a593Smuzhiyun  */
728*4882a593Smuzhiyun /* Called under spin_lock(_irqsave)(&ichan->lock) */
ipu_update_channel_buffer(struct idmac_channel * ichan,int buffer_n,dma_addr_t phyaddr)729*4882a593Smuzhiyun static void ipu_update_channel_buffer(struct idmac_channel *ichan,
730*4882a593Smuzhiyun 				      int buffer_n, dma_addr_t phyaddr)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun 	enum ipu_channel channel = ichan->dma_chan.chan_id;
733*4882a593Smuzhiyun 	uint32_t reg;
734*4882a593Smuzhiyun 	unsigned long flags;
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	spin_lock_irqsave(&ipu_data.lock, flags);
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	if (buffer_n == 0) {
739*4882a593Smuzhiyun 		reg = idmac_read_ipureg(&ipu_data, IPU_CHA_BUF0_RDY);
740*4882a593Smuzhiyun 		if (reg & (1UL << channel)) {
741*4882a593Smuzhiyun 			ipu_ic_disable_task(&ipu_data, channel);
742*4882a593Smuzhiyun 			ichan->status = IPU_CHANNEL_READY;
743*4882a593Smuzhiyun 		}
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 		/* 44.3.3.1.9 - Row Number 1 (WORD1, offset 0) */
746*4882a593Smuzhiyun 		idmac_write_ipureg(&ipu_data, dma_param_addr(channel) +
747*4882a593Smuzhiyun 				   0x0008UL, IPU_IMA_ADDR);
748*4882a593Smuzhiyun 		idmac_write_ipureg(&ipu_data, phyaddr, IPU_IMA_DATA);
749*4882a593Smuzhiyun 	} else {
750*4882a593Smuzhiyun 		reg = idmac_read_ipureg(&ipu_data, IPU_CHA_BUF1_RDY);
751*4882a593Smuzhiyun 		if (reg & (1UL << channel)) {
752*4882a593Smuzhiyun 			ipu_ic_disable_task(&ipu_data, channel);
753*4882a593Smuzhiyun 			ichan->status = IPU_CHANNEL_READY;
754*4882a593Smuzhiyun 		}
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 		/* Check if double-buffering is already enabled */
757*4882a593Smuzhiyun 		reg = idmac_read_ipureg(&ipu_data, IPU_CHA_DB_MODE_SEL);
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 		if (!(reg & (1UL << channel)))
760*4882a593Smuzhiyun 			idmac_write_ipureg(&ipu_data, reg | (1UL << channel),
761*4882a593Smuzhiyun 					   IPU_CHA_DB_MODE_SEL);
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 		/* 44.3.3.1.9 - Row Number 1 (WORD1, offset 1) */
764*4882a593Smuzhiyun 		idmac_write_ipureg(&ipu_data, dma_param_addr(channel) +
765*4882a593Smuzhiyun 				   0x0009UL, IPU_IMA_ADDR);
766*4882a593Smuzhiyun 		idmac_write_ipureg(&ipu_data, phyaddr, IPU_IMA_DATA);
767*4882a593Smuzhiyun 	}
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ipu_data.lock, flags);
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun /* Called under spin_lock_irqsave(&ichan->lock) */
ipu_submit_buffer(struct idmac_channel * ichan,struct idmac_tx_desc * desc,struct scatterlist * sg,int buf_idx)773*4882a593Smuzhiyun static int ipu_submit_buffer(struct idmac_channel *ichan,
774*4882a593Smuzhiyun 	struct idmac_tx_desc *desc, struct scatterlist *sg, int buf_idx)
775*4882a593Smuzhiyun {
776*4882a593Smuzhiyun 	unsigned int chan_id = ichan->dma_chan.chan_id;
777*4882a593Smuzhiyun 	struct device *dev = &ichan->dma_chan.dev->device;
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	if (async_tx_test_ack(&desc->txd))
780*4882a593Smuzhiyun 		return -EINTR;
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	/*
783*4882a593Smuzhiyun 	 * On first invocation this shouldn't be necessary, the call to
784*4882a593Smuzhiyun 	 * ipu_init_channel_buffer() above will set addresses for us, so we
785*4882a593Smuzhiyun 	 * could make it conditional on status >= IPU_CHANNEL_ENABLED, but
786*4882a593Smuzhiyun 	 * doing it again shouldn't hurt either.
787*4882a593Smuzhiyun 	 */
788*4882a593Smuzhiyun 	ipu_update_channel_buffer(ichan, buf_idx, sg_dma_address(sg));
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	ipu_select_buffer(chan_id, buf_idx);
791*4882a593Smuzhiyun 	dev_dbg(dev, "Updated sg %p on channel 0x%x buffer %d\n",
792*4882a593Smuzhiyun 		sg, chan_id, buf_idx);
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	return 0;
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun /* Called under spin_lock_irqsave(&ichan->lock) */
ipu_submit_channel_buffers(struct idmac_channel * ichan,struct idmac_tx_desc * desc)798*4882a593Smuzhiyun static int ipu_submit_channel_buffers(struct idmac_channel *ichan,
799*4882a593Smuzhiyun 				      struct idmac_tx_desc *desc)
800*4882a593Smuzhiyun {
801*4882a593Smuzhiyun 	struct scatterlist *sg;
802*4882a593Smuzhiyun 	int i, ret = 0;
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	for (i = 0, sg = desc->sg; i < 2 && sg; i++) {
805*4882a593Smuzhiyun 		if (!ichan->sg[i]) {
806*4882a593Smuzhiyun 			ichan->sg[i] = sg;
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 			ret = ipu_submit_buffer(ichan, desc, sg, i);
809*4882a593Smuzhiyun 			if (ret < 0)
810*4882a593Smuzhiyun 				return ret;
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 			sg = sg_next(sg);
813*4882a593Smuzhiyun 		}
814*4882a593Smuzhiyun 	}
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	return ret;
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun 
idmac_tx_submit(struct dma_async_tx_descriptor * tx)819*4882a593Smuzhiyun static dma_cookie_t idmac_tx_submit(struct dma_async_tx_descriptor *tx)
820*4882a593Smuzhiyun {
821*4882a593Smuzhiyun 	struct idmac_tx_desc *desc = to_tx_desc(tx);
822*4882a593Smuzhiyun 	struct idmac_channel *ichan = to_idmac_chan(tx->chan);
823*4882a593Smuzhiyun 	struct idmac *idmac = to_idmac(tx->chan->device);
824*4882a593Smuzhiyun 	struct ipu *ipu = to_ipu(idmac);
825*4882a593Smuzhiyun 	struct device *dev = &ichan->dma_chan.dev->device;
826*4882a593Smuzhiyun 	dma_cookie_t cookie;
827*4882a593Smuzhiyun 	unsigned long flags;
828*4882a593Smuzhiyun 	int ret;
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	/* Sanity check */
831*4882a593Smuzhiyun 	if (!list_empty(&desc->list)) {
832*4882a593Smuzhiyun 		/* The descriptor doesn't belong to client */
833*4882a593Smuzhiyun 		dev_err(dev, "Descriptor %p not prepared!\n", tx);
834*4882a593Smuzhiyun 		return -EBUSY;
835*4882a593Smuzhiyun 	}
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	mutex_lock(&ichan->chan_mutex);
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	async_tx_clear_ack(tx);
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	if (ichan->status < IPU_CHANNEL_READY) {
842*4882a593Smuzhiyun 		struct idmac_video_param *video = &ichan->params.video;
843*4882a593Smuzhiyun 		/*
844*4882a593Smuzhiyun 		 * Initial buffer assignment - the first two sg-entries from
845*4882a593Smuzhiyun 		 * the descriptor will end up in the IDMAC buffers
846*4882a593Smuzhiyun 		 */
847*4882a593Smuzhiyun 		dma_addr_t dma_1 = sg_is_last(desc->sg) ? 0 :
848*4882a593Smuzhiyun 			sg_dma_address(&desc->sg[1]);
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 		WARN_ON(ichan->sg[0] || ichan->sg[1]);
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 		cookie = ipu_init_channel_buffer(ichan,
853*4882a593Smuzhiyun 						 video->out_pixel_fmt,
854*4882a593Smuzhiyun 						 video->out_width,
855*4882a593Smuzhiyun 						 video->out_height,
856*4882a593Smuzhiyun 						 video->out_stride,
857*4882a593Smuzhiyun 						 IPU_ROTATE_NONE,
858*4882a593Smuzhiyun 						 sg_dma_address(&desc->sg[0]),
859*4882a593Smuzhiyun 						 dma_1);
860*4882a593Smuzhiyun 		if (cookie < 0)
861*4882a593Smuzhiyun 			goto out;
862*4882a593Smuzhiyun 	}
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	dev_dbg(dev, "Submitting sg %p\n", &desc->sg[0]);
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	cookie = dma_cookie_assign(tx);
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	/* ipu->lock can be taken under ichan->lock, but not v.v. */
869*4882a593Smuzhiyun 	spin_lock_irqsave(&ichan->lock, flags);
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	list_add_tail(&desc->list, &ichan->queue);
872*4882a593Smuzhiyun 	/* submit_buffers() atomically verifies and fills empty sg slots */
873*4882a593Smuzhiyun 	ret = ipu_submit_channel_buffers(ichan, desc);
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ichan->lock, flags);
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	if (ret < 0) {
878*4882a593Smuzhiyun 		cookie = ret;
879*4882a593Smuzhiyun 		goto dequeue;
880*4882a593Smuzhiyun 	}
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	if (ichan->status < IPU_CHANNEL_ENABLED) {
883*4882a593Smuzhiyun 		ret = ipu_enable_channel(idmac, ichan);
884*4882a593Smuzhiyun 		if (ret < 0) {
885*4882a593Smuzhiyun 			cookie = ret;
886*4882a593Smuzhiyun 			goto dequeue;
887*4882a593Smuzhiyun 		}
888*4882a593Smuzhiyun 	}
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	dump_idmac_reg(ipu);
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun dequeue:
893*4882a593Smuzhiyun 	if (cookie < 0) {
894*4882a593Smuzhiyun 		spin_lock_irqsave(&ichan->lock, flags);
895*4882a593Smuzhiyun 		list_del_init(&desc->list);
896*4882a593Smuzhiyun 		spin_unlock_irqrestore(&ichan->lock, flags);
897*4882a593Smuzhiyun 		tx->cookie = cookie;
898*4882a593Smuzhiyun 		ichan->dma_chan.cookie = cookie;
899*4882a593Smuzhiyun 	}
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun out:
902*4882a593Smuzhiyun 	mutex_unlock(&ichan->chan_mutex);
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	return cookie;
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun /* Called with ichan->chan_mutex held */
idmac_desc_alloc(struct idmac_channel * ichan,int n)908*4882a593Smuzhiyun static int idmac_desc_alloc(struct idmac_channel *ichan, int n)
909*4882a593Smuzhiyun {
910*4882a593Smuzhiyun 	struct idmac_tx_desc *desc =
911*4882a593Smuzhiyun 		vmalloc(array_size(n, sizeof(struct idmac_tx_desc)));
912*4882a593Smuzhiyun 	struct idmac *idmac = to_idmac(ichan->dma_chan.device);
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	if (!desc)
915*4882a593Smuzhiyun 		return -ENOMEM;
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	/* No interrupts, just disable the tasklet for a moment */
918*4882a593Smuzhiyun 	tasklet_disable(&to_ipu(idmac)->tasklet);
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	ichan->n_tx_desc = n;
921*4882a593Smuzhiyun 	ichan->desc = desc;
922*4882a593Smuzhiyun 	INIT_LIST_HEAD(&ichan->queue);
923*4882a593Smuzhiyun 	INIT_LIST_HEAD(&ichan->free_list);
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	while (n--) {
926*4882a593Smuzhiyun 		struct dma_async_tx_descriptor *txd = &desc->txd;
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 		memset(txd, 0, sizeof(*txd));
929*4882a593Smuzhiyun 		dma_async_tx_descriptor_init(txd, &ichan->dma_chan);
930*4882a593Smuzhiyun 		txd->tx_submit		= idmac_tx_submit;
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 		list_add(&desc->list, &ichan->free_list);
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 		desc++;
935*4882a593Smuzhiyun 	}
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	tasklet_enable(&to_ipu(idmac)->tasklet);
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	return 0;
940*4882a593Smuzhiyun }
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun /**
943*4882a593Smuzhiyun  * ipu_init_channel() - initialize an IPU channel.
944*4882a593Smuzhiyun  * @idmac:	IPU DMAC context.
945*4882a593Smuzhiyun  * @ichan:	pointer to the channel object.
946*4882a593Smuzhiyun  * @return      0 on success or negative error code on failure.
947*4882a593Smuzhiyun  */
ipu_init_channel(struct idmac * idmac,struct idmac_channel * ichan)948*4882a593Smuzhiyun static int ipu_init_channel(struct idmac *idmac, struct idmac_channel *ichan)
949*4882a593Smuzhiyun {
950*4882a593Smuzhiyun 	union ipu_channel_param *params = &ichan->params;
951*4882a593Smuzhiyun 	uint32_t ipu_conf;
952*4882a593Smuzhiyun 	enum ipu_channel channel = ichan->dma_chan.chan_id;
953*4882a593Smuzhiyun 	unsigned long flags;
954*4882a593Smuzhiyun 	uint32_t reg;
955*4882a593Smuzhiyun 	struct ipu *ipu = to_ipu(idmac);
956*4882a593Smuzhiyun 	int ret = 0, n_desc = 0;
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	dev_dbg(ipu->dev, "init channel = %d\n", channel);
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	if (channel != IDMAC_SDC_0 && channel != IDMAC_SDC_1 &&
961*4882a593Smuzhiyun 	    channel != IDMAC_IC_7)
962*4882a593Smuzhiyun 		return -EINVAL;
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	spin_lock_irqsave(&ipu->lock, flags);
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	switch (channel) {
967*4882a593Smuzhiyun 	case IDMAC_IC_7:
968*4882a593Smuzhiyun 		n_desc = 16;
969*4882a593Smuzhiyun 		reg = idmac_read_icreg(ipu, IC_CONF);
970*4882a593Smuzhiyun 		idmac_write_icreg(ipu, reg & ~IC_CONF_CSI_MEM_WR_EN, IC_CONF);
971*4882a593Smuzhiyun 		break;
972*4882a593Smuzhiyun 	case IDMAC_IC_0:
973*4882a593Smuzhiyun 		n_desc = 16;
974*4882a593Smuzhiyun 		reg = idmac_read_ipureg(ipu, IPU_FS_PROC_FLOW);
975*4882a593Smuzhiyun 		idmac_write_ipureg(ipu, reg & ~FS_ENC_IN_VALID, IPU_FS_PROC_FLOW);
976*4882a593Smuzhiyun 		ret = ipu_ic_init_prpenc(ipu, params, true);
977*4882a593Smuzhiyun 		break;
978*4882a593Smuzhiyun 	case IDMAC_SDC_0:
979*4882a593Smuzhiyun 	case IDMAC_SDC_1:
980*4882a593Smuzhiyun 		n_desc = 4;
981*4882a593Smuzhiyun 	default:
982*4882a593Smuzhiyun 		break;
983*4882a593Smuzhiyun 	}
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	ipu->channel_init_mask |= 1L << channel;
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 	/* Enable IPU sub module */
988*4882a593Smuzhiyun 	ipu_conf = idmac_read_ipureg(ipu, IPU_CONF) |
989*4882a593Smuzhiyun 		ipu_channel_conf_mask(channel);
990*4882a593Smuzhiyun 	idmac_write_ipureg(ipu, ipu_conf, IPU_CONF);
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ipu->lock, flags);
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun 	if (n_desc && !ichan->desc)
995*4882a593Smuzhiyun 		ret = idmac_desc_alloc(ichan, n_desc);
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun 	dump_idmac_reg(ipu);
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 	return ret;
1000*4882a593Smuzhiyun }
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun /**
1003*4882a593Smuzhiyun  * ipu_uninit_channel() - uninitialize an IPU channel.
1004*4882a593Smuzhiyun  * @idmac:	IPU DMAC context.
1005*4882a593Smuzhiyun  * @ichan:	pointer to the channel object.
1006*4882a593Smuzhiyun  */
ipu_uninit_channel(struct idmac * idmac,struct idmac_channel * ichan)1007*4882a593Smuzhiyun static void ipu_uninit_channel(struct idmac *idmac, struct idmac_channel *ichan)
1008*4882a593Smuzhiyun {
1009*4882a593Smuzhiyun 	enum ipu_channel channel = ichan->dma_chan.chan_id;
1010*4882a593Smuzhiyun 	unsigned long flags;
1011*4882a593Smuzhiyun 	uint32_t reg;
1012*4882a593Smuzhiyun 	unsigned long chan_mask = 1UL << channel;
1013*4882a593Smuzhiyun 	uint32_t ipu_conf;
1014*4882a593Smuzhiyun 	struct ipu *ipu = to_ipu(idmac);
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 	spin_lock_irqsave(&ipu->lock, flags);
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 	if (!(ipu->channel_init_mask & chan_mask)) {
1019*4882a593Smuzhiyun 		dev_err(ipu->dev, "Channel already uninitialized %d\n",
1020*4882a593Smuzhiyun 			channel);
1021*4882a593Smuzhiyun 		spin_unlock_irqrestore(&ipu->lock, flags);
1022*4882a593Smuzhiyun 		return;
1023*4882a593Smuzhiyun 	}
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun 	/* Reset the double buffer */
1026*4882a593Smuzhiyun 	reg = idmac_read_ipureg(ipu, IPU_CHA_DB_MODE_SEL);
1027*4882a593Smuzhiyun 	idmac_write_ipureg(ipu, reg & ~chan_mask, IPU_CHA_DB_MODE_SEL);
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 	ichan->sec_chan_en = false;
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	switch (channel) {
1032*4882a593Smuzhiyun 	case IDMAC_IC_7:
1033*4882a593Smuzhiyun 		reg = idmac_read_icreg(ipu, IC_CONF);
1034*4882a593Smuzhiyun 		idmac_write_icreg(ipu, reg & ~(IC_CONF_RWS_EN | IC_CONF_PRPENC_EN),
1035*4882a593Smuzhiyun 			     IC_CONF);
1036*4882a593Smuzhiyun 		break;
1037*4882a593Smuzhiyun 	case IDMAC_IC_0:
1038*4882a593Smuzhiyun 		reg = idmac_read_icreg(ipu, IC_CONF);
1039*4882a593Smuzhiyun 		idmac_write_icreg(ipu, reg & ~(IC_CONF_PRPENC_EN | IC_CONF_PRPENC_CSC1),
1040*4882a593Smuzhiyun 				  IC_CONF);
1041*4882a593Smuzhiyun 		break;
1042*4882a593Smuzhiyun 	case IDMAC_SDC_0:
1043*4882a593Smuzhiyun 	case IDMAC_SDC_1:
1044*4882a593Smuzhiyun 	default:
1045*4882a593Smuzhiyun 		break;
1046*4882a593Smuzhiyun 	}
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 	ipu->channel_init_mask &= ~(1L << channel);
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 	ipu_conf = idmac_read_ipureg(ipu, IPU_CONF) &
1051*4882a593Smuzhiyun 		~ipu_channel_conf_mask(channel);
1052*4882a593Smuzhiyun 	idmac_write_ipureg(ipu, ipu_conf, IPU_CONF);
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ipu->lock, flags);
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	ichan->n_tx_desc = 0;
1057*4882a593Smuzhiyun 	vfree(ichan->desc);
1058*4882a593Smuzhiyun 	ichan->desc = NULL;
1059*4882a593Smuzhiyun }
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun /**
1062*4882a593Smuzhiyun  * ipu_disable_channel() - disable an IPU channel.
1063*4882a593Smuzhiyun  * @idmac:		IPU DMAC context.
1064*4882a593Smuzhiyun  * @ichan:		channel object pointer.
1065*4882a593Smuzhiyun  * @wait_for_stop:	flag to set whether to wait for channel end of frame or
1066*4882a593Smuzhiyun  *			return immediately.
1067*4882a593Smuzhiyun  * @return:		0 on success or negative error code on failure.
1068*4882a593Smuzhiyun  */
ipu_disable_channel(struct idmac * idmac,struct idmac_channel * ichan,bool wait_for_stop)1069*4882a593Smuzhiyun static int ipu_disable_channel(struct idmac *idmac, struct idmac_channel *ichan,
1070*4882a593Smuzhiyun 			       bool wait_for_stop)
1071*4882a593Smuzhiyun {
1072*4882a593Smuzhiyun 	enum ipu_channel channel = ichan->dma_chan.chan_id;
1073*4882a593Smuzhiyun 	struct ipu *ipu = to_ipu(idmac);
1074*4882a593Smuzhiyun 	uint32_t reg;
1075*4882a593Smuzhiyun 	unsigned long flags;
1076*4882a593Smuzhiyun 	unsigned long chan_mask = 1UL << channel;
1077*4882a593Smuzhiyun 	unsigned int timeout;
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun 	if (wait_for_stop && channel != IDMAC_SDC_1 && channel != IDMAC_SDC_0) {
1080*4882a593Smuzhiyun 		timeout = 40;
1081*4882a593Smuzhiyun 		/* This waiting always fails. Related to spurious irq problem */
1082*4882a593Smuzhiyun 		while ((idmac_read_icreg(ipu, IDMAC_CHA_BUSY) & chan_mask) ||
1083*4882a593Smuzhiyun 		       (ipu_channel_status(ipu, channel) == TASK_STAT_ACTIVE)) {
1084*4882a593Smuzhiyun 			timeout--;
1085*4882a593Smuzhiyun 			msleep(10);
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 			if (!timeout) {
1088*4882a593Smuzhiyun 				dev_dbg(ipu->dev,
1089*4882a593Smuzhiyun 					"Warning: timeout waiting for channel %u to "
1090*4882a593Smuzhiyun 					"stop: buf0_rdy = 0x%08X, buf1_rdy = 0x%08X, "
1091*4882a593Smuzhiyun 					"busy = 0x%08X, tstat = 0x%08X\n", channel,
1092*4882a593Smuzhiyun 					idmac_read_ipureg(ipu, IPU_CHA_BUF0_RDY),
1093*4882a593Smuzhiyun 					idmac_read_ipureg(ipu, IPU_CHA_BUF1_RDY),
1094*4882a593Smuzhiyun 					idmac_read_icreg(ipu, IDMAC_CHA_BUSY),
1095*4882a593Smuzhiyun 					idmac_read_ipureg(ipu, IPU_TASKS_STAT));
1096*4882a593Smuzhiyun 				break;
1097*4882a593Smuzhiyun 			}
1098*4882a593Smuzhiyun 		}
1099*4882a593Smuzhiyun 		dev_dbg(ipu->dev, "timeout = %d * 10ms\n", 40 - timeout);
1100*4882a593Smuzhiyun 	}
1101*4882a593Smuzhiyun 	/* SDC BG and FG must be disabled before DMA is disabled */
1102*4882a593Smuzhiyun 	if (wait_for_stop && (channel == IDMAC_SDC_0 ||
1103*4882a593Smuzhiyun 			      channel == IDMAC_SDC_1)) {
1104*4882a593Smuzhiyun 		for (timeout = 5;
1105*4882a593Smuzhiyun 		     timeout && !ipu_irq_status(ichan->eof_irq); timeout--)
1106*4882a593Smuzhiyun 			msleep(5);
1107*4882a593Smuzhiyun 	}
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 	spin_lock_irqsave(&ipu->lock, flags);
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 	/* Disable IC task */
1112*4882a593Smuzhiyun 	ipu_ic_disable_task(ipu, channel);
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 	/* Disable DMA channel(s) */
1115*4882a593Smuzhiyun 	reg = idmac_read_icreg(ipu, IDMAC_CHA_EN);
1116*4882a593Smuzhiyun 	idmac_write_icreg(ipu, reg & ~chan_mask, IDMAC_CHA_EN);
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ipu->lock, flags);
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun 	return 0;
1121*4882a593Smuzhiyun }
1122*4882a593Smuzhiyun 
idmac_sg_next(struct idmac_channel * ichan,struct idmac_tx_desc ** desc,struct scatterlist * sg)1123*4882a593Smuzhiyun static struct scatterlist *idmac_sg_next(struct idmac_channel *ichan,
1124*4882a593Smuzhiyun 	struct idmac_tx_desc **desc, struct scatterlist *sg)
1125*4882a593Smuzhiyun {
1126*4882a593Smuzhiyun 	struct scatterlist *sgnew = sg ? sg_next(sg) : NULL;
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 	if (sgnew)
1129*4882a593Smuzhiyun 		/* next sg-element in this list */
1130*4882a593Smuzhiyun 		return sgnew;
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 	if ((*desc)->list.next == &ichan->queue)
1133*4882a593Smuzhiyun 		/* No more descriptors on the queue */
1134*4882a593Smuzhiyun 		return NULL;
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	/* Fetch next descriptor */
1137*4882a593Smuzhiyun 	*desc = list_entry((*desc)->list.next, struct idmac_tx_desc, list);
1138*4882a593Smuzhiyun 	return (*desc)->sg;
1139*4882a593Smuzhiyun }
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun /*
1142*4882a593Smuzhiyun  * We have several possibilities here:
1143*4882a593Smuzhiyun  * current BUF		next BUF
1144*4882a593Smuzhiyun  *
1145*4882a593Smuzhiyun  * not last sg		next not last sg
1146*4882a593Smuzhiyun  * not last sg		next last sg
1147*4882a593Smuzhiyun  * last sg		first sg from next descriptor
1148*4882a593Smuzhiyun  * last sg		NULL
1149*4882a593Smuzhiyun  *
1150*4882a593Smuzhiyun  * Besides, the descriptor queue might be empty or not. We process all these
1151*4882a593Smuzhiyun  * cases carefully.
1152*4882a593Smuzhiyun  */
idmac_interrupt(int irq,void * dev_id)1153*4882a593Smuzhiyun static irqreturn_t idmac_interrupt(int irq, void *dev_id)
1154*4882a593Smuzhiyun {
1155*4882a593Smuzhiyun 	struct idmac_channel *ichan = dev_id;
1156*4882a593Smuzhiyun 	struct device *dev = &ichan->dma_chan.dev->device;
1157*4882a593Smuzhiyun 	unsigned int chan_id = ichan->dma_chan.chan_id;
1158*4882a593Smuzhiyun 	struct scatterlist **sg, *sgnext, *sgnew = NULL;
1159*4882a593Smuzhiyun 	/* Next transfer descriptor */
1160*4882a593Smuzhiyun 	struct idmac_tx_desc *desc, *descnew;
1161*4882a593Smuzhiyun 	bool done = false;
1162*4882a593Smuzhiyun 	u32 ready0, ready1, curbuf, err;
1163*4882a593Smuzhiyun 	unsigned long flags;
1164*4882a593Smuzhiyun 	struct dmaengine_desc_callback cb;
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 	/* IDMAC has cleared the respective BUFx_RDY bit, we manage the buffer */
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	dev_dbg(dev, "IDMAC irq %d, buf %d\n", irq, ichan->active_buffer);
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun 	spin_lock_irqsave(&ipu_data.lock, flags);
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 	ready0	= idmac_read_ipureg(&ipu_data, IPU_CHA_BUF0_RDY);
1173*4882a593Smuzhiyun 	ready1	= idmac_read_ipureg(&ipu_data, IPU_CHA_BUF1_RDY);
1174*4882a593Smuzhiyun 	curbuf	= idmac_read_ipureg(&ipu_data, IPU_CHA_CUR_BUF);
1175*4882a593Smuzhiyun 	err	= idmac_read_ipureg(&ipu_data, IPU_INT_STAT_4);
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 	if (err & (1 << chan_id)) {
1178*4882a593Smuzhiyun 		idmac_write_ipureg(&ipu_data, 1 << chan_id, IPU_INT_STAT_4);
1179*4882a593Smuzhiyun 		spin_unlock_irqrestore(&ipu_data.lock, flags);
1180*4882a593Smuzhiyun 		/*
1181*4882a593Smuzhiyun 		 * Doing this
1182*4882a593Smuzhiyun 		 * ichan->sg[0] = ichan->sg[1] = NULL;
1183*4882a593Smuzhiyun 		 * you can force channel re-enable on the next tx_submit(), but
1184*4882a593Smuzhiyun 		 * this is dirty - think about descriptors with multiple
1185*4882a593Smuzhiyun 		 * sg elements.
1186*4882a593Smuzhiyun 		 */
1187*4882a593Smuzhiyun 		dev_warn(dev, "NFB4EOF on channel %d, ready %x, %x, cur %x\n",
1188*4882a593Smuzhiyun 			 chan_id, ready0, ready1, curbuf);
1189*4882a593Smuzhiyun 		return IRQ_HANDLED;
1190*4882a593Smuzhiyun 	}
1191*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ipu_data.lock, flags);
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 	/* Other interrupts do not interfere with this channel */
1194*4882a593Smuzhiyun 	spin_lock(&ichan->lock);
1195*4882a593Smuzhiyun 	if (unlikely((ichan->active_buffer && (ready1 >> chan_id) & 1) ||
1196*4882a593Smuzhiyun 		     (!ichan->active_buffer && (ready0 >> chan_id) & 1)
1197*4882a593Smuzhiyun 		     )) {
1198*4882a593Smuzhiyun 		spin_unlock(&ichan->lock);
1199*4882a593Smuzhiyun 		dev_dbg(dev,
1200*4882a593Smuzhiyun 			"IRQ with active buffer still ready on channel %x, "
1201*4882a593Smuzhiyun 			"active %d, ready %x, %x!\n", chan_id,
1202*4882a593Smuzhiyun 			ichan->active_buffer, ready0, ready1);
1203*4882a593Smuzhiyun 		return IRQ_NONE;
1204*4882a593Smuzhiyun 	}
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 	if (unlikely(list_empty(&ichan->queue))) {
1207*4882a593Smuzhiyun 		ichan->sg[ichan->active_buffer] = NULL;
1208*4882a593Smuzhiyun 		spin_unlock(&ichan->lock);
1209*4882a593Smuzhiyun 		dev_err(dev,
1210*4882a593Smuzhiyun 			"IRQ without queued buffers on channel %x, active %d, "
1211*4882a593Smuzhiyun 			"ready %x, %x!\n", chan_id,
1212*4882a593Smuzhiyun 			ichan->active_buffer, ready0, ready1);
1213*4882a593Smuzhiyun 		return IRQ_NONE;
1214*4882a593Smuzhiyun 	}
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 	/*
1217*4882a593Smuzhiyun 	 * active_buffer is a software flag, it shows which buffer we are
1218*4882a593Smuzhiyun 	 * currently expecting back from the hardware, IDMAC should be
1219*4882a593Smuzhiyun 	 * processing the other buffer already
1220*4882a593Smuzhiyun 	 */
1221*4882a593Smuzhiyun 	sg = &ichan->sg[ichan->active_buffer];
1222*4882a593Smuzhiyun 	sgnext = ichan->sg[!ichan->active_buffer];
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	if (!*sg) {
1225*4882a593Smuzhiyun 		spin_unlock(&ichan->lock);
1226*4882a593Smuzhiyun 		return IRQ_HANDLED;
1227*4882a593Smuzhiyun 	}
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	desc = list_entry(ichan->queue.next, struct idmac_tx_desc, list);
1230*4882a593Smuzhiyun 	descnew = desc;
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun 	dev_dbg(dev, "IDMAC irq %d, dma %#llx, next dma %#llx, current %d, curbuf %#x\n",
1233*4882a593Smuzhiyun 		irq, (u64)sg_dma_address(*sg),
1234*4882a593Smuzhiyun 		sgnext ? (u64)sg_dma_address(sgnext) : 0,
1235*4882a593Smuzhiyun 		ichan->active_buffer, curbuf);
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun 	/* Find the descriptor of sgnext */
1238*4882a593Smuzhiyun 	sgnew = idmac_sg_next(ichan, &descnew, *sg);
1239*4882a593Smuzhiyun 	if (sgnext != sgnew)
1240*4882a593Smuzhiyun 		dev_err(dev, "Submitted buffer %p, next buffer %p\n", sgnext, sgnew);
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun 	/*
1243*4882a593Smuzhiyun 	 * if sgnext == NULL sg must be the last element in a scatterlist and
1244*4882a593Smuzhiyun 	 * queue must be empty
1245*4882a593Smuzhiyun 	 */
1246*4882a593Smuzhiyun 	if (unlikely(!sgnext)) {
1247*4882a593Smuzhiyun 		if (!WARN_ON(sg_next(*sg)))
1248*4882a593Smuzhiyun 			dev_dbg(dev, "Underrun on channel %x\n", chan_id);
1249*4882a593Smuzhiyun 		ichan->sg[!ichan->active_buffer] = sgnew;
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 		if (unlikely(sgnew)) {
1252*4882a593Smuzhiyun 			ipu_submit_buffer(ichan, descnew, sgnew, !ichan->active_buffer);
1253*4882a593Smuzhiyun 		} else {
1254*4882a593Smuzhiyun 			spin_lock_irqsave(&ipu_data.lock, flags);
1255*4882a593Smuzhiyun 			ipu_ic_disable_task(&ipu_data, chan_id);
1256*4882a593Smuzhiyun 			spin_unlock_irqrestore(&ipu_data.lock, flags);
1257*4882a593Smuzhiyun 			ichan->status = IPU_CHANNEL_READY;
1258*4882a593Smuzhiyun 			/* Continue to check for complete descriptor */
1259*4882a593Smuzhiyun 		}
1260*4882a593Smuzhiyun 	}
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 	/* Calculate and submit the next sg element */
1263*4882a593Smuzhiyun 	sgnew = idmac_sg_next(ichan, &descnew, sgnew);
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun 	if (unlikely(!sg_next(*sg)) || !sgnext) {
1266*4882a593Smuzhiyun 		/*
1267*4882a593Smuzhiyun 		 * Last element in scatterlist done, remove from the queue,
1268*4882a593Smuzhiyun 		 * _init for debugging
1269*4882a593Smuzhiyun 		 */
1270*4882a593Smuzhiyun 		list_del_init(&desc->list);
1271*4882a593Smuzhiyun 		done = true;
1272*4882a593Smuzhiyun 	}
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun 	*sg = sgnew;
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 	if (likely(sgnew) &&
1277*4882a593Smuzhiyun 	    ipu_submit_buffer(ichan, descnew, sgnew, ichan->active_buffer) < 0) {
1278*4882a593Smuzhiyun 		dmaengine_desc_get_callback(&descnew->txd, &cb);
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun 		list_del_init(&descnew->list);
1281*4882a593Smuzhiyun 		spin_unlock(&ichan->lock);
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 		dmaengine_desc_callback_invoke(&cb, NULL);
1284*4882a593Smuzhiyun 		spin_lock(&ichan->lock);
1285*4882a593Smuzhiyun 	}
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun 	/* Flip the active buffer - even if update above failed */
1288*4882a593Smuzhiyun 	ichan->active_buffer = !ichan->active_buffer;
1289*4882a593Smuzhiyun 	if (done)
1290*4882a593Smuzhiyun 		dma_cookie_complete(&desc->txd);
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun 	dmaengine_desc_get_callback(&desc->txd, &cb);
1293*4882a593Smuzhiyun 
1294*4882a593Smuzhiyun 	spin_unlock(&ichan->lock);
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun 	if (done && (desc->txd.flags & DMA_PREP_INTERRUPT))
1297*4882a593Smuzhiyun 		dmaengine_desc_callback_invoke(&cb, NULL);
1298*4882a593Smuzhiyun 
1299*4882a593Smuzhiyun 	return IRQ_HANDLED;
1300*4882a593Smuzhiyun }
1301*4882a593Smuzhiyun 
ipu_gc_tasklet(struct tasklet_struct * t)1302*4882a593Smuzhiyun static void ipu_gc_tasklet(struct tasklet_struct *t)
1303*4882a593Smuzhiyun {
1304*4882a593Smuzhiyun 	struct ipu *ipu = from_tasklet(ipu, t, tasklet);
1305*4882a593Smuzhiyun 	int i;
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun 	for (i = 0; i < IPU_CHANNELS_NUM; i++) {
1308*4882a593Smuzhiyun 		struct idmac_channel *ichan = ipu->channel + i;
1309*4882a593Smuzhiyun 		struct idmac_tx_desc *desc;
1310*4882a593Smuzhiyun 		unsigned long flags;
1311*4882a593Smuzhiyun 		struct scatterlist *sg;
1312*4882a593Smuzhiyun 		int j, k;
1313*4882a593Smuzhiyun 
1314*4882a593Smuzhiyun 		for (j = 0; j < ichan->n_tx_desc; j++) {
1315*4882a593Smuzhiyun 			desc = ichan->desc + j;
1316*4882a593Smuzhiyun 			spin_lock_irqsave(&ichan->lock, flags);
1317*4882a593Smuzhiyun 			if (async_tx_test_ack(&desc->txd)) {
1318*4882a593Smuzhiyun 				list_move(&desc->list, &ichan->free_list);
1319*4882a593Smuzhiyun 				for_each_sg(desc->sg, sg, desc->sg_len, k) {
1320*4882a593Smuzhiyun 					if (ichan->sg[0] == sg)
1321*4882a593Smuzhiyun 						ichan->sg[0] = NULL;
1322*4882a593Smuzhiyun 					else if (ichan->sg[1] == sg)
1323*4882a593Smuzhiyun 						ichan->sg[1] = NULL;
1324*4882a593Smuzhiyun 				}
1325*4882a593Smuzhiyun 				async_tx_clear_ack(&desc->txd);
1326*4882a593Smuzhiyun 			}
1327*4882a593Smuzhiyun 			spin_unlock_irqrestore(&ichan->lock, flags);
1328*4882a593Smuzhiyun 		}
1329*4882a593Smuzhiyun 	}
1330*4882a593Smuzhiyun }
1331*4882a593Smuzhiyun 
1332*4882a593Smuzhiyun /* Allocate and initialise a transfer descriptor. */
idmac_prep_slave_sg(struct dma_chan * chan,struct scatterlist * sgl,unsigned int sg_len,enum dma_transfer_direction direction,unsigned long tx_flags,void * context)1333*4882a593Smuzhiyun static struct dma_async_tx_descriptor *idmac_prep_slave_sg(struct dma_chan *chan,
1334*4882a593Smuzhiyun 		struct scatterlist *sgl, unsigned int sg_len,
1335*4882a593Smuzhiyun 		enum dma_transfer_direction direction, unsigned long tx_flags,
1336*4882a593Smuzhiyun 		void *context)
1337*4882a593Smuzhiyun {
1338*4882a593Smuzhiyun 	struct idmac_channel *ichan = to_idmac_chan(chan);
1339*4882a593Smuzhiyun 	struct idmac_tx_desc *desc = NULL;
1340*4882a593Smuzhiyun 	struct dma_async_tx_descriptor *txd = NULL;
1341*4882a593Smuzhiyun 	unsigned long flags;
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun 	/* We only can handle these three channels so far */
1344*4882a593Smuzhiyun 	if (chan->chan_id != IDMAC_SDC_0 && chan->chan_id != IDMAC_SDC_1 &&
1345*4882a593Smuzhiyun 	    chan->chan_id != IDMAC_IC_7)
1346*4882a593Smuzhiyun 		return NULL;
1347*4882a593Smuzhiyun 
1348*4882a593Smuzhiyun 	if (!is_slave_direction(direction)) {
1349*4882a593Smuzhiyun 		dev_err(chan->device->dev, "Invalid DMA direction %d!\n", direction);
1350*4882a593Smuzhiyun 		return NULL;
1351*4882a593Smuzhiyun 	}
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun 	mutex_lock(&ichan->chan_mutex);
1354*4882a593Smuzhiyun 
1355*4882a593Smuzhiyun 	spin_lock_irqsave(&ichan->lock, flags);
1356*4882a593Smuzhiyun 	if (!list_empty(&ichan->free_list)) {
1357*4882a593Smuzhiyun 		desc = list_entry(ichan->free_list.next,
1358*4882a593Smuzhiyun 				  struct idmac_tx_desc, list);
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun 		list_del_init(&desc->list);
1361*4882a593Smuzhiyun 
1362*4882a593Smuzhiyun 		desc->sg_len	= sg_len;
1363*4882a593Smuzhiyun 		desc->sg	= sgl;
1364*4882a593Smuzhiyun 		txd		= &desc->txd;
1365*4882a593Smuzhiyun 		txd->flags	= tx_flags;
1366*4882a593Smuzhiyun 	}
1367*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ichan->lock, flags);
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 	mutex_unlock(&ichan->chan_mutex);
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun 	tasklet_schedule(&to_ipu(to_idmac(chan->device))->tasklet);
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 	return txd;
1374*4882a593Smuzhiyun }
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun /* Re-select the current buffer and re-activate the channel */
idmac_issue_pending(struct dma_chan * chan)1377*4882a593Smuzhiyun static void idmac_issue_pending(struct dma_chan *chan)
1378*4882a593Smuzhiyun {
1379*4882a593Smuzhiyun 	struct idmac_channel *ichan = to_idmac_chan(chan);
1380*4882a593Smuzhiyun 	struct idmac *idmac = to_idmac(chan->device);
1381*4882a593Smuzhiyun 	struct ipu *ipu = to_ipu(idmac);
1382*4882a593Smuzhiyun 	unsigned long flags;
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun 	/* This is not always needed, but doesn't hurt either */
1385*4882a593Smuzhiyun 	spin_lock_irqsave(&ipu->lock, flags);
1386*4882a593Smuzhiyun 	ipu_select_buffer(chan->chan_id, ichan->active_buffer);
1387*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ipu->lock, flags);
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun 	/*
1390*4882a593Smuzhiyun 	 * Might need to perform some parts of initialisation from
1391*4882a593Smuzhiyun 	 * ipu_enable_channel(), but not all, we do not want to reset to buffer
1392*4882a593Smuzhiyun 	 * 0, don't need to set priority again either, but re-enabling the task
1393*4882a593Smuzhiyun 	 * and the channel might be a good idea.
1394*4882a593Smuzhiyun 	 */
1395*4882a593Smuzhiyun }
1396*4882a593Smuzhiyun 
idmac_pause(struct dma_chan * chan)1397*4882a593Smuzhiyun static int idmac_pause(struct dma_chan *chan)
1398*4882a593Smuzhiyun {
1399*4882a593Smuzhiyun 	struct idmac_channel *ichan = to_idmac_chan(chan);
1400*4882a593Smuzhiyun 	struct idmac *idmac = to_idmac(chan->device);
1401*4882a593Smuzhiyun 	struct ipu *ipu = to_ipu(idmac);
1402*4882a593Smuzhiyun 	struct list_head *list, *tmp;
1403*4882a593Smuzhiyun 	unsigned long flags;
1404*4882a593Smuzhiyun 
1405*4882a593Smuzhiyun 	mutex_lock(&ichan->chan_mutex);
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun 	spin_lock_irqsave(&ipu->lock, flags);
1408*4882a593Smuzhiyun 	ipu_ic_disable_task(ipu, chan->chan_id);
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun 	/* Return all descriptors into "prepared" state */
1411*4882a593Smuzhiyun 	list_for_each_safe(list, tmp, &ichan->queue)
1412*4882a593Smuzhiyun 		list_del_init(list);
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun 	ichan->sg[0] = NULL;
1415*4882a593Smuzhiyun 	ichan->sg[1] = NULL;
1416*4882a593Smuzhiyun 
1417*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ipu->lock, flags);
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	ichan->status = IPU_CHANNEL_INITIALIZED;
1420*4882a593Smuzhiyun 
1421*4882a593Smuzhiyun 	mutex_unlock(&ichan->chan_mutex);
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun 	return 0;
1424*4882a593Smuzhiyun }
1425*4882a593Smuzhiyun 
__idmac_terminate_all(struct dma_chan * chan)1426*4882a593Smuzhiyun static int __idmac_terminate_all(struct dma_chan *chan)
1427*4882a593Smuzhiyun {
1428*4882a593Smuzhiyun 	struct idmac_channel *ichan = to_idmac_chan(chan);
1429*4882a593Smuzhiyun 	struct idmac *idmac = to_idmac(chan->device);
1430*4882a593Smuzhiyun 	struct ipu *ipu = to_ipu(idmac);
1431*4882a593Smuzhiyun 	unsigned long flags;
1432*4882a593Smuzhiyun 	int i;
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun 	ipu_disable_channel(idmac, ichan,
1435*4882a593Smuzhiyun 			    ichan->status >= IPU_CHANNEL_ENABLED);
1436*4882a593Smuzhiyun 
1437*4882a593Smuzhiyun 	tasklet_disable(&ipu->tasklet);
1438*4882a593Smuzhiyun 
1439*4882a593Smuzhiyun 	/* ichan->queue is modified in ISR, have to spinlock */
1440*4882a593Smuzhiyun 	spin_lock_irqsave(&ichan->lock, flags);
1441*4882a593Smuzhiyun 	list_splice_init(&ichan->queue, &ichan->free_list);
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun 	if (ichan->desc)
1444*4882a593Smuzhiyun 		for (i = 0; i < ichan->n_tx_desc; i++) {
1445*4882a593Smuzhiyun 			struct idmac_tx_desc *desc = ichan->desc + i;
1446*4882a593Smuzhiyun 			if (list_empty(&desc->list))
1447*4882a593Smuzhiyun 				/* Descriptor was prepared, but not submitted */
1448*4882a593Smuzhiyun 				list_add(&desc->list, &ichan->free_list);
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 			async_tx_clear_ack(&desc->txd);
1451*4882a593Smuzhiyun 		}
1452*4882a593Smuzhiyun 
1453*4882a593Smuzhiyun 	ichan->sg[0] = NULL;
1454*4882a593Smuzhiyun 	ichan->sg[1] = NULL;
1455*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ichan->lock, flags);
1456*4882a593Smuzhiyun 
1457*4882a593Smuzhiyun 	tasklet_enable(&ipu->tasklet);
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun 	ichan->status = IPU_CHANNEL_INITIALIZED;
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 	return 0;
1462*4882a593Smuzhiyun }
1463*4882a593Smuzhiyun 
idmac_terminate_all(struct dma_chan * chan)1464*4882a593Smuzhiyun static int idmac_terminate_all(struct dma_chan *chan)
1465*4882a593Smuzhiyun {
1466*4882a593Smuzhiyun 	struct idmac_channel *ichan = to_idmac_chan(chan);
1467*4882a593Smuzhiyun 	int ret;
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun 	mutex_lock(&ichan->chan_mutex);
1470*4882a593Smuzhiyun 
1471*4882a593Smuzhiyun 	ret = __idmac_terminate_all(chan);
1472*4882a593Smuzhiyun 
1473*4882a593Smuzhiyun 	mutex_unlock(&ichan->chan_mutex);
1474*4882a593Smuzhiyun 
1475*4882a593Smuzhiyun 	return ret;
1476*4882a593Smuzhiyun }
1477*4882a593Smuzhiyun 
1478*4882a593Smuzhiyun #ifdef DEBUG
ic_sof_irq(int irq,void * dev_id)1479*4882a593Smuzhiyun static irqreturn_t ic_sof_irq(int irq, void *dev_id)
1480*4882a593Smuzhiyun {
1481*4882a593Smuzhiyun 	struct idmac_channel *ichan = dev_id;
1482*4882a593Smuzhiyun 	printk(KERN_DEBUG "Got SOF IRQ %d on Channel %d\n",
1483*4882a593Smuzhiyun 	       irq, ichan->dma_chan.chan_id);
1484*4882a593Smuzhiyun 	disable_irq_nosync(irq);
1485*4882a593Smuzhiyun 	return IRQ_HANDLED;
1486*4882a593Smuzhiyun }
1487*4882a593Smuzhiyun 
ic_eof_irq(int irq,void * dev_id)1488*4882a593Smuzhiyun static irqreturn_t ic_eof_irq(int irq, void *dev_id)
1489*4882a593Smuzhiyun {
1490*4882a593Smuzhiyun 	struct idmac_channel *ichan = dev_id;
1491*4882a593Smuzhiyun 	printk(KERN_DEBUG "Got EOF IRQ %d on Channel %d\n",
1492*4882a593Smuzhiyun 	       irq, ichan->dma_chan.chan_id);
1493*4882a593Smuzhiyun 	disable_irq_nosync(irq);
1494*4882a593Smuzhiyun 	return IRQ_HANDLED;
1495*4882a593Smuzhiyun }
1496*4882a593Smuzhiyun 
1497*4882a593Smuzhiyun static int ic_sof = -EINVAL, ic_eof = -EINVAL;
1498*4882a593Smuzhiyun #endif
1499*4882a593Smuzhiyun 
idmac_alloc_chan_resources(struct dma_chan * chan)1500*4882a593Smuzhiyun static int idmac_alloc_chan_resources(struct dma_chan *chan)
1501*4882a593Smuzhiyun {
1502*4882a593Smuzhiyun 	struct idmac_channel *ichan = to_idmac_chan(chan);
1503*4882a593Smuzhiyun 	struct idmac *idmac = to_idmac(chan->device);
1504*4882a593Smuzhiyun 	int ret;
1505*4882a593Smuzhiyun 
1506*4882a593Smuzhiyun 	/* dmaengine.c now guarantees to only offer free channels */
1507*4882a593Smuzhiyun 	BUG_ON(chan->client_count > 1);
1508*4882a593Smuzhiyun 	WARN_ON(ichan->status != IPU_CHANNEL_FREE);
1509*4882a593Smuzhiyun 
1510*4882a593Smuzhiyun 	dma_cookie_init(chan);
1511*4882a593Smuzhiyun 
1512*4882a593Smuzhiyun 	ret = ipu_irq_map(chan->chan_id);
1513*4882a593Smuzhiyun 	if (ret < 0)
1514*4882a593Smuzhiyun 		goto eimap;
1515*4882a593Smuzhiyun 
1516*4882a593Smuzhiyun 	ichan->eof_irq = ret;
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun 	/*
1519*4882a593Smuzhiyun 	 * Important to first disable the channel, because maybe someone
1520*4882a593Smuzhiyun 	 * used it before us, e.g., the bootloader
1521*4882a593Smuzhiyun 	 */
1522*4882a593Smuzhiyun 	ipu_disable_channel(idmac, ichan, true);
1523*4882a593Smuzhiyun 
1524*4882a593Smuzhiyun 	ret = ipu_init_channel(idmac, ichan);
1525*4882a593Smuzhiyun 	if (ret < 0)
1526*4882a593Smuzhiyun 		goto eichan;
1527*4882a593Smuzhiyun 
1528*4882a593Smuzhiyun 	ret = request_irq(ichan->eof_irq, idmac_interrupt, 0,
1529*4882a593Smuzhiyun 			  ichan->eof_name, ichan);
1530*4882a593Smuzhiyun 	if (ret < 0)
1531*4882a593Smuzhiyun 		goto erirq;
1532*4882a593Smuzhiyun 
1533*4882a593Smuzhiyun #ifdef DEBUG
1534*4882a593Smuzhiyun 	if (chan->chan_id == IDMAC_IC_7) {
1535*4882a593Smuzhiyun 		ic_sof = ipu_irq_map(69);
1536*4882a593Smuzhiyun 		if (ic_sof > 0) {
1537*4882a593Smuzhiyun 			ret = request_irq(ic_sof, ic_sof_irq, 0, "IC SOF", ichan);
1538*4882a593Smuzhiyun 			if (ret)
1539*4882a593Smuzhiyun 				dev_err(&chan->dev->device, "request irq failed for IC SOF");
1540*4882a593Smuzhiyun 		}
1541*4882a593Smuzhiyun 		ic_eof = ipu_irq_map(70);
1542*4882a593Smuzhiyun 		if (ic_eof > 0) {
1543*4882a593Smuzhiyun 			ret = request_irq(ic_eof, ic_eof_irq, 0, "IC EOF", ichan);
1544*4882a593Smuzhiyun 			if (ret)
1545*4882a593Smuzhiyun 				dev_err(&chan->dev->device, "request irq failed for IC EOF");
1546*4882a593Smuzhiyun 		}
1547*4882a593Smuzhiyun 	}
1548*4882a593Smuzhiyun #endif
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun 	ichan->status = IPU_CHANNEL_INITIALIZED;
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun 	dev_dbg(&chan->dev->device, "Found channel 0x%x, irq %d\n",
1553*4882a593Smuzhiyun 		chan->chan_id, ichan->eof_irq);
1554*4882a593Smuzhiyun 
1555*4882a593Smuzhiyun 	return ret;
1556*4882a593Smuzhiyun 
1557*4882a593Smuzhiyun erirq:
1558*4882a593Smuzhiyun 	ipu_uninit_channel(idmac, ichan);
1559*4882a593Smuzhiyun eichan:
1560*4882a593Smuzhiyun 	ipu_irq_unmap(chan->chan_id);
1561*4882a593Smuzhiyun eimap:
1562*4882a593Smuzhiyun 	return ret;
1563*4882a593Smuzhiyun }
1564*4882a593Smuzhiyun 
idmac_free_chan_resources(struct dma_chan * chan)1565*4882a593Smuzhiyun static void idmac_free_chan_resources(struct dma_chan *chan)
1566*4882a593Smuzhiyun {
1567*4882a593Smuzhiyun 	struct idmac_channel *ichan = to_idmac_chan(chan);
1568*4882a593Smuzhiyun 	struct idmac *idmac = to_idmac(chan->device);
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun 	mutex_lock(&ichan->chan_mutex);
1571*4882a593Smuzhiyun 
1572*4882a593Smuzhiyun 	__idmac_terminate_all(chan);
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun 	if (ichan->status > IPU_CHANNEL_FREE) {
1575*4882a593Smuzhiyun #ifdef DEBUG
1576*4882a593Smuzhiyun 		if (chan->chan_id == IDMAC_IC_7) {
1577*4882a593Smuzhiyun 			if (ic_sof > 0) {
1578*4882a593Smuzhiyun 				free_irq(ic_sof, ichan);
1579*4882a593Smuzhiyun 				ipu_irq_unmap(69);
1580*4882a593Smuzhiyun 				ic_sof = -EINVAL;
1581*4882a593Smuzhiyun 			}
1582*4882a593Smuzhiyun 			if (ic_eof > 0) {
1583*4882a593Smuzhiyun 				free_irq(ic_eof, ichan);
1584*4882a593Smuzhiyun 				ipu_irq_unmap(70);
1585*4882a593Smuzhiyun 				ic_eof = -EINVAL;
1586*4882a593Smuzhiyun 			}
1587*4882a593Smuzhiyun 		}
1588*4882a593Smuzhiyun #endif
1589*4882a593Smuzhiyun 		free_irq(ichan->eof_irq, ichan);
1590*4882a593Smuzhiyun 		ipu_irq_unmap(chan->chan_id);
1591*4882a593Smuzhiyun 	}
1592*4882a593Smuzhiyun 
1593*4882a593Smuzhiyun 	ichan->status = IPU_CHANNEL_FREE;
1594*4882a593Smuzhiyun 
1595*4882a593Smuzhiyun 	ipu_uninit_channel(idmac, ichan);
1596*4882a593Smuzhiyun 
1597*4882a593Smuzhiyun 	mutex_unlock(&ichan->chan_mutex);
1598*4882a593Smuzhiyun 
1599*4882a593Smuzhiyun 	tasklet_schedule(&to_ipu(idmac)->tasklet);
1600*4882a593Smuzhiyun }
1601*4882a593Smuzhiyun 
idmac_tx_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * txstate)1602*4882a593Smuzhiyun static enum dma_status idmac_tx_status(struct dma_chan *chan,
1603*4882a593Smuzhiyun 		       dma_cookie_t cookie, struct dma_tx_state *txstate)
1604*4882a593Smuzhiyun {
1605*4882a593Smuzhiyun 	return dma_cookie_status(chan, cookie, txstate);
1606*4882a593Smuzhiyun }
1607*4882a593Smuzhiyun 
ipu_idmac_init(struct ipu * ipu)1608*4882a593Smuzhiyun static int __init ipu_idmac_init(struct ipu *ipu)
1609*4882a593Smuzhiyun {
1610*4882a593Smuzhiyun 	struct idmac *idmac = &ipu->idmac;
1611*4882a593Smuzhiyun 	struct dma_device *dma = &idmac->dma;
1612*4882a593Smuzhiyun 	int i;
1613*4882a593Smuzhiyun 
1614*4882a593Smuzhiyun 	dma_cap_set(DMA_SLAVE, dma->cap_mask);
1615*4882a593Smuzhiyun 	dma_cap_set(DMA_PRIVATE, dma->cap_mask);
1616*4882a593Smuzhiyun 
1617*4882a593Smuzhiyun 	/* Compulsory common fields */
1618*4882a593Smuzhiyun 	dma->dev				= ipu->dev;
1619*4882a593Smuzhiyun 	dma->device_alloc_chan_resources	= idmac_alloc_chan_resources;
1620*4882a593Smuzhiyun 	dma->device_free_chan_resources		= idmac_free_chan_resources;
1621*4882a593Smuzhiyun 	dma->device_tx_status			= idmac_tx_status;
1622*4882a593Smuzhiyun 	dma->device_issue_pending		= idmac_issue_pending;
1623*4882a593Smuzhiyun 
1624*4882a593Smuzhiyun 	/* Compulsory for DMA_SLAVE fields */
1625*4882a593Smuzhiyun 	dma->device_prep_slave_sg		= idmac_prep_slave_sg;
1626*4882a593Smuzhiyun 	dma->device_pause			= idmac_pause;
1627*4882a593Smuzhiyun 	dma->device_terminate_all		= idmac_terminate_all;
1628*4882a593Smuzhiyun 
1629*4882a593Smuzhiyun 	INIT_LIST_HEAD(&dma->channels);
1630*4882a593Smuzhiyun 	for (i = 0; i < IPU_CHANNELS_NUM; i++) {
1631*4882a593Smuzhiyun 		struct idmac_channel *ichan = ipu->channel + i;
1632*4882a593Smuzhiyun 		struct dma_chan *dma_chan = &ichan->dma_chan;
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun 		spin_lock_init(&ichan->lock);
1635*4882a593Smuzhiyun 		mutex_init(&ichan->chan_mutex);
1636*4882a593Smuzhiyun 
1637*4882a593Smuzhiyun 		ichan->status		= IPU_CHANNEL_FREE;
1638*4882a593Smuzhiyun 		ichan->sec_chan_en	= false;
1639*4882a593Smuzhiyun 		snprintf(ichan->eof_name, sizeof(ichan->eof_name), "IDMAC EOF %d", i);
1640*4882a593Smuzhiyun 
1641*4882a593Smuzhiyun 		dma_chan->device	= &idmac->dma;
1642*4882a593Smuzhiyun 		dma_cookie_init(dma_chan);
1643*4882a593Smuzhiyun 		dma_chan->chan_id	= i;
1644*4882a593Smuzhiyun 		list_add_tail(&dma_chan->device_node, &dma->channels);
1645*4882a593Smuzhiyun 	}
1646*4882a593Smuzhiyun 
1647*4882a593Smuzhiyun 	idmac_write_icreg(ipu, 0x00000070, IDMAC_CONF);
1648*4882a593Smuzhiyun 
1649*4882a593Smuzhiyun 	return dma_async_device_register(&idmac->dma);
1650*4882a593Smuzhiyun }
1651*4882a593Smuzhiyun 
ipu_idmac_exit(struct ipu * ipu)1652*4882a593Smuzhiyun static void ipu_idmac_exit(struct ipu *ipu)
1653*4882a593Smuzhiyun {
1654*4882a593Smuzhiyun 	int i;
1655*4882a593Smuzhiyun 	struct idmac *idmac = &ipu->idmac;
1656*4882a593Smuzhiyun 
1657*4882a593Smuzhiyun 	for (i = 0; i < IPU_CHANNELS_NUM; i++) {
1658*4882a593Smuzhiyun 		struct idmac_channel *ichan = ipu->channel + i;
1659*4882a593Smuzhiyun 
1660*4882a593Smuzhiyun 		idmac_terminate_all(&ichan->dma_chan);
1661*4882a593Smuzhiyun 	}
1662*4882a593Smuzhiyun 
1663*4882a593Smuzhiyun 	dma_async_device_unregister(&idmac->dma);
1664*4882a593Smuzhiyun }
1665*4882a593Smuzhiyun 
1666*4882a593Smuzhiyun /*****************************************************************************
1667*4882a593Smuzhiyun  * IPU common probe / remove
1668*4882a593Smuzhiyun  */
1669*4882a593Smuzhiyun 
ipu_probe(struct platform_device * pdev)1670*4882a593Smuzhiyun static int __init ipu_probe(struct platform_device *pdev)
1671*4882a593Smuzhiyun {
1672*4882a593Smuzhiyun 	struct resource *mem_ipu, *mem_ic;
1673*4882a593Smuzhiyun 	int ret;
1674*4882a593Smuzhiyun 
1675*4882a593Smuzhiyun 	spin_lock_init(&ipu_data.lock);
1676*4882a593Smuzhiyun 
1677*4882a593Smuzhiyun 	mem_ipu	= platform_get_resource(pdev, IORESOURCE_MEM, 0);
1678*4882a593Smuzhiyun 	mem_ic	= platform_get_resource(pdev, IORESOURCE_MEM, 1);
1679*4882a593Smuzhiyun 	if (!mem_ipu || !mem_ic)
1680*4882a593Smuzhiyun 		return -EINVAL;
1681*4882a593Smuzhiyun 
1682*4882a593Smuzhiyun 	ipu_data.dev = &pdev->dev;
1683*4882a593Smuzhiyun 
1684*4882a593Smuzhiyun 	platform_set_drvdata(pdev, &ipu_data);
1685*4882a593Smuzhiyun 
1686*4882a593Smuzhiyun 	ret = platform_get_irq(pdev, 0);
1687*4882a593Smuzhiyun 	if (ret < 0)
1688*4882a593Smuzhiyun 		goto err_noirq;
1689*4882a593Smuzhiyun 
1690*4882a593Smuzhiyun 	ipu_data.irq_fn = ret;
1691*4882a593Smuzhiyun 	ret = platform_get_irq(pdev, 1);
1692*4882a593Smuzhiyun 	if (ret < 0)
1693*4882a593Smuzhiyun 		goto err_noirq;
1694*4882a593Smuzhiyun 
1695*4882a593Smuzhiyun 	ipu_data.irq_err = ret;
1696*4882a593Smuzhiyun 
1697*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "fn irq %u, err irq %u\n",
1698*4882a593Smuzhiyun 		ipu_data.irq_fn, ipu_data.irq_err);
1699*4882a593Smuzhiyun 
1700*4882a593Smuzhiyun 	/* Remap IPU common registers */
1701*4882a593Smuzhiyun 	ipu_data.reg_ipu = ioremap(mem_ipu->start, resource_size(mem_ipu));
1702*4882a593Smuzhiyun 	if (!ipu_data.reg_ipu) {
1703*4882a593Smuzhiyun 		ret = -ENOMEM;
1704*4882a593Smuzhiyun 		goto err_ioremap_ipu;
1705*4882a593Smuzhiyun 	}
1706*4882a593Smuzhiyun 
1707*4882a593Smuzhiyun 	/* Remap Image Converter and Image DMA Controller registers */
1708*4882a593Smuzhiyun 	ipu_data.reg_ic = ioremap(mem_ic->start, resource_size(mem_ic));
1709*4882a593Smuzhiyun 	if (!ipu_data.reg_ic) {
1710*4882a593Smuzhiyun 		ret = -ENOMEM;
1711*4882a593Smuzhiyun 		goto err_ioremap_ic;
1712*4882a593Smuzhiyun 	}
1713*4882a593Smuzhiyun 
1714*4882a593Smuzhiyun 	/* Get IPU clock */
1715*4882a593Smuzhiyun 	ipu_data.ipu_clk = clk_get(&pdev->dev, NULL);
1716*4882a593Smuzhiyun 	if (IS_ERR(ipu_data.ipu_clk)) {
1717*4882a593Smuzhiyun 		ret = PTR_ERR(ipu_data.ipu_clk);
1718*4882a593Smuzhiyun 		goto err_clk_get;
1719*4882a593Smuzhiyun 	}
1720*4882a593Smuzhiyun 
1721*4882a593Smuzhiyun 	/* Make sure IPU HSP clock is running */
1722*4882a593Smuzhiyun 	clk_prepare_enable(ipu_data.ipu_clk);
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun 	/* Disable all interrupts */
1725*4882a593Smuzhiyun 	idmac_write_ipureg(&ipu_data, 0, IPU_INT_CTRL_1);
1726*4882a593Smuzhiyun 	idmac_write_ipureg(&ipu_data, 0, IPU_INT_CTRL_2);
1727*4882a593Smuzhiyun 	idmac_write_ipureg(&ipu_data, 0, IPU_INT_CTRL_3);
1728*4882a593Smuzhiyun 	idmac_write_ipureg(&ipu_data, 0, IPU_INT_CTRL_4);
1729*4882a593Smuzhiyun 	idmac_write_ipureg(&ipu_data, 0, IPU_INT_CTRL_5);
1730*4882a593Smuzhiyun 
1731*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "%s @ 0x%08lx, fn irq %u, err irq %u\n", pdev->name,
1732*4882a593Smuzhiyun 		(unsigned long)mem_ipu->start, ipu_data.irq_fn, ipu_data.irq_err);
1733*4882a593Smuzhiyun 
1734*4882a593Smuzhiyun 	ret = ipu_irq_attach_irq(&ipu_data, pdev);
1735*4882a593Smuzhiyun 	if (ret < 0)
1736*4882a593Smuzhiyun 		goto err_attach_irq;
1737*4882a593Smuzhiyun 
1738*4882a593Smuzhiyun 	/* Initialize DMA engine */
1739*4882a593Smuzhiyun 	ret = ipu_idmac_init(&ipu_data);
1740*4882a593Smuzhiyun 	if (ret < 0)
1741*4882a593Smuzhiyun 		goto err_idmac_init;
1742*4882a593Smuzhiyun 
1743*4882a593Smuzhiyun 	tasklet_setup(&ipu_data.tasklet, ipu_gc_tasklet);
1744*4882a593Smuzhiyun 
1745*4882a593Smuzhiyun 	ipu_data.dev = &pdev->dev;
1746*4882a593Smuzhiyun 
1747*4882a593Smuzhiyun 	dev_dbg(ipu_data.dev, "IPU initialized\n");
1748*4882a593Smuzhiyun 
1749*4882a593Smuzhiyun 	return 0;
1750*4882a593Smuzhiyun 
1751*4882a593Smuzhiyun err_idmac_init:
1752*4882a593Smuzhiyun err_attach_irq:
1753*4882a593Smuzhiyun 	ipu_irq_detach_irq(&ipu_data, pdev);
1754*4882a593Smuzhiyun 	clk_disable_unprepare(ipu_data.ipu_clk);
1755*4882a593Smuzhiyun 	clk_put(ipu_data.ipu_clk);
1756*4882a593Smuzhiyun err_clk_get:
1757*4882a593Smuzhiyun 	iounmap(ipu_data.reg_ic);
1758*4882a593Smuzhiyun err_ioremap_ic:
1759*4882a593Smuzhiyun 	iounmap(ipu_data.reg_ipu);
1760*4882a593Smuzhiyun err_ioremap_ipu:
1761*4882a593Smuzhiyun err_noirq:
1762*4882a593Smuzhiyun 	dev_err(&pdev->dev, "Failed to probe IPU: %d\n", ret);
1763*4882a593Smuzhiyun 	return ret;
1764*4882a593Smuzhiyun }
1765*4882a593Smuzhiyun 
ipu_remove(struct platform_device * pdev)1766*4882a593Smuzhiyun static int ipu_remove(struct platform_device *pdev)
1767*4882a593Smuzhiyun {
1768*4882a593Smuzhiyun 	struct ipu *ipu = platform_get_drvdata(pdev);
1769*4882a593Smuzhiyun 
1770*4882a593Smuzhiyun 	ipu_idmac_exit(ipu);
1771*4882a593Smuzhiyun 	ipu_irq_detach_irq(ipu, pdev);
1772*4882a593Smuzhiyun 	clk_disable_unprepare(ipu->ipu_clk);
1773*4882a593Smuzhiyun 	clk_put(ipu->ipu_clk);
1774*4882a593Smuzhiyun 	iounmap(ipu->reg_ic);
1775*4882a593Smuzhiyun 	iounmap(ipu->reg_ipu);
1776*4882a593Smuzhiyun 	tasklet_kill(&ipu->tasklet);
1777*4882a593Smuzhiyun 
1778*4882a593Smuzhiyun 	return 0;
1779*4882a593Smuzhiyun }
1780*4882a593Smuzhiyun 
1781*4882a593Smuzhiyun /*
1782*4882a593Smuzhiyun  * We need two MEM resources - with IPU-common and Image Converter registers,
1783*4882a593Smuzhiyun  * including PF_CONF and IDMAC_* registers, and two IRQs - function and error
1784*4882a593Smuzhiyun  */
1785*4882a593Smuzhiyun static struct platform_driver ipu_platform_driver = {
1786*4882a593Smuzhiyun 	.driver = {
1787*4882a593Smuzhiyun 		.name	= "ipu-core",
1788*4882a593Smuzhiyun 	},
1789*4882a593Smuzhiyun 	.remove		= ipu_remove,
1790*4882a593Smuzhiyun };
1791*4882a593Smuzhiyun 
ipu_init(void)1792*4882a593Smuzhiyun static int __init ipu_init(void)
1793*4882a593Smuzhiyun {
1794*4882a593Smuzhiyun 	return platform_driver_probe(&ipu_platform_driver, ipu_probe);
1795*4882a593Smuzhiyun }
1796*4882a593Smuzhiyun subsys_initcall(ipu_init);
1797*4882a593Smuzhiyun 
1798*4882a593Smuzhiyun MODULE_DESCRIPTION("IPU core driver");
1799*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1800*4882a593Smuzhiyun MODULE_AUTHOR("Guennadi Liakhovetski <lg@denx.de>");
1801*4882a593Smuzhiyun MODULE_ALIAS("platform:ipu-core");
1802