1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright © 2006, Intel Corporation.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun #ifndef _ADMA_H
6*4882a593Smuzhiyun #define _ADMA_H
7*4882a593Smuzhiyun #include <linux/types.h>
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/platform_data/dma-iop32x.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun /* Memory copy units */
12*4882a593Smuzhiyun #define DMA_CCR(chan) (chan->mmr_base + 0x0)
13*4882a593Smuzhiyun #define DMA_CSR(chan) (chan->mmr_base + 0x4)
14*4882a593Smuzhiyun #define DMA_DAR(chan) (chan->mmr_base + 0xc)
15*4882a593Smuzhiyun #define DMA_NDAR(chan) (chan->mmr_base + 0x10)
16*4882a593Smuzhiyun #define DMA_PADR(chan) (chan->mmr_base + 0x14)
17*4882a593Smuzhiyun #define DMA_PUADR(chan) (chan->mmr_base + 0x18)
18*4882a593Smuzhiyun #define DMA_LADR(chan) (chan->mmr_base + 0x1c)
19*4882a593Smuzhiyun #define DMA_BCR(chan) (chan->mmr_base + 0x20)
20*4882a593Smuzhiyun #define DMA_DCR(chan) (chan->mmr_base + 0x24)
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun /* Application accelerator unit */
23*4882a593Smuzhiyun #define AAU_ACR(chan) (chan->mmr_base + 0x0)
24*4882a593Smuzhiyun #define AAU_ASR(chan) (chan->mmr_base + 0x4)
25*4882a593Smuzhiyun #define AAU_ADAR(chan) (chan->mmr_base + 0x8)
26*4882a593Smuzhiyun #define AAU_ANDAR(chan) (chan->mmr_base + 0xc)
27*4882a593Smuzhiyun #define AAU_SAR(src, chan) (chan->mmr_base + (0x10 + ((src) << 2)))
28*4882a593Smuzhiyun #define AAU_DAR(chan) (chan->mmr_base + 0x20)
29*4882a593Smuzhiyun #define AAU_ABCR(chan) (chan->mmr_base + 0x24)
30*4882a593Smuzhiyun #define AAU_ADCR(chan) (chan->mmr_base + 0x28)
31*4882a593Smuzhiyun #define AAU_SAR_EDCR(src_edc) (chan->mmr_base + (0x02c + ((src_edc-4) << 2)))
32*4882a593Smuzhiyun #define AAU_EDCR0_IDX 8
33*4882a593Smuzhiyun #define AAU_EDCR1_IDX 17
34*4882a593Smuzhiyun #define AAU_EDCR2_IDX 26
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun struct iop3xx_aau_desc_ctrl {
37*4882a593Smuzhiyun unsigned int int_en:1;
38*4882a593Smuzhiyun unsigned int blk1_cmd_ctrl:3;
39*4882a593Smuzhiyun unsigned int blk2_cmd_ctrl:3;
40*4882a593Smuzhiyun unsigned int blk3_cmd_ctrl:3;
41*4882a593Smuzhiyun unsigned int blk4_cmd_ctrl:3;
42*4882a593Smuzhiyun unsigned int blk5_cmd_ctrl:3;
43*4882a593Smuzhiyun unsigned int blk6_cmd_ctrl:3;
44*4882a593Smuzhiyun unsigned int blk7_cmd_ctrl:3;
45*4882a593Smuzhiyun unsigned int blk8_cmd_ctrl:3;
46*4882a593Smuzhiyun unsigned int blk_ctrl:2;
47*4882a593Smuzhiyun unsigned int dual_xor_en:1;
48*4882a593Smuzhiyun unsigned int tx_complete:1;
49*4882a593Smuzhiyun unsigned int zero_result_err:1;
50*4882a593Smuzhiyun unsigned int zero_result_en:1;
51*4882a593Smuzhiyun unsigned int dest_write_en:1;
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun struct iop3xx_aau_e_desc_ctrl {
55*4882a593Smuzhiyun unsigned int reserved:1;
56*4882a593Smuzhiyun unsigned int blk1_cmd_ctrl:3;
57*4882a593Smuzhiyun unsigned int blk2_cmd_ctrl:3;
58*4882a593Smuzhiyun unsigned int blk3_cmd_ctrl:3;
59*4882a593Smuzhiyun unsigned int blk4_cmd_ctrl:3;
60*4882a593Smuzhiyun unsigned int blk5_cmd_ctrl:3;
61*4882a593Smuzhiyun unsigned int blk6_cmd_ctrl:3;
62*4882a593Smuzhiyun unsigned int blk7_cmd_ctrl:3;
63*4882a593Smuzhiyun unsigned int blk8_cmd_ctrl:3;
64*4882a593Smuzhiyun unsigned int reserved2:7;
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun struct iop3xx_dma_desc_ctrl {
68*4882a593Smuzhiyun unsigned int pci_transaction:4;
69*4882a593Smuzhiyun unsigned int int_en:1;
70*4882a593Smuzhiyun unsigned int dac_cycle_en:1;
71*4882a593Smuzhiyun unsigned int mem_to_mem_en:1;
72*4882a593Smuzhiyun unsigned int crc_data_tx_en:1;
73*4882a593Smuzhiyun unsigned int crc_gen_en:1;
74*4882a593Smuzhiyun unsigned int crc_seed_dis:1;
75*4882a593Smuzhiyun unsigned int reserved:21;
76*4882a593Smuzhiyun unsigned int crc_tx_complete:1;
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun struct iop3xx_desc_dma {
80*4882a593Smuzhiyun u32 next_desc;
81*4882a593Smuzhiyun union {
82*4882a593Smuzhiyun u32 pci_src_addr;
83*4882a593Smuzhiyun u32 pci_dest_addr;
84*4882a593Smuzhiyun u32 src_addr;
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun union {
87*4882a593Smuzhiyun u32 upper_pci_src_addr;
88*4882a593Smuzhiyun u32 upper_pci_dest_addr;
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun union {
91*4882a593Smuzhiyun u32 local_pci_src_addr;
92*4882a593Smuzhiyun u32 local_pci_dest_addr;
93*4882a593Smuzhiyun u32 dest_addr;
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun u32 byte_count;
96*4882a593Smuzhiyun union {
97*4882a593Smuzhiyun u32 desc_ctrl;
98*4882a593Smuzhiyun struct iop3xx_dma_desc_ctrl desc_ctrl_field;
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun u32 crc_addr;
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun struct iop3xx_desc_aau {
104*4882a593Smuzhiyun u32 next_desc;
105*4882a593Smuzhiyun u32 src[4];
106*4882a593Smuzhiyun u32 dest_addr;
107*4882a593Smuzhiyun u32 byte_count;
108*4882a593Smuzhiyun union {
109*4882a593Smuzhiyun u32 desc_ctrl;
110*4882a593Smuzhiyun struct iop3xx_aau_desc_ctrl desc_ctrl_field;
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun union {
113*4882a593Smuzhiyun u32 src_addr;
114*4882a593Smuzhiyun u32 e_desc_ctrl;
115*4882a593Smuzhiyun struct iop3xx_aau_e_desc_ctrl e_desc_ctrl_field;
116*4882a593Smuzhiyun } src_edc[31];
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun struct iop3xx_aau_gfmr {
120*4882a593Smuzhiyun unsigned int gfmr1:8;
121*4882a593Smuzhiyun unsigned int gfmr2:8;
122*4882a593Smuzhiyun unsigned int gfmr3:8;
123*4882a593Smuzhiyun unsigned int gfmr4:8;
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun struct iop3xx_desc_pq_xor {
127*4882a593Smuzhiyun u32 next_desc;
128*4882a593Smuzhiyun u32 src[3];
129*4882a593Smuzhiyun union {
130*4882a593Smuzhiyun u32 data_mult1;
131*4882a593Smuzhiyun struct iop3xx_aau_gfmr data_mult1_field;
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun u32 dest_addr;
134*4882a593Smuzhiyun u32 byte_count;
135*4882a593Smuzhiyun union {
136*4882a593Smuzhiyun u32 desc_ctrl;
137*4882a593Smuzhiyun struct iop3xx_aau_desc_ctrl desc_ctrl_field;
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun union {
140*4882a593Smuzhiyun u32 src_addr;
141*4882a593Smuzhiyun u32 e_desc_ctrl;
142*4882a593Smuzhiyun struct iop3xx_aau_e_desc_ctrl e_desc_ctrl_field;
143*4882a593Smuzhiyun u32 data_multiplier;
144*4882a593Smuzhiyun struct iop3xx_aau_gfmr data_mult_field;
145*4882a593Smuzhiyun u32 reserved;
146*4882a593Smuzhiyun } src_edc_gfmr[19];
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun struct iop3xx_desc_dual_xor {
150*4882a593Smuzhiyun u32 next_desc;
151*4882a593Smuzhiyun u32 src0_addr;
152*4882a593Smuzhiyun u32 src1_addr;
153*4882a593Smuzhiyun u32 h_src_addr;
154*4882a593Smuzhiyun u32 d_src_addr;
155*4882a593Smuzhiyun u32 h_dest_addr;
156*4882a593Smuzhiyun u32 byte_count;
157*4882a593Smuzhiyun union {
158*4882a593Smuzhiyun u32 desc_ctrl;
159*4882a593Smuzhiyun struct iop3xx_aau_desc_ctrl desc_ctrl_field;
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun u32 d_dest_addr;
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun union iop3xx_desc {
165*4882a593Smuzhiyun struct iop3xx_desc_aau *aau;
166*4882a593Smuzhiyun struct iop3xx_desc_dma *dma;
167*4882a593Smuzhiyun struct iop3xx_desc_pq_xor *pq_xor;
168*4882a593Smuzhiyun struct iop3xx_desc_dual_xor *dual_xor;
169*4882a593Smuzhiyun void *ptr;
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /* No support for p+q operations */
173*4882a593Smuzhiyun static inline int
iop_chan_pq_slot_count(size_t len,int src_cnt,int * slots_per_op)174*4882a593Smuzhiyun iop_chan_pq_slot_count(size_t len, int src_cnt, int *slots_per_op)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun BUG();
177*4882a593Smuzhiyun return 0;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun static inline void
iop_desc_init_pq(struct iop_adma_desc_slot * desc,int src_cnt,unsigned long flags)181*4882a593Smuzhiyun iop_desc_init_pq(struct iop_adma_desc_slot *desc, int src_cnt,
182*4882a593Smuzhiyun unsigned long flags)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun BUG();
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun static inline void
iop_desc_set_pq_addr(struct iop_adma_desc_slot * desc,dma_addr_t * addr)188*4882a593Smuzhiyun iop_desc_set_pq_addr(struct iop_adma_desc_slot *desc, dma_addr_t *addr)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun BUG();
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun static inline void
iop_desc_set_pq_src_addr(struct iop_adma_desc_slot * desc,int src_idx,dma_addr_t addr,unsigned char coef)194*4882a593Smuzhiyun iop_desc_set_pq_src_addr(struct iop_adma_desc_slot *desc, int src_idx,
195*4882a593Smuzhiyun dma_addr_t addr, unsigned char coef)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun BUG();
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun static inline int
iop_chan_pq_zero_sum_slot_count(size_t len,int src_cnt,int * slots_per_op)201*4882a593Smuzhiyun iop_chan_pq_zero_sum_slot_count(size_t len, int src_cnt, int *slots_per_op)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun BUG();
204*4882a593Smuzhiyun return 0;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun static inline void
iop_desc_init_pq_zero_sum(struct iop_adma_desc_slot * desc,int src_cnt,unsigned long flags)208*4882a593Smuzhiyun iop_desc_init_pq_zero_sum(struct iop_adma_desc_slot *desc, int src_cnt,
209*4882a593Smuzhiyun unsigned long flags)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun BUG();
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun static inline void
iop_desc_set_pq_zero_sum_byte_count(struct iop_adma_desc_slot * desc,u32 len)215*4882a593Smuzhiyun iop_desc_set_pq_zero_sum_byte_count(struct iop_adma_desc_slot *desc, u32 len)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun BUG();
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun #define iop_desc_set_pq_zero_sum_src_addr iop_desc_set_pq_src_addr
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun static inline void
iop_desc_set_pq_zero_sum_addr(struct iop_adma_desc_slot * desc,int pq_idx,dma_addr_t * src)223*4882a593Smuzhiyun iop_desc_set_pq_zero_sum_addr(struct iop_adma_desc_slot *desc, int pq_idx,
224*4882a593Smuzhiyun dma_addr_t *src)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun BUG();
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
iop_adma_get_max_xor(void)229*4882a593Smuzhiyun static inline int iop_adma_get_max_xor(void)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun return 32;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
iop_adma_get_max_pq(void)234*4882a593Smuzhiyun static inline int iop_adma_get_max_pq(void)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun BUG();
237*4882a593Smuzhiyun return 0;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
iop_chan_get_current_descriptor(struct iop_adma_chan * chan)240*4882a593Smuzhiyun static inline u32 iop_chan_get_current_descriptor(struct iop_adma_chan *chan)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun int id = chan->device->id;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun switch (id) {
245*4882a593Smuzhiyun case DMA0_ID:
246*4882a593Smuzhiyun case DMA1_ID:
247*4882a593Smuzhiyun return __raw_readl(DMA_DAR(chan));
248*4882a593Smuzhiyun case AAU_ID:
249*4882a593Smuzhiyun return __raw_readl(AAU_ADAR(chan));
250*4882a593Smuzhiyun default:
251*4882a593Smuzhiyun BUG();
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun return 0;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
iop_chan_set_next_descriptor(struct iop_adma_chan * chan,u32 next_desc_addr)256*4882a593Smuzhiyun static inline void iop_chan_set_next_descriptor(struct iop_adma_chan *chan,
257*4882a593Smuzhiyun u32 next_desc_addr)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun int id = chan->device->id;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun switch (id) {
262*4882a593Smuzhiyun case DMA0_ID:
263*4882a593Smuzhiyun case DMA1_ID:
264*4882a593Smuzhiyun __raw_writel(next_desc_addr, DMA_NDAR(chan));
265*4882a593Smuzhiyun break;
266*4882a593Smuzhiyun case AAU_ID:
267*4882a593Smuzhiyun __raw_writel(next_desc_addr, AAU_ANDAR(chan));
268*4882a593Smuzhiyun break;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun #define IOP_ADMA_STATUS_BUSY (1 << 10)
274*4882a593Smuzhiyun #define IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT (1024)
275*4882a593Smuzhiyun #define IOP_ADMA_XOR_MAX_BYTE_COUNT (16 * 1024 * 1024)
276*4882a593Smuzhiyun #define IOP_ADMA_MAX_BYTE_COUNT (16 * 1024 * 1024)
277*4882a593Smuzhiyun
iop_chan_is_busy(struct iop_adma_chan * chan)278*4882a593Smuzhiyun static inline int iop_chan_is_busy(struct iop_adma_chan *chan)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun u32 status = __raw_readl(DMA_CSR(chan));
281*4882a593Smuzhiyun return (status & IOP_ADMA_STATUS_BUSY) ? 1 : 0;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
iop_desc_is_aligned(struct iop_adma_desc_slot * desc,int num_slots)284*4882a593Smuzhiyun static inline int iop_desc_is_aligned(struct iop_adma_desc_slot *desc,
285*4882a593Smuzhiyun int num_slots)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun /* num_slots will only ever be 1, 2, 4, or 8 */
288*4882a593Smuzhiyun return (desc->idx & (num_slots - 1)) ? 0 : 1;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun /* to do: support large (i.e. > hw max) buffer sizes */
iop_chan_memcpy_slot_count(size_t len,int * slots_per_op)292*4882a593Smuzhiyun static inline int iop_chan_memcpy_slot_count(size_t len, int *slots_per_op)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun *slots_per_op = 1;
295*4882a593Smuzhiyun return 1;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun /* to do: support large (i.e. > hw max) buffer sizes */
iop_chan_memset_slot_count(size_t len,int * slots_per_op)299*4882a593Smuzhiyun static inline int iop_chan_memset_slot_count(size_t len, int *slots_per_op)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun *slots_per_op = 1;
302*4882a593Smuzhiyun return 1;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
iop3xx_aau_xor_slot_count(size_t len,int src_cnt,int * slots_per_op)305*4882a593Smuzhiyun static inline int iop3xx_aau_xor_slot_count(size_t len, int src_cnt,
306*4882a593Smuzhiyun int *slots_per_op)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun static const char slot_count_table[] = {
309*4882a593Smuzhiyun 1, 1, 1, 1, /* 01 - 04 */
310*4882a593Smuzhiyun 2, 2, 2, 2, /* 05 - 08 */
311*4882a593Smuzhiyun 4, 4, 4, 4, /* 09 - 12 */
312*4882a593Smuzhiyun 4, 4, 4, 4, /* 13 - 16 */
313*4882a593Smuzhiyun 8, 8, 8, 8, /* 17 - 20 */
314*4882a593Smuzhiyun 8, 8, 8, 8, /* 21 - 24 */
315*4882a593Smuzhiyun 8, 8, 8, 8, /* 25 - 28 */
316*4882a593Smuzhiyun 8, 8, 8, 8, /* 29 - 32 */
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun *slots_per_op = slot_count_table[src_cnt - 1];
319*4882a593Smuzhiyun return *slots_per_op;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun static inline int
iop_chan_interrupt_slot_count(int * slots_per_op,struct iop_adma_chan * chan)323*4882a593Smuzhiyun iop_chan_interrupt_slot_count(int *slots_per_op, struct iop_adma_chan *chan)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun switch (chan->device->id) {
326*4882a593Smuzhiyun case DMA0_ID:
327*4882a593Smuzhiyun case DMA1_ID:
328*4882a593Smuzhiyun return iop_chan_memcpy_slot_count(0, slots_per_op);
329*4882a593Smuzhiyun case AAU_ID:
330*4882a593Smuzhiyun return iop3xx_aau_xor_slot_count(0, 2, slots_per_op);
331*4882a593Smuzhiyun default:
332*4882a593Smuzhiyun BUG();
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun return 0;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
iop_chan_xor_slot_count(size_t len,int src_cnt,int * slots_per_op)337*4882a593Smuzhiyun static inline int iop_chan_xor_slot_count(size_t len, int src_cnt,
338*4882a593Smuzhiyun int *slots_per_op)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun int slot_cnt = iop3xx_aau_xor_slot_count(len, src_cnt, slots_per_op);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun if (len <= IOP_ADMA_XOR_MAX_BYTE_COUNT)
343*4882a593Smuzhiyun return slot_cnt;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun len -= IOP_ADMA_XOR_MAX_BYTE_COUNT;
346*4882a593Smuzhiyun while (len > IOP_ADMA_XOR_MAX_BYTE_COUNT) {
347*4882a593Smuzhiyun len -= IOP_ADMA_XOR_MAX_BYTE_COUNT;
348*4882a593Smuzhiyun slot_cnt += *slots_per_op;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun slot_cnt += *slots_per_op;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun return slot_cnt;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun /* zero sum on iop3xx is limited to 1k at a time so it requires multiple
357*4882a593Smuzhiyun * descriptors
358*4882a593Smuzhiyun */
iop_chan_zero_sum_slot_count(size_t len,int src_cnt,int * slots_per_op)359*4882a593Smuzhiyun static inline int iop_chan_zero_sum_slot_count(size_t len, int src_cnt,
360*4882a593Smuzhiyun int *slots_per_op)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun int slot_cnt = iop3xx_aau_xor_slot_count(len, src_cnt, slots_per_op);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun if (len <= IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT)
365*4882a593Smuzhiyun return slot_cnt;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun len -= IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT;
368*4882a593Smuzhiyun while (len > IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT) {
369*4882a593Smuzhiyun len -= IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT;
370*4882a593Smuzhiyun slot_cnt += *slots_per_op;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun slot_cnt += *slots_per_op;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun return slot_cnt;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
iop_desc_get_byte_count(struct iop_adma_desc_slot * desc,struct iop_adma_chan * chan)378*4882a593Smuzhiyun static inline u32 iop_desc_get_byte_count(struct iop_adma_desc_slot *desc,
379*4882a593Smuzhiyun struct iop_adma_chan *chan)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun union iop3xx_desc hw_desc = { .ptr = desc->hw_desc, };
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun switch (chan->device->id) {
384*4882a593Smuzhiyun case DMA0_ID:
385*4882a593Smuzhiyun case DMA1_ID:
386*4882a593Smuzhiyun return hw_desc.dma->byte_count;
387*4882a593Smuzhiyun case AAU_ID:
388*4882a593Smuzhiyun return hw_desc.aau->byte_count;
389*4882a593Smuzhiyun default:
390*4882a593Smuzhiyun BUG();
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun return 0;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun /* translate the src_idx to a descriptor word index */
__desc_idx(int src_idx)396*4882a593Smuzhiyun static inline int __desc_idx(int src_idx)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun static const int desc_idx_table[] = { 0, 0, 0, 0,
399*4882a593Smuzhiyun 0, 1, 2, 3,
400*4882a593Smuzhiyun 5, 6, 7, 8,
401*4882a593Smuzhiyun 9, 10, 11, 12,
402*4882a593Smuzhiyun 14, 15, 16, 17,
403*4882a593Smuzhiyun 18, 19, 20, 21,
404*4882a593Smuzhiyun 23, 24, 25, 26,
405*4882a593Smuzhiyun 27, 28, 29, 30,
406*4882a593Smuzhiyun };
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun return desc_idx_table[src_idx];
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
iop_desc_get_src_addr(struct iop_adma_desc_slot * desc,struct iop_adma_chan * chan,int src_idx)411*4882a593Smuzhiyun static inline u32 iop_desc_get_src_addr(struct iop_adma_desc_slot *desc,
412*4882a593Smuzhiyun struct iop_adma_chan *chan,
413*4882a593Smuzhiyun int src_idx)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun union iop3xx_desc hw_desc = { .ptr = desc->hw_desc, };
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun switch (chan->device->id) {
418*4882a593Smuzhiyun case DMA0_ID:
419*4882a593Smuzhiyun case DMA1_ID:
420*4882a593Smuzhiyun return hw_desc.dma->src_addr;
421*4882a593Smuzhiyun case AAU_ID:
422*4882a593Smuzhiyun break;
423*4882a593Smuzhiyun default:
424*4882a593Smuzhiyun BUG();
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun if (src_idx < 4)
428*4882a593Smuzhiyun return hw_desc.aau->src[src_idx];
429*4882a593Smuzhiyun else
430*4882a593Smuzhiyun return hw_desc.aau->src_edc[__desc_idx(src_idx)].src_addr;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
iop3xx_aau_desc_set_src_addr(struct iop3xx_desc_aau * hw_desc,int src_idx,dma_addr_t addr)433*4882a593Smuzhiyun static inline void iop3xx_aau_desc_set_src_addr(struct iop3xx_desc_aau *hw_desc,
434*4882a593Smuzhiyun int src_idx, dma_addr_t addr)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun if (src_idx < 4)
437*4882a593Smuzhiyun hw_desc->src[src_idx] = addr;
438*4882a593Smuzhiyun else
439*4882a593Smuzhiyun hw_desc->src_edc[__desc_idx(src_idx)].src_addr = addr;
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun static inline void
iop_desc_init_memcpy(struct iop_adma_desc_slot * desc,unsigned long flags)443*4882a593Smuzhiyun iop_desc_init_memcpy(struct iop_adma_desc_slot *desc, unsigned long flags)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun struct iop3xx_desc_dma *hw_desc = desc->hw_desc;
446*4882a593Smuzhiyun union {
447*4882a593Smuzhiyun u32 value;
448*4882a593Smuzhiyun struct iop3xx_dma_desc_ctrl field;
449*4882a593Smuzhiyun } u_desc_ctrl;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun u_desc_ctrl.value = 0;
452*4882a593Smuzhiyun u_desc_ctrl.field.mem_to_mem_en = 1;
453*4882a593Smuzhiyun u_desc_ctrl.field.pci_transaction = 0xe; /* memory read block */
454*4882a593Smuzhiyun u_desc_ctrl.field.int_en = flags & DMA_PREP_INTERRUPT;
455*4882a593Smuzhiyun hw_desc->desc_ctrl = u_desc_ctrl.value;
456*4882a593Smuzhiyun hw_desc->upper_pci_src_addr = 0;
457*4882a593Smuzhiyun hw_desc->crc_addr = 0;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun static inline void
iop_desc_init_memset(struct iop_adma_desc_slot * desc,unsigned long flags)461*4882a593Smuzhiyun iop_desc_init_memset(struct iop_adma_desc_slot *desc, unsigned long flags)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun struct iop3xx_desc_aau *hw_desc = desc->hw_desc;
464*4882a593Smuzhiyun union {
465*4882a593Smuzhiyun u32 value;
466*4882a593Smuzhiyun struct iop3xx_aau_desc_ctrl field;
467*4882a593Smuzhiyun } u_desc_ctrl;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun u_desc_ctrl.value = 0;
470*4882a593Smuzhiyun u_desc_ctrl.field.blk1_cmd_ctrl = 0x2; /* memory block fill */
471*4882a593Smuzhiyun u_desc_ctrl.field.dest_write_en = 1;
472*4882a593Smuzhiyun u_desc_ctrl.field.int_en = flags & DMA_PREP_INTERRUPT;
473*4882a593Smuzhiyun hw_desc->desc_ctrl = u_desc_ctrl.value;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun static inline u32
iop3xx_desc_init_xor(struct iop3xx_desc_aau * hw_desc,int src_cnt,unsigned long flags)477*4882a593Smuzhiyun iop3xx_desc_init_xor(struct iop3xx_desc_aau *hw_desc, int src_cnt,
478*4882a593Smuzhiyun unsigned long flags)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun int i, shift;
481*4882a593Smuzhiyun u32 edcr;
482*4882a593Smuzhiyun union {
483*4882a593Smuzhiyun u32 value;
484*4882a593Smuzhiyun struct iop3xx_aau_desc_ctrl field;
485*4882a593Smuzhiyun } u_desc_ctrl;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun u_desc_ctrl.value = 0;
488*4882a593Smuzhiyun switch (src_cnt) {
489*4882a593Smuzhiyun case 25 ... 32:
490*4882a593Smuzhiyun u_desc_ctrl.field.blk_ctrl = 0x3; /* use EDCR[2:0] */
491*4882a593Smuzhiyun edcr = 0;
492*4882a593Smuzhiyun shift = 1;
493*4882a593Smuzhiyun for (i = 24; i < src_cnt; i++) {
494*4882a593Smuzhiyun edcr |= (1 << shift);
495*4882a593Smuzhiyun shift += 3;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun hw_desc->src_edc[AAU_EDCR2_IDX].e_desc_ctrl = edcr;
498*4882a593Smuzhiyun src_cnt = 24;
499*4882a593Smuzhiyun fallthrough;
500*4882a593Smuzhiyun case 17 ... 24:
501*4882a593Smuzhiyun if (!u_desc_ctrl.field.blk_ctrl) {
502*4882a593Smuzhiyun hw_desc->src_edc[AAU_EDCR2_IDX].e_desc_ctrl = 0;
503*4882a593Smuzhiyun u_desc_ctrl.field.blk_ctrl = 0x3; /* use EDCR[2:0] */
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun edcr = 0;
506*4882a593Smuzhiyun shift = 1;
507*4882a593Smuzhiyun for (i = 16; i < src_cnt; i++) {
508*4882a593Smuzhiyun edcr |= (1 << shift);
509*4882a593Smuzhiyun shift += 3;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun hw_desc->src_edc[AAU_EDCR1_IDX].e_desc_ctrl = edcr;
512*4882a593Smuzhiyun src_cnt = 16;
513*4882a593Smuzhiyun fallthrough;
514*4882a593Smuzhiyun case 9 ... 16:
515*4882a593Smuzhiyun if (!u_desc_ctrl.field.blk_ctrl)
516*4882a593Smuzhiyun u_desc_ctrl.field.blk_ctrl = 0x2; /* use EDCR0 */
517*4882a593Smuzhiyun edcr = 0;
518*4882a593Smuzhiyun shift = 1;
519*4882a593Smuzhiyun for (i = 8; i < src_cnt; i++) {
520*4882a593Smuzhiyun edcr |= (1 << shift);
521*4882a593Smuzhiyun shift += 3;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun hw_desc->src_edc[AAU_EDCR0_IDX].e_desc_ctrl = edcr;
524*4882a593Smuzhiyun src_cnt = 8;
525*4882a593Smuzhiyun fallthrough;
526*4882a593Smuzhiyun case 2 ... 8:
527*4882a593Smuzhiyun shift = 1;
528*4882a593Smuzhiyun for (i = 0; i < src_cnt; i++) {
529*4882a593Smuzhiyun u_desc_ctrl.value |= (1 << shift);
530*4882a593Smuzhiyun shift += 3;
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun if (!u_desc_ctrl.field.blk_ctrl && src_cnt > 4)
534*4882a593Smuzhiyun u_desc_ctrl.field.blk_ctrl = 0x1; /* use mini-desc */
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun u_desc_ctrl.field.dest_write_en = 1;
538*4882a593Smuzhiyun u_desc_ctrl.field.blk1_cmd_ctrl = 0x7; /* direct fill */
539*4882a593Smuzhiyun u_desc_ctrl.field.int_en = flags & DMA_PREP_INTERRUPT;
540*4882a593Smuzhiyun hw_desc->desc_ctrl = u_desc_ctrl.value;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun return u_desc_ctrl.value;
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun static inline void
iop_desc_init_xor(struct iop_adma_desc_slot * desc,int src_cnt,unsigned long flags)546*4882a593Smuzhiyun iop_desc_init_xor(struct iop_adma_desc_slot *desc, int src_cnt,
547*4882a593Smuzhiyun unsigned long flags)
548*4882a593Smuzhiyun {
549*4882a593Smuzhiyun iop3xx_desc_init_xor(desc->hw_desc, src_cnt, flags);
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun /* return the number of operations */
553*4882a593Smuzhiyun static inline int
iop_desc_init_zero_sum(struct iop_adma_desc_slot * desc,int src_cnt,unsigned long flags)554*4882a593Smuzhiyun iop_desc_init_zero_sum(struct iop_adma_desc_slot *desc, int src_cnt,
555*4882a593Smuzhiyun unsigned long flags)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun int slot_cnt = desc->slot_cnt, slots_per_op = desc->slots_per_op;
558*4882a593Smuzhiyun struct iop3xx_desc_aau *hw_desc, *prev_hw_desc, *iter;
559*4882a593Smuzhiyun union {
560*4882a593Smuzhiyun u32 value;
561*4882a593Smuzhiyun struct iop3xx_aau_desc_ctrl field;
562*4882a593Smuzhiyun } u_desc_ctrl;
563*4882a593Smuzhiyun int i, j;
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun hw_desc = desc->hw_desc;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun for (i = 0, j = 0; (slot_cnt -= slots_per_op) >= 0;
568*4882a593Smuzhiyun i += slots_per_op, j++) {
569*4882a593Smuzhiyun iter = iop_hw_desc_slot_idx(hw_desc, i);
570*4882a593Smuzhiyun u_desc_ctrl.value = iop3xx_desc_init_xor(iter, src_cnt, flags);
571*4882a593Smuzhiyun u_desc_ctrl.field.dest_write_en = 0;
572*4882a593Smuzhiyun u_desc_ctrl.field.zero_result_en = 1;
573*4882a593Smuzhiyun u_desc_ctrl.field.int_en = flags & DMA_PREP_INTERRUPT;
574*4882a593Smuzhiyun iter->desc_ctrl = u_desc_ctrl.value;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun /* for the subsequent descriptors preserve the store queue
577*4882a593Smuzhiyun * and chain them together
578*4882a593Smuzhiyun */
579*4882a593Smuzhiyun if (i) {
580*4882a593Smuzhiyun prev_hw_desc =
581*4882a593Smuzhiyun iop_hw_desc_slot_idx(hw_desc, i - slots_per_op);
582*4882a593Smuzhiyun prev_hw_desc->next_desc =
583*4882a593Smuzhiyun (u32) (desc->async_tx.phys + (i << 5));
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun return j;
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun static inline void
iop_desc_init_null_xor(struct iop_adma_desc_slot * desc,int src_cnt,unsigned long flags)591*4882a593Smuzhiyun iop_desc_init_null_xor(struct iop_adma_desc_slot *desc, int src_cnt,
592*4882a593Smuzhiyun unsigned long flags)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun struct iop3xx_desc_aau *hw_desc = desc->hw_desc;
595*4882a593Smuzhiyun union {
596*4882a593Smuzhiyun u32 value;
597*4882a593Smuzhiyun struct iop3xx_aau_desc_ctrl field;
598*4882a593Smuzhiyun } u_desc_ctrl;
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun u_desc_ctrl.value = 0;
601*4882a593Smuzhiyun switch (src_cnt) {
602*4882a593Smuzhiyun case 25 ... 32:
603*4882a593Smuzhiyun u_desc_ctrl.field.blk_ctrl = 0x3; /* use EDCR[2:0] */
604*4882a593Smuzhiyun hw_desc->src_edc[AAU_EDCR2_IDX].e_desc_ctrl = 0;
605*4882a593Smuzhiyun fallthrough;
606*4882a593Smuzhiyun case 17 ... 24:
607*4882a593Smuzhiyun if (!u_desc_ctrl.field.blk_ctrl) {
608*4882a593Smuzhiyun hw_desc->src_edc[AAU_EDCR2_IDX].e_desc_ctrl = 0;
609*4882a593Smuzhiyun u_desc_ctrl.field.blk_ctrl = 0x3; /* use EDCR[2:0] */
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun hw_desc->src_edc[AAU_EDCR1_IDX].e_desc_ctrl = 0;
612*4882a593Smuzhiyun fallthrough;
613*4882a593Smuzhiyun case 9 ... 16:
614*4882a593Smuzhiyun if (!u_desc_ctrl.field.blk_ctrl)
615*4882a593Smuzhiyun u_desc_ctrl.field.blk_ctrl = 0x2; /* use EDCR0 */
616*4882a593Smuzhiyun hw_desc->src_edc[AAU_EDCR0_IDX].e_desc_ctrl = 0;
617*4882a593Smuzhiyun fallthrough;
618*4882a593Smuzhiyun case 1 ... 8:
619*4882a593Smuzhiyun if (!u_desc_ctrl.field.blk_ctrl && src_cnt > 4)
620*4882a593Smuzhiyun u_desc_ctrl.field.blk_ctrl = 0x1; /* use mini-desc */
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun u_desc_ctrl.field.dest_write_en = 0;
624*4882a593Smuzhiyun u_desc_ctrl.field.int_en = flags & DMA_PREP_INTERRUPT;
625*4882a593Smuzhiyun hw_desc->desc_ctrl = u_desc_ctrl.value;
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun
iop_desc_set_byte_count(struct iop_adma_desc_slot * desc,struct iop_adma_chan * chan,u32 byte_count)628*4882a593Smuzhiyun static inline void iop_desc_set_byte_count(struct iop_adma_desc_slot *desc,
629*4882a593Smuzhiyun struct iop_adma_chan *chan,
630*4882a593Smuzhiyun u32 byte_count)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun union iop3xx_desc hw_desc = { .ptr = desc->hw_desc, };
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun switch (chan->device->id) {
635*4882a593Smuzhiyun case DMA0_ID:
636*4882a593Smuzhiyun case DMA1_ID:
637*4882a593Smuzhiyun hw_desc.dma->byte_count = byte_count;
638*4882a593Smuzhiyun break;
639*4882a593Smuzhiyun case AAU_ID:
640*4882a593Smuzhiyun hw_desc.aau->byte_count = byte_count;
641*4882a593Smuzhiyun break;
642*4882a593Smuzhiyun default:
643*4882a593Smuzhiyun BUG();
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun static inline void
iop_desc_init_interrupt(struct iop_adma_desc_slot * desc,struct iop_adma_chan * chan)648*4882a593Smuzhiyun iop_desc_init_interrupt(struct iop_adma_desc_slot *desc,
649*4882a593Smuzhiyun struct iop_adma_chan *chan)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun union iop3xx_desc hw_desc = { .ptr = desc->hw_desc, };
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun switch (chan->device->id) {
654*4882a593Smuzhiyun case DMA0_ID:
655*4882a593Smuzhiyun case DMA1_ID:
656*4882a593Smuzhiyun iop_desc_init_memcpy(desc, 1);
657*4882a593Smuzhiyun hw_desc.dma->byte_count = 0;
658*4882a593Smuzhiyun hw_desc.dma->dest_addr = 0;
659*4882a593Smuzhiyun hw_desc.dma->src_addr = 0;
660*4882a593Smuzhiyun break;
661*4882a593Smuzhiyun case AAU_ID:
662*4882a593Smuzhiyun iop_desc_init_null_xor(desc, 2, 1);
663*4882a593Smuzhiyun hw_desc.aau->byte_count = 0;
664*4882a593Smuzhiyun hw_desc.aau->dest_addr = 0;
665*4882a593Smuzhiyun hw_desc.aau->src[0] = 0;
666*4882a593Smuzhiyun hw_desc.aau->src[1] = 0;
667*4882a593Smuzhiyun break;
668*4882a593Smuzhiyun default:
669*4882a593Smuzhiyun BUG();
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun static inline void
iop_desc_set_zero_sum_byte_count(struct iop_adma_desc_slot * desc,u32 len)674*4882a593Smuzhiyun iop_desc_set_zero_sum_byte_count(struct iop_adma_desc_slot *desc, u32 len)
675*4882a593Smuzhiyun {
676*4882a593Smuzhiyun int slots_per_op = desc->slots_per_op;
677*4882a593Smuzhiyun struct iop3xx_desc_aau *hw_desc = desc->hw_desc, *iter;
678*4882a593Smuzhiyun int i = 0;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun if (len <= IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT) {
681*4882a593Smuzhiyun hw_desc->byte_count = len;
682*4882a593Smuzhiyun } else {
683*4882a593Smuzhiyun do {
684*4882a593Smuzhiyun iter = iop_hw_desc_slot_idx(hw_desc, i);
685*4882a593Smuzhiyun iter->byte_count = IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT;
686*4882a593Smuzhiyun len -= IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT;
687*4882a593Smuzhiyun i += slots_per_op;
688*4882a593Smuzhiyun } while (len > IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT);
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun iter = iop_hw_desc_slot_idx(hw_desc, i);
691*4882a593Smuzhiyun iter->byte_count = len;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun
iop_desc_set_dest_addr(struct iop_adma_desc_slot * desc,struct iop_adma_chan * chan,dma_addr_t addr)695*4882a593Smuzhiyun static inline void iop_desc_set_dest_addr(struct iop_adma_desc_slot *desc,
696*4882a593Smuzhiyun struct iop_adma_chan *chan,
697*4882a593Smuzhiyun dma_addr_t addr)
698*4882a593Smuzhiyun {
699*4882a593Smuzhiyun union iop3xx_desc hw_desc = { .ptr = desc->hw_desc, };
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun switch (chan->device->id) {
702*4882a593Smuzhiyun case DMA0_ID:
703*4882a593Smuzhiyun case DMA1_ID:
704*4882a593Smuzhiyun hw_desc.dma->dest_addr = addr;
705*4882a593Smuzhiyun break;
706*4882a593Smuzhiyun case AAU_ID:
707*4882a593Smuzhiyun hw_desc.aau->dest_addr = addr;
708*4882a593Smuzhiyun break;
709*4882a593Smuzhiyun default:
710*4882a593Smuzhiyun BUG();
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun
iop_desc_set_memcpy_src_addr(struct iop_adma_desc_slot * desc,dma_addr_t addr)714*4882a593Smuzhiyun static inline void iop_desc_set_memcpy_src_addr(struct iop_adma_desc_slot *desc,
715*4882a593Smuzhiyun dma_addr_t addr)
716*4882a593Smuzhiyun {
717*4882a593Smuzhiyun struct iop3xx_desc_dma *hw_desc = desc->hw_desc;
718*4882a593Smuzhiyun hw_desc->src_addr = addr;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun static inline void
iop_desc_set_zero_sum_src_addr(struct iop_adma_desc_slot * desc,int src_idx,dma_addr_t addr)722*4882a593Smuzhiyun iop_desc_set_zero_sum_src_addr(struct iop_adma_desc_slot *desc, int src_idx,
723*4882a593Smuzhiyun dma_addr_t addr)
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun struct iop3xx_desc_aau *hw_desc = desc->hw_desc, *iter;
727*4882a593Smuzhiyun int slot_cnt = desc->slot_cnt, slots_per_op = desc->slots_per_op;
728*4882a593Smuzhiyun int i;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun for (i = 0; (slot_cnt -= slots_per_op) >= 0;
731*4882a593Smuzhiyun i += slots_per_op, addr += IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT) {
732*4882a593Smuzhiyun iter = iop_hw_desc_slot_idx(hw_desc, i);
733*4882a593Smuzhiyun iop3xx_aau_desc_set_src_addr(iter, src_idx, addr);
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun
iop_desc_set_xor_src_addr(struct iop_adma_desc_slot * desc,int src_idx,dma_addr_t addr)737*4882a593Smuzhiyun static inline void iop_desc_set_xor_src_addr(struct iop_adma_desc_slot *desc,
738*4882a593Smuzhiyun int src_idx, dma_addr_t addr)
739*4882a593Smuzhiyun {
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun struct iop3xx_desc_aau *hw_desc = desc->hw_desc, *iter;
742*4882a593Smuzhiyun int slot_cnt = desc->slot_cnt, slots_per_op = desc->slots_per_op;
743*4882a593Smuzhiyun int i;
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun for (i = 0; (slot_cnt -= slots_per_op) >= 0;
746*4882a593Smuzhiyun i += slots_per_op, addr += IOP_ADMA_XOR_MAX_BYTE_COUNT) {
747*4882a593Smuzhiyun iter = iop_hw_desc_slot_idx(hw_desc, i);
748*4882a593Smuzhiyun iop3xx_aau_desc_set_src_addr(iter, src_idx, addr);
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun
iop_desc_set_next_desc(struct iop_adma_desc_slot * desc,u32 next_desc_addr)752*4882a593Smuzhiyun static inline void iop_desc_set_next_desc(struct iop_adma_desc_slot *desc,
753*4882a593Smuzhiyun u32 next_desc_addr)
754*4882a593Smuzhiyun {
755*4882a593Smuzhiyun /* hw_desc->next_desc is the same location for all channels */
756*4882a593Smuzhiyun union iop3xx_desc hw_desc = { .ptr = desc->hw_desc, };
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun iop_paranoia(hw_desc.dma->next_desc);
759*4882a593Smuzhiyun hw_desc.dma->next_desc = next_desc_addr;
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun
iop_desc_get_next_desc(struct iop_adma_desc_slot * desc)762*4882a593Smuzhiyun static inline u32 iop_desc_get_next_desc(struct iop_adma_desc_slot *desc)
763*4882a593Smuzhiyun {
764*4882a593Smuzhiyun /* hw_desc->next_desc is the same location for all channels */
765*4882a593Smuzhiyun union iop3xx_desc hw_desc = { .ptr = desc->hw_desc, };
766*4882a593Smuzhiyun return hw_desc.dma->next_desc;
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun
iop_desc_clear_next_desc(struct iop_adma_desc_slot * desc)769*4882a593Smuzhiyun static inline void iop_desc_clear_next_desc(struct iop_adma_desc_slot *desc)
770*4882a593Smuzhiyun {
771*4882a593Smuzhiyun /* hw_desc->next_desc is the same location for all channels */
772*4882a593Smuzhiyun union iop3xx_desc hw_desc = { .ptr = desc->hw_desc, };
773*4882a593Smuzhiyun hw_desc.dma->next_desc = 0;
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun
iop_desc_set_block_fill_val(struct iop_adma_desc_slot * desc,u32 val)776*4882a593Smuzhiyun static inline void iop_desc_set_block_fill_val(struct iop_adma_desc_slot *desc,
777*4882a593Smuzhiyun u32 val)
778*4882a593Smuzhiyun {
779*4882a593Smuzhiyun struct iop3xx_desc_aau *hw_desc = desc->hw_desc;
780*4882a593Smuzhiyun hw_desc->src[0] = val;
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun static inline enum sum_check_flags
iop_desc_get_zero_result(struct iop_adma_desc_slot * desc)784*4882a593Smuzhiyun iop_desc_get_zero_result(struct iop_adma_desc_slot *desc)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun struct iop3xx_desc_aau *hw_desc = desc->hw_desc;
787*4882a593Smuzhiyun struct iop3xx_aau_desc_ctrl desc_ctrl = hw_desc->desc_ctrl_field;
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun iop_paranoia(!(desc_ctrl.tx_complete && desc_ctrl.zero_result_en));
790*4882a593Smuzhiyun return desc_ctrl.zero_result_err << SUM_CHECK_P;
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun
iop_chan_append(struct iop_adma_chan * chan)793*4882a593Smuzhiyun static inline void iop_chan_append(struct iop_adma_chan *chan)
794*4882a593Smuzhiyun {
795*4882a593Smuzhiyun u32 dma_chan_ctrl;
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun dma_chan_ctrl = __raw_readl(DMA_CCR(chan));
798*4882a593Smuzhiyun dma_chan_ctrl |= 0x2;
799*4882a593Smuzhiyun __raw_writel(dma_chan_ctrl, DMA_CCR(chan));
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun
iop_chan_get_status(struct iop_adma_chan * chan)802*4882a593Smuzhiyun static inline u32 iop_chan_get_status(struct iop_adma_chan *chan)
803*4882a593Smuzhiyun {
804*4882a593Smuzhiyun return __raw_readl(DMA_CSR(chan));
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun
iop_chan_disable(struct iop_adma_chan * chan)807*4882a593Smuzhiyun static inline void iop_chan_disable(struct iop_adma_chan *chan)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun u32 dma_chan_ctrl = __raw_readl(DMA_CCR(chan));
810*4882a593Smuzhiyun dma_chan_ctrl &= ~1;
811*4882a593Smuzhiyun __raw_writel(dma_chan_ctrl, DMA_CCR(chan));
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun
iop_chan_enable(struct iop_adma_chan * chan)814*4882a593Smuzhiyun static inline void iop_chan_enable(struct iop_adma_chan *chan)
815*4882a593Smuzhiyun {
816*4882a593Smuzhiyun u32 dma_chan_ctrl = __raw_readl(DMA_CCR(chan));
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun dma_chan_ctrl |= 1;
819*4882a593Smuzhiyun __raw_writel(dma_chan_ctrl, DMA_CCR(chan));
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun
iop_adma_device_clear_eot_status(struct iop_adma_chan * chan)822*4882a593Smuzhiyun static inline void iop_adma_device_clear_eot_status(struct iop_adma_chan *chan)
823*4882a593Smuzhiyun {
824*4882a593Smuzhiyun u32 status = __raw_readl(DMA_CSR(chan));
825*4882a593Smuzhiyun status &= (1 << 9);
826*4882a593Smuzhiyun __raw_writel(status, DMA_CSR(chan));
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun
iop_adma_device_clear_eoc_status(struct iop_adma_chan * chan)829*4882a593Smuzhiyun static inline void iop_adma_device_clear_eoc_status(struct iop_adma_chan *chan)
830*4882a593Smuzhiyun {
831*4882a593Smuzhiyun u32 status = __raw_readl(DMA_CSR(chan));
832*4882a593Smuzhiyun status &= (1 << 8);
833*4882a593Smuzhiyun __raw_writel(status, DMA_CSR(chan));
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun
iop_adma_device_clear_err_status(struct iop_adma_chan * chan)836*4882a593Smuzhiyun static inline void iop_adma_device_clear_err_status(struct iop_adma_chan *chan)
837*4882a593Smuzhiyun {
838*4882a593Smuzhiyun u32 status = __raw_readl(DMA_CSR(chan));
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun switch (chan->device->id) {
841*4882a593Smuzhiyun case DMA0_ID:
842*4882a593Smuzhiyun case DMA1_ID:
843*4882a593Smuzhiyun status &= (1 << 5) | (1 << 3) | (1 << 2) | (1 << 1);
844*4882a593Smuzhiyun break;
845*4882a593Smuzhiyun case AAU_ID:
846*4882a593Smuzhiyun status &= (1 << 5);
847*4882a593Smuzhiyun break;
848*4882a593Smuzhiyun default:
849*4882a593Smuzhiyun BUG();
850*4882a593Smuzhiyun }
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun __raw_writel(status, DMA_CSR(chan));
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun static inline int
iop_is_err_int_parity(unsigned long status,struct iop_adma_chan * chan)856*4882a593Smuzhiyun iop_is_err_int_parity(unsigned long status, struct iop_adma_chan *chan)
857*4882a593Smuzhiyun {
858*4882a593Smuzhiyun return 0;
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun static inline int
iop_is_err_mcu_abort(unsigned long status,struct iop_adma_chan * chan)862*4882a593Smuzhiyun iop_is_err_mcu_abort(unsigned long status, struct iop_adma_chan *chan)
863*4882a593Smuzhiyun {
864*4882a593Smuzhiyun return 0;
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun static inline int
iop_is_err_int_tabort(unsigned long status,struct iop_adma_chan * chan)868*4882a593Smuzhiyun iop_is_err_int_tabort(unsigned long status, struct iop_adma_chan *chan)
869*4882a593Smuzhiyun {
870*4882a593Smuzhiyun return 0;
871*4882a593Smuzhiyun }
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun static inline int
iop_is_err_int_mabort(unsigned long status,struct iop_adma_chan * chan)874*4882a593Smuzhiyun iop_is_err_int_mabort(unsigned long status, struct iop_adma_chan *chan)
875*4882a593Smuzhiyun {
876*4882a593Smuzhiyun return test_bit(5, &status);
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun static inline int
iop_is_err_pci_tabort(unsigned long status,struct iop_adma_chan * chan)880*4882a593Smuzhiyun iop_is_err_pci_tabort(unsigned long status, struct iop_adma_chan *chan)
881*4882a593Smuzhiyun {
882*4882a593Smuzhiyun switch (chan->device->id) {
883*4882a593Smuzhiyun case DMA0_ID:
884*4882a593Smuzhiyun case DMA1_ID:
885*4882a593Smuzhiyun return test_bit(2, &status);
886*4882a593Smuzhiyun default:
887*4882a593Smuzhiyun return 0;
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun static inline int
iop_is_err_pci_mabort(unsigned long status,struct iop_adma_chan * chan)892*4882a593Smuzhiyun iop_is_err_pci_mabort(unsigned long status, struct iop_adma_chan *chan)
893*4882a593Smuzhiyun {
894*4882a593Smuzhiyun switch (chan->device->id) {
895*4882a593Smuzhiyun case DMA0_ID:
896*4882a593Smuzhiyun case DMA1_ID:
897*4882a593Smuzhiyun return test_bit(3, &status);
898*4882a593Smuzhiyun default:
899*4882a593Smuzhiyun return 0;
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun static inline int
iop_is_err_split_tx(unsigned long status,struct iop_adma_chan * chan)904*4882a593Smuzhiyun iop_is_err_split_tx(unsigned long status, struct iop_adma_chan *chan)
905*4882a593Smuzhiyun {
906*4882a593Smuzhiyun switch (chan->device->id) {
907*4882a593Smuzhiyun case DMA0_ID:
908*4882a593Smuzhiyun case DMA1_ID:
909*4882a593Smuzhiyun return test_bit(1, &status);
910*4882a593Smuzhiyun default:
911*4882a593Smuzhiyun return 0;
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun #endif /* _ADMA_H */
915