xref: /OK3568_Linux_fs/kernel/drivers/dma/iop-adma.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * offload engine driver for the Intel Xscale series of i/o processors
4*4882a593Smuzhiyun  * Copyright © 2006, Intel Corporation.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun /*
8*4882a593Smuzhiyun  * This driver supports the asynchrounous DMA copy and RAID engines available
9*4882a593Smuzhiyun  * on the Intel Xscale(R) family of I/O Processors (IOP 32x, 33x, 134x)
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/dma-mapping.h>
16*4882a593Smuzhiyun #include <linux/spinlock.h>
17*4882a593Smuzhiyun #include <linux/interrupt.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/prefetch.h>
20*4882a593Smuzhiyun #include <linux/memory.h>
21*4882a593Smuzhiyun #include <linux/ioport.h>
22*4882a593Smuzhiyun #include <linux/raid/pq.h>
23*4882a593Smuzhiyun #include <linux/slab.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #include "iop-adma.h"
26*4882a593Smuzhiyun #include "dmaengine.h"
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define to_iop_adma_chan(chan) container_of(chan, struct iop_adma_chan, common)
29*4882a593Smuzhiyun #define to_iop_adma_device(dev) \
30*4882a593Smuzhiyun 	container_of(dev, struct iop_adma_device, common)
31*4882a593Smuzhiyun #define tx_to_iop_adma_slot(tx) \
32*4882a593Smuzhiyun 	container_of(tx, struct iop_adma_desc_slot, async_tx)
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /**
35*4882a593Smuzhiyun  * iop_adma_free_slots - flags descriptor slots for reuse
36*4882a593Smuzhiyun  * @slot: Slot to free
37*4882a593Smuzhiyun  * Caller must hold &iop_chan->lock while calling this function
38*4882a593Smuzhiyun  */
iop_adma_free_slots(struct iop_adma_desc_slot * slot)39*4882a593Smuzhiyun static void iop_adma_free_slots(struct iop_adma_desc_slot *slot)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun 	int stride = slot->slots_per_op;
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	while (stride--) {
44*4882a593Smuzhiyun 		slot->slots_per_op = 0;
45*4882a593Smuzhiyun 		slot = list_entry(slot->slot_node.next,
46*4882a593Smuzhiyun 				struct iop_adma_desc_slot,
47*4882a593Smuzhiyun 				slot_node);
48*4882a593Smuzhiyun 	}
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun static dma_cookie_t
iop_adma_run_tx_complete_actions(struct iop_adma_desc_slot * desc,struct iop_adma_chan * iop_chan,dma_cookie_t cookie)52*4882a593Smuzhiyun iop_adma_run_tx_complete_actions(struct iop_adma_desc_slot *desc,
53*4882a593Smuzhiyun 	struct iop_adma_chan *iop_chan, dma_cookie_t cookie)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun 	struct dma_async_tx_descriptor *tx = &desc->async_tx;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	BUG_ON(tx->cookie < 0);
58*4882a593Smuzhiyun 	if (tx->cookie > 0) {
59*4882a593Smuzhiyun 		cookie = tx->cookie;
60*4882a593Smuzhiyun 		tx->cookie = 0;
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 		/* call the callback (must not sleep or submit new
63*4882a593Smuzhiyun 		 * operations to this channel)
64*4882a593Smuzhiyun 		 */
65*4882a593Smuzhiyun 		dmaengine_desc_get_callback_invoke(tx, NULL);
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 		dma_descriptor_unmap(tx);
68*4882a593Smuzhiyun 		if (desc->group_head)
69*4882a593Smuzhiyun 			desc->group_head = NULL;
70*4882a593Smuzhiyun 	}
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	/* run dependent operations */
73*4882a593Smuzhiyun 	dma_run_dependencies(tx);
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	return cookie;
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun static int
iop_adma_clean_slot(struct iop_adma_desc_slot * desc,struct iop_adma_chan * iop_chan)79*4882a593Smuzhiyun iop_adma_clean_slot(struct iop_adma_desc_slot *desc,
80*4882a593Smuzhiyun 	struct iop_adma_chan *iop_chan)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	/* the client is allowed to attach dependent operations
83*4882a593Smuzhiyun 	 * until 'ack' is set
84*4882a593Smuzhiyun 	 */
85*4882a593Smuzhiyun 	if (!async_tx_test_ack(&desc->async_tx))
86*4882a593Smuzhiyun 		return 0;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	/* leave the last descriptor in the chain
89*4882a593Smuzhiyun 	 * so we can append to it
90*4882a593Smuzhiyun 	 */
91*4882a593Smuzhiyun 	if (desc->chain_node.next == &iop_chan->chain)
92*4882a593Smuzhiyun 		return 1;
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	dev_dbg(iop_chan->device->common.dev,
95*4882a593Smuzhiyun 		"\tfree slot: %d slots_per_op: %d\n",
96*4882a593Smuzhiyun 		desc->idx, desc->slots_per_op);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	list_del(&desc->chain_node);
99*4882a593Smuzhiyun 	iop_adma_free_slots(desc);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	return 0;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun 
__iop_adma_slot_cleanup(struct iop_adma_chan * iop_chan)104*4882a593Smuzhiyun static void __iop_adma_slot_cleanup(struct iop_adma_chan *iop_chan)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun 	struct iop_adma_desc_slot *iter, *_iter, *grp_start = NULL;
107*4882a593Smuzhiyun 	dma_cookie_t cookie = 0;
108*4882a593Smuzhiyun 	u32 current_desc = iop_chan_get_current_descriptor(iop_chan);
109*4882a593Smuzhiyun 	int busy = iop_chan_is_busy(iop_chan);
110*4882a593Smuzhiyun 	int seen_current = 0, slot_cnt = 0, slots_per_op = 0;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	dev_dbg(iop_chan->device->common.dev, "%s\n", __func__);
113*4882a593Smuzhiyun 	/* free completed slots from the chain starting with
114*4882a593Smuzhiyun 	 * the oldest descriptor
115*4882a593Smuzhiyun 	 */
116*4882a593Smuzhiyun 	list_for_each_entry_safe(iter, _iter, &iop_chan->chain,
117*4882a593Smuzhiyun 					chain_node) {
118*4882a593Smuzhiyun 		pr_debug("\tcookie: %d slot: %d busy: %d "
119*4882a593Smuzhiyun 			"this_desc: %pad next_desc: %#llx ack: %d\n",
120*4882a593Smuzhiyun 			iter->async_tx.cookie, iter->idx, busy,
121*4882a593Smuzhiyun 			&iter->async_tx.phys, (u64)iop_desc_get_next_desc(iter),
122*4882a593Smuzhiyun 			async_tx_test_ack(&iter->async_tx));
123*4882a593Smuzhiyun 		prefetch(_iter);
124*4882a593Smuzhiyun 		prefetch(&_iter->async_tx);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 		/* do not advance past the current descriptor loaded into the
127*4882a593Smuzhiyun 		 * hardware channel, subsequent descriptors are either in
128*4882a593Smuzhiyun 		 * process or have not been submitted
129*4882a593Smuzhiyun 		 */
130*4882a593Smuzhiyun 		if (seen_current)
131*4882a593Smuzhiyun 			break;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 		/* stop the search if we reach the current descriptor and the
134*4882a593Smuzhiyun 		 * channel is busy, or if it appears that the current descriptor
135*4882a593Smuzhiyun 		 * needs to be re-read (i.e. has been appended to)
136*4882a593Smuzhiyun 		 */
137*4882a593Smuzhiyun 		if (iter->async_tx.phys == current_desc) {
138*4882a593Smuzhiyun 			BUG_ON(seen_current++);
139*4882a593Smuzhiyun 			if (busy || iop_desc_get_next_desc(iter))
140*4882a593Smuzhiyun 				break;
141*4882a593Smuzhiyun 		}
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 		/* detect the start of a group transaction */
144*4882a593Smuzhiyun 		if (!slot_cnt && !slots_per_op) {
145*4882a593Smuzhiyun 			slot_cnt = iter->slot_cnt;
146*4882a593Smuzhiyun 			slots_per_op = iter->slots_per_op;
147*4882a593Smuzhiyun 			if (slot_cnt <= slots_per_op) {
148*4882a593Smuzhiyun 				slot_cnt = 0;
149*4882a593Smuzhiyun 				slots_per_op = 0;
150*4882a593Smuzhiyun 			}
151*4882a593Smuzhiyun 		}
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 		if (slot_cnt) {
154*4882a593Smuzhiyun 			pr_debug("\tgroup++\n");
155*4882a593Smuzhiyun 			if (!grp_start)
156*4882a593Smuzhiyun 				grp_start = iter;
157*4882a593Smuzhiyun 			slot_cnt -= slots_per_op;
158*4882a593Smuzhiyun 		}
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 		/* all the members of a group are complete */
161*4882a593Smuzhiyun 		if (slots_per_op != 0 && slot_cnt == 0) {
162*4882a593Smuzhiyun 			struct iop_adma_desc_slot *grp_iter, *_grp_iter;
163*4882a593Smuzhiyun 			int end_of_chain = 0;
164*4882a593Smuzhiyun 			pr_debug("\tgroup end\n");
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 			/* collect the total results */
167*4882a593Smuzhiyun 			if (grp_start->xor_check_result) {
168*4882a593Smuzhiyun 				u32 zero_sum_result = 0;
169*4882a593Smuzhiyun 				slot_cnt = grp_start->slot_cnt;
170*4882a593Smuzhiyun 				grp_iter = grp_start;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 				list_for_each_entry_from(grp_iter,
173*4882a593Smuzhiyun 					&iop_chan->chain, chain_node) {
174*4882a593Smuzhiyun 					zero_sum_result |=
175*4882a593Smuzhiyun 					    iop_desc_get_zero_result(grp_iter);
176*4882a593Smuzhiyun 					pr_debug("\titer%d result: %d\n",
177*4882a593Smuzhiyun 					    grp_iter->idx, zero_sum_result);
178*4882a593Smuzhiyun 					slot_cnt -= slots_per_op;
179*4882a593Smuzhiyun 					if (slot_cnt == 0)
180*4882a593Smuzhiyun 						break;
181*4882a593Smuzhiyun 				}
182*4882a593Smuzhiyun 				pr_debug("\tgrp_start->xor_check_result: %p\n",
183*4882a593Smuzhiyun 					grp_start->xor_check_result);
184*4882a593Smuzhiyun 				*grp_start->xor_check_result = zero_sum_result;
185*4882a593Smuzhiyun 			}
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 			/* clean up the group */
188*4882a593Smuzhiyun 			slot_cnt = grp_start->slot_cnt;
189*4882a593Smuzhiyun 			grp_iter = grp_start;
190*4882a593Smuzhiyun 			list_for_each_entry_safe_from(grp_iter, _grp_iter,
191*4882a593Smuzhiyun 				&iop_chan->chain, chain_node) {
192*4882a593Smuzhiyun 				cookie = iop_adma_run_tx_complete_actions(
193*4882a593Smuzhiyun 					grp_iter, iop_chan, cookie);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 				slot_cnt -= slots_per_op;
196*4882a593Smuzhiyun 				end_of_chain = iop_adma_clean_slot(grp_iter,
197*4882a593Smuzhiyun 					iop_chan);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 				if (slot_cnt == 0 || end_of_chain)
200*4882a593Smuzhiyun 					break;
201*4882a593Smuzhiyun 			}
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 			/* the group should be complete at this point */
204*4882a593Smuzhiyun 			BUG_ON(slot_cnt);
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 			slots_per_op = 0;
207*4882a593Smuzhiyun 			grp_start = NULL;
208*4882a593Smuzhiyun 			if (end_of_chain)
209*4882a593Smuzhiyun 				break;
210*4882a593Smuzhiyun 			else
211*4882a593Smuzhiyun 				continue;
212*4882a593Smuzhiyun 		} else if (slots_per_op) /* wait for group completion */
213*4882a593Smuzhiyun 			continue;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 		/* write back zero sum results (single descriptor case) */
216*4882a593Smuzhiyun 		if (iter->xor_check_result && iter->async_tx.cookie)
217*4882a593Smuzhiyun 			*iter->xor_check_result =
218*4882a593Smuzhiyun 				iop_desc_get_zero_result(iter);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 		cookie = iop_adma_run_tx_complete_actions(
221*4882a593Smuzhiyun 					iter, iop_chan, cookie);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 		if (iop_adma_clean_slot(iter, iop_chan))
224*4882a593Smuzhiyun 			break;
225*4882a593Smuzhiyun 	}
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	if (cookie > 0) {
228*4882a593Smuzhiyun 		iop_chan->common.completed_cookie = cookie;
229*4882a593Smuzhiyun 		pr_debug("\tcompleted cookie %d\n", cookie);
230*4882a593Smuzhiyun 	}
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun static void
iop_adma_slot_cleanup(struct iop_adma_chan * iop_chan)234*4882a593Smuzhiyun iop_adma_slot_cleanup(struct iop_adma_chan *iop_chan)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun 	spin_lock_bh(&iop_chan->lock);
237*4882a593Smuzhiyun 	__iop_adma_slot_cleanup(iop_chan);
238*4882a593Smuzhiyun 	spin_unlock_bh(&iop_chan->lock);
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun 
iop_adma_tasklet(struct tasklet_struct * t)241*4882a593Smuzhiyun static void iop_adma_tasklet(struct tasklet_struct *t)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	struct iop_adma_chan *iop_chan = from_tasklet(iop_chan, t,
244*4882a593Smuzhiyun 						      irq_tasklet);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	/* lockdep will flag depedency submissions as potentially
247*4882a593Smuzhiyun 	 * recursive locking, this is not the case as a dependency
248*4882a593Smuzhiyun 	 * submission will never recurse a channels submit routine.
249*4882a593Smuzhiyun 	 * There are checks in async_tx.c to prevent this.
250*4882a593Smuzhiyun 	 */
251*4882a593Smuzhiyun 	spin_lock_nested(&iop_chan->lock, SINGLE_DEPTH_NESTING);
252*4882a593Smuzhiyun 	__iop_adma_slot_cleanup(iop_chan);
253*4882a593Smuzhiyun 	spin_unlock(&iop_chan->lock);
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun static struct iop_adma_desc_slot *
iop_adma_alloc_slots(struct iop_adma_chan * iop_chan,int num_slots,int slots_per_op)257*4882a593Smuzhiyun iop_adma_alloc_slots(struct iop_adma_chan *iop_chan, int num_slots,
258*4882a593Smuzhiyun 			int slots_per_op)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	struct iop_adma_desc_slot *iter, *_iter, *alloc_start = NULL;
261*4882a593Smuzhiyun 	LIST_HEAD(chain);
262*4882a593Smuzhiyun 	int slots_found, retry = 0;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	/* start search from the last allocated descrtiptor
265*4882a593Smuzhiyun 	 * if a contiguous allocation can not be found start searching
266*4882a593Smuzhiyun 	 * from the beginning of the list
267*4882a593Smuzhiyun 	 */
268*4882a593Smuzhiyun retry:
269*4882a593Smuzhiyun 	slots_found = 0;
270*4882a593Smuzhiyun 	if (retry == 0)
271*4882a593Smuzhiyun 		iter = iop_chan->last_used;
272*4882a593Smuzhiyun 	else
273*4882a593Smuzhiyun 		iter = list_entry(&iop_chan->all_slots,
274*4882a593Smuzhiyun 			struct iop_adma_desc_slot,
275*4882a593Smuzhiyun 			slot_node);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	list_for_each_entry_safe_continue(
278*4882a593Smuzhiyun 		iter, _iter, &iop_chan->all_slots, slot_node) {
279*4882a593Smuzhiyun 		prefetch(_iter);
280*4882a593Smuzhiyun 		prefetch(&_iter->async_tx);
281*4882a593Smuzhiyun 		if (iter->slots_per_op) {
282*4882a593Smuzhiyun 			/* give up after finding the first busy slot
283*4882a593Smuzhiyun 			 * on the second pass through the list
284*4882a593Smuzhiyun 			 */
285*4882a593Smuzhiyun 			if (retry)
286*4882a593Smuzhiyun 				break;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 			slots_found = 0;
289*4882a593Smuzhiyun 			continue;
290*4882a593Smuzhiyun 		}
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 		/* start the allocation if the slot is correctly aligned */
293*4882a593Smuzhiyun 		if (!slots_found++) {
294*4882a593Smuzhiyun 			if (iop_desc_is_aligned(iter, slots_per_op))
295*4882a593Smuzhiyun 				alloc_start = iter;
296*4882a593Smuzhiyun 			else {
297*4882a593Smuzhiyun 				slots_found = 0;
298*4882a593Smuzhiyun 				continue;
299*4882a593Smuzhiyun 			}
300*4882a593Smuzhiyun 		}
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 		if (slots_found == num_slots) {
303*4882a593Smuzhiyun 			struct iop_adma_desc_slot *alloc_tail = NULL;
304*4882a593Smuzhiyun 			struct iop_adma_desc_slot *last_used = NULL;
305*4882a593Smuzhiyun 			iter = alloc_start;
306*4882a593Smuzhiyun 			while (num_slots) {
307*4882a593Smuzhiyun 				int i;
308*4882a593Smuzhiyun 				dev_dbg(iop_chan->device->common.dev,
309*4882a593Smuzhiyun 					"allocated slot: %d "
310*4882a593Smuzhiyun 					"(desc %p phys: %#llx) slots_per_op %d\n",
311*4882a593Smuzhiyun 					iter->idx, iter->hw_desc,
312*4882a593Smuzhiyun 					(u64)iter->async_tx.phys, slots_per_op);
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 				/* pre-ack all but the last descriptor */
315*4882a593Smuzhiyun 				if (num_slots != slots_per_op)
316*4882a593Smuzhiyun 					async_tx_ack(&iter->async_tx);
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 				list_add_tail(&iter->chain_node, &chain);
319*4882a593Smuzhiyun 				alloc_tail = iter;
320*4882a593Smuzhiyun 				iter->async_tx.cookie = 0;
321*4882a593Smuzhiyun 				iter->slot_cnt = num_slots;
322*4882a593Smuzhiyun 				iter->xor_check_result = NULL;
323*4882a593Smuzhiyun 				for (i = 0; i < slots_per_op; i++) {
324*4882a593Smuzhiyun 					iter->slots_per_op = slots_per_op - i;
325*4882a593Smuzhiyun 					last_used = iter;
326*4882a593Smuzhiyun 					iter = list_entry(iter->slot_node.next,
327*4882a593Smuzhiyun 						struct iop_adma_desc_slot,
328*4882a593Smuzhiyun 						slot_node);
329*4882a593Smuzhiyun 				}
330*4882a593Smuzhiyun 				num_slots -= slots_per_op;
331*4882a593Smuzhiyun 			}
332*4882a593Smuzhiyun 			alloc_tail->group_head = alloc_start;
333*4882a593Smuzhiyun 			alloc_tail->async_tx.cookie = -EBUSY;
334*4882a593Smuzhiyun 			list_splice(&chain, &alloc_tail->tx_list);
335*4882a593Smuzhiyun 			iop_chan->last_used = last_used;
336*4882a593Smuzhiyun 			iop_desc_clear_next_desc(alloc_start);
337*4882a593Smuzhiyun 			iop_desc_clear_next_desc(alloc_tail);
338*4882a593Smuzhiyun 			return alloc_tail;
339*4882a593Smuzhiyun 		}
340*4882a593Smuzhiyun 	}
341*4882a593Smuzhiyun 	if (!retry++)
342*4882a593Smuzhiyun 		goto retry;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	/* perform direct reclaim if the allocation fails */
345*4882a593Smuzhiyun 	__iop_adma_slot_cleanup(iop_chan);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	return NULL;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun 
iop_adma_check_threshold(struct iop_adma_chan * iop_chan)350*4882a593Smuzhiyun static void iop_adma_check_threshold(struct iop_adma_chan *iop_chan)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun 	dev_dbg(iop_chan->device->common.dev, "pending: %d\n",
353*4882a593Smuzhiyun 		iop_chan->pending);
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	if (iop_chan->pending >= IOP_ADMA_THRESHOLD) {
356*4882a593Smuzhiyun 		iop_chan->pending = 0;
357*4882a593Smuzhiyun 		iop_chan_append(iop_chan);
358*4882a593Smuzhiyun 	}
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun static dma_cookie_t
iop_adma_tx_submit(struct dma_async_tx_descriptor * tx)362*4882a593Smuzhiyun iop_adma_tx_submit(struct dma_async_tx_descriptor *tx)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun 	struct iop_adma_desc_slot *sw_desc = tx_to_iop_adma_slot(tx);
365*4882a593Smuzhiyun 	struct iop_adma_chan *iop_chan = to_iop_adma_chan(tx->chan);
366*4882a593Smuzhiyun 	struct iop_adma_desc_slot *grp_start, *old_chain_tail;
367*4882a593Smuzhiyun 	int slot_cnt;
368*4882a593Smuzhiyun 	dma_cookie_t cookie;
369*4882a593Smuzhiyun 	dma_addr_t next_dma;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	grp_start = sw_desc->group_head;
372*4882a593Smuzhiyun 	slot_cnt = grp_start->slot_cnt;
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	spin_lock_bh(&iop_chan->lock);
375*4882a593Smuzhiyun 	cookie = dma_cookie_assign(tx);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	old_chain_tail = list_entry(iop_chan->chain.prev,
378*4882a593Smuzhiyun 		struct iop_adma_desc_slot, chain_node);
379*4882a593Smuzhiyun 	list_splice_init(&sw_desc->tx_list,
380*4882a593Smuzhiyun 			 &old_chain_tail->chain_node);
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	/* fix up the hardware chain */
383*4882a593Smuzhiyun 	next_dma = grp_start->async_tx.phys;
384*4882a593Smuzhiyun 	iop_desc_set_next_desc(old_chain_tail, next_dma);
385*4882a593Smuzhiyun 	BUG_ON(iop_desc_get_next_desc(old_chain_tail) != next_dma); /* flush */
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	/* check for pre-chained descriptors */
388*4882a593Smuzhiyun 	iop_paranoia(iop_desc_get_next_desc(sw_desc));
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	/* increment the pending count by the number of slots
391*4882a593Smuzhiyun 	 * memcpy operations have a 1:1 (slot:operation) relation
392*4882a593Smuzhiyun 	 * other operations are heavier and will pop the threshold
393*4882a593Smuzhiyun 	 * more often.
394*4882a593Smuzhiyun 	 */
395*4882a593Smuzhiyun 	iop_chan->pending += slot_cnt;
396*4882a593Smuzhiyun 	iop_adma_check_threshold(iop_chan);
397*4882a593Smuzhiyun 	spin_unlock_bh(&iop_chan->lock);
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	dev_dbg(iop_chan->device->common.dev, "%s cookie: %d slot: %d\n",
400*4882a593Smuzhiyun 		__func__, sw_desc->async_tx.cookie, sw_desc->idx);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	return cookie;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun static void iop_chan_start_null_memcpy(struct iop_adma_chan *iop_chan);
406*4882a593Smuzhiyun static void iop_chan_start_null_xor(struct iop_adma_chan *iop_chan);
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun /**
409*4882a593Smuzhiyun  * iop_adma_alloc_chan_resources -  returns the number of allocated descriptors
410*4882a593Smuzhiyun  * @chan: allocate descriptor resources for this channel
411*4882a593Smuzhiyun  *
412*4882a593Smuzhiyun  * Note: We keep the slots for 1 operation on iop_chan->chain at all times.  To
413*4882a593Smuzhiyun  * avoid deadlock, via async_xor, num_descs_in_pool must at a minimum be
414*4882a593Smuzhiyun  * greater than 2x the number slots needed to satisfy a device->max_xor
415*4882a593Smuzhiyun  * request.
416*4882a593Smuzhiyun  * */
iop_adma_alloc_chan_resources(struct dma_chan * chan)417*4882a593Smuzhiyun static int iop_adma_alloc_chan_resources(struct dma_chan *chan)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun 	char *hw_desc;
420*4882a593Smuzhiyun 	dma_addr_t dma_desc;
421*4882a593Smuzhiyun 	int idx;
422*4882a593Smuzhiyun 	struct iop_adma_chan *iop_chan = to_iop_adma_chan(chan);
423*4882a593Smuzhiyun 	struct iop_adma_desc_slot *slot = NULL;
424*4882a593Smuzhiyun 	int init = iop_chan->slots_allocated ? 0 : 1;
425*4882a593Smuzhiyun 	struct iop_adma_platform_data *plat_data =
426*4882a593Smuzhiyun 		dev_get_platdata(&iop_chan->device->pdev->dev);
427*4882a593Smuzhiyun 	int num_descs_in_pool = plat_data->pool_size/IOP_ADMA_SLOT_SIZE;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	/* Allocate descriptor slots */
430*4882a593Smuzhiyun 	do {
431*4882a593Smuzhiyun 		idx = iop_chan->slots_allocated;
432*4882a593Smuzhiyun 		if (idx == num_descs_in_pool)
433*4882a593Smuzhiyun 			break;
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 		slot = kzalloc(sizeof(*slot), GFP_KERNEL);
436*4882a593Smuzhiyun 		if (!slot) {
437*4882a593Smuzhiyun 			printk(KERN_INFO "IOP ADMA Channel only initialized"
438*4882a593Smuzhiyun 				" %d descriptor slots", idx);
439*4882a593Smuzhiyun 			break;
440*4882a593Smuzhiyun 		}
441*4882a593Smuzhiyun 		hw_desc = (char *) iop_chan->device->dma_desc_pool_virt;
442*4882a593Smuzhiyun 		slot->hw_desc = (void *) &hw_desc[idx * IOP_ADMA_SLOT_SIZE];
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 		dma_async_tx_descriptor_init(&slot->async_tx, chan);
445*4882a593Smuzhiyun 		slot->async_tx.tx_submit = iop_adma_tx_submit;
446*4882a593Smuzhiyun 		INIT_LIST_HEAD(&slot->tx_list);
447*4882a593Smuzhiyun 		INIT_LIST_HEAD(&slot->chain_node);
448*4882a593Smuzhiyun 		INIT_LIST_HEAD(&slot->slot_node);
449*4882a593Smuzhiyun 		dma_desc = iop_chan->device->dma_desc_pool;
450*4882a593Smuzhiyun 		slot->async_tx.phys = dma_desc + idx * IOP_ADMA_SLOT_SIZE;
451*4882a593Smuzhiyun 		slot->idx = idx;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 		spin_lock_bh(&iop_chan->lock);
454*4882a593Smuzhiyun 		iop_chan->slots_allocated++;
455*4882a593Smuzhiyun 		list_add_tail(&slot->slot_node, &iop_chan->all_slots);
456*4882a593Smuzhiyun 		spin_unlock_bh(&iop_chan->lock);
457*4882a593Smuzhiyun 	} while (iop_chan->slots_allocated < num_descs_in_pool);
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	if (idx && !iop_chan->last_used)
460*4882a593Smuzhiyun 		iop_chan->last_used = list_entry(iop_chan->all_slots.next,
461*4882a593Smuzhiyun 					struct iop_adma_desc_slot,
462*4882a593Smuzhiyun 					slot_node);
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	dev_dbg(iop_chan->device->common.dev,
465*4882a593Smuzhiyun 		"allocated %d descriptor slots last_used: %p\n",
466*4882a593Smuzhiyun 		iop_chan->slots_allocated, iop_chan->last_used);
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	/* initialize the channel and the chain with a null operation */
469*4882a593Smuzhiyun 	if (init) {
470*4882a593Smuzhiyun 		if (dma_has_cap(DMA_MEMCPY,
471*4882a593Smuzhiyun 			iop_chan->device->common.cap_mask))
472*4882a593Smuzhiyun 			iop_chan_start_null_memcpy(iop_chan);
473*4882a593Smuzhiyun 		else if (dma_has_cap(DMA_XOR,
474*4882a593Smuzhiyun 			iop_chan->device->common.cap_mask))
475*4882a593Smuzhiyun 			iop_chan_start_null_xor(iop_chan);
476*4882a593Smuzhiyun 		else
477*4882a593Smuzhiyun 			BUG();
478*4882a593Smuzhiyun 	}
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	return (idx > 0) ? idx : -ENOMEM;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
iop_adma_prep_dma_interrupt(struct dma_chan * chan,unsigned long flags)484*4882a593Smuzhiyun iop_adma_prep_dma_interrupt(struct dma_chan *chan, unsigned long flags)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun 	struct iop_adma_chan *iop_chan = to_iop_adma_chan(chan);
487*4882a593Smuzhiyun 	struct iop_adma_desc_slot *sw_desc, *grp_start;
488*4882a593Smuzhiyun 	int slot_cnt, slots_per_op;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	dev_dbg(iop_chan->device->common.dev, "%s\n", __func__);
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	spin_lock_bh(&iop_chan->lock);
493*4882a593Smuzhiyun 	slot_cnt = iop_chan_interrupt_slot_count(&slots_per_op, iop_chan);
494*4882a593Smuzhiyun 	sw_desc = iop_adma_alloc_slots(iop_chan, slot_cnt, slots_per_op);
495*4882a593Smuzhiyun 	if (sw_desc) {
496*4882a593Smuzhiyun 		grp_start = sw_desc->group_head;
497*4882a593Smuzhiyun 		iop_desc_init_interrupt(grp_start, iop_chan);
498*4882a593Smuzhiyun 		sw_desc->async_tx.flags = flags;
499*4882a593Smuzhiyun 	}
500*4882a593Smuzhiyun 	spin_unlock_bh(&iop_chan->lock);
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	return sw_desc ? &sw_desc->async_tx : NULL;
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
iop_adma_prep_dma_memcpy(struct dma_chan * chan,dma_addr_t dma_dest,dma_addr_t dma_src,size_t len,unsigned long flags)506*4882a593Smuzhiyun iop_adma_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dma_dest,
507*4882a593Smuzhiyun 			 dma_addr_t dma_src, size_t len, unsigned long flags)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun 	struct iop_adma_chan *iop_chan = to_iop_adma_chan(chan);
510*4882a593Smuzhiyun 	struct iop_adma_desc_slot *sw_desc, *grp_start;
511*4882a593Smuzhiyun 	int slot_cnt, slots_per_op;
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	if (unlikely(!len))
514*4882a593Smuzhiyun 		return NULL;
515*4882a593Smuzhiyun 	BUG_ON(len > IOP_ADMA_MAX_BYTE_COUNT);
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	dev_dbg(iop_chan->device->common.dev, "%s len: %zu\n",
518*4882a593Smuzhiyun 		__func__, len);
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	spin_lock_bh(&iop_chan->lock);
521*4882a593Smuzhiyun 	slot_cnt = iop_chan_memcpy_slot_count(len, &slots_per_op);
522*4882a593Smuzhiyun 	sw_desc = iop_adma_alloc_slots(iop_chan, slot_cnt, slots_per_op);
523*4882a593Smuzhiyun 	if (sw_desc) {
524*4882a593Smuzhiyun 		grp_start = sw_desc->group_head;
525*4882a593Smuzhiyun 		iop_desc_init_memcpy(grp_start, flags);
526*4882a593Smuzhiyun 		iop_desc_set_byte_count(grp_start, iop_chan, len);
527*4882a593Smuzhiyun 		iop_desc_set_dest_addr(grp_start, iop_chan, dma_dest);
528*4882a593Smuzhiyun 		iop_desc_set_memcpy_src_addr(grp_start, dma_src);
529*4882a593Smuzhiyun 		sw_desc->async_tx.flags = flags;
530*4882a593Smuzhiyun 	}
531*4882a593Smuzhiyun 	spin_unlock_bh(&iop_chan->lock);
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	return sw_desc ? &sw_desc->async_tx : NULL;
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
iop_adma_prep_dma_xor(struct dma_chan * chan,dma_addr_t dma_dest,dma_addr_t * dma_src,unsigned int src_cnt,size_t len,unsigned long flags)537*4882a593Smuzhiyun iop_adma_prep_dma_xor(struct dma_chan *chan, dma_addr_t dma_dest,
538*4882a593Smuzhiyun 		      dma_addr_t *dma_src, unsigned int src_cnt, size_t len,
539*4882a593Smuzhiyun 		      unsigned long flags)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun 	struct iop_adma_chan *iop_chan = to_iop_adma_chan(chan);
542*4882a593Smuzhiyun 	struct iop_adma_desc_slot *sw_desc, *grp_start;
543*4882a593Smuzhiyun 	int slot_cnt, slots_per_op;
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	if (unlikely(!len))
546*4882a593Smuzhiyun 		return NULL;
547*4882a593Smuzhiyun 	BUG_ON(len > IOP_ADMA_XOR_MAX_BYTE_COUNT);
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	dev_dbg(iop_chan->device->common.dev,
550*4882a593Smuzhiyun 		"%s src_cnt: %d len: %zu flags: %lx\n",
551*4882a593Smuzhiyun 		__func__, src_cnt, len, flags);
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	spin_lock_bh(&iop_chan->lock);
554*4882a593Smuzhiyun 	slot_cnt = iop_chan_xor_slot_count(len, src_cnt, &slots_per_op);
555*4882a593Smuzhiyun 	sw_desc = iop_adma_alloc_slots(iop_chan, slot_cnt, slots_per_op);
556*4882a593Smuzhiyun 	if (sw_desc) {
557*4882a593Smuzhiyun 		grp_start = sw_desc->group_head;
558*4882a593Smuzhiyun 		iop_desc_init_xor(grp_start, src_cnt, flags);
559*4882a593Smuzhiyun 		iop_desc_set_byte_count(grp_start, iop_chan, len);
560*4882a593Smuzhiyun 		iop_desc_set_dest_addr(grp_start, iop_chan, dma_dest);
561*4882a593Smuzhiyun 		sw_desc->async_tx.flags = flags;
562*4882a593Smuzhiyun 		while (src_cnt--)
563*4882a593Smuzhiyun 			iop_desc_set_xor_src_addr(grp_start, src_cnt,
564*4882a593Smuzhiyun 						  dma_src[src_cnt]);
565*4882a593Smuzhiyun 	}
566*4882a593Smuzhiyun 	spin_unlock_bh(&iop_chan->lock);
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	return sw_desc ? &sw_desc->async_tx : NULL;
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
iop_adma_prep_dma_xor_val(struct dma_chan * chan,dma_addr_t * dma_src,unsigned int src_cnt,size_t len,u32 * result,unsigned long flags)572*4882a593Smuzhiyun iop_adma_prep_dma_xor_val(struct dma_chan *chan, dma_addr_t *dma_src,
573*4882a593Smuzhiyun 			  unsigned int src_cnt, size_t len, u32 *result,
574*4882a593Smuzhiyun 			  unsigned long flags)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun 	struct iop_adma_chan *iop_chan = to_iop_adma_chan(chan);
577*4882a593Smuzhiyun 	struct iop_adma_desc_slot *sw_desc, *grp_start;
578*4882a593Smuzhiyun 	int slot_cnt, slots_per_op;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	if (unlikely(!len))
581*4882a593Smuzhiyun 		return NULL;
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	dev_dbg(iop_chan->device->common.dev, "%s src_cnt: %d len: %zu\n",
584*4882a593Smuzhiyun 		__func__, src_cnt, len);
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	spin_lock_bh(&iop_chan->lock);
587*4882a593Smuzhiyun 	slot_cnt = iop_chan_zero_sum_slot_count(len, src_cnt, &slots_per_op);
588*4882a593Smuzhiyun 	sw_desc = iop_adma_alloc_slots(iop_chan, slot_cnt, slots_per_op);
589*4882a593Smuzhiyun 	if (sw_desc) {
590*4882a593Smuzhiyun 		grp_start = sw_desc->group_head;
591*4882a593Smuzhiyun 		iop_desc_init_zero_sum(grp_start, src_cnt, flags);
592*4882a593Smuzhiyun 		iop_desc_set_zero_sum_byte_count(grp_start, len);
593*4882a593Smuzhiyun 		grp_start->xor_check_result = result;
594*4882a593Smuzhiyun 		pr_debug("\t%s: grp_start->xor_check_result: %p\n",
595*4882a593Smuzhiyun 			__func__, grp_start->xor_check_result);
596*4882a593Smuzhiyun 		sw_desc->async_tx.flags = flags;
597*4882a593Smuzhiyun 		while (src_cnt--)
598*4882a593Smuzhiyun 			iop_desc_set_zero_sum_src_addr(grp_start, src_cnt,
599*4882a593Smuzhiyun 						       dma_src[src_cnt]);
600*4882a593Smuzhiyun 	}
601*4882a593Smuzhiyun 	spin_unlock_bh(&iop_chan->lock);
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	return sw_desc ? &sw_desc->async_tx : NULL;
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
iop_adma_prep_dma_pq(struct dma_chan * chan,dma_addr_t * dst,dma_addr_t * src,unsigned int src_cnt,const unsigned char * scf,size_t len,unsigned long flags)607*4882a593Smuzhiyun iop_adma_prep_dma_pq(struct dma_chan *chan, dma_addr_t *dst, dma_addr_t *src,
608*4882a593Smuzhiyun 		     unsigned int src_cnt, const unsigned char *scf, size_t len,
609*4882a593Smuzhiyun 		     unsigned long flags)
610*4882a593Smuzhiyun {
611*4882a593Smuzhiyun 	struct iop_adma_chan *iop_chan = to_iop_adma_chan(chan);
612*4882a593Smuzhiyun 	struct iop_adma_desc_slot *sw_desc, *g;
613*4882a593Smuzhiyun 	int slot_cnt, slots_per_op;
614*4882a593Smuzhiyun 	int continue_srcs;
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	if (unlikely(!len))
617*4882a593Smuzhiyun 		return NULL;
618*4882a593Smuzhiyun 	BUG_ON(len > IOP_ADMA_XOR_MAX_BYTE_COUNT);
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	dev_dbg(iop_chan->device->common.dev,
621*4882a593Smuzhiyun 		"%s src_cnt: %d len: %zu flags: %lx\n",
622*4882a593Smuzhiyun 		__func__, src_cnt, len, flags);
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	if (dmaf_p_disabled_continue(flags))
625*4882a593Smuzhiyun 		continue_srcs = 1+src_cnt;
626*4882a593Smuzhiyun 	else if (dmaf_continue(flags))
627*4882a593Smuzhiyun 		continue_srcs = 3+src_cnt;
628*4882a593Smuzhiyun 	else
629*4882a593Smuzhiyun 		continue_srcs = 0+src_cnt;
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	spin_lock_bh(&iop_chan->lock);
632*4882a593Smuzhiyun 	slot_cnt = iop_chan_pq_slot_count(len, continue_srcs, &slots_per_op);
633*4882a593Smuzhiyun 	sw_desc = iop_adma_alloc_slots(iop_chan, slot_cnt, slots_per_op);
634*4882a593Smuzhiyun 	if (sw_desc) {
635*4882a593Smuzhiyun 		int i;
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 		g = sw_desc->group_head;
638*4882a593Smuzhiyun 		iop_desc_set_byte_count(g, iop_chan, len);
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 		/* even if P is disabled its destination address (bits
641*4882a593Smuzhiyun 		 * [3:0]) must match Q.  It is ok if P points to an
642*4882a593Smuzhiyun 		 * invalid address, it won't be written.
643*4882a593Smuzhiyun 		 */
644*4882a593Smuzhiyun 		if (flags & DMA_PREP_PQ_DISABLE_P)
645*4882a593Smuzhiyun 			dst[0] = dst[1] & 0x7;
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 		iop_desc_set_pq_addr(g, dst);
648*4882a593Smuzhiyun 		sw_desc->async_tx.flags = flags;
649*4882a593Smuzhiyun 		for (i = 0; i < src_cnt; i++)
650*4882a593Smuzhiyun 			iop_desc_set_pq_src_addr(g, i, src[i], scf[i]);
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 		/* if we are continuing a previous operation factor in
653*4882a593Smuzhiyun 		 * the old p and q values, see the comment for dma_maxpq
654*4882a593Smuzhiyun 		 * in include/linux/dmaengine.h
655*4882a593Smuzhiyun 		 */
656*4882a593Smuzhiyun 		if (dmaf_p_disabled_continue(flags))
657*4882a593Smuzhiyun 			iop_desc_set_pq_src_addr(g, i++, dst[1], 1);
658*4882a593Smuzhiyun 		else if (dmaf_continue(flags)) {
659*4882a593Smuzhiyun 			iop_desc_set_pq_src_addr(g, i++, dst[0], 0);
660*4882a593Smuzhiyun 			iop_desc_set_pq_src_addr(g, i++, dst[1], 1);
661*4882a593Smuzhiyun 			iop_desc_set_pq_src_addr(g, i++, dst[1], 0);
662*4882a593Smuzhiyun 		}
663*4882a593Smuzhiyun 		iop_desc_init_pq(g, i, flags);
664*4882a593Smuzhiyun 	}
665*4882a593Smuzhiyun 	spin_unlock_bh(&iop_chan->lock);
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	return sw_desc ? &sw_desc->async_tx : NULL;
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
iop_adma_prep_dma_pq_val(struct dma_chan * chan,dma_addr_t * pq,dma_addr_t * src,unsigned int src_cnt,const unsigned char * scf,size_t len,enum sum_check_flags * pqres,unsigned long flags)671*4882a593Smuzhiyun iop_adma_prep_dma_pq_val(struct dma_chan *chan, dma_addr_t *pq, dma_addr_t *src,
672*4882a593Smuzhiyun 			 unsigned int src_cnt, const unsigned char *scf,
673*4882a593Smuzhiyun 			 size_t len, enum sum_check_flags *pqres,
674*4882a593Smuzhiyun 			 unsigned long flags)
675*4882a593Smuzhiyun {
676*4882a593Smuzhiyun 	struct iop_adma_chan *iop_chan = to_iop_adma_chan(chan);
677*4882a593Smuzhiyun 	struct iop_adma_desc_slot *sw_desc, *g;
678*4882a593Smuzhiyun 	int slot_cnt, slots_per_op;
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	if (unlikely(!len))
681*4882a593Smuzhiyun 		return NULL;
682*4882a593Smuzhiyun 	BUG_ON(len > IOP_ADMA_XOR_MAX_BYTE_COUNT);
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	dev_dbg(iop_chan->device->common.dev, "%s src_cnt: %d len: %zu\n",
685*4882a593Smuzhiyun 		__func__, src_cnt, len);
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	spin_lock_bh(&iop_chan->lock);
688*4882a593Smuzhiyun 	slot_cnt = iop_chan_pq_zero_sum_slot_count(len, src_cnt + 2, &slots_per_op);
689*4882a593Smuzhiyun 	sw_desc = iop_adma_alloc_slots(iop_chan, slot_cnt, slots_per_op);
690*4882a593Smuzhiyun 	if (sw_desc) {
691*4882a593Smuzhiyun 		/* for validate operations p and q are tagged onto the
692*4882a593Smuzhiyun 		 * end of the source list
693*4882a593Smuzhiyun 		 */
694*4882a593Smuzhiyun 		int pq_idx = src_cnt;
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 		g = sw_desc->group_head;
697*4882a593Smuzhiyun 		iop_desc_init_pq_zero_sum(g, src_cnt+2, flags);
698*4882a593Smuzhiyun 		iop_desc_set_pq_zero_sum_byte_count(g, len);
699*4882a593Smuzhiyun 		g->pq_check_result = pqres;
700*4882a593Smuzhiyun 		pr_debug("\t%s: g->pq_check_result: %p\n",
701*4882a593Smuzhiyun 			__func__, g->pq_check_result);
702*4882a593Smuzhiyun 		sw_desc->async_tx.flags = flags;
703*4882a593Smuzhiyun 		while (src_cnt--)
704*4882a593Smuzhiyun 			iop_desc_set_pq_zero_sum_src_addr(g, src_cnt,
705*4882a593Smuzhiyun 							  src[src_cnt],
706*4882a593Smuzhiyun 							  scf[src_cnt]);
707*4882a593Smuzhiyun 		iop_desc_set_pq_zero_sum_addr(g, pq_idx, src);
708*4882a593Smuzhiyun 	}
709*4882a593Smuzhiyun 	spin_unlock_bh(&iop_chan->lock);
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	return sw_desc ? &sw_desc->async_tx : NULL;
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun 
iop_adma_free_chan_resources(struct dma_chan * chan)714*4882a593Smuzhiyun static void iop_adma_free_chan_resources(struct dma_chan *chan)
715*4882a593Smuzhiyun {
716*4882a593Smuzhiyun 	struct iop_adma_chan *iop_chan = to_iop_adma_chan(chan);
717*4882a593Smuzhiyun 	struct iop_adma_desc_slot *iter, *_iter;
718*4882a593Smuzhiyun 	int in_use_descs = 0;
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	iop_adma_slot_cleanup(iop_chan);
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	spin_lock_bh(&iop_chan->lock);
723*4882a593Smuzhiyun 	list_for_each_entry_safe(iter, _iter, &iop_chan->chain,
724*4882a593Smuzhiyun 					chain_node) {
725*4882a593Smuzhiyun 		in_use_descs++;
726*4882a593Smuzhiyun 		list_del(&iter->chain_node);
727*4882a593Smuzhiyun 	}
728*4882a593Smuzhiyun 	list_for_each_entry_safe_reverse(
729*4882a593Smuzhiyun 		iter, _iter, &iop_chan->all_slots, slot_node) {
730*4882a593Smuzhiyun 		list_del(&iter->slot_node);
731*4882a593Smuzhiyun 		kfree(iter);
732*4882a593Smuzhiyun 		iop_chan->slots_allocated--;
733*4882a593Smuzhiyun 	}
734*4882a593Smuzhiyun 	iop_chan->last_used = NULL;
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	dev_dbg(iop_chan->device->common.dev, "%s slots_allocated %d\n",
737*4882a593Smuzhiyun 		__func__, iop_chan->slots_allocated);
738*4882a593Smuzhiyun 	spin_unlock_bh(&iop_chan->lock);
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	/* one is ok since we left it on there on purpose */
741*4882a593Smuzhiyun 	if (in_use_descs > 1)
742*4882a593Smuzhiyun 		printk(KERN_ERR "IOP: Freeing %d in use descriptors!\n",
743*4882a593Smuzhiyun 			in_use_descs - 1);
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun /**
747*4882a593Smuzhiyun  * iop_adma_status - poll the status of an ADMA transaction
748*4882a593Smuzhiyun  * @chan: ADMA channel handle
749*4882a593Smuzhiyun  * @cookie: ADMA transaction identifier
750*4882a593Smuzhiyun  * @txstate: a holder for the current state of the channel or NULL
751*4882a593Smuzhiyun  */
iop_adma_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * txstate)752*4882a593Smuzhiyun static enum dma_status iop_adma_status(struct dma_chan *chan,
753*4882a593Smuzhiyun 					dma_cookie_t cookie,
754*4882a593Smuzhiyun 					struct dma_tx_state *txstate)
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun 	struct iop_adma_chan *iop_chan = to_iop_adma_chan(chan);
757*4882a593Smuzhiyun 	int ret;
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	ret = dma_cookie_status(chan, cookie, txstate);
760*4882a593Smuzhiyun 	if (ret == DMA_COMPLETE)
761*4882a593Smuzhiyun 		return ret;
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	iop_adma_slot_cleanup(iop_chan);
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	return dma_cookie_status(chan, cookie, txstate);
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun 
iop_adma_eot_handler(int irq,void * data)768*4882a593Smuzhiyun static irqreturn_t iop_adma_eot_handler(int irq, void *data)
769*4882a593Smuzhiyun {
770*4882a593Smuzhiyun 	struct iop_adma_chan *chan = data;
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	dev_dbg(chan->device->common.dev, "%s\n", __func__);
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	tasklet_schedule(&chan->irq_tasklet);
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	iop_adma_device_clear_eot_status(chan);
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	return IRQ_HANDLED;
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun 
iop_adma_eoc_handler(int irq,void * data)781*4882a593Smuzhiyun static irqreturn_t iop_adma_eoc_handler(int irq, void *data)
782*4882a593Smuzhiyun {
783*4882a593Smuzhiyun 	struct iop_adma_chan *chan = data;
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	dev_dbg(chan->device->common.dev, "%s\n", __func__);
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	tasklet_schedule(&chan->irq_tasklet);
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	iop_adma_device_clear_eoc_status(chan);
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	return IRQ_HANDLED;
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun 
iop_adma_err_handler(int irq,void * data)794*4882a593Smuzhiyun static irqreturn_t iop_adma_err_handler(int irq, void *data)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun 	struct iop_adma_chan *chan = data;
797*4882a593Smuzhiyun 	unsigned long status = iop_chan_get_status(chan);
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	dev_err(chan->device->common.dev,
800*4882a593Smuzhiyun 		"error ( %s%s%s%s%s%s%s)\n",
801*4882a593Smuzhiyun 		iop_is_err_int_parity(status, chan) ? "int_parity " : "",
802*4882a593Smuzhiyun 		iop_is_err_mcu_abort(status, chan) ? "mcu_abort " : "",
803*4882a593Smuzhiyun 		iop_is_err_int_tabort(status, chan) ? "int_tabort " : "",
804*4882a593Smuzhiyun 		iop_is_err_int_mabort(status, chan) ? "int_mabort " : "",
805*4882a593Smuzhiyun 		iop_is_err_pci_tabort(status, chan) ? "pci_tabort " : "",
806*4882a593Smuzhiyun 		iop_is_err_pci_mabort(status, chan) ? "pci_mabort " : "",
807*4882a593Smuzhiyun 		iop_is_err_split_tx(status, chan) ? "split_tx " : "");
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	iop_adma_device_clear_err_status(chan);
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	BUG();
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	return IRQ_HANDLED;
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun 
iop_adma_issue_pending(struct dma_chan * chan)816*4882a593Smuzhiyun static void iop_adma_issue_pending(struct dma_chan *chan)
817*4882a593Smuzhiyun {
818*4882a593Smuzhiyun 	struct iop_adma_chan *iop_chan = to_iop_adma_chan(chan);
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	if (iop_chan->pending) {
821*4882a593Smuzhiyun 		iop_chan->pending = 0;
822*4882a593Smuzhiyun 		iop_chan_append(iop_chan);
823*4882a593Smuzhiyun 	}
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun /*
827*4882a593Smuzhiyun  * Perform a transaction to verify the HW works.
828*4882a593Smuzhiyun  */
829*4882a593Smuzhiyun #define IOP_ADMA_TEST_SIZE 2000
830*4882a593Smuzhiyun 
iop_adma_memcpy_self_test(struct iop_adma_device * device)831*4882a593Smuzhiyun static int iop_adma_memcpy_self_test(struct iop_adma_device *device)
832*4882a593Smuzhiyun {
833*4882a593Smuzhiyun 	int i;
834*4882a593Smuzhiyun 	void *src, *dest;
835*4882a593Smuzhiyun 	dma_addr_t src_dma, dest_dma;
836*4882a593Smuzhiyun 	struct dma_chan *dma_chan;
837*4882a593Smuzhiyun 	dma_cookie_t cookie;
838*4882a593Smuzhiyun 	struct dma_async_tx_descriptor *tx;
839*4882a593Smuzhiyun 	int err = 0;
840*4882a593Smuzhiyun 	struct iop_adma_chan *iop_chan;
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	dev_dbg(device->common.dev, "%s\n", __func__);
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	src = kmalloc(IOP_ADMA_TEST_SIZE, GFP_KERNEL);
845*4882a593Smuzhiyun 	if (!src)
846*4882a593Smuzhiyun 		return -ENOMEM;
847*4882a593Smuzhiyun 	dest = kzalloc(IOP_ADMA_TEST_SIZE, GFP_KERNEL);
848*4882a593Smuzhiyun 	if (!dest) {
849*4882a593Smuzhiyun 		kfree(src);
850*4882a593Smuzhiyun 		return -ENOMEM;
851*4882a593Smuzhiyun 	}
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	/* Fill in src buffer */
854*4882a593Smuzhiyun 	for (i = 0; i < IOP_ADMA_TEST_SIZE; i++)
855*4882a593Smuzhiyun 		((u8 *) src)[i] = (u8)i;
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	/* Start copy, using first DMA channel */
858*4882a593Smuzhiyun 	dma_chan = container_of(device->common.channels.next,
859*4882a593Smuzhiyun 				struct dma_chan,
860*4882a593Smuzhiyun 				device_node);
861*4882a593Smuzhiyun 	if (iop_adma_alloc_chan_resources(dma_chan) < 1) {
862*4882a593Smuzhiyun 		err = -ENODEV;
863*4882a593Smuzhiyun 		goto out;
864*4882a593Smuzhiyun 	}
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	dest_dma = dma_map_single(dma_chan->device->dev, dest,
867*4882a593Smuzhiyun 				IOP_ADMA_TEST_SIZE, DMA_FROM_DEVICE);
868*4882a593Smuzhiyun 	src_dma = dma_map_single(dma_chan->device->dev, src,
869*4882a593Smuzhiyun 				IOP_ADMA_TEST_SIZE, DMA_TO_DEVICE);
870*4882a593Smuzhiyun 	tx = iop_adma_prep_dma_memcpy(dma_chan, dest_dma, src_dma,
871*4882a593Smuzhiyun 				      IOP_ADMA_TEST_SIZE,
872*4882a593Smuzhiyun 				      DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	cookie = iop_adma_tx_submit(tx);
875*4882a593Smuzhiyun 	iop_adma_issue_pending(dma_chan);
876*4882a593Smuzhiyun 	msleep(1);
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	if (iop_adma_status(dma_chan, cookie, NULL) !=
879*4882a593Smuzhiyun 			DMA_COMPLETE) {
880*4882a593Smuzhiyun 		dev_err(dma_chan->device->dev,
881*4882a593Smuzhiyun 			"Self-test copy timed out, disabling\n");
882*4882a593Smuzhiyun 		err = -ENODEV;
883*4882a593Smuzhiyun 		goto free_resources;
884*4882a593Smuzhiyun 	}
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	iop_chan = to_iop_adma_chan(dma_chan);
887*4882a593Smuzhiyun 	dma_sync_single_for_cpu(&iop_chan->device->pdev->dev, dest_dma,
888*4882a593Smuzhiyun 		IOP_ADMA_TEST_SIZE, DMA_FROM_DEVICE);
889*4882a593Smuzhiyun 	if (memcmp(src, dest, IOP_ADMA_TEST_SIZE)) {
890*4882a593Smuzhiyun 		dev_err(dma_chan->device->dev,
891*4882a593Smuzhiyun 			"Self-test copy failed compare, disabling\n");
892*4882a593Smuzhiyun 		err = -ENODEV;
893*4882a593Smuzhiyun 		goto free_resources;
894*4882a593Smuzhiyun 	}
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun free_resources:
897*4882a593Smuzhiyun 	iop_adma_free_chan_resources(dma_chan);
898*4882a593Smuzhiyun out:
899*4882a593Smuzhiyun 	kfree(src);
900*4882a593Smuzhiyun 	kfree(dest);
901*4882a593Smuzhiyun 	return err;
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun #define IOP_ADMA_NUM_SRC_TEST 4 /* must be <= 15 */
905*4882a593Smuzhiyun static int
iop_adma_xor_val_self_test(struct iop_adma_device * device)906*4882a593Smuzhiyun iop_adma_xor_val_self_test(struct iop_adma_device *device)
907*4882a593Smuzhiyun {
908*4882a593Smuzhiyun 	int i, src_idx;
909*4882a593Smuzhiyun 	struct page *dest;
910*4882a593Smuzhiyun 	struct page *xor_srcs[IOP_ADMA_NUM_SRC_TEST];
911*4882a593Smuzhiyun 	struct page *zero_sum_srcs[IOP_ADMA_NUM_SRC_TEST + 1];
912*4882a593Smuzhiyun 	dma_addr_t dma_srcs[IOP_ADMA_NUM_SRC_TEST + 1];
913*4882a593Smuzhiyun 	dma_addr_t dest_dma;
914*4882a593Smuzhiyun 	struct dma_async_tx_descriptor *tx;
915*4882a593Smuzhiyun 	struct dma_chan *dma_chan;
916*4882a593Smuzhiyun 	dma_cookie_t cookie;
917*4882a593Smuzhiyun 	u8 cmp_byte = 0;
918*4882a593Smuzhiyun 	u32 cmp_word;
919*4882a593Smuzhiyun 	u32 zero_sum_result;
920*4882a593Smuzhiyun 	int err = 0;
921*4882a593Smuzhiyun 	struct iop_adma_chan *iop_chan;
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	dev_dbg(device->common.dev, "%s\n", __func__);
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	for (src_idx = 0; src_idx < IOP_ADMA_NUM_SRC_TEST; src_idx++) {
926*4882a593Smuzhiyun 		xor_srcs[src_idx] = alloc_page(GFP_KERNEL);
927*4882a593Smuzhiyun 		if (!xor_srcs[src_idx]) {
928*4882a593Smuzhiyun 			while (src_idx--)
929*4882a593Smuzhiyun 				__free_page(xor_srcs[src_idx]);
930*4882a593Smuzhiyun 			return -ENOMEM;
931*4882a593Smuzhiyun 		}
932*4882a593Smuzhiyun 	}
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 	dest = alloc_page(GFP_KERNEL);
935*4882a593Smuzhiyun 	if (!dest) {
936*4882a593Smuzhiyun 		while (src_idx--)
937*4882a593Smuzhiyun 			__free_page(xor_srcs[src_idx]);
938*4882a593Smuzhiyun 		return -ENOMEM;
939*4882a593Smuzhiyun 	}
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	/* Fill in src buffers */
942*4882a593Smuzhiyun 	for (src_idx = 0; src_idx < IOP_ADMA_NUM_SRC_TEST; src_idx++) {
943*4882a593Smuzhiyun 		u8 *ptr = page_address(xor_srcs[src_idx]);
944*4882a593Smuzhiyun 		for (i = 0; i < PAGE_SIZE; i++)
945*4882a593Smuzhiyun 			ptr[i] = (1 << src_idx);
946*4882a593Smuzhiyun 	}
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	for (src_idx = 0; src_idx < IOP_ADMA_NUM_SRC_TEST; src_idx++)
949*4882a593Smuzhiyun 		cmp_byte ^= (u8) (1 << src_idx);
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	cmp_word = (cmp_byte << 24) | (cmp_byte << 16) |
952*4882a593Smuzhiyun 			(cmp_byte << 8) | cmp_byte;
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	memset(page_address(dest), 0, PAGE_SIZE);
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	dma_chan = container_of(device->common.channels.next,
957*4882a593Smuzhiyun 				struct dma_chan,
958*4882a593Smuzhiyun 				device_node);
959*4882a593Smuzhiyun 	if (iop_adma_alloc_chan_resources(dma_chan) < 1) {
960*4882a593Smuzhiyun 		err = -ENODEV;
961*4882a593Smuzhiyun 		goto out;
962*4882a593Smuzhiyun 	}
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	/* test xor */
965*4882a593Smuzhiyun 	dest_dma = dma_map_page(dma_chan->device->dev, dest, 0,
966*4882a593Smuzhiyun 				PAGE_SIZE, DMA_FROM_DEVICE);
967*4882a593Smuzhiyun 	for (i = 0; i < IOP_ADMA_NUM_SRC_TEST; i++)
968*4882a593Smuzhiyun 		dma_srcs[i] = dma_map_page(dma_chan->device->dev, xor_srcs[i],
969*4882a593Smuzhiyun 					   0, PAGE_SIZE, DMA_TO_DEVICE);
970*4882a593Smuzhiyun 	tx = iop_adma_prep_dma_xor(dma_chan, dest_dma, dma_srcs,
971*4882a593Smuzhiyun 				   IOP_ADMA_NUM_SRC_TEST, PAGE_SIZE,
972*4882a593Smuzhiyun 				   DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	cookie = iop_adma_tx_submit(tx);
975*4882a593Smuzhiyun 	iop_adma_issue_pending(dma_chan);
976*4882a593Smuzhiyun 	msleep(8);
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	if (iop_adma_status(dma_chan, cookie, NULL) !=
979*4882a593Smuzhiyun 		DMA_COMPLETE) {
980*4882a593Smuzhiyun 		dev_err(dma_chan->device->dev,
981*4882a593Smuzhiyun 			"Self-test xor timed out, disabling\n");
982*4882a593Smuzhiyun 		err = -ENODEV;
983*4882a593Smuzhiyun 		goto free_resources;
984*4882a593Smuzhiyun 	}
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 	iop_chan = to_iop_adma_chan(dma_chan);
987*4882a593Smuzhiyun 	dma_sync_single_for_cpu(&iop_chan->device->pdev->dev, dest_dma,
988*4882a593Smuzhiyun 		PAGE_SIZE, DMA_FROM_DEVICE);
989*4882a593Smuzhiyun 	for (i = 0; i < (PAGE_SIZE / sizeof(u32)); i++) {
990*4882a593Smuzhiyun 		u32 *ptr = page_address(dest);
991*4882a593Smuzhiyun 		if (ptr[i] != cmp_word) {
992*4882a593Smuzhiyun 			dev_err(dma_chan->device->dev,
993*4882a593Smuzhiyun 				"Self-test xor failed compare, disabling\n");
994*4882a593Smuzhiyun 			err = -ENODEV;
995*4882a593Smuzhiyun 			goto free_resources;
996*4882a593Smuzhiyun 		}
997*4882a593Smuzhiyun 	}
998*4882a593Smuzhiyun 	dma_sync_single_for_device(&iop_chan->device->pdev->dev, dest_dma,
999*4882a593Smuzhiyun 		PAGE_SIZE, DMA_TO_DEVICE);
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	/* skip zero sum if the capability is not present */
1002*4882a593Smuzhiyun 	if (!dma_has_cap(DMA_XOR_VAL, dma_chan->device->cap_mask))
1003*4882a593Smuzhiyun 		goto free_resources;
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	/* zero sum the sources with the destintation page */
1006*4882a593Smuzhiyun 	for (i = 0; i < IOP_ADMA_NUM_SRC_TEST; i++)
1007*4882a593Smuzhiyun 		zero_sum_srcs[i] = xor_srcs[i];
1008*4882a593Smuzhiyun 	zero_sum_srcs[i] = dest;
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 	zero_sum_result = 1;
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	for (i = 0; i < IOP_ADMA_NUM_SRC_TEST + 1; i++)
1013*4882a593Smuzhiyun 		dma_srcs[i] = dma_map_page(dma_chan->device->dev,
1014*4882a593Smuzhiyun 					   zero_sum_srcs[i], 0, PAGE_SIZE,
1015*4882a593Smuzhiyun 					   DMA_TO_DEVICE);
1016*4882a593Smuzhiyun 	tx = iop_adma_prep_dma_xor_val(dma_chan, dma_srcs,
1017*4882a593Smuzhiyun 				       IOP_ADMA_NUM_SRC_TEST + 1, PAGE_SIZE,
1018*4882a593Smuzhiyun 				       &zero_sum_result,
1019*4882a593Smuzhiyun 				       DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	cookie = iop_adma_tx_submit(tx);
1022*4882a593Smuzhiyun 	iop_adma_issue_pending(dma_chan);
1023*4882a593Smuzhiyun 	msleep(8);
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun 	if (iop_adma_status(dma_chan, cookie, NULL) != DMA_COMPLETE) {
1026*4882a593Smuzhiyun 		dev_err(dma_chan->device->dev,
1027*4882a593Smuzhiyun 			"Self-test zero sum timed out, disabling\n");
1028*4882a593Smuzhiyun 		err = -ENODEV;
1029*4882a593Smuzhiyun 		goto free_resources;
1030*4882a593Smuzhiyun 	}
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 	if (zero_sum_result != 0) {
1033*4882a593Smuzhiyun 		dev_err(dma_chan->device->dev,
1034*4882a593Smuzhiyun 			"Self-test zero sum failed compare, disabling\n");
1035*4882a593Smuzhiyun 		err = -ENODEV;
1036*4882a593Smuzhiyun 		goto free_resources;
1037*4882a593Smuzhiyun 	}
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	/* test for non-zero parity sum */
1040*4882a593Smuzhiyun 	zero_sum_result = 0;
1041*4882a593Smuzhiyun 	for (i = 0; i < IOP_ADMA_NUM_SRC_TEST + 1; i++)
1042*4882a593Smuzhiyun 		dma_srcs[i] = dma_map_page(dma_chan->device->dev,
1043*4882a593Smuzhiyun 					   zero_sum_srcs[i], 0, PAGE_SIZE,
1044*4882a593Smuzhiyun 					   DMA_TO_DEVICE);
1045*4882a593Smuzhiyun 	tx = iop_adma_prep_dma_xor_val(dma_chan, dma_srcs,
1046*4882a593Smuzhiyun 				       IOP_ADMA_NUM_SRC_TEST + 1, PAGE_SIZE,
1047*4882a593Smuzhiyun 				       &zero_sum_result,
1048*4882a593Smuzhiyun 				       DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 	cookie = iop_adma_tx_submit(tx);
1051*4882a593Smuzhiyun 	iop_adma_issue_pending(dma_chan);
1052*4882a593Smuzhiyun 	msleep(8);
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 	if (iop_adma_status(dma_chan, cookie, NULL) != DMA_COMPLETE) {
1055*4882a593Smuzhiyun 		dev_err(dma_chan->device->dev,
1056*4882a593Smuzhiyun 			"Self-test non-zero sum timed out, disabling\n");
1057*4882a593Smuzhiyun 		err = -ENODEV;
1058*4882a593Smuzhiyun 		goto free_resources;
1059*4882a593Smuzhiyun 	}
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	if (zero_sum_result != 1) {
1062*4882a593Smuzhiyun 		dev_err(dma_chan->device->dev,
1063*4882a593Smuzhiyun 			"Self-test non-zero sum failed compare, disabling\n");
1064*4882a593Smuzhiyun 		err = -ENODEV;
1065*4882a593Smuzhiyun 		goto free_resources;
1066*4882a593Smuzhiyun 	}
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun free_resources:
1069*4882a593Smuzhiyun 	iop_adma_free_chan_resources(dma_chan);
1070*4882a593Smuzhiyun out:
1071*4882a593Smuzhiyun 	src_idx = IOP_ADMA_NUM_SRC_TEST;
1072*4882a593Smuzhiyun 	while (src_idx--)
1073*4882a593Smuzhiyun 		__free_page(xor_srcs[src_idx]);
1074*4882a593Smuzhiyun 	__free_page(dest);
1075*4882a593Smuzhiyun 	return err;
1076*4882a593Smuzhiyun }
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun #ifdef CONFIG_RAID6_PQ
1079*4882a593Smuzhiyun static int
iop_adma_pq_zero_sum_self_test(struct iop_adma_device * device)1080*4882a593Smuzhiyun iop_adma_pq_zero_sum_self_test(struct iop_adma_device *device)
1081*4882a593Smuzhiyun {
1082*4882a593Smuzhiyun 	/* combined sources, software pq results, and extra hw pq results */
1083*4882a593Smuzhiyun 	struct page *pq[IOP_ADMA_NUM_SRC_TEST+2+2];
1084*4882a593Smuzhiyun 	/* ptr to the extra hw pq buffers defined above */
1085*4882a593Smuzhiyun 	struct page **pq_hw = &pq[IOP_ADMA_NUM_SRC_TEST+2];
1086*4882a593Smuzhiyun 	/* address conversion buffers (dma_map / page_address) */
1087*4882a593Smuzhiyun 	void *pq_sw[IOP_ADMA_NUM_SRC_TEST+2];
1088*4882a593Smuzhiyun 	dma_addr_t pq_src[IOP_ADMA_NUM_SRC_TEST+2];
1089*4882a593Smuzhiyun 	dma_addr_t *pq_dest = &pq_src[IOP_ADMA_NUM_SRC_TEST];
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun 	int i;
1092*4882a593Smuzhiyun 	struct dma_async_tx_descriptor *tx;
1093*4882a593Smuzhiyun 	struct dma_chan *dma_chan;
1094*4882a593Smuzhiyun 	dma_cookie_t cookie;
1095*4882a593Smuzhiyun 	u32 zero_sum_result;
1096*4882a593Smuzhiyun 	int err = 0;
1097*4882a593Smuzhiyun 	struct device *dev;
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun 	dev_dbg(device->common.dev, "%s\n", __func__);
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(pq); i++) {
1102*4882a593Smuzhiyun 		pq[i] = alloc_page(GFP_KERNEL);
1103*4882a593Smuzhiyun 		if (!pq[i]) {
1104*4882a593Smuzhiyun 			while (i--)
1105*4882a593Smuzhiyun 				__free_page(pq[i]);
1106*4882a593Smuzhiyun 			return -ENOMEM;
1107*4882a593Smuzhiyun 		}
1108*4882a593Smuzhiyun 	}
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 	/* Fill in src buffers */
1111*4882a593Smuzhiyun 	for (i = 0; i < IOP_ADMA_NUM_SRC_TEST; i++) {
1112*4882a593Smuzhiyun 		pq_sw[i] = page_address(pq[i]);
1113*4882a593Smuzhiyun 		memset(pq_sw[i], 0x11111111 * (1<<i), PAGE_SIZE);
1114*4882a593Smuzhiyun 	}
1115*4882a593Smuzhiyun 	pq_sw[i] = page_address(pq[i]);
1116*4882a593Smuzhiyun 	pq_sw[i+1] = page_address(pq[i+1]);
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 	dma_chan = container_of(device->common.channels.next,
1119*4882a593Smuzhiyun 				struct dma_chan,
1120*4882a593Smuzhiyun 				device_node);
1121*4882a593Smuzhiyun 	if (iop_adma_alloc_chan_resources(dma_chan) < 1) {
1122*4882a593Smuzhiyun 		err = -ENODEV;
1123*4882a593Smuzhiyun 		goto out;
1124*4882a593Smuzhiyun 	}
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 	dev = dma_chan->device->dev;
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 	/* initialize the dests */
1129*4882a593Smuzhiyun 	memset(page_address(pq_hw[0]), 0 , PAGE_SIZE);
1130*4882a593Smuzhiyun 	memset(page_address(pq_hw[1]), 0 , PAGE_SIZE);
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 	/* test pq */
1133*4882a593Smuzhiyun 	pq_dest[0] = dma_map_page(dev, pq_hw[0], 0, PAGE_SIZE, DMA_FROM_DEVICE);
1134*4882a593Smuzhiyun 	pq_dest[1] = dma_map_page(dev, pq_hw[1], 0, PAGE_SIZE, DMA_FROM_DEVICE);
1135*4882a593Smuzhiyun 	for (i = 0; i < IOP_ADMA_NUM_SRC_TEST; i++)
1136*4882a593Smuzhiyun 		pq_src[i] = dma_map_page(dev, pq[i], 0, PAGE_SIZE,
1137*4882a593Smuzhiyun 					 DMA_TO_DEVICE);
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	tx = iop_adma_prep_dma_pq(dma_chan, pq_dest, pq_src,
1140*4882a593Smuzhiyun 				  IOP_ADMA_NUM_SRC_TEST, (u8 *)raid6_gfexp,
1141*4882a593Smuzhiyun 				  PAGE_SIZE,
1142*4882a593Smuzhiyun 				  DMA_PREP_INTERRUPT |
1143*4882a593Smuzhiyun 				  DMA_CTRL_ACK);
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun 	cookie = iop_adma_tx_submit(tx);
1146*4882a593Smuzhiyun 	iop_adma_issue_pending(dma_chan);
1147*4882a593Smuzhiyun 	msleep(8);
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 	if (iop_adma_status(dma_chan, cookie, NULL) !=
1150*4882a593Smuzhiyun 		DMA_COMPLETE) {
1151*4882a593Smuzhiyun 		dev_err(dev, "Self-test pq timed out, disabling\n");
1152*4882a593Smuzhiyun 		err = -ENODEV;
1153*4882a593Smuzhiyun 		goto free_resources;
1154*4882a593Smuzhiyun 	}
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 	raid6_call.gen_syndrome(IOP_ADMA_NUM_SRC_TEST+2, PAGE_SIZE, pq_sw);
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 	if (memcmp(pq_sw[IOP_ADMA_NUM_SRC_TEST],
1159*4882a593Smuzhiyun 		   page_address(pq_hw[0]), PAGE_SIZE) != 0) {
1160*4882a593Smuzhiyun 		dev_err(dev, "Self-test p failed compare, disabling\n");
1161*4882a593Smuzhiyun 		err = -ENODEV;
1162*4882a593Smuzhiyun 		goto free_resources;
1163*4882a593Smuzhiyun 	}
1164*4882a593Smuzhiyun 	if (memcmp(pq_sw[IOP_ADMA_NUM_SRC_TEST+1],
1165*4882a593Smuzhiyun 		   page_address(pq_hw[1]), PAGE_SIZE) != 0) {
1166*4882a593Smuzhiyun 		dev_err(dev, "Self-test q failed compare, disabling\n");
1167*4882a593Smuzhiyun 		err = -ENODEV;
1168*4882a593Smuzhiyun 		goto free_resources;
1169*4882a593Smuzhiyun 	}
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 	/* test correct zero sum using the software generated pq values */
1172*4882a593Smuzhiyun 	for (i = 0; i < IOP_ADMA_NUM_SRC_TEST + 2; i++)
1173*4882a593Smuzhiyun 		pq_src[i] = dma_map_page(dev, pq[i], 0, PAGE_SIZE,
1174*4882a593Smuzhiyun 					 DMA_TO_DEVICE);
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 	zero_sum_result = ~0;
1177*4882a593Smuzhiyun 	tx = iop_adma_prep_dma_pq_val(dma_chan, &pq_src[IOP_ADMA_NUM_SRC_TEST],
1178*4882a593Smuzhiyun 				      pq_src, IOP_ADMA_NUM_SRC_TEST,
1179*4882a593Smuzhiyun 				      raid6_gfexp, PAGE_SIZE, &zero_sum_result,
1180*4882a593Smuzhiyun 				      DMA_PREP_INTERRUPT|DMA_CTRL_ACK);
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 	cookie = iop_adma_tx_submit(tx);
1183*4882a593Smuzhiyun 	iop_adma_issue_pending(dma_chan);
1184*4882a593Smuzhiyun 	msleep(8);
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun 	if (iop_adma_status(dma_chan, cookie, NULL) !=
1187*4882a593Smuzhiyun 		DMA_COMPLETE) {
1188*4882a593Smuzhiyun 		dev_err(dev, "Self-test pq-zero-sum timed out, disabling\n");
1189*4882a593Smuzhiyun 		err = -ENODEV;
1190*4882a593Smuzhiyun 		goto free_resources;
1191*4882a593Smuzhiyun 	}
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 	if (zero_sum_result != 0) {
1194*4882a593Smuzhiyun 		dev_err(dev, "Self-test pq-zero-sum failed to validate: %x\n",
1195*4882a593Smuzhiyun 			zero_sum_result);
1196*4882a593Smuzhiyun 		err = -ENODEV;
1197*4882a593Smuzhiyun 		goto free_resources;
1198*4882a593Smuzhiyun 	}
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun 	/* test incorrect zero sum */
1201*4882a593Smuzhiyun 	i = IOP_ADMA_NUM_SRC_TEST;
1202*4882a593Smuzhiyun 	memset(pq_sw[i] + 100, 0, 100);
1203*4882a593Smuzhiyun 	memset(pq_sw[i+1] + 200, 0, 200);
1204*4882a593Smuzhiyun 	for (i = 0; i < IOP_ADMA_NUM_SRC_TEST + 2; i++)
1205*4882a593Smuzhiyun 		pq_src[i] = dma_map_page(dev, pq[i], 0, PAGE_SIZE,
1206*4882a593Smuzhiyun 					 DMA_TO_DEVICE);
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 	zero_sum_result = 0;
1209*4882a593Smuzhiyun 	tx = iop_adma_prep_dma_pq_val(dma_chan, &pq_src[IOP_ADMA_NUM_SRC_TEST],
1210*4882a593Smuzhiyun 				      pq_src, IOP_ADMA_NUM_SRC_TEST,
1211*4882a593Smuzhiyun 				      raid6_gfexp, PAGE_SIZE, &zero_sum_result,
1212*4882a593Smuzhiyun 				      DMA_PREP_INTERRUPT|DMA_CTRL_ACK);
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun 	cookie = iop_adma_tx_submit(tx);
1215*4882a593Smuzhiyun 	iop_adma_issue_pending(dma_chan);
1216*4882a593Smuzhiyun 	msleep(8);
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	if (iop_adma_status(dma_chan, cookie, NULL) !=
1219*4882a593Smuzhiyun 		DMA_COMPLETE) {
1220*4882a593Smuzhiyun 		dev_err(dev, "Self-test !pq-zero-sum timed out, disabling\n");
1221*4882a593Smuzhiyun 		err = -ENODEV;
1222*4882a593Smuzhiyun 		goto free_resources;
1223*4882a593Smuzhiyun 	}
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun 	if (zero_sum_result != (SUM_CHECK_P_RESULT | SUM_CHECK_Q_RESULT)) {
1226*4882a593Smuzhiyun 		dev_err(dev, "Self-test !pq-zero-sum failed to validate: %x\n",
1227*4882a593Smuzhiyun 			zero_sum_result);
1228*4882a593Smuzhiyun 		err = -ENODEV;
1229*4882a593Smuzhiyun 		goto free_resources;
1230*4882a593Smuzhiyun 	}
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun free_resources:
1233*4882a593Smuzhiyun 	iop_adma_free_chan_resources(dma_chan);
1234*4882a593Smuzhiyun out:
1235*4882a593Smuzhiyun 	i = ARRAY_SIZE(pq);
1236*4882a593Smuzhiyun 	while (i--)
1237*4882a593Smuzhiyun 		__free_page(pq[i]);
1238*4882a593Smuzhiyun 	return err;
1239*4882a593Smuzhiyun }
1240*4882a593Smuzhiyun #endif
1241*4882a593Smuzhiyun 
iop_adma_remove(struct platform_device * dev)1242*4882a593Smuzhiyun static int iop_adma_remove(struct platform_device *dev)
1243*4882a593Smuzhiyun {
1244*4882a593Smuzhiyun 	struct iop_adma_device *device = platform_get_drvdata(dev);
1245*4882a593Smuzhiyun 	struct dma_chan *chan, *_chan;
1246*4882a593Smuzhiyun 	struct iop_adma_chan *iop_chan;
1247*4882a593Smuzhiyun 	struct iop_adma_platform_data *plat_data = dev_get_platdata(&dev->dev);
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 	dma_async_device_unregister(&device->common);
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 	dma_free_coherent(&dev->dev, plat_data->pool_size,
1252*4882a593Smuzhiyun 			device->dma_desc_pool_virt, device->dma_desc_pool);
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun 	list_for_each_entry_safe(chan, _chan, &device->common.channels,
1255*4882a593Smuzhiyun 				device_node) {
1256*4882a593Smuzhiyun 		iop_chan = to_iop_adma_chan(chan);
1257*4882a593Smuzhiyun 		list_del(&chan->device_node);
1258*4882a593Smuzhiyun 		kfree(iop_chan);
1259*4882a593Smuzhiyun 	}
1260*4882a593Smuzhiyun 	kfree(device);
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 	return 0;
1263*4882a593Smuzhiyun }
1264*4882a593Smuzhiyun 
iop_adma_probe(struct platform_device * pdev)1265*4882a593Smuzhiyun static int iop_adma_probe(struct platform_device *pdev)
1266*4882a593Smuzhiyun {
1267*4882a593Smuzhiyun 	struct resource *res;
1268*4882a593Smuzhiyun 	int ret = 0, i;
1269*4882a593Smuzhiyun 	struct iop_adma_device *adev;
1270*4882a593Smuzhiyun 	struct iop_adma_chan *iop_chan;
1271*4882a593Smuzhiyun 	struct dma_device *dma_dev;
1272*4882a593Smuzhiyun 	struct iop_adma_platform_data *plat_data = dev_get_platdata(&pdev->dev);
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1275*4882a593Smuzhiyun 	if (!res)
1276*4882a593Smuzhiyun 		return -ENODEV;
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun 	if (!devm_request_mem_region(&pdev->dev, res->start,
1279*4882a593Smuzhiyun 				resource_size(res), pdev->name))
1280*4882a593Smuzhiyun 		return -EBUSY;
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun 	adev = kzalloc(sizeof(*adev), GFP_KERNEL);
1283*4882a593Smuzhiyun 	if (!adev)
1284*4882a593Smuzhiyun 		return -ENOMEM;
1285*4882a593Smuzhiyun 	dma_dev = &adev->common;
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun 	/* allocate coherent memory for hardware descriptors
1288*4882a593Smuzhiyun 	 * note: writecombine gives slightly better performance, but
1289*4882a593Smuzhiyun 	 * requires that we explicitly flush the writes
1290*4882a593Smuzhiyun 	 */
1291*4882a593Smuzhiyun 	adev->dma_desc_pool_virt = dma_alloc_wc(&pdev->dev,
1292*4882a593Smuzhiyun 						plat_data->pool_size,
1293*4882a593Smuzhiyun 						&adev->dma_desc_pool,
1294*4882a593Smuzhiyun 						GFP_KERNEL);
1295*4882a593Smuzhiyun 	if (!adev->dma_desc_pool_virt) {
1296*4882a593Smuzhiyun 		ret = -ENOMEM;
1297*4882a593Smuzhiyun 		goto err_free_adev;
1298*4882a593Smuzhiyun 	}
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "%s: allocated descriptor pool virt %p phys %pad\n",
1301*4882a593Smuzhiyun 		__func__, adev->dma_desc_pool_virt, &adev->dma_desc_pool);
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun 	adev->id = plat_data->hw_id;
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun 	/* discover transaction capabilites from the platform data */
1306*4882a593Smuzhiyun 	dma_dev->cap_mask = plat_data->cap_mask;
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun 	adev->pdev = pdev;
1309*4882a593Smuzhiyun 	platform_set_drvdata(pdev, adev);
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun 	INIT_LIST_HEAD(&dma_dev->channels);
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun 	/* set base routines */
1314*4882a593Smuzhiyun 	dma_dev->device_alloc_chan_resources = iop_adma_alloc_chan_resources;
1315*4882a593Smuzhiyun 	dma_dev->device_free_chan_resources = iop_adma_free_chan_resources;
1316*4882a593Smuzhiyun 	dma_dev->device_tx_status = iop_adma_status;
1317*4882a593Smuzhiyun 	dma_dev->device_issue_pending = iop_adma_issue_pending;
1318*4882a593Smuzhiyun 	dma_dev->dev = &pdev->dev;
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 	/* set prep routines based on capability */
1321*4882a593Smuzhiyun 	if (dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask))
1322*4882a593Smuzhiyun 		dma_dev->device_prep_dma_memcpy = iop_adma_prep_dma_memcpy;
1323*4882a593Smuzhiyun 	if (dma_has_cap(DMA_XOR, dma_dev->cap_mask)) {
1324*4882a593Smuzhiyun 		dma_dev->max_xor = iop_adma_get_max_xor();
1325*4882a593Smuzhiyun 		dma_dev->device_prep_dma_xor = iop_adma_prep_dma_xor;
1326*4882a593Smuzhiyun 	}
1327*4882a593Smuzhiyun 	if (dma_has_cap(DMA_XOR_VAL, dma_dev->cap_mask))
1328*4882a593Smuzhiyun 		dma_dev->device_prep_dma_xor_val =
1329*4882a593Smuzhiyun 			iop_adma_prep_dma_xor_val;
1330*4882a593Smuzhiyun 	if (dma_has_cap(DMA_PQ, dma_dev->cap_mask)) {
1331*4882a593Smuzhiyun 		dma_set_maxpq(dma_dev, iop_adma_get_max_pq(), 0);
1332*4882a593Smuzhiyun 		dma_dev->device_prep_dma_pq = iop_adma_prep_dma_pq;
1333*4882a593Smuzhiyun 	}
1334*4882a593Smuzhiyun 	if (dma_has_cap(DMA_PQ_VAL, dma_dev->cap_mask))
1335*4882a593Smuzhiyun 		dma_dev->device_prep_dma_pq_val =
1336*4882a593Smuzhiyun 			iop_adma_prep_dma_pq_val;
1337*4882a593Smuzhiyun 	if (dma_has_cap(DMA_INTERRUPT, dma_dev->cap_mask))
1338*4882a593Smuzhiyun 		dma_dev->device_prep_dma_interrupt =
1339*4882a593Smuzhiyun 			iop_adma_prep_dma_interrupt;
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	iop_chan = kzalloc(sizeof(*iop_chan), GFP_KERNEL);
1342*4882a593Smuzhiyun 	if (!iop_chan) {
1343*4882a593Smuzhiyun 		ret = -ENOMEM;
1344*4882a593Smuzhiyun 		goto err_free_dma;
1345*4882a593Smuzhiyun 	}
1346*4882a593Smuzhiyun 	iop_chan->device = adev;
1347*4882a593Smuzhiyun 
1348*4882a593Smuzhiyun 	iop_chan->mmr_base = devm_ioremap(&pdev->dev, res->start,
1349*4882a593Smuzhiyun 					resource_size(res));
1350*4882a593Smuzhiyun 	if (!iop_chan->mmr_base) {
1351*4882a593Smuzhiyun 		ret = -ENOMEM;
1352*4882a593Smuzhiyun 		goto err_free_iop_chan;
1353*4882a593Smuzhiyun 	}
1354*4882a593Smuzhiyun 	tasklet_setup(&iop_chan->irq_tasklet, iop_adma_tasklet);
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun 	/* clear errors before enabling interrupts */
1357*4882a593Smuzhiyun 	iop_adma_device_clear_err_status(iop_chan);
1358*4882a593Smuzhiyun 
1359*4882a593Smuzhiyun 	for (i = 0; i < 3; i++) {
1360*4882a593Smuzhiyun 		static const irq_handler_t handler[] = {
1361*4882a593Smuzhiyun 			iop_adma_eot_handler,
1362*4882a593Smuzhiyun 			iop_adma_eoc_handler,
1363*4882a593Smuzhiyun 			iop_adma_err_handler
1364*4882a593Smuzhiyun 		};
1365*4882a593Smuzhiyun 		int irq = platform_get_irq(pdev, i);
1366*4882a593Smuzhiyun 		if (irq < 0) {
1367*4882a593Smuzhiyun 			ret = -ENXIO;
1368*4882a593Smuzhiyun 			goto err_free_iop_chan;
1369*4882a593Smuzhiyun 		} else {
1370*4882a593Smuzhiyun 			ret = devm_request_irq(&pdev->dev, irq,
1371*4882a593Smuzhiyun 					handler[i], 0, pdev->name, iop_chan);
1372*4882a593Smuzhiyun 			if (ret)
1373*4882a593Smuzhiyun 				goto err_free_iop_chan;
1374*4882a593Smuzhiyun 		}
1375*4882a593Smuzhiyun 	}
1376*4882a593Smuzhiyun 
1377*4882a593Smuzhiyun 	spin_lock_init(&iop_chan->lock);
1378*4882a593Smuzhiyun 	INIT_LIST_HEAD(&iop_chan->chain);
1379*4882a593Smuzhiyun 	INIT_LIST_HEAD(&iop_chan->all_slots);
1380*4882a593Smuzhiyun 	iop_chan->common.device = dma_dev;
1381*4882a593Smuzhiyun 	dma_cookie_init(&iop_chan->common);
1382*4882a593Smuzhiyun 	list_add_tail(&iop_chan->common.device_node, &dma_dev->channels);
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun 	if (dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask)) {
1385*4882a593Smuzhiyun 		ret = iop_adma_memcpy_self_test(adev);
1386*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "memcpy self test returned %d\n", ret);
1387*4882a593Smuzhiyun 		if (ret)
1388*4882a593Smuzhiyun 			goto err_free_iop_chan;
1389*4882a593Smuzhiyun 	}
1390*4882a593Smuzhiyun 
1391*4882a593Smuzhiyun 	if (dma_has_cap(DMA_XOR, dma_dev->cap_mask)) {
1392*4882a593Smuzhiyun 		ret = iop_adma_xor_val_self_test(adev);
1393*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "xor self test returned %d\n", ret);
1394*4882a593Smuzhiyun 		if (ret)
1395*4882a593Smuzhiyun 			goto err_free_iop_chan;
1396*4882a593Smuzhiyun 	}
1397*4882a593Smuzhiyun 
1398*4882a593Smuzhiyun 	if (dma_has_cap(DMA_PQ, dma_dev->cap_mask) &&
1399*4882a593Smuzhiyun 	    dma_has_cap(DMA_PQ_VAL, dma_dev->cap_mask)) {
1400*4882a593Smuzhiyun 		#ifdef CONFIG_RAID6_PQ
1401*4882a593Smuzhiyun 		ret = iop_adma_pq_zero_sum_self_test(adev);
1402*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "pq self test returned %d\n", ret);
1403*4882a593Smuzhiyun 		#else
1404*4882a593Smuzhiyun 		/* can not test raid6, so do not publish capability */
1405*4882a593Smuzhiyun 		dma_cap_clear(DMA_PQ, dma_dev->cap_mask);
1406*4882a593Smuzhiyun 		dma_cap_clear(DMA_PQ_VAL, dma_dev->cap_mask);
1407*4882a593Smuzhiyun 		ret = 0;
1408*4882a593Smuzhiyun 		#endif
1409*4882a593Smuzhiyun 		if (ret)
1410*4882a593Smuzhiyun 			goto err_free_iop_chan;
1411*4882a593Smuzhiyun 	}
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 	dev_info(&pdev->dev, "Intel(R) IOP: ( %s%s%s%s%s%s)\n",
1414*4882a593Smuzhiyun 		 dma_has_cap(DMA_PQ, dma_dev->cap_mask) ? "pq " : "",
1415*4882a593Smuzhiyun 		 dma_has_cap(DMA_PQ_VAL, dma_dev->cap_mask) ? "pq_val " : "",
1416*4882a593Smuzhiyun 		 dma_has_cap(DMA_XOR, dma_dev->cap_mask) ? "xor " : "",
1417*4882a593Smuzhiyun 		 dma_has_cap(DMA_XOR_VAL, dma_dev->cap_mask) ? "xor_val " : "",
1418*4882a593Smuzhiyun 		 dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask) ? "cpy " : "",
1419*4882a593Smuzhiyun 		 dma_has_cap(DMA_INTERRUPT, dma_dev->cap_mask) ? "intr " : "");
1420*4882a593Smuzhiyun 
1421*4882a593Smuzhiyun 	dma_async_device_register(dma_dev);
1422*4882a593Smuzhiyun 	goto out;
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun  err_free_iop_chan:
1425*4882a593Smuzhiyun 	kfree(iop_chan);
1426*4882a593Smuzhiyun  err_free_dma:
1427*4882a593Smuzhiyun 	dma_free_coherent(&adev->pdev->dev, plat_data->pool_size,
1428*4882a593Smuzhiyun 			adev->dma_desc_pool_virt, adev->dma_desc_pool);
1429*4882a593Smuzhiyun  err_free_adev:
1430*4882a593Smuzhiyun 	kfree(adev);
1431*4882a593Smuzhiyun  out:
1432*4882a593Smuzhiyun 	return ret;
1433*4882a593Smuzhiyun }
1434*4882a593Smuzhiyun 
iop_chan_start_null_memcpy(struct iop_adma_chan * iop_chan)1435*4882a593Smuzhiyun static void iop_chan_start_null_memcpy(struct iop_adma_chan *iop_chan)
1436*4882a593Smuzhiyun {
1437*4882a593Smuzhiyun 	struct iop_adma_desc_slot *sw_desc, *grp_start;
1438*4882a593Smuzhiyun 	dma_cookie_t cookie;
1439*4882a593Smuzhiyun 	int slot_cnt, slots_per_op;
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun 	dev_dbg(iop_chan->device->common.dev, "%s\n", __func__);
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun 	spin_lock_bh(&iop_chan->lock);
1444*4882a593Smuzhiyun 	slot_cnt = iop_chan_memcpy_slot_count(0, &slots_per_op);
1445*4882a593Smuzhiyun 	sw_desc = iop_adma_alloc_slots(iop_chan, slot_cnt, slots_per_op);
1446*4882a593Smuzhiyun 	if (sw_desc) {
1447*4882a593Smuzhiyun 		grp_start = sw_desc->group_head;
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun 		list_splice_init(&sw_desc->tx_list, &iop_chan->chain);
1450*4882a593Smuzhiyun 		async_tx_ack(&sw_desc->async_tx);
1451*4882a593Smuzhiyun 		iop_desc_init_memcpy(grp_start, 0);
1452*4882a593Smuzhiyun 		iop_desc_set_byte_count(grp_start, iop_chan, 0);
1453*4882a593Smuzhiyun 		iop_desc_set_dest_addr(grp_start, iop_chan, 0);
1454*4882a593Smuzhiyun 		iop_desc_set_memcpy_src_addr(grp_start, 0);
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun 		cookie = dma_cookie_assign(&sw_desc->async_tx);
1457*4882a593Smuzhiyun 
1458*4882a593Smuzhiyun 		/* initialize the completed cookie to be less than
1459*4882a593Smuzhiyun 		 * the most recently used cookie
1460*4882a593Smuzhiyun 		 */
1461*4882a593Smuzhiyun 		iop_chan->common.completed_cookie = cookie - 1;
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 		/* channel should not be busy */
1464*4882a593Smuzhiyun 		BUG_ON(iop_chan_is_busy(iop_chan));
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun 		/* clear any prior error-status bits */
1467*4882a593Smuzhiyun 		iop_adma_device_clear_err_status(iop_chan);
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun 		/* disable operation */
1470*4882a593Smuzhiyun 		iop_chan_disable(iop_chan);
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun 		/* set the descriptor address */
1473*4882a593Smuzhiyun 		iop_chan_set_next_descriptor(iop_chan, sw_desc->async_tx.phys);
1474*4882a593Smuzhiyun 
1475*4882a593Smuzhiyun 		/* 1/ don't add pre-chained descriptors
1476*4882a593Smuzhiyun 		 * 2/ dummy read to flush next_desc write
1477*4882a593Smuzhiyun 		 */
1478*4882a593Smuzhiyun 		BUG_ON(iop_desc_get_next_desc(sw_desc));
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 		/* run the descriptor */
1481*4882a593Smuzhiyun 		iop_chan_enable(iop_chan);
1482*4882a593Smuzhiyun 	} else
1483*4882a593Smuzhiyun 		dev_err(iop_chan->device->common.dev,
1484*4882a593Smuzhiyun 			"failed to allocate null descriptor\n");
1485*4882a593Smuzhiyun 	spin_unlock_bh(&iop_chan->lock);
1486*4882a593Smuzhiyun }
1487*4882a593Smuzhiyun 
iop_chan_start_null_xor(struct iop_adma_chan * iop_chan)1488*4882a593Smuzhiyun static void iop_chan_start_null_xor(struct iop_adma_chan *iop_chan)
1489*4882a593Smuzhiyun {
1490*4882a593Smuzhiyun 	struct iop_adma_desc_slot *sw_desc, *grp_start;
1491*4882a593Smuzhiyun 	dma_cookie_t cookie;
1492*4882a593Smuzhiyun 	int slot_cnt, slots_per_op;
1493*4882a593Smuzhiyun 
1494*4882a593Smuzhiyun 	dev_dbg(iop_chan->device->common.dev, "%s\n", __func__);
1495*4882a593Smuzhiyun 
1496*4882a593Smuzhiyun 	spin_lock_bh(&iop_chan->lock);
1497*4882a593Smuzhiyun 	slot_cnt = iop_chan_xor_slot_count(0, 2, &slots_per_op);
1498*4882a593Smuzhiyun 	sw_desc = iop_adma_alloc_slots(iop_chan, slot_cnt, slots_per_op);
1499*4882a593Smuzhiyun 	if (sw_desc) {
1500*4882a593Smuzhiyun 		grp_start = sw_desc->group_head;
1501*4882a593Smuzhiyun 		list_splice_init(&sw_desc->tx_list, &iop_chan->chain);
1502*4882a593Smuzhiyun 		async_tx_ack(&sw_desc->async_tx);
1503*4882a593Smuzhiyun 		iop_desc_init_null_xor(grp_start, 2, 0);
1504*4882a593Smuzhiyun 		iop_desc_set_byte_count(grp_start, iop_chan, 0);
1505*4882a593Smuzhiyun 		iop_desc_set_dest_addr(grp_start, iop_chan, 0);
1506*4882a593Smuzhiyun 		iop_desc_set_xor_src_addr(grp_start, 0, 0);
1507*4882a593Smuzhiyun 		iop_desc_set_xor_src_addr(grp_start, 1, 0);
1508*4882a593Smuzhiyun 
1509*4882a593Smuzhiyun 		cookie = dma_cookie_assign(&sw_desc->async_tx);
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun 		/* initialize the completed cookie to be less than
1512*4882a593Smuzhiyun 		 * the most recently used cookie
1513*4882a593Smuzhiyun 		 */
1514*4882a593Smuzhiyun 		iop_chan->common.completed_cookie = cookie - 1;
1515*4882a593Smuzhiyun 
1516*4882a593Smuzhiyun 		/* channel should not be busy */
1517*4882a593Smuzhiyun 		BUG_ON(iop_chan_is_busy(iop_chan));
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun 		/* clear any prior error-status bits */
1520*4882a593Smuzhiyun 		iop_adma_device_clear_err_status(iop_chan);
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun 		/* disable operation */
1523*4882a593Smuzhiyun 		iop_chan_disable(iop_chan);
1524*4882a593Smuzhiyun 
1525*4882a593Smuzhiyun 		/* set the descriptor address */
1526*4882a593Smuzhiyun 		iop_chan_set_next_descriptor(iop_chan, sw_desc->async_tx.phys);
1527*4882a593Smuzhiyun 
1528*4882a593Smuzhiyun 		/* 1/ don't add pre-chained descriptors
1529*4882a593Smuzhiyun 		 * 2/ dummy read to flush next_desc write
1530*4882a593Smuzhiyun 		 */
1531*4882a593Smuzhiyun 		BUG_ON(iop_desc_get_next_desc(sw_desc));
1532*4882a593Smuzhiyun 
1533*4882a593Smuzhiyun 		/* run the descriptor */
1534*4882a593Smuzhiyun 		iop_chan_enable(iop_chan);
1535*4882a593Smuzhiyun 	} else
1536*4882a593Smuzhiyun 		dev_err(iop_chan->device->common.dev,
1537*4882a593Smuzhiyun 			"failed to allocate null descriptor\n");
1538*4882a593Smuzhiyun 	spin_unlock_bh(&iop_chan->lock);
1539*4882a593Smuzhiyun }
1540*4882a593Smuzhiyun 
1541*4882a593Smuzhiyun static struct platform_driver iop_adma_driver = {
1542*4882a593Smuzhiyun 	.probe		= iop_adma_probe,
1543*4882a593Smuzhiyun 	.remove		= iop_adma_remove,
1544*4882a593Smuzhiyun 	.driver		= {
1545*4882a593Smuzhiyun 		.name	= "iop-adma",
1546*4882a593Smuzhiyun 	},
1547*4882a593Smuzhiyun };
1548*4882a593Smuzhiyun 
1549*4882a593Smuzhiyun module_platform_driver(iop_adma_driver);
1550*4882a593Smuzhiyun 
1551*4882a593Smuzhiyun MODULE_AUTHOR("Intel Corporation");
1552*4882a593Smuzhiyun MODULE_DESCRIPTION("IOP ADMA Engine Driver");
1553*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1554*4882a593Smuzhiyun MODULE_ALIAS("platform:iop-adma");
1555