1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Intel I/OAT DMA Linux driver
4*4882a593Smuzhiyun * Copyright(c) 2004 - 2015 Intel Corporation.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/init.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/slab.h>
10*4882a593Smuzhiyun #include <linux/pci.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/dmaengine.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/dma-mapping.h>
15*4882a593Smuzhiyun #include <linux/workqueue.h>
16*4882a593Smuzhiyun #include <linux/prefetch.h>
17*4882a593Smuzhiyun #include <linux/dca.h>
18*4882a593Smuzhiyun #include <linux/aer.h>
19*4882a593Smuzhiyun #include <linux/sizes.h>
20*4882a593Smuzhiyun #include "dma.h"
21*4882a593Smuzhiyun #include "registers.h"
22*4882a593Smuzhiyun #include "hw.h"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include "../dmaengine.h"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun MODULE_VERSION(IOAT_DMA_VERSION);
27*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
28*4882a593Smuzhiyun MODULE_AUTHOR("Intel Corporation");
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun static const struct pci_device_id ioat_pci_tbl[] = {
31*4882a593Smuzhiyun /* I/OAT v3 platforms */
32*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_TBG0) },
33*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_TBG1) },
34*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_TBG2) },
35*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_TBG3) },
36*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_TBG4) },
37*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_TBG5) },
38*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_TBG6) },
39*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_TBG7) },
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /* I/OAT v3.2 platforms */
42*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_JSF0) },
43*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_JSF1) },
44*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_JSF2) },
45*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_JSF3) },
46*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_JSF4) },
47*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_JSF5) },
48*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_JSF6) },
49*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_JSF7) },
50*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_JSF8) },
51*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_JSF9) },
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB0) },
54*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB1) },
55*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB2) },
56*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB3) },
57*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB4) },
58*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB5) },
59*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB6) },
60*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB7) },
61*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB8) },
62*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB9) },
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_IVB0) },
65*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_IVB1) },
66*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_IVB2) },
67*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_IVB3) },
68*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_IVB4) },
69*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_IVB5) },
70*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_IVB6) },
71*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_IVB7) },
72*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_IVB8) },
73*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_IVB9) },
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_HSW0) },
76*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_HSW1) },
77*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_HSW2) },
78*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_HSW3) },
79*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_HSW4) },
80*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_HSW5) },
81*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_HSW6) },
82*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_HSW7) },
83*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_HSW8) },
84*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_HSW9) },
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDX0) },
87*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDX1) },
88*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDX2) },
89*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDX3) },
90*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDX4) },
91*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDX5) },
92*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDX6) },
93*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDX7) },
94*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDX8) },
95*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDX9) },
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_SKX) },
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* I/OAT v3.3 platforms */
100*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BWD0) },
101*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BWD1) },
102*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BWD2) },
103*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BWD3) },
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDXDE0) },
106*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDXDE1) },
107*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDXDE2) },
108*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDXDE3) },
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /* I/OAT v3.4 platforms */
111*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_ICX) },
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun { 0, }
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, ioat_pci_tbl);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun static int ioat_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id);
118*4882a593Smuzhiyun static void ioat_remove(struct pci_dev *pdev);
119*4882a593Smuzhiyun static void
120*4882a593Smuzhiyun ioat_init_channel(struct ioatdma_device *ioat_dma,
121*4882a593Smuzhiyun struct ioatdma_chan *ioat_chan, int idx);
122*4882a593Smuzhiyun static void ioat_intr_quirk(struct ioatdma_device *ioat_dma);
123*4882a593Smuzhiyun static void ioat_enumerate_channels(struct ioatdma_device *ioat_dma);
124*4882a593Smuzhiyun static int ioat3_dma_self_test(struct ioatdma_device *ioat_dma);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun static int ioat_dca_enabled = 1;
127*4882a593Smuzhiyun module_param(ioat_dca_enabled, int, 0644);
128*4882a593Smuzhiyun MODULE_PARM_DESC(ioat_dca_enabled, "control support of dca service (default: 1)");
129*4882a593Smuzhiyun int ioat_pending_level = 7;
130*4882a593Smuzhiyun module_param(ioat_pending_level, int, 0644);
131*4882a593Smuzhiyun MODULE_PARM_DESC(ioat_pending_level,
132*4882a593Smuzhiyun "high-water mark for pushing ioat descriptors (default: 7)");
133*4882a593Smuzhiyun static char ioat_interrupt_style[32] = "msix";
134*4882a593Smuzhiyun module_param_string(ioat_interrupt_style, ioat_interrupt_style,
135*4882a593Smuzhiyun sizeof(ioat_interrupt_style), 0644);
136*4882a593Smuzhiyun MODULE_PARM_DESC(ioat_interrupt_style,
137*4882a593Smuzhiyun "set ioat interrupt style: msix (default), msi, intx");
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun struct kmem_cache *ioat_cache;
140*4882a593Smuzhiyun struct kmem_cache *ioat_sed_cache;
141*4882a593Smuzhiyun
is_jf_ioat(struct pci_dev * pdev)142*4882a593Smuzhiyun static bool is_jf_ioat(struct pci_dev *pdev)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun switch (pdev->device) {
145*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_JSF0:
146*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_JSF1:
147*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_JSF2:
148*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_JSF3:
149*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_JSF4:
150*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_JSF5:
151*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_JSF6:
152*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_JSF7:
153*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_JSF8:
154*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_JSF9:
155*4882a593Smuzhiyun return true;
156*4882a593Smuzhiyun default:
157*4882a593Smuzhiyun return false;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
is_snb_ioat(struct pci_dev * pdev)161*4882a593Smuzhiyun static bool is_snb_ioat(struct pci_dev *pdev)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun switch (pdev->device) {
164*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_SNB0:
165*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_SNB1:
166*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_SNB2:
167*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_SNB3:
168*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_SNB4:
169*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_SNB5:
170*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_SNB6:
171*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_SNB7:
172*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_SNB8:
173*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_SNB9:
174*4882a593Smuzhiyun return true;
175*4882a593Smuzhiyun default:
176*4882a593Smuzhiyun return false;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
is_ivb_ioat(struct pci_dev * pdev)180*4882a593Smuzhiyun static bool is_ivb_ioat(struct pci_dev *pdev)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun switch (pdev->device) {
183*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_IVB0:
184*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_IVB1:
185*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_IVB2:
186*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_IVB3:
187*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_IVB4:
188*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_IVB5:
189*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_IVB6:
190*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_IVB7:
191*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_IVB8:
192*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_IVB9:
193*4882a593Smuzhiyun return true;
194*4882a593Smuzhiyun default:
195*4882a593Smuzhiyun return false;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
is_hsw_ioat(struct pci_dev * pdev)200*4882a593Smuzhiyun static bool is_hsw_ioat(struct pci_dev *pdev)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun switch (pdev->device) {
203*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_HSW0:
204*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_HSW1:
205*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_HSW2:
206*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_HSW3:
207*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_HSW4:
208*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_HSW5:
209*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_HSW6:
210*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_HSW7:
211*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_HSW8:
212*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_HSW9:
213*4882a593Smuzhiyun return true;
214*4882a593Smuzhiyun default:
215*4882a593Smuzhiyun return false;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
is_bdx_ioat(struct pci_dev * pdev)220*4882a593Smuzhiyun static bool is_bdx_ioat(struct pci_dev *pdev)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun switch (pdev->device) {
223*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_BDX0:
224*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_BDX1:
225*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_BDX2:
226*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_BDX3:
227*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_BDX4:
228*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_BDX5:
229*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_BDX6:
230*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_BDX7:
231*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_BDX8:
232*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_BDX9:
233*4882a593Smuzhiyun return true;
234*4882a593Smuzhiyun default:
235*4882a593Smuzhiyun return false;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
is_skx_ioat(struct pci_dev * pdev)239*4882a593Smuzhiyun static inline bool is_skx_ioat(struct pci_dev *pdev)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun return (pdev->device == PCI_DEVICE_ID_INTEL_IOAT_SKX) ? true : false;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
is_xeon_cb32(struct pci_dev * pdev)244*4882a593Smuzhiyun static bool is_xeon_cb32(struct pci_dev *pdev)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun return is_jf_ioat(pdev) || is_snb_ioat(pdev) || is_ivb_ioat(pdev) ||
247*4882a593Smuzhiyun is_hsw_ioat(pdev) || is_bdx_ioat(pdev) || is_skx_ioat(pdev);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
is_bwd_ioat(struct pci_dev * pdev)250*4882a593Smuzhiyun bool is_bwd_ioat(struct pci_dev *pdev)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun switch (pdev->device) {
253*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_BWD0:
254*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_BWD1:
255*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_BWD2:
256*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_BWD3:
257*4882a593Smuzhiyun /* even though not Atom, BDX-DE has same DMA silicon */
258*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_BDXDE0:
259*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_BDXDE1:
260*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_BDXDE2:
261*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_BDXDE3:
262*4882a593Smuzhiyun return true;
263*4882a593Smuzhiyun default:
264*4882a593Smuzhiyun return false;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
is_bwd_noraid(struct pci_dev * pdev)268*4882a593Smuzhiyun static bool is_bwd_noraid(struct pci_dev *pdev)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun switch (pdev->device) {
271*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_BWD2:
272*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_BWD3:
273*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_BDXDE0:
274*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_BDXDE1:
275*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_BDXDE2:
276*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_IOAT_BDXDE3:
277*4882a593Smuzhiyun return true;
278*4882a593Smuzhiyun default:
279*4882a593Smuzhiyun return false;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun /*
285*4882a593Smuzhiyun * Perform a IOAT transaction to verify the HW works.
286*4882a593Smuzhiyun */
287*4882a593Smuzhiyun #define IOAT_TEST_SIZE 2000
288*4882a593Smuzhiyun
ioat_dma_test_callback(void * dma_async_param)289*4882a593Smuzhiyun static void ioat_dma_test_callback(void *dma_async_param)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun struct completion *cmp = dma_async_param;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun complete(cmp);
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun /**
297*4882a593Smuzhiyun * ioat_dma_self_test - Perform a IOAT transaction to verify the HW works.
298*4882a593Smuzhiyun * @ioat_dma: dma device to be tested
299*4882a593Smuzhiyun */
ioat_dma_self_test(struct ioatdma_device * ioat_dma)300*4882a593Smuzhiyun static int ioat_dma_self_test(struct ioatdma_device *ioat_dma)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun int i;
303*4882a593Smuzhiyun u8 *src;
304*4882a593Smuzhiyun u8 *dest;
305*4882a593Smuzhiyun struct dma_device *dma = &ioat_dma->dma_dev;
306*4882a593Smuzhiyun struct device *dev = &ioat_dma->pdev->dev;
307*4882a593Smuzhiyun struct dma_chan *dma_chan;
308*4882a593Smuzhiyun struct dma_async_tx_descriptor *tx;
309*4882a593Smuzhiyun dma_addr_t dma_dest, dma_src;
310*4882a593Smuzhiyun dma_cookie_t cookie;
311*4882a593Smuzhiyun int err = 0;
312*4882a593Smuzhiyun struct completion cmp;
313*4882a593Smuzhiyun unsigned long tmo;
314*4882a593Smuzhiyun unsigned long flags;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun src = kzalloc(IOAT_TEST_SIZE, GFP_KERNEL);
317*4882a593Smuzhiyun if (!src)
318*4882a593Smuzhiyun return -ENOMEM;
319*4882a593Smuzhiyun dest = kzalloc(IOAT_TEST_SIZE, GFP_KERNEL);
320*4882a593Smuzhiyun if (!dest) {
321*4882a593Smuzhiyun kfree(src);
322*4882a593Smuzhiyun return -ENOMEM;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /* Fill in src buffer */
326*4882a593Smuzhiyun for (i = 0; i < IOAT_TEST_SIZE; i++)
327*4882a593Smuzhiyun src[i] = (u8)i;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun /* Start copy, using first DMA channel */
330*4882a593Smuzhiyun dma_chan = container_of(dma->channels.next, struct dma_chan,
331*4882a593Smuzhiyun device_node);
332*4882a593Smuzhiyun if (dma->device_alloc_chan_resources(dma_chan) < 1) {
333*4882a593Smuzhiyun dev_err(dev, "selftest cannot allocate chan resource\n");
334*4882a593Smuzhiyun err = -ENODEV;
335*4882a593Smuzhiyun goto out;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun dma_src = dma_map_single(dev, src, IOAT_TEST_SIZE, DMA_TO_DEVICE);
339*4882a593Smuzhiyun if (dma_mapping_error(dev, dma_src)) {
340*4882a593Smuzhiyun dev_err(dev, "mapping src buffer failed\n");
341*4882a593Smuzhiyun err = -ENOMEM;
342*4882a593Smuzhiyun goto free_resources;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun dma_dest = dma_map_single(dev, dest, IOAT_TEST_SIZE, DMA_FROM_DEVICE);
345*4882a593Smuzhiyun if (dma_mapping_error(dev, dma_dest)) {
346*4882a593Smuzhiyun dev_err(dev, "mapping dest buffer failed\n");
347*4882a593Smuzhiyun err = -ENOMEM;
348*4882a593Smuzhiyun goto unmap_src;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun flags = DMA_PREP_INTERRUPT;
351*4882a593Smuzhiyun tx = ioat_dma->dma_dev.device_prep_dma_memcpy(dma_chan, dma_dest,
352*4882a593Smuzhiyun dma_src, IOAT_TEST_SIZE,
353*4882a593Smuzhiyun flags);
354*4882a593Smuzhiyun if (!tx) {
355*4882a593Smuzhiyun dev_err(dev, "Self-test prep failed, disabling\n");
356*4882a593Smuzhiyun err = -ENODEV;
357*4882a593Smuzhiyun goto unmap_dma;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun async_tx_ack(tx);
361*4882a593Smuzhiyun init_completion(&cmp);
362*4882a593Smuzhiyun tx->callback = ioat_dma_test_callback;
363*4882a593Smuzhiyun tx->callback_param = &cmp;
364*4882a593Smuzhiyun cookie = tx->tx_submit(tx);
365*4882a593Smuzhiyun if (cookie < 0) {
366*4882a593Smuzhiyun dev_err(dev, "Self-test setup failed, disabling\n");
367*4882a593Smuzhiyun err = -ENODEV;
368*4882a593Smuzhiyun goto unmap_dma;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun dma->device_issue_pending(dma_chan);
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun tmo = wait_for_completion_timeout(&cmp, msecs_to_jiffies(3000));
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun if (tmo == 0 ||
375*4882a593Smuzhiyun dma->device_tx_status(dma_chan, cookie, NULL)
376*4882a593Smuzhiyun != DMA_COMPLETE) {
377*4882a593Smuzhiyun dev_err(dev, "Self-test copy timed out, disabling\n");
378*4882a593Smuzhiyun err = -ENODEV;
379*4882a593Smuzhiyun goto unmap_dma;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun if (memcmp(src, dest, IOAT_TEST_SIZE)) {
382*4882a593Smuzhiyun dev_err(dev, "Self-test copy failed compare, disabling\n");
383*4882a593Smuzhiyun err = -ENODEV;
384*4882a593Smuzhiyun goto unmap_dma;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun unmap_dma:
388*4882a593Smuzhiyun dma_unmap_single(dev, dma_dest, IOAT_TEST_SIZE, DMA_FROM_DEVICE);
389*4882a593Smuzhiyun unmap_src:
390*4882a593Smuzhiyun dma_unmap_single(dev, dma_src, IOAT_TEST_SIZE, DMA_TO_DEVICE);
391*4882a593Smuzhiyun free_resources:
392*4882a593Smuzhiyun dma->device_free_chan_resources(dma_chan);
393*4882a593Smuzhiyun out:
394*4882a593Smuzhiyun kfree(src);
395*4882a593Smuzhiyun kfree(dest);
396*4882a593Smuzhiyun return err;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun /**
400*4882a593Smuzhiyun * ioat_dma_setup_interrupts - setup interrupt handler
401*4882a593Smuzhiyun * @ioat_dma: ioat dma device
402*4882a593Smuzhiyun */
ioat_dma_setup_interrupts(struct ioatdma_device * ioat_dma)403*4882a593Smuzhiyun int ioat_dma_setup_interrupts(struct ioatdma_device *ioat_dma)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun struct ioatdma_chan *ioat_chan;
406*4882a593Smuzhiyun struct pci_dev *pdev = ioat_dma->pdev;
407*4882a593Smuzhiyun struct device *dev = &pdev->dev;
408*4882a593Smuzhiyun struct msix_entry *msix;
409*4882a593Smuzhiyun int i, j, msixcnt;
410*4882a593Smuzhiyun int err = -EINVAL;
411*4882a593Smuzhiyun u8 intrctrl = 0;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun if (!strcmp(ioat_interrupt_style, "msix"))
414*4882a593Smuzhiyun goto msix;
415*4882a593Smuzhiyun if (!strcmp(ioat_interrupt_style, "msi"))
416*4882a593Smuzhiyun goto msi;
417*4882a593Smuzhiyun if (!strcmp(ioat_interrupt_style, "intx"))
418*4882a593Smuzhiyun goto intx;
419*4882a593Smuzhiyun dev_err(dev, "invalid ioat_interrupt_style %s\n", ioat_interrupt_style);
420*4882a593Smuzhiyun goto err_no_irq;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun msix:
423*4882a593Smuzhiyun /* The number of MSI-X vectors should equal the number of channels */
424*4882a593Smuzhiyun msixcnt = ioat_dma->dma_dev.chancnt;
425*4882a593Smuzhiyun for (i = 0; i < msixcnt; i++)
426*4882a593Smuzhiyun ioat_dma->msix_entries[i].entry = i;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun err = pci_enable_msix_exact(pdev, ioat_dma->msix_entries, msixcnt);
429*4882a593Smuzhiyun if (err)
430*4882a593Smuzhiyun goto msi;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun for (i = 0; i < msixcnt; i++) {
433*4882a593Smuzhiyun msix = &ioat_dma->msix_entries[i];
434*4882a593Smuzhiyun ioat_chan = ioat_chan_by_index(ioat_dma, i);
435*4882a593Smuzhiyun err = devm_request_irq(dev, msix->vector,
436*4882a593Smuzhiyun ioat_dma_do_interrupt_msix, 0,
437*4882a593Smuzhiyun "ioat-msix", ioat_chan);
438*4882a593Smuzhiyun if (err) {
439*4882a593Smuzhiyun for (j = 0; j < i; j++) {
440*4882a593Smuzhiyun msix = &ioat_dma->msix_entries[j];
441*4882a593Smuzhiyun ioat_chan = ioat_chan_by_index(ioat_dma, j);
442*4882a593Smuzhiyun devm_free_irq(dev, msix->vector, ioat_chan);
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun goto msi;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun intrctrl |= IOAT_INTRCTRL_MSIX_VECTOR_CONTROL;
448*4882a593Smuzhiyun ioat_dma->irq_mode = IOAT_MSIX;
449*4882a593Smuzhiyun goto done;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun msi:
452*4882a593Smuzhiyun err = pci_enable_msi(pdev);
453*4882a593Smuzhiyun if (err)
454*4882a593Smuzhiyun goto intx;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun err = devm_request_irq(dev, pdev->irq, ioat_dma_do_interrupt, 0,
457*4882a593Smuzhiyun "ioat-msi", ioat_dma);
458*4882a593Smuzhiyun if (err) {
459*4882a593Smuzhiyun pci_disable_msi(pdev);
460*4882a593Smuzhiyun goto intx;
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun ioat_dma->irq_mode = IOAT_MSI;
463*4882a593Smuzhiyun goto done;
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun intx:
466*4882a593Smuzhiyun err = devm_request_irq(dev, pdev->irq, ioat_dma_do_interrupt,
467*4882a593Smuzhiyun IRQF_SHARED, "ioat-intx", ioat_dma);
468*4882a593Smuzhiyun if (err)
469*4882a593Smuzhiyun goto err_no_irq;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun ioat_dma->irq_mode = IOAT_INTX;
472*4882a593Smuzhiyun done:
473*4882a593Smuzhiyun if (is_bwd_ioat(pdev))
474*4882a593Smuzhiyun ioat_intr_quirk(ioat_dma);
475*4882a593Smuzhiyun intrctrl |= IOAT_INTRCTRL_MASTER_INT_EN;
476*4882a593Smuzhiyun writeb(intrctrl, ioat_dma->reg_base + IOAT_INTRCTRL_OFFSET);
477*4882a593Smuzhiyun return 0;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun err_no_irq:
480*4882a593Smuzhiyun /* Disable all interrupt generation */
481*4882a593Smuzhiyun writeb(0, ioat_dma->reg_base + IOAT_INTRCTRL_OFFSET);
482*4882a593Smuzhiyun ioat_dma->irq_mode = IOAT_NOIRQ;
483*4882a593Smuzhiyun dev_err(dev, "no usable interrupts\n");
484*4882a593Smuzhiyun return err;
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
ioat_disable_interrupts(struct ioatdma_device * ioat_dma)487*4882a593Smuzhiyun static void ioat_disable_interrupts(struct ioatdma_device *ioat_dma)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun /* Disable all interrupt generation */
490*4882a593Smuzhiyun writeb(0, ioat_dma->reg_base + IOAT_INTRCTRL_OFFSET);
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun
ioat_probe(struct ioatdma_device * ioat_dma)493*4882a593Smuzhiyun static int ioat_probe(struct ioatdma_device *ioat_dma)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun int err = -ENODEV;
496*4882a593Smuzhiyun struct dma_device *dma = &ioat_dma->dma_dev;
497*4882a593Smuzhiyun struct pci_dev *pdev = ioat_dma->pdev;
498*4882a593Smuzhiyun struct device *dev = &pdev->dev;
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun ioat_dma->completion_pool = dma_pool_create("completion_pool", dev,
501*4882a593Smuzhiyun sizeof(u64),
502*4882a593Smuzhiyun SMP_CACHE_BYTES,
503*4882a593Smuzhiyun SMP_CACHE_BYTES);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun if (!ioat_dma->completion_pool) {
506*4882a593Smuzhiyun err = -ENOMEM;
507*4882a593Smuzhiyun goto err_out;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun ioat_enumerate_channels(ioat_dma);
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun dma_cap_set(DMA_MEMCPY, dma->cap_mask);
513*4882a593Smuzhiyun dma->dev = &pdev->dev;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun if (!dma->chancnt) {
516*4882a593Smuzhiyun dev_err(dev, "channel enumeration error\n");
517*4882a593Smuzhiyun goto err_setup_interrupts;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun err = ioat_dma_setup_interrupts(ioat_dma);
521*4882a593Smuzhiyun if (err)
522*4882a593Smuzhiyun goto err_setup_interrupts;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun err = ioat3_dma_self_test(ioat_dma);
525*4882a593Smuzhiyun if (err)
526*4882a593Smuzhiyun goto err_self_test;
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun return 0;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun err_self_test:
531*4882a593Smuzhiyun ioat_disable_interrupts(ioat_dma);
532*4882a593Smuzhiyun err_setup_interrupts:
533*4882a593Smuzhiyun dma_pool_destroy(ioat_dma->completion_pool);
534*4882a593Smuzhiyun err_out:
535*4882a593Smuzhiyun return err;
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun
ioat_register(struct ioatdma_device * ioat_dma)538*4882a593Smuzhiyun static int ioat_register(struct ioatdma_device *ioat_dma)
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun int err = dma_async_device_register(&ioat_dma->dma_dev);
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun if (err) {
543*4882a593Smuzhiyun ioat_disable_interrupts(ioat_dma);
544*4882a593Smuzhiyun dma_pool_destroy(ioat_dma->completion_pool);
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun return err;
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun
ioat_dma_remove(struct ioatdma_device * ioat_dma)550*4882a593Smuzhiyun static void ioat_dma_remove(struct ioatdma_device *ioat_dma)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun struct dma_device *dma = &ioat_dma->dma_dev;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun ioat_disable_interrupts(ioat_dma);
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun ioat_kobject_del(ioat_dma);
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun dma_async_device_unregister(dma);
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun /**
562*4882a593Smuzhiyun * ioat_enumerate_channels - find and initialize the device's channels
563*4882a593Smuzhiyun * @ioat_dma: the ioat dma device to be enumerated
564*4882a593Smuzhiyun */
ioat_enumerate_channels(struct ioatdma_device * ioat_dma)565*4882a593Smuzhiyun static void ioat_enumerate_channels(struct ioatdma_device *ioat_dma)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun struct ioatdma_chan *ioat_chan;
568*4882a593Smuzhiyun struct device *dev = &ioat_dma->pdev->dev;
569*4882a593Smuzhiyun struct dma_device *dma = &ioat_dma->dma_dev;
570*4882a593Smuzhiyun u8 xfercap_log;
571*4882a593Smuzhiyun int i;
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun INIT_LIST_HEAD(&dma->channels);
574*4882a593Smuzhiyun dma->chancnt = readb(ioat_dma->reg_base + IOAT_CHANCNT_OFFSET);
575*4882a593Smuzhiyun dma->chancnt &= 0x1f; /* bits [4:0] valid */
576*4882a593Smuzhiyun if (dma->chancnt > ARRAY_SIZE(ioat_dma->idx)) {
577*4882a593Smuzhiyun dev_warn(dev, "(%d) exceeds max supported channels (%zu)\n",
578*4882a593Smuzhiyun dma->chancnt, ARRAY_SIZE(ioat_dma->idx));
579*4882a593Smuzhiyun dma->chancnt = ARRAY_SIZE(ioat_dma->idx);
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun xfercap_log = readb(ioat_dma->reg_base + IOAT_XFERCAP_OFFSET);
582*4882a593Smuzhiyun xfercap_log &= 0x1f; /* bits [4:0] valid */
583*4882a593Smuzhiyun if (xfercap_log == 0)
584*4882a593Smuzhiyun return;
585*4882a593Smuzhiyun dev_dbg(dev, "%s: xfercap = %d\n", __func__, 1 << xfercap_log);
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun for (i = 0; i < dma->chancnt; i++) {
588*4882a593Smuzhiyun ioat_chan = kzalloc(sizeof(*ioat_chan), GFP_KERNEL);
589*4882a593Smuzhiyun if (!ioat_chan)
590*4882a593Smuzhiyun break;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun ioat_init_channel(ioat_dma, ioat_chan, i);
593*4882a593Smuzhiyun ioat_chan->xfercap_log = xfercap_log;
594*4882a593Smuzhiyun spin_lock_init(&ioat_chan->prep_lock);
595*4882a593Smuzhiyun if (ioat_reset_hw(ioat_chan)) {
596*4882a593Smuzhiyun i = 0;
597*4882a593Smuzhiyun break;
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun dma->chancnt = i;
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun /**
604*4882a593Smuzhiyun * ioat_free_chan_resources - release all the descriptors
605*4882a593Smuzhiyun * @c: the channel to be cleaned
606*4882a593Smuzhiyun */
ioat_free_chan_resources(struct dma_chan * c)607*4882a593Smuzhiyun static void ioat_free_chan_resources(struct dma_chan *c)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun struct ioatdma_chan *ioat_chan = to_ioat_chan(c);
610*4882a593Smuzhiyun struct ioatdma_device *ioat_dma = ioat_chan->ioat_dma;
611*4882a593Smuzhiyun struct ioat_ring_ent *desc;
612*4882a593Smuzhiyun const int total_descs = 1 << ioat_chan->alloc_order;
613*4882a593Smuzhiyun int descs;
614*4882a593Smuzhiyun int i;
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun /* Before freeing channel resources first check
617*4882a593Smuzhiyun * if they have been previously allocated for this channel.
618*4882a593Smuzhiyun */
619*4882a593Smuzhiyun if (!ioat_chan->ring)
620*4882a593Smuzhiyun return;
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun ioat_stop(ioat_chan);
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun if (!test_bit(IOAT_CHAN_DOWN, &ioat_chan->state)) {
625*4882a593Smuzhiyun ioat_reset_hw(ioat_chan);
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun /* Put LTR to idle */
628*4882a593Smuzhiyun if (ioat_dma->version >= IOAT_VER_3_4)
629*4882a593Smuzhiyun writeb(IOAT_CHAN_LTR_SWSEL_IDLE,
630*4882a593Smuzhiyun ioat_chan->reg_base +
631*4882a593Smuzhiyun IOAT_CHAN_LTR_SWSEL_OFFSET);
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun spin_lock_bh(&ioat_chan->cleanup_lock);
635*4882a593Smuzhiyun spin_lock_bh(&ioat_chan->prep_lock);
636*4882a593Smuzhiyun descs = ioat_ring_space(ioat_chan);
637*4882a593Smuzhiyun dev_dbg(to_dev(ioat_chan), "freeing %d idle descriptors\n", descs);
638*4882a593Smuzhiyun for (i = 0; i < descs; i++) {
639*4882a593Smuzhiyun desc = ioat_get_ring_ent(ioat_chan, ioat_chan->head + i);
640*4882a593Smuzhiyun ioat_free_ring_ent(desc, c);
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun if (descs < total_descs)
644*4882a593Smuzhiyun dev_err(to_dev(ioat_chan), "Freeing %d in use descriptors!\n",
645*4882a593Smuzhiyun total_descs - descs);
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun for (i = 0; i < total_descs - descs; i++) {
648*4882a593Smuzhiyun desc = ioat_get_ring_ent(ioat_chan, ioat_chan->tail + i);
649*4882a593Smuzhiyun dump_desc_dbg(ioat_chan, desc);
650*4882a593Smuzhiyun ioat_free_ring_ent(desc, c);
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun for (i = 0; i < ioat_chan->desc_chunks; i++) {
654*4882a593Smuzhiyun dma_free_coherent(to_dev(ioat_chan), IOAT_CHUNK_SIZE,
655*4882a593Smuzhiyun ioat_chan->descs[i].virt,
656*4882a593Smuzhiyun ioat_chan->descs[i].hw);
657*4882a593Smuzhiyun ioat_chan->descs[i].virt = NULL;
658*4882a593Smuzhiyun ioat_chan->descs[i].hw = 0;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun ioat_chan->desc_chunks = 0;
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun kfree(ioat_chan->ring);
663*4882a593Smuzhiyun ioat_chan->ring = NULL;
664*4882a593Smuzhiyun ioat_chan->alloc_order = 0;
665*4882a593Smuzhiyun dma_pool_free(ioat_dma->completion_pool, ioat_chan->completion,
666*4882a593Smuzhiyun ioat_chan->completion_dma);
667*4882a593Smuzhiyun spin_unlock_bh(&ioat_chan->prep_lock);
668*4882a593Smuzhiyun spin_unlock_bh(&ioat_chan->cleanup_lock);
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun ioat_chan->last_completion = 0;
671*4882a593Smuzhiyun ioat_chan->completion_dma = 0;
672*4882a593Smuzhiyun ioat_chan->dmacount = 0;
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun /* ioat_alloc_chan_resources - allocate/initialize ioat descriptor ring
676*4882a593Smuzhiyun * @chan: channel to be initialized
677*4882a593Smuzhiyun */
ioat_alloc_chan_resources(struct dma_chan * c)678*4882a593Smuzhiyun static int ioat_alloc_chan_resources(struct dma_chan *c)
679*4882a593Smuzhiyun {
680*4882a593Smuzhiyun struct ioatdma_chan *ioat_chan = to_ioat_chan(c);
681*4882a593Smuzhiyun struct ioat_ring_ent **ring;
682*4882a593Smuzhiyun u64 status;
683*4882a593Smuzhiyun int order;
684*4882a593Smuzhiyun int i = 0;
685*4882a593Smuzhiyun u32 chanerr;
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun /* have we already been set up? */
688*4882a593Smuzhiyun if (ioat_chan->ring)
689*4882a593Smuzhiyun return 1 << ioat_chan->alloc_order;
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun /* Setup register to interrupt and write completion status on error */
692*4882a593Smuzhiyun writew(IOAT_CHANCTRL_RUN, ioat_chan->reg_base + IOAT_CHANCTRL_OFFSET);
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun /* allocate a completion writeback area */
695*4882a593Smuzhiyun /* doing 2 32bit writes to mmio since 1 64b write doesn't work */
696*4882a593Smuzhiyun ioat_chan->completion =
697*4882a593Smuzhiyun dma_pool_zalloc(ioat_chan->ioat_dma->completion_pool,
698*4882a593Smuzhiyun GFP_NOWAIT, &ioat_chan->completion_dma);
699*4882a593Smuzhiyun if (!ioat_chan->completion)
700*4882a593Smuzhiyun return -ENOMEM;
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun writel(((u64)ioat_chan->completion_dma) & 0x00000000FFFFFFFF,
703*4882a593Smuzhiyun ioat_chan->reg_base + IOAT_CHANCMP_OFFSET_LOW);
704*4882a593Smuzhiyun writel(((u64)ioat_chan->completion_dma) >> 32,
705*4882a593Smuzhiyun ioat_chan->reg_base + IOAT_CHANCMP_OFFSET_HIGH);
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun order = IOAT_MAX_ORDER;
708*4882a593Smuzhiyun ring = ioat_alloc_ring(c, order, GFP_NOWAIT);
709*4882a593Smuzhiyun if (!ring)
710*4882a593Smuzhiyun return -ENOMEM;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun spin_lock_bh(&ioat_chan->cleanup_lock);
713*4882a593Smuzhiyun spin_lock_bh(&ioat_chan->prep_lock);
714*4882a593Smuzhiyun ioat_chan->ring = ring;
715*4882a593Smuzhiyun ioat_chan->head = 0;
716*4882a593Smuzhiyun ioat_chan->issued = 0;
717*4882a593Smuzhiyun ioat_chan->tail = 0;
718*4882a593Smuzhiyun ioat_chan->alloc_order = order;
719*4882a593Smuzhiyun set_bit(IOAT_RUN, &ioat_chan->state);
720*4882a593Smuzhiyun spin_unlock_bh(&ioat_chan->prep_lock);
721*4882a593Smuzhiyun spin_unlock_bh(&ioat_chan->cleanup_lock);
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun /* Setting up LTR values for 3.4 or later */
724*4882a593Smuzhiyun if (ioat_chan->ioat_dma->version >= IOAT_VER_3_4) {
725*4882a593Smuzhiyun u32 lat_val;
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun lat_val = IOAT_CHAN_LTR_ACTIVE_SNVAL |
728*4882a593Smuzhiyun IOAT_CHAN_LTR_ACTIVE_SNLATSCALE |
729*4882a593Smuzhiyun IOAT_CHAN_LTR_ACTIVE_SNREQMNT;
730*4882a593Smuzhiyun writel(lat_val, ioat_chan->reg_base +
731*4882a593Smuzhiyun IOAT_CHAN_LTR_ACTIVE_OFFSET);
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun lat_val = IOAT_CHAN_LTR_IDLE_SNVAL |
734*4882a593Smuzhiyun IOAT_CHAN_LTR_IDLE_SNLATSCALE |
735*4882a593Smuzhiyun IOAT_CHAN_LTR_IDLE_SNREQMNT;
736*4882a593Smuzhiyun writel(lat_val, ioat_chan->reg_base +
737*4882a593Smuzhiyun IOAT_CHAN_LTR_IDLE_OFFSET);
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun /* Select to active */
740*4882a593Smuzhiyun writeb(IOAT_CHAN_LTR_SWSEL_ACTIVE,
741*4882a593Smuzhiyun ioat_chan->reg_base +
742*4882a593Smuzhiyun IOAT_CHAN_LTR_SWSEL_OFFSET);
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun ioat_start_null_desc(ioat_chan);
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun /* check that we got off the ground */
748*4882a593Smuzhiyun do {
749*4882a593Smuzhiyun udelay(1);
750*4882a593Smuzhiyun status = ioat_chansts(ioat_chan);
751*4882a593Smuzhiyun } while (i++ < 20 && !is_ioat_active(status) && !is_ioat_idle(status));
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun if (is_ioat_active(status) || is_ioat_idle(status))
754*4882a593Smuzhiyun return 1 << ioat_chan->alloc_order;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun chanerr = readl(ioat_chan->reg_base + IOAT_CHANERR_OFFSET);
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun dev_WARN(to_dev(ioat_chan),
759*4882a593Smuzhiyun "failed to start channel chanerr: %#x\n", chanerr);
760*4882a593Smuzhiyun ioat_free_chan_resources(c);
761*4882a593Smuzhiyun return -EFAULT;
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun /* common channel initialization */
765*4882a593Smuzhiyun static void
ioat_init_channel(struct ioatdma_device * ioat_dma,struct ioatdma_chan * ioat_chan,int idx)766*4882a593Smuzhiyun ioat_init_channel(struct ioatdma_device *ioat_dma,
767*4882a593Smuzhiyun struct ioatdma_chan *ioat_chan, int idx)
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun struct dma_device *dma = &ioat_dma->dma_dev;
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun ioat_chan->ioat_dma = ioat_dma;
772*4882a593Smuzhiyun ioat_chan->reg_base = ioat_dma->reg_base + (0x80 * (idx + 1));
773*4882a593Smuzhiyun spin_lock_init(&ioat_chan->cleanup_lock);
774*4882a593Smuzhiyun ioat_chan->dma_chan.device = dma;
775*4882a593Smuzhiyun dma_cookie_init(&ioat_chan->dma_chan);
776*4882a593Smuzhiyun list_add_tail(&ioat_chan->dma_chan.device_node, &dma->channels);
777*4882a593Smuzhiyun ioat_dma->idx[idx] = ioat_chan;
778*4882a593Smuzhiyun timer_setup(&ioat_chan->timer, ioat_timer_event, 0);
779*4882a593Smuzhiyun tasklet_setup(&ioat_chan->cleanup_task, ioat_cleanup_event);
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun #define IOAT_NUM_SRC_TEST 6 /* must be <= 8 */
ioat_xor_val_self_test(struct ioatdma_device * ioat_dma)783*4882a593Smuzhiyun static int ioat_xor_val_self_test(struct ioatdma_device *ioat_dma)
784*4882a593Smuzhiyun {
785*4882a593Smuzhiyun int i, src_idx;
786*4882a593Smuzhiyun struct page *dest;
787*4882a593Smuzhiyun struct page *xor_srcs[IOAT_NUM_SRC_TEST];
788*4882a593Smuzhiyun struct page *xor_val_srcs[IOAT_NUM_SRC_TEST + 1];
789*4882a593Smuzhiyun dma_addr_t dma_srcs[IOAT_NUM_SRC_TEST + 1];
790*4882a593Smuzhiyun dma_addr_t dest_dma;
791*4882a593Smuzhiyun struct dma_async_tx_descriptor *tx;
792*4882a593Smuzhiyun struct dma_chan *dma_chan;
793*4882a593Smuzhiyun dma_cookie_t cookie;
794*4882a593Smuzhiyun u8 cmp_byte = 0;
795*4882a593Smuzhiyun u32 cmp_word;
796*4882a593Smuzhiyun u32 xor_val_result;
797*4882a593Smuzhiyun int err = 0;
798*4882a593Smuzhiyun struct completion cmp;
799*4882a593Smuzhiyun unsigned long tmo;
800*4882a593Smuzhiyun struct device *dev = &ioat_dma->pdev->dev;
801*4882a593Smuzhiyun struct dma_device *dma = &ioat_dma->dma_dev;
802*4882a593Smuzhiyun u8 op = 0;
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun dev_dbg(dev, "%s\n", __func__);
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun if (!dma_has_cap(DMA_XOR, dma->cap_mask))
807*4882a593Smuzhiyun return 0;
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun for (src_idx = 0; src_idx < IOAT_NUM_SRC_TEST; src_idx++) {
810*4882a593Smuzhiyun xor_srcs[src_idx] = alloc_page(GFP_KERNEL);
811*4882a593Smuzhiyun if (!xor_srcs[src_idx]) {
812*4882a593Smuzhiyun while (src_idx--)
813*4882a593Smuzhiyun __free_page(xor_srcs[src_idx]);
814*4882a593Smuzhiyun return -ENOMEM;
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun dest = alloc_page(GFP_KERNEL);
819*4882a593Smuzhiyun if (!dest) {
820*4882a593Smuzhiyun while (src_idx--)
821*4882a593Smuzhiyun __free_page(xor_srcs[src_idx]);
822*4882a593Smuzhiyun return -ENOMEM;
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun /* Fill in src buffers */
826*4882a593Smuzhiyun for (src_idx = 0; src_idx < IOAT_NUM_SRC_TEST; src_idx++) {
827*4882a593Smuzhiyun u8 *ptr = page_address(xor_srcs[src_idx]);
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun for (i = 0; i < PAGE_SIZE; i++)
830*4882a593Smuzhiyun ptr[i] = (1 << src_idx);
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun for (src_idx = 0; src_idx < IOAT_NUM_SRC_TEST; src_idx++)
834*4882a593Smuzhiyun cmp_byte ^= (u8) (1 << src_idx);
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun cmp_word = (cmp_byte << 24) | (cmp_byte << 16) |
837*4882a593Smuzhiyun (cmp_byte << 8) | cmp_byte;
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun memset(page_address(dest), 0, PAGE_SIZE);
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun dma_chan = container_of(dma->channels.next, struct dma_chan,
842*4882a593Smuzhiyun device_node);
843*4882a593Smuzhiyun if (dma->device_alloc_chan_resources(dma_chan) < 1) {
844*4882a593Smuzhiyun err = -ENODEV;
845*4882a593Smuzhiyun goto out;
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun /* test xor */
849*4882a593Smuzhiyun op = IOAT_OP_XOR;
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun dest_dma = dma_map_page(dev, dest, 0, PAGE_SIZE, DMA_FROM_DEVICE);
852*4882a593Smuzhiyun if (dma_mapping_error(dev, dest_dma)) {
853*4882a593Smuzhiyun err = -ENOMEM;
854*4882a593Smuzhiyun goto free_resources;
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun for (i = 0; i < IOAT_NUM_SRC_TEST; i++) {
858*4882a593Smuzhiyun dma_srcs[i] = dma_map_page(dev, xor_srcs[i], 0, PAGE_SIZE,
859*4882a593Smuzhiyun DMA_TO_DEVICE);
860*4882a593Smuzhiyun if (dma_mapping_error(dev, dma_srcs[i])) {
861*4882a593Smuzhiyun err = -ENOMEM;
862*4882a593Smuzhiyun goto dma_unmap;
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun tx = dma->device_prep_dma_xor(dma_chan, dest_dma, dma_srcs,
866*4882a593Smuzhiyun IOAT_NUM_SRC_TEST, PAGE_SIZE,
867*4882a593Smuzhiyun DMA_PREP_INTERRUPT);
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun if (!tx) {
870*4882a593Smuzhiyun dev_err(dev, "Self-test xor prep failed\n");
871*4882a593Smuzhiyun err = -ENODEV;
872*4882a593Smuzhiyun goto dma_unmap;
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun async_tx_ack(tx);
876*4882a593Smuzhiyun init_completion(&cmp);
877*4882a593Smuzhiyun tx->callback = ioat_dma_test_callback;
878*4882a593Smuzhiyun tx->callback_param = &cmp;
879*4882a593Smuzhiyun cookie = tx->tx_submit(tx);
880*4882a593Smuzhiyun if (cookie < 0) {
881*4882a593Smuzhiyun dev_err(dev, "Self-test xor setup failed\n");
882*4882a593Smuzhiyun err = -ENODEV;
883*4882a593Smuzhiyun goto dma_unmap;
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun dma->device_issue_pending(dma_chan);
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun tmo = wait_for_completion_timeout(&cmp, msecs_to_jiffies(3000));
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun if (tmo == 0 ||
890*4882a593Smuzhiyun dma->device_tx_status(dma_chan, cookie, NULL) != DMA_COMPLETE) {
891*4882a593Smuzhiyun dev_err(dev, "Self-test xor timed out\n");
892*4882a593Smuzhiyun err = -ENODEV;
893*4882a593Smuzhiyun goto dma_unmap;
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun for (i = 0; i < IOAT_NUM_SRC_TEST; i++)
897*4882a593Smuzhiyun dma_unmap_page(dev, dma_srcs[i], PAGE_SIZE, DMA_TO_DEVICE);
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun dma_sync_single_for_cpu(dev, dest_dma, PAGE_SIZE, DMA_FROM_DEVICE);
900*4882a593Smuzhiyun for (i = 0; i < (PAGE_SIZE / sizeof(u32)); i++) {
901*4882a593Smuzhiyun u32 *ptr = page_address(dest);
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun if (ptr[i] != cmp_word) {
904*4882a593Smuzhiyun dev_err(dev, "Self-test xor failed compare\n");
905*4882a593Smuzhiyun err = -ENODEV;
906*4882a593Smuzhiyun goto free_resources;
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun dma_sync_single_for_device(dev, dest_dma, PAGE_SIZE, DMA_FROM_DEVICE);
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun dma_unmap_page(dev, dest_dma, PAGE_SIZE, DMA_FROM_DEVICE);
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun /* skip validate if the capability is not present */
914*4882a593Smuzhiyun if (!dma_has_cap(DMA_XOR_VAL, dma_chan->device->cap_mask))
915*4882a593Smuzhiyun goto free_resources;
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun op = IOAT_OP_XOR_VAL;
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun /* validate the sources with the destintation page */
920*4882a593Smuzhiyun for (i = 0; i < IOAT_NUM_SRC_TEST; i++)
921*4882a593Smuzhiyun xor_val_srcs[i] = xor_srcs[i];
922*4882a593Smuzhiyun xor_val_srcs[i] = dest;
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun xor_val_result = 1;
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun for (i = 0; i < IOAT_NUM_SRC_TEST + 1; i++) {
927*4882a593Smuzhiyun dma_srcs[i] = dma_map_page(dev, xor_val_srcs[i], 0, PAGE_SIZE,
928*4882a593Smuzhiyun DMA_TO_DEVICE);
929*4882a593Smuzhiyun if (dma_mapping_error(dev, dma_srcs[i])) {
930*4882a593Smuzhiyun err = -ENOMEM;
931*4882a593Smuzhiyun goto dma_unmap;
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun tx = dma->device_prep_dma_xor_val(dma_chan, dma_srcs,
935*4882a593Smuzhiyun IOAT_NUM_SRC_TEST + 1, PAGE_SIZE,
936*4882a593Smuzhiyun &xor_val_result, DMA_PREP_INTERRUPT);
937*4882a593Smuzhiyun if (!tx) {
938*4882a593Smuzhiyun dev_err(dev, "Self-test zero prep failed\n");
939*4882a593Smuzhiyun err = -ENODEV;
940*4882a593Smuzhiyun goto dma_unmap;
941*4882a593Smuzhiyun }
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun async_tx_ack(tx);
944*4882a593Smuzhiyun init_completion(&cmp);
945*4882a593Smuzhiyun tx->callback = ioat_dma_test_callback;
946*4882a593Smuzhiyun tx->callback_param = &cmp;
947*4882a593Smuzhiyun cookie = tx->tx_submit(tx);
948*4882a593Smuzhiyun if (cookie < 0) {
949*4882a593Smuzhiyun dev_err(dev, "Self-test zero setup failed\n");
950*4882a593Smuzhiyun err = -ENODEV;
951*4882a593Smuzhiyun goto dma_unmap;
952*4882a593Smuzhiyun }
953*4882a593Smuzhiyun dma->device_issue_pending(dma_chan);
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun tmo = wait_for_completion_timeout(&cmp, msecs_to_jiffies(3000));
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun if (tmo == 0 ||
958*4882a593Smuzhiyun dma->device_tx_status(dma_chan, cookie, NULL) != DMA_COMPLETE) {
959*4882a593Smuzhiyun dev_err(dev, "Self-test validate timed out\n");
960*4882a593Smuzhiyun err = -ENODEV;
961*4882a593Smuzhiyun goto dma_unmap;
962*4882a593Smuzhiyun }
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun for (i = 0; i < IOAT_NUM_SRC_TEST + 1; i++)
965*4882a593Smuzhiyun dma_unmap_page(dev, dma_srcs[i], PAGE_SIZE, DMA_TO_DEVICE);
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun if (xor_val_result != 0) {
968*4882a593Smuzhiyun dev_err(dev, "Self-test validate failed compare\n");
969*4882a593Smuzhiyun err = -ENODEV;
970*4882a593Smuzhiyun goto free_resources;
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun memset(page_address(dest), 0, PAGE_SIZE);
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun /* test for non-zero parity sum */
976*4882a593Smuzhiyun op = IOAT_OP_XOR_VAL;
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun xor_val_result = 0;
979*4882a593Smuzhiyun for (i = 0; i < IOAT_NUM_SRC_TEST + 1; i++) {
980*4882a593Smuzhiyun dma_srcs[i] = dma_map_page(dev, xor_val_srcs[i], 0, PAGE_SIZE,
981*4882a593Smuzhiyun DMA_TO_DEVICE);
982*4882a593Smuzhiyun if (dma_mapping_error(dev, dma_srcs[i])) {
983*4882a593Smuzhiyun err = -ENOMEM;
984*4882a593Smuzhiyun goto dma_unmap;
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun tx = dma->device_prep_dma_xor_val(dma_chan, dma_srcs,
988*4882a593Smuzhiyun IOAT_NUM_SRC_TEST + 1, PAGE_SIZE,
989*4882a593Smuzhiyun &xor_val_result, DMA_PREP_INTERRUPT);
990*4882a593Smuzhiyun if (!tx) {
991*4882a593Smuzhiyun dev_err(dev, "Self-test 2nd zero prep failed\n");
992*4882a593Smuzhiyun err = -ENODEV;
993*4882a593Smuzhiyun goto dma_unmap;
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun async_tx_ack(tx);
997*4882a593Smuzhiyun init_completion(&cmp);
998*4882a593Smuzhiyun tx->callback = ioat_dma_test_callback;
999*4882a593Smuzhiyun tx->callback_param = &cmp;
1000*4882a593Smuzhiyun cookie = tx->tx_submit(tx);
1001*4882a593Smuzhiyun if (cookie < 0) {
1002*4882a593Smuzhiyun dev_err(dev, "Self-test 2nd zero setup failed\n");
1003*4882a593Smuzhiyun err = -ENODEV;
1004*4882a593Smuzhiyun goto dma_unmap;
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun dma->device_issue_pending(dma_chan);
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun tmo = wait_for_completion_timeout(&cmp, msecs_to_jiffies(3000));
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun if (tmo == 0 ||
1011*4882a593Smuzhiyun dma->device_tx_status(dma_chan, cookie, NULL) != DMA_COMPLETE) {
1012*4882a593Smuzhiyun dev_err(dev, "Self-test 2nd validate timed out\n");
1013*4882a593Smuzhiyun err = -ENODEV;
1014*4882a593Smuzhiyun goto dma_unmap;
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun if (xor_val_result != SUM_CHECK_P_RESULT) {
1018*4882a593Smuzhiyun dev_err(dev, "Self-test validate failed compare\n");
1019*4882a593Smuzhiyun err = -ENODEV;
1020*4882a593Smuzhiyun goto dma_unmap;
1021*4882a593Smuzhiyun }
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun for (i = 0; i < IOAT_NUM_SRC_TEST + 1; i++)
1024*4882a593Smuzhiyun dma_unmap_page(dev, dma_srcs[i], PAGE_SIZE, DMA_TO_DEVICE);
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun goto free_resources;
1027*4882a593Smuzhiyun dma_unmap:
1028*4882a593Smuzhiyun if (op == IOAT_OP_XOR) {
1029*4882a593Smuzhiyun while (--i >= 0)
1030*4882a593Smuzhiyun dma_unmap_page(dev, dma_srcs[i], PAGE_SIZE,
1031*4882a593Smuzhiyun DMA_TO_DEVICE);
1032*4882a593Smuzhiyun dma_unmap_page(dev, dest_dma, PAGE_SIZE, DMA_FROM_DEVICE);
1033*4882a593Smuzhiyun } else if (op == IOAT_OP_XOR_VAL) {
1034*4882a593Smuzhiyun while (--i >= 0)
1035*4882a593Smuzhiyun dma_unmap_page(dev, dma_srcs[i], PAGE_SIZE,
1036*4882a593Smuzhiyun DMA_TO_DEVICE);
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun free_resources:
1039*4882a593Smuzhiyun dma->device_free_chan_resources(dma_chan);
1040*4882a593Smuzhiyun out:
1041*4882a593Smuzhiyun src_idx = IOAT_NUM_SRC_TEST;
1042*4882a593Smuzhiyun while (src_idx--)
1043*4882a593Smuzhiyun __free_page(xor_srcs[src_idx]);
1044*4882a593Smuzhiyun __free_page(dest);
1045*4882a593Smuzhiyun return err;
1046*4882a593Smuzhiyun }
1047*4882a593Smuzhiyun
ioat3_dma_self_test(struct ioatdma_device * ioat_dma)1048*4882a593Smuzhiyun static int ioat3_dma_self_test(struct ioatdma_device *ioat_dma)
1049*4882a593Smuzhiyun {
1050*4882a593Smuzhiyun int rc;
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun rc = ioat_dma_self_test(ioat_dma);
1053*4882a593Smuzhiyun if (rc)
1054*4882a593Smuzhiyun return rc;
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun rc = ioat_xor_val_self_test(ioat_dma);
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun return rc;
1059*4882a593Smuzhiyun }
1060*4882a593Smuzhiyun
ioat_intr_quirk(struct ioatdma_device * ioat_dma)1061*4882a593Smuzhiyun static void ioat_intr_quirk(struct ioatdma_device *ioat_dma)
1062*4882a593Smuzhiyun {
1063*4882a593Smuzhiyun struct dma_device *dma;
1064*4882a593Smuzhiyun struct dma_chan *c;
1065*4882a593Smuzhiyun struct ioatdma_chan *ioat_chan;
1066*4882a593Smuzhiyun u32 errmask;
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun dma = &ioat_dma->dma_dev;
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun /*
1071*4882a593Smuzhiyun * if we have descriptor write back error status, we mask the
1072*4882a593Smuzhiyun * error interrupts
1073*4882a593Smuzhiyun */
1074*4882a593Smuzhiyun if (ioat_dma->cap & IOAT_CAP_DWBES) {
1075*4882a593Smuzhiyun list_for_each_entry(c, &dma->channels, device_node) {
1076*4882a593Smuzhiyun ioat_chan = to_ioat_chan(c);
1077*4882a593Smuzhiyun errmask = readl(ioat_chan->reg_base +
1078*4882a593Smuzhiyun IOAT_CHANERR_MASK_OFFSET);
1079*4882a593Smuzhiyun errmask |= IOAT_CHANERR_XOR_P_OR_CRC_ERR |
1080*4882a593Smuzhiyun IOAT_CHANERR_XOR_Q_ERR;
1081*4882a593Smuzhiyun writel(errmask, ioat_chan->reg_base +
1082*4882a593Smuzhiyun IOAT_CHANERR_MASK_OFFSET);
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun
ioat3_dma_probe(struct ioatdma_device * ioat_dma,int dca)1087*4882a593Smuzhiyun static int ioat3_dma_probe(struct ioatdma_device *ioat_dma, int dca)
1088*4882a593Smuzhiyun {
1089*4882a593Smuzhiyun struct pci_dev *pdev = ioat_dma->pdev;
1090*4882a593Smuzhiyun int dca_en = system_has_dca_enabled(pdev);
1091*4882a593Smuzhiyun struct dma_device *dma;
1092*4882a593Smuzhiyun struct dma_chan *c;
1093*4882a593Smuzhiyun struct ioatdma_chan *ioat_chan;
1094*4882a593Smuzhiyun int err;
1095*4882a593Smuzhiyun u16 val16;
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun dma = &ioat_dma->dma_dev;
1098*4882a593Smuzhiyun dma->device_prep_dma_memcpy = ioat_dma_prep_memcpy_lock;
1099*4882a593Smuzhiyun dma->device_issue_pending = ioat_issue_pending;
1100*4882a593Smuzhiyun dma->device_alloc_chan_resources = ioat_alloc_chan_resources;
1101*4882a593Smuzhiyun dma->device_free_chan_resources = ioat_free_chan_resources;
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun dma_cap_set(DMA_INTERRUPT, dma->cap_mask);
1104*4882a593Smuzhiyun dma->device_prep_dma_interrupt = ioat_prep_interrupt_lock;
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun ioat_dma->cap = readl(ioat_dma->reg_base + IOAT_DMA_CAP_OFFSET);
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun if (is_xeon_cb32(pdev) || is_bwd_noraid(pdev))
1109*4882a593Smuzhiyun ioat_dma->cap &=
1110*4882a593Smuzhiyun ~(IOAT_CAP_XOR | IOAT_CAP_PQ | IOAT_CAP_RAID16SS);
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun /* dca is incompatible with raid operations */
1113*4882a593Smuzhiyun if (dca_en && (ioat_dma->cap & (IOAT_CAP_XOR|IOAT_CAP_PQ)))
1114*4882a593Smuzhiyun ioat_dma->cap &= ~(IOAT_CAP_XOR|IOAT_CAP_PQ);
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun if (ioat_dma->cap & IOAT_CAP_XOR) {
1117*4882a593Smuzhiyun dma->max_xor = 8;
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun dma_cap_set(DMA_XOR, dma->cap_mask);
1120*4882a593Smuzhiyun dma->device_prep_dma_xor = ioat_prep_xor;
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun dma_cap_set(DMA_XOR_VAL, dma->cap_mask);
1123*4882a593Smuzhiyun dma->device_prep_dma_xor_val = ioat_prep_xor_val;
1124*4882a593Smuzhiyun }
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun if (ioat_dma->cap & IOAT_CAP_PQ) {
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun dma->device_prep_dma_pq = ioat_prep_pq;
1129*4882a593Smuzhiyun dma->device_prep_dma_pq_val = ioat_prep_pq_val;
1130*4882a593Smuzhiyun dma_cap_set(DMA_PQ, dma->cap_mask);
1131*4882a593Smuzhiyun dma_cap_set(DMA_PQ_VAL, dma->cap_mask);
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun if (ioat_dma->cap & IOAT_CAP_RAID16SS)
1134*4882a593Smuzhiyun dma_set_maxpq(dma, 16, 0);
1135*4882a593Smuzhiyun else
1136*4882a593Smuzhiyun dma_set_maxpq(dma, 8, 0);
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun if (!(ioat_dma->cap & IOAT_CAP_XOR)) {
1139*4882a593Smuzhiyun dma->device_prep_dma_xor = ioat_prep_pqxor;
1140*4882a593Smuzhiyun dma->device_prep_dma_xor_val = ioat_prep_pqxor_val;
1141*4882a593Smuzhiyun dma_cap_set(DMA_XOR, dma->cap_mask);
1142*4882a593Smuzhiyun dma_cap_set(DMA_XOR_VAL, dma->cap_mask);
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun if (ioat_dma->cap & IOAT_CAP_RAID16SS)
1145*4882a593Smuzhiyun dma->max_xor = 16;
1146*4882a593Smuzhiyun else
1147*4882a593Smuzhiyun dma->max_xor = 8;
1148*4882a593Smuzhiyun }
1149*4882a593Smuzhiyun }
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun dma->device_tx_status = ioat_tx_status;
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun /* starting with CB3.3 super extended descriptors are supported */
1154*4882a593Smuzhiyun if (ioat_dma->cap & IOAT_CAP_RAID16SS) {
1155*4882a593Smuzhiyun char pool_name[14];
1156*4882a593Smuzhiyun int i;
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun for (i = 0; i < MAX_SED_POOLS; i++) {
1159*4882a593Smuzhiyun snprintf(pool_name, 14, "ioat_hw%d_sed", i);
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun /* allocate SED DMA pool */
1162*4882a593Smuzhiyun ioat_dma->sed_hw_pool[i] = dmam_pool_create(pool_name,
1163*4882a593Smuzhiyun &pdev->dev,
1164*4882a593Smuzhiyun SED_SIZE * (i + 1), 64, 0);
1165*4882a593Smuzhiyun if (!ioat_dma->sed_hw_pool[i])
1166*4882a593Smuzhiyun return -ENOMEM;
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun }
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun if (!(ioat_dma->cap & (IOAT_CAP_XOR | IOAT_CAP_PQ)))
1172*4882a593Smuzhiyun dma_cap_set(DMA_PRIVATE, dma->cap_mask);
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun err = ioat_probe(ioat_dma);
1175*4882a593Smuzhiyun if (err)
1176*4882a593Smuzhiyun return err;
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun list_for_each_entry(c, &dma->channels, device_node) {
1179*4882a593Smuzhiyun ioat_chan = to_ioat_chan(c);
1180*4882a593Smuzhiyun writel(IOAT_DMA_DCA_ANY_CPU,
1181*4882a593Smuzhiyun ioat_chan->reg_base + IOAT_DCACTRL_OFFSET);
1182*4882a593Smuzhiyun }
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun err = ioat_register(ioat_dma);
1185*4882a593Smuzhiyun if (err)
1186*4882a593Smuzhiyun return err;
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun ioat_kobject_add(ioat_dma, &ioat_ktype);
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun if (dca)
1191*4882a593Smuzhiyun ioat_dma->dca = ioat_dca_init(pdev, ioat_dma->reg_base);
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun /* disable relaxed ordering */
1194*4882a593Smuzhiyun err = pcie_capability_read_word(pdev, IOAT_DEVCTRL_OFFSET, &val16);
1195*4882a593Smuzhiyun if (err)
1196*4882a593Smuzhiyun return pcibios_err_to_errno(err);
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun /* clear relaxed ordering enable */
1199*4882a593Smuzhiyun val16 &= ~IOAT_DEVCTRL_ROE;
1200*4882a593Smuzhiyun err = pcie_capability_write_word(pdev, IOAT_DEVCTRL_OFFSET, val16);
1201*4882a593Smuzhiyun if (err)
1202*4882a593Smuzhiyun return pcibios_err_to_errno(err);
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun if (ioat_dma->cap & IOAT_CAP_DPS)
1205*4882a593Smuzhiyun writeb(ioat_pending_level + 1,
1206*4882a593Smuzhiyun ioat_dma->reg_base + IOAT_PREFETCH_LIMIT_OFFSET);
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun return 0;
1209*4882a593Smuzhiyun }
1210*4882a593Smuzhiyun
ioat_shutdown(struct pci_dev * pdev)1211*4882a593Smuzhiyun static void ioat_shutdown(struct pci_dev *pdev)
1212*4882a593Smuzhiyun {
1213*4882a593Smuzhiyun struct ioatdma_device *ioat_dma = pci_get_drvdata(pdev);
1214*4882a593Smuzhiyun struct ioatdma_chan *ioat_chan;
1215*4882a593Smuzhiyun int i;
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun if (!ioat_dma)
1218*4882a593Smuzhiyun return;
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun for (i = 0; i < IOAT_MAX_CHANS; i++) {
1221*4882a593Smuzhiyun ioat_chan = ioat_dma->idx[i];
1222*4882a593Smuzhiyun if (!ioat_chan)
1223*4882a593Smuzhiyun continue;
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun spin_lock_bh(&ioat_chan->prep_lock);
1226*4882a593Smuzhiyun set_bit(IOAT_CHAN_DOWN, &ioat_chan->state);
1227*4882a593Smuzhiyun spin_unlock_bh(&ioat_chan->prep_lock);
1228*4882a593Smuzhiyun /*
1229*4882a593Smuzhiyun * Synchronization rule for del_timer_sync():
1230*4882a593Smuzhiyun * - The caller must not hold locks which would prevent
1231*4882a593Smuzhiyun * completion of the timer's handler.
1232*4882a593Smuzhiyun * So prep_lock cannot be held before calling it.
1233*4882a593Smuzhiyun */
1234*4882a593Smuzhiyun del_timer_sync(&ioat_chan->timer);
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun /* this should quiesce then reset */
1237*4882a593Smuzhiyun ioat_reset_hw(ioat_chan);
1238*4882a593Smuzhiyun }
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun ioat_disable_interrupts(ioat_dma);
1241*4882a593Smuzhiyun }
1242*4882a593Smuzhiyun
ioat_resume(struct ioatdma_device * ioat_dma)1243*4882a593Smuzhiyun static void ioat_resume(struct ioatdma_device *ioat_dma)
1244*4882a593Smuzhiyun {
1245*4882a593Smuzhiyun struct ioatdma_chan *ioat_chan;
1246*4882a593Smuzhiyun u32 chanerr;
1247*4882a593Smuzhiyun int i;
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun for (i = 0; i < IOAT_MAX_CHANS; i++) {
1250*4882a593Smuzhiyun ioat_chan = ioat_dma->idx[i];
1251*4882a593Smuzhiyun if (!ioat_chan)
1252*4882a593Smuzhiyun continue;
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun spin_lock_bh(&ioat_chan->prep_lock);
1255*4882a593Smuzhiyun clear_bit(IOAT_CHAN_DOWN, &ioat_chan->state);
1256*4882a593Smuzhiyun spin_unlock_bh(&ioat_chan->prep_lock);
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun chanerr = readl(ioat_chan->reg_base + IOAT_CHANERR_OFFSET);
1259*4882a593Smuzhiyun writel(chanerr, ioat_chan->reg_base + IOAT_CHANERR_OFFSET);
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun /* no need to reset as shutdown already did that */
1262*4882a593Smuzhiyun }
1263*4882a593Smuzhiyun }
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun #define DRV_NAME "ioatdma"
1266*4882a593Smuzhiyun
ioat_pcie_error_detected(struct pci_dev * pdev,pci_channel_state_t error)1267*4882a593Smuzhiyun static pci_ers_result_t ioat_pcie_error_detected(struct pci_dev *pdev,
1268*4882a593Smuzhiyun pci_channel_state_t error)
1269*4882a593Smuzhiyun {
1270*4882a593Smuzhiyun dev_dbg(&pdev->dev, "%s: PCIe AER error %d\n", DRV_NAME, error);
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun /* quiesce and block I/O */
1273*4882a593Smuzhiyun ioat_shutdown(pdev);
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun return PCI_ERS_RESULT_NEED_RESET;
1276*4882a593Smuzhiyun }
1277*4882a593Smuzhiyun
ioat_pcie_error_slot_reset(struct pci_dev * pdev)1278*4882a593Smuzhiyun static pci_ers_result_t ioat_pcie_error_slot_reset(struct pci_dev *pdev)
1279*4882a593Smuzhiyun {
1280*4882a593Smuzhiyun pci_ers_result_t result = PCI_ERS_RESULT_RECOVERED;
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun dev_dbg(&pdev->dev, "%s post reset handling\n", DRV_NAME);
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun if (pci_enable_device_mem(pdev) < 0) {
1285*4882a593Smuzhiyun dev_err(&pdev->dev,
1286*4882a593Smuzhiyun "Failed to enable PCIe device after reset.\n");
1287*4882a593Smuzhiyun result = PCI_ERS_RESULT_DISCONNECT;
1288*4882a593Smuzhiyun } else {
1289*4882a593Smuzhiyun pci_set_master(pdev);
1290*4882a593Smuzhiyun pci_restore_state(pdev);
1291*4882a593Smuzhiyun pci_save_state(pdev);
1292*4882a593Smuzhiyun pci_wake_from_d3(pdev, false);
1293*4882a593Smuzhiyun }
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun return result;
1296*4882a593Smuzhiyun }
1297*4882a593Smuzhiyun
ioat_pcie_error_resume(struct pci_dev * pdev)1298*4882a593Smuzhiyun static void ioat_pcie_error_resume(struct pci_dev *pdev)
1299*4882a593Smuzhiyun {
1300*4882a593Smuzhiyun struct ioatdma_device *ioat_dma = pci_get_drvdata(pdev);
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun dev_dbg(&pdev->dev, "%s: AER handling resuming\n", DRV_NAME);
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun /* initialize and bring everything back */
1305*4882a593Smuzhiyun ioat_resume(ioat_dma);
1306*4882a593Smuzhiyun }
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun static const struct pci_error_handlers ioat_err_handler = {
1309*4882a593Smuzhiyun .error_detected = ioat_pcie_error_detected,
1310*4882a593Smuzhiyun .slot_reset = ioat_pcie_error_slot_reset,
1311*4882a593Smuzhiyun .resume = ioat_pcie_error_resume,
1312*4882a593Smuzhiyun };
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun static struct pci_driver ioat_pci_driver = {
1315*4882a593Smuzhiyun .name = DRV_NAME,
1316*4882a593Smuzhiyun .id_table = ioat_pci_tbl,
1317*4882a593Smuzhiyun .probe = ioat_pci_probe,
1318*4882a593Smuzhiyun .remove = ioat_remove,
1319*4882a593Smuzhiyun .shutdown = ioat_shutdown,
1320*4882a593Smuzhiyun .err_handler = &ioat_err_handler,
1321*4882a593Smuzhiyun };
1322*4882a593Smuzhiyun
release_ioatdma(struct dma_device * device)1323*4882a593Smuzhiyun static void release_ioatdma(struct dma_device *device)
1324*4882a593Smuzhiyun {
1325*4882a593Smuzhiyun struct ioatdma_device *d = to_ioatdma_device(device);
1326*4882a593Smuzhiyun int i;
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun for (i = 0; i < IOAT_MAX_CHANS; i++)
1329*4882a593Smuzhiyun kfree(d->idx[i]);
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun dma_pool_destroy(d->completion_pool);
1332*4882a593Smuzhiyun kfree(d);
1333*4882a593Smuzhiyun }
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun static struct ioatdma_device *
alloc_ioatdma(struct pci_dev * pdev,void __iomem * iobase)1336*4882a593Smuzhiyun alloc_ioatdma(struct pci_dev *pdev, void __iomem *iobase)
1337*4882a593Smuzhiyun {
1338*4882a593Smuzhiyun struct ioatdma_device *d = kzalloc(sizeof(*d), GFP_KERNEL);
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun if (!d)
1341*4882a593Smuzhiyun return NULL;
1342*4882a593Smuzhiyun d->pdev = pdev;
1343*4882a593Smuzhiyun d->reg_base = iobase;
1344*4882a593Smuzhiyun d->dma_dev.device_release = release_ioatdma;
1345*4882a593Smuzhiyun return d;
1346*4882a593Smuzhiyun }
1347*4882a593Smuzhiyun
ioat_pci_probe(struct pci_dev * pdev,const struct pci_device_id * id)1348*4882a593Smuzhiyun static int ioat_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
1349*4882a593Smuzhiyun {
1350*4882a593Smuzhiyun void __iomem * const *iomap;
1351*4882a593Smuzhiyun struct device *dev = &pdev->dev;
1352*4882a593Smuzhiyun struct ioatdma_device *device;
1353*4882a593Smuzhiyun int err;
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun err = pcim_enable_device(pdev);
1356*4882a593Smuzhiyun if (err)
1357*4882a593Smuzhiyun return err;
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun err = pcim_iomap_regions(pdev, 1 << IOAT_MMIO_BAR, DRV_NAME);
1360*4882a593Smuzhiyun if (err)
1361*4882a593Smuzhiyun return err;
1362*4882a593Smuzhiyun iomap = pcim_iomap_table(pdev);
1363*4882a593Smuzhiyun if (!iomap)
1364*4882a593Smuzhiyun return -ENOMEM;
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
1367*4882a593Smuzhiyun if (err)
1368*4882a593Smuzhiyun err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
1369*4882a593Smuzhiyun if (err)
1370*4882a593Smuzhiyun return err;
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
1373*4882a593Smuzhiyun if (err)
1374*4882a593Smuzhiyun err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
1375*4882a593Smuzhiyun if (err)
1376*4882a593Smuzhiyun return err;
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun device = alloc_ioatdma(pdev, iomap[IOAT_MMIO_BAR]);
1379*4882a593Smuzhiyun if (!device)
1380*4882a593Smuzhiyun return -ENOMEM;
1381*4882a593Smuzhiyun pci_set_master(pdev);
1382*4882a593Smuzhiyun pci_set_drvdata(pdev, device);
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun device->version = readb(device->reg_base + IOAT_VER_OFFSET);
1385*4882a593Smuzhiyun if (device->version >= IOAT_VER_3_4)
1386*4882a593Smuzhiyun ioat_dca_enabled = 0;
1387*4882a593Smuzhiyun if (device->version >= IOAT_VER_3_0) {
1388*4882a593Smuzhiyun if (is_skx_ioat(pdev))
1389*4882a593Smuzhiyun device->version = IOAT_VER_3_2;
1390*4882a593Smuzhiyun err = ioat3_dma_probe(device, ioat_dca_enabled);
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun if (device->version >= IOAT_VER_3_3)
1393*4882a593Smuzhiyun pci_enable_pcie_error_reporting(pdev);
1394*4882a593Smuzhiyun } else
1395*4882a593Smuzhiyun return -ENODEV;
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun if (err) {
1398*4882a593Smuzhiyun dev_err(dev, "Intel(R) I/OAT DMA Engine init failed\n");
1399*4882a593Smuzhiyun pci_disable_pcie_error_reporting(pdev);
1400*4882a593Smuzhiyun return -ENODEV;
1401*4882a593Smuzhiyun }
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun return 0;
1404*4882a593Smuzhiyun }
1405*4882a593Smuzhiyun
ioat_remove(struct pci_dev * pdev)1406*4882a593Smuzhiyun static void ioat_remove(struct pci_dev *pdev)
1407*4882a593Smuzhiyun {
1408*4882a593Smuzhiyun struct ioatdma_device *device = pci_get_drvdata(pdev);
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun if (!device)
1411*4882a593Smuzhiyun return;
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun ioat_shutdown(pdev);
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun dev_err(&pdev->dev, "Removing dma and dca services\n");
1416*4882a593Smuzhiyun if (device->dca) {
1417*4882a593Smuzhiyun unregister_dca_provider(device->dca, &pdev->dev);
1418*4882a593Smuzhiyun free_dca_provider(device->dca);
1419*4882a593Smuzhiyun device->dca = NULL;
1420*4882a593Smuzhiyun }
1421*4882a593Smuzhiyun
1422*4882a593Smuzhiyun pci_disable_pcie_error_reporting(pdev);
1423*4882a593Smuzhiyun ioat_dma_remove(device);
1424*4882a593Smuzhiyun }
1425*4882a593Smuzhiyun
ioat_init_module(void)1426*4882a593Smuzhiyun static int __init ioat_init_module(void)
1427*4882a593Smuzhiyun {
1428*4882a593Smuzhiyun int err = -ENOMEM;
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun pr_info("%s: Intel(R) QuickData Technology Driver %s\n",
1431*4882a593Smuzhiyun DRV_NAME, IOAT_DMA_VERSION);
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun ioat_cache = kmem_cache_create("ioat", sizeof(struct ioat_ring_ent),
1434*4882a593Smuzhiyun 0, SLAB_HWCACHE_ALIGN, NULL);
1435*4882a593Smuzhiyun if (!ioat_cache)
1436*4882a593Smuzhiyun return -ENOMEM;
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun ioat_sed_cache = KMEM_CACHE(ioat_sed_ent, 0);
1439*4882a593Smuzhiyun if (!ioat_sed_cache)
1440*4882a593Smuzhiyun goto err_ioat_cache;
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun err = pci_register_driver(&ioat_pci_driver);
1443*4882a593Smuzhiyun if (err)
1444*4882a593Smuzhiyun goto err_ioat3_cache;
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun return 0;
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun err_ioat3_cache:
1449*4882a593Smuzhiyun kmem_cache_destroy(ioat_sed_cache);
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun err_ioat_cache:
1452*4882a593Smuzhiyun kmem_cache_destroy(ioat_cache);
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun return err;
1455*4882a593Smuzhiyun }
1456*4882a593Smuzhiyun module_init(ioat_init_module);
1457*4882a593Smuzhiyun
ioat_exit_module(void)1458*4882a593Smuzhiyun static void __exit ioat_exit_module(void)
1459*4882a593Smuzhiyun {
1460*4882a593Smuzhiyun pci_unregister_driver(&ioat_pci_driver);
1461*4882a593Smuzhiyun kmem_cache_destroy(ioat_cache);
1462*4882a593Smuzhiyun }
1463*4882a593Smuzhiyun module_exit(ioat_exit_module);
1464