xref: /OK3568_Linux_fs/kernel/drivers/dma/imx-sdma.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // drivers/dma/imx-sdma.c
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // This file contains a driver for the Freescale Smart DMA engine
6*4882a593Smuzhiyun //
7*4882a593Smuzhiyun // Copyright 2010 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
8*4882a593Smuzhiyun //
9*4882a593Smuzhiyun // Based on code from Freescale:
10*4882a593Smuzhiyun //
11*4882a593Smuzhiyun // Copyright 2004-2009 Freescale Semiconductor, Inc. All Rights Reserved.
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/iopoll.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/types.h>
17*4882a593Smuzhiyun #include <linux/bitops.h>
18*4882a593Smuzhiyun #include <linux/mm.h>
19*4882a593Smuzhiyun #include <linux/interrupt.h>
20*4882a593Smuzhiyun #include <linux/clk.h>
21*4882a593Smuzhiyun #include <linux/delay.h>
22*4882a593Smuzhiyun #include <linux/sched.h>
23*4882a593Smuzhiyun #include <linux/semaphore.h>
24*4882a593Smuzhiyun #include <linux/spinlock.h>
25*4882a593Smuzhiyun #include <linux/device.h>
26*4882a593Smuzhiyun #include <linux/dma-mapping.h>
27*4882a593Smuzhiyun #include <linux/firmware.h>
28*4882a593Smuzhiyun #include <linux/slab.h>
29*4882a593Smuzhiyun #include <linux/platform_device.h>
30*4882a593Smuzhiyun #include <linux/dmaengine.h>
31*4882a593Smuzhiyun #include <linux/of.h>
32*4882a593Smuzhiyun #include <linux/of_address.h>
33*4882a593Smuzhiyun #include <linux/of_device.h>
34*4882a593Smuzhiyun #include <linux/of_dma.h>
35*4882a593Smuzhiyun #include <linux/workqueue.h>
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #include <asm/irq.h>
38*4882a593Smuzhiyun #include <linux/platform_data/dma-imx-sdma.h>
39*4882a593Smuzhiyun #include <linux/platform_data/dma-imx.h>
40*4882a593Smuzhiyun #include <linux/regmap.h>
41*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
42*4882a593Smuzhiyun #include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #include "dmaengine.h"
45*4882a593Smuzhiyun #include "virt-dma.h"
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun /* SDMA registers */
48*4882a593Smuzhiyun #define SDMA_H_C0PTR		0x000
49*4882a593Smuzhiyun #define SDMA_H_INTR		0x004
50*4882a593Smuzhiyun #define SDMA_H_STATSTOP		0x008
51*4882a593Smuzhiyun #define SDMA_H_START		0x00c
52*4882a593Smuzhiyun #define SDMA_H_EVTOVR		0x010
53*4882a593Smuzhiyun #define SDMA_H_DSPOVR		0x014
54*4882a593Smuzhiyun #define SDMA_H_HOSTOVR		0x018
55*4882a593Smuzhiyun #define SDMA_H_EVTPEND		0x01c
56*4882a593Smuzhiyun #define SDMA_H_DSPENBL		0x020
57*4882a593Smuzhiyun #define SDMA_H_RESET		0x024
58*4882a593Smuzhiyun #define SDMA_H_EVTERR		0x028
59*4882a593Smuzhiyun #define SDMA_H_INTRMSK		0x02c
60*4882a593Smuzhiyun #define SDMA_H_PSW		0x030
61*4882a593Smuzhiyun #define SDMA_H_EVTERRDBG	0x034
62*4882a593Smuzhiyun #define SDMA_H_CONFIG		0x038
63*4882a593Smuzhiyun #define SDMA_ONCE_ENB		0x040
64*4882a593Smuzhiyun #define SDMA_ONCE_DATA		0x044
65*4882a593Smuzhiyun #define SDMA_ONCE_INSTR		0x048
66*4882a593Smuzhiyun #define SDMA_ONCE_STAT		0x04c
67*4882a593Smuzhiyun #define SDMA_ONCE_CMD		0x050
68*4882a593Smuzhiyun #define SDMA_EVT_MIRROR		0x054
69*4882a593Smuzhiyun #define SDMA_ILLINSTADDR	0x058
70*4882a593Smuzhiyun #define SDMA_CHN0ADDR		0x05c
71*4882a593Smuzhiyun #define SDMA_ONCE_RTB		0x060
72*4882a593Smuzhiyun #define SDMA_XTRIG_CONF1	0x070
73*4882a593Smuzhiyun #define SDMA_XTRIG_CONF2	0x074
74*4882a593Smuzhiyun #define SDMA_CHNENBL0_IMX35	0x200
75*4882a593Smuzhiyun #define SDMA_CHNENBL0_IMX31	0x080
76*4882a593Smuzhiyun #define SDMA_CHNPRI_0		0x100
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /*
79*4882a593Smuzhiyun  * Buffer descriptor status values.
80*4882a593Smuzhiyun  */
81*4882a593Smuzhiyun #define BD_DONE  0x01
82*4882a593Smuzhiyun #define BD_WRAP  0x02
83*4882a593Smuzhiyun #define BD_CONT  0x04
84*4882a593Smuzhiyun #define BD_INTR  0x08
85*4882a593Smuzhiyun #define BD_RROR  0x10
86*4882a593Smuzhiyun #define BD_LAST  0x20
87*4882a593Smuzhiyun #define BD_EXTD  0x80
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /*
90*4882a593Smuzhiyun  * Data Node descriptor status values.
91*4882a593Smuzhiyun  */
92*4882a593Smuzhiyun #define DND_END_OF_FRAME  0x80
93*4882a593Smuzhiyun #define DND_END_OF_XFER   0x40
94*4882a593Smuzhiyun #define DND_DONE          0x20
95*4882a593Smuzhiyun #define DND_UNUSED        0x01
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /*
98*4882a593Smuzhiyun  * IPCV2 descriptor status values.
99*4882a593Smuzhiyun  */
100*4882a593Smuzhiyun #define BD_IPCV2_END_OF_FRAME  0x40
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define IPCV2_MAX_NODES        50
103*4882a593Smuzhiyun /*
104*4882a593Smuzhiyun  * Error bit set in the CCB status field by the SDMA,
105*4882a593Smuzhiyun  * in setbd routine, in case of a transfer error
106*4882a593Smuzhiyun  */
107*4882a593Smuzhiyun #define DATA_ERROR  0x10000000
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun /*
110*4882a593Smuzhiyun  * Buffer descriptor commands.
111*4882a593Smuzhiyun  */
112*4882a593Smuzhiyun #define C0_ADDR             0x01
113*4882a593Smuzhiyun #define C0_LOAD             0x02
114*4882a593Smuzhiyun #define C0_DUMP             0x03
115*4882a593Smuzhiyun #define C0_SETCTX           0x07
116*4882a593Smuzhiyun #define C0_GETCTX           0x03
117*4882a593Smuzhiyun #define C0_SETDM            0x01
118*4882a593Smuzhiyun #define C0_SETPM            0x04
119*4882a593Smuzhiyun #define C0_GETDM            0x02
120*4882a593Smuzhiyun #define C0_GETPM            0x08
121*4882a593Smuzhiyun /*
122*4882a593Smuzhiyun  * Change endianness indicator in the BD command field
123*4882a593Smuzhiyun  */
124*4882a593Smuzhiyun #define CHANGE_ENDIANNESS   0x80
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun /*
127*4882a593Smuzhiyun  *  p_2_p watermark_level description
128*4882a593Smuzhiyun  *	Bits		Name			Description
129*4882a593Smuzhiyun  *	0-7		Lower WML		Lower watermark level
130*4882a593Smuzhiyun  *	8		PS			1: Pad Swallowing
131*4882a593Smuzhiyun  *						0: No Pad Swallowing
132*4882a593Smuzhiyun  *	9		PA			1: Pad Adding
133*4882a593Smuzhiyun  *						0: No Pad Adding
134*4882a593Smuzhiyun  *	10		SPDIF			If this bit is set both source
135*4882a593Smuzhiyun  *						and destination are on SPBA
136*4882a593Smuzhiyun  *	11		Source Bit(SP)		1: Source on SPBA
137*4882a593Smuzhiyun  *						0: Source on AIPS
138*4882a593Smuzhiyun  *	12		Destination Bit(DP)	1: Destination on SPBA
139*4882a593Smuzhiyun  *						0: Destination on AIPS
140*4882a593Smuzhiyun  *	13-15		---------		MUST BE 0
141*4882a593Smuzhiyun  *	16-23		Higher WML		HWML
142*4882a593Smuzhiyun  *	24-27		N			Total number of samples after
143*4882a593Smuzhiyun  *						which Pad adding/Swallowing
144*4882a593Smuzhiyun  *						must be done. It must be odd.
145*4882a593Smuzhiyun  *	28		Lower WML Event(LWE)	SDMA events reg to check for
146*4882a593Smuzhiyun  *						LWML event mask
147*4882a593Smuzhiyun  *						0: LWE in EVENTS register
148*4882a593Smuzhiyun  *						1: LWE in EVENTS2 register
149*4882a593Smuzhiyun  *	29		Higher WML Event(HWE)	SDMA events reg to check for
150*4882a593Smuzhiyun  *						HWML event mask
151*4882a593Smuzhiyun  *						0: HWE in EVENTS register
152*4882a593Smuzhiyun  *						1: HWE in EVENTS2 register
153*4882a593Smuzhiyun  *	30		---------		MUST BE 0
154*4882a593Smuzhiyun  *	31		CONT			1: Amount of samples to be
155*4882a593Smuzhiyun  *						transferred is unknown and
156*4882a593Smuzhiyun  *						script will keep on
157*4882a593Smuzhiyun  *						transferring samples as long as
158*4882a593Smuzhiyun  *						both events are detected and
159*4882a593Smuzhiyun  *						script must be manually stopped
160*4882a593Smuzhiyun  *						by the application
161*4882a593Smuzhiyun  *						0: The amount of samples to be
162*4882a593Smuzhiyun  *						transferred is equal to the
163*4882a593Smuzhiyun  *						count field of mode word
164*4882a593Smuzhiyun  */
165*4882a593Smuzhiyun #define SDMA_WATERMARK_LEVEL_LWML	0xFF
166*4882a593Smuzhiyun #define SDMA_WATERMARK_LEVEL_PS		BIT(8)
167*4882a593Smuzhiyun #define SDMA_WATERMARK_LEVEL_PA		BIT(9)
168*4882a593Smuzhiyun #define SDMA_WATERMARK_LEVEL_SPDIF	BIT(10)
169*4882a593Smuzhiyun #define SDMA_WATERMARK_LEVEL_SP		BIT(11)
170*4882a593Smuzhiyun #define SDMA_WATERMARK_LEVEL_DP		BIT(12)
171*4882a593Smuzhiyun #define SDMA_WATERMARK_LEVEL_HWML	(0xFF << 16)
172*4882a593Smuzhiyun #define SDMA_WATERMARK_LEVEL_LWE	BIT(28)
173*4882a593Smuzhiyun #define SDMA_WATERMARK_LEVEL_HWE	BIT(29)
174*4882a593Smuzhiyun #define SDMA_WATERMARK_LEVEL_CONT	BIT(31)
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun #define SDMA_DMA_BUSWIDTHS	(BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
177*4882a593Smuzhiyun 				 BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
178*4882a593Smuzhiyun 				 BIT(DMA_SLAVE_BUSWIDTH_4_BYTES))
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun #define SDMA_DMA_DIRECTIONS	(BIT(DMA_DEV_TO_MEM) | \
181*4882a593Smuzhiyun 				 BIT(DMA_MEM_TO_DEV) | \
182*4882a593Smuzhiyun 				 BIT(DMA_DEV_TO_DEV))
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun /*
185*4882a593Smuzhiyun  * Mode/Count of data node descriptors - IPCv2
186*4882a593Smuzhiyun  */
187*4882a593Smuzhiyun struct sdma_mode_count {
188*4882a593Smuzhiyun #define SDMA_BD_MAX_CNT	0xffff
189*4882a593Smuzhiyun 	u32 count   : 16; /* size of the buffer pointed by this BD */
190*4882a593Smuzhiyun 	u32 status  :  8; /* E,R,I,C,W,D status bits stored here */
191*4882a593Smuzhiyun 	u32 command :  8; /* command mostly used for channel 0 */
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun /*
195*4882a593Smuzhiyun  * Buffer descriptor
196*4882a593Smuzhiyun  */
197*4882a593Smuzhiyun struct sdma_buffer_descriptor {
198*4882a593Smuzhiyun 	struct sdma_mode_count  mode;
199*4882a593Smuzhiyun 	u32 buffer_addr;	/* address of the buffer described */
200*4882a593Smuzhiyun 	u32 ext_buffer_addr;	/* extended buffer address */
201*4882a593Smuzhiyun } __attribute__ ((packed));
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun /**
204*4882a593Smuzhiyun  * struct sdma_channel_control - Channel control Block
205*4882a593Smuzhiyun  *
206*4882a593Smuzhiyun  * @current_bd_ptr:	current buffer descriptor processed
207*4882a593Smuzhiyun  * @base_bd_ptr:	first element of buffer descriptor array
208*4882a593Smuzhiyun  * @unused:		padding. The SDMA engine expects an array of 128 byte
209*4882a593Smuzhiyun  *			control blocks
210*4882a593Smuzhiyun  */
211*4882a593Smuzhiyun struct sdma_channel_control {
212*4882a593Smuzhiyun 	u32 current_bd_ptr;
213*4882a593Smuzhiyun 	u32 base_bd_ptr;
214*4882a593Smuzhiyun 	u32 unused[2];
215*4882a593Smuzhiyun } __attribute__ ((packed));
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun /**
218*4882a593Smuzhiyun  * struct sdma_state_registers - SDMA context for a channel
219*4882a593Smuzhiyun  *
220*4882a593Smuzhiyun  * @pc:		program counter
221*4882a593Smuzhiyun  * @unused1:	unused
222*4882a593Smuzhiyun  * @t:		test bit: status of arithmetic & test instruction
223*4882a593Smuzhiyun  * @rpc:	return program counter
224*4882a593Smuzhiyun  * @unused0:	unused
225*4882a593Smuzhiyun  * @sf:		source fault while loading data
226*4882a593Smuzhiyun  * @spc:	loop start program counter
227*4882a593Smuzhiyun  * @unused2:	unused
228*4882a593Smuzhiyun  * @df:		destination fault while storing data
229*4882a593Smuzhiyun  * @epc:	loop end program counter
230*4882a593Smuzhiyun  * @lm:		loop mode
231*4882a593Smuzhiyun  */
232*4882a593Smuzhiyun struct sdma_state_registers {
233*4882a593Smuzhiyun 	u32 pc     :14;
234*4882a593Smuzhiyun 	u32 unused1: 1;
235*4882a593Smuzhiyun 	u32 t      : 1;
236*4882a593Smuzhiyun 	u32 rpc    :14;
237*4882a593Smuzhiyun 	u32 unused0: 1;
238*4882a593Smuzhiyun 	u32 sf     : 1;
239*4882a593Smuzhiyun 	u32 spc    :14;
240*4882a593Smuzhiyun 	u32 unused2: 1;
241*4882a593Smuzhiyun 	u32 df     : 1;
242*4882a593Smuzhiyun 	u32 epc    :14;
243*4882a593Smuzhiyun 	u32 lm     : 2;
244*4882a593Smuzhiyun } __attribute__ ((packed));
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun /**
247*4882a593Smuzhiyun  * struct sdma_context_data - sdma context specific to a channel
248*4882a593Smuzhiyun  *
249*4882a593Smuzhiyun  * @channel_state:	channel state bits
250*4882a593Smuzhiyun  * @gReg:		general registers
251*4882a593Smuzhiyun  * @mda:		burst dma destination address register
252*4882a593Smuzhiyun  * @msa:		burst dma source address register
253*4882a593Smuzhiyun  * @ms:			burst dma status register
254*4882a593Smuzhiyun  * @md:			burst dma data register
255*4882a593Smuzhiyun  * @pda:		peripheral dma destination address register
256*4882a593Smuzhiyun  * @psa:		peripheral dma source address register
257*4882a593Smuzhiyun  * @ps:			peripheral dma status register
258*4882a593Smuzhiyun  * @pd:			peripheral dma data register
259*4882a593Smuzhiyun  * @ca:			CRC polynomial register
260*4882a593Smuzhiyun  * @cs:			CRC accumulator register
261*4882a593Smuzhiyun  * @dda:		dedicated core destination address register
262*4882a593Smuzhiyun  * @dsa:		dedicated core source address register
263*4882a593Smuzhiyun  * @ds:			dedicated core status register
264*4882a593Smuzhiyun  * @dd:			dedicated core data register
265*4882a593Smuzhiyun  * @scratch0:		1st word of dedicated ram for context switch
266*4882a593Smuzhiyun  * @scratch1:		2nd word of dedicated ram for context switch
267*4882a593Smuzhiyun  * @scratch2:		3rd word of dedicated ram for context switch
268*4882a593Smuzhiyun  * @scratch3:		4th word of dedicated ram for context switch
269*4882a593Smuzhiyun  * @scratch4:		5th word of dedicated ram for context switch
270*4882a593Smuzhiyun  * @scratch5:		6th word of dedicated ram for context switch
271*4882a593Smuzhiyun  * @scratch6:		7th word of dedicated ram for context switch
272*4882a593Smuzhiyun  * @scratch7:		8th word of dedicated ram for context switch
273*4882a593Smuzhiyun  */
274*4882a593Smuzhiyun struct sdma_context_data {
275*4882a593Smuzhiyun 	struct sdma_state_registers  channel_state;
276*4882a593Smuzhiyun 	u32  gReg[8];
277*4882a593Smuzhiyun 	u32  mda;
278*4882a593Smuzhiyun 	u32  msa;
279*4882a593Smuzhiyun 	u32  ms;
280*4882a593Smuzhiyun 	u32  md;
281*4882a593Smuzhiyun 	u32  pda;
282*4882a593Smuzhiyun 	u32  psa;
283*4882a593Smuzhiyun 	u32  ps;
284*4882a593Smuzhiyun 	u32  pd;
285*4882a593Smuzhiyun 	u32  ca;
286*4882a593Smuzhiyun 	u32  cs;
287*4882a593Smuzhiyun 	u32  dda;
288*4882a593Smuzhiyun 	u32  dsa;
289*4882a593Smuzhiyun 	u32  ds;
290*4882a593Smuzhiyun 	u32  dd;
291*4882a593Smuzhiyun 	u32  scratch0;
292*4882a593Smuzhiyun 	u32  scratch1;
293*4882a593Smuzhiyun 	u32  scratch2;
294*4882a593Smuzhiyun 	u32  scratch3;
295*4882a593Smuzhiyun 	u32  scratch4;
296*4882a593Smuzhiyun 	u32  scratch5;
297*4882a593Smuzhiyun 	u32  scratch6;
298*4882a593Smuzhiyun 	u32  scratch7;
299*4882a593Smuzhiyun } __attribute__ ((packed));
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun struct sdma_engine;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun /**
305*4882a593Smuzhiyun  * struct sdma_desc - descriptor structor for one transfer
306*4882a593Smuzhiyun  * @vd:			descriptor for virt dma
307*4882a593Smuzhiyun  * @num_bd:		number of descriptors currently handling
308*4882a593Smuzhiyun  * @bd_phys:		physical address of bd
309*4882a593Smuzhiyun  * @buf_tail:		ID of the buffer that was processed
310*4882a593Smuzhiyun  * @buf_ptail:		ID of the previous buffer that was processed
311*4882a593Smuzhiyun  * @period_len:		period length, used in cyclic.
312*4882a593Smuzhiyun  * @chn_real_count:	the real count updated from bd->mode.count
313*4882a593Smuzhiyun  * @chn_count:		the transfer count set
314*4882a593Smuzhiyun  * @sdmac:		sdma_channel pointer
315*4882a593Smuzhiyun  * @bd:			pointer of allocate bd
316*4882a593Smuzhiyun  */
317*4882a593Smuzhiyun struct sdma_desc {
318*4882a593Smuzhiyun 	struct virt_dma_desc	vd;
319*4882a593Smuzhiyun 	unsigned int		num_bd;
320*4882a593Smuzhiyun 	dma_addr_t		bd_phys;
321*4882a593Smuzhiyun 	unsigned int		buf_tail;
322*4882a593Smuzhiyun 	unsigned int		buf_ptail;
323*4882a593Smuzhiyun 	unsigned int		period_len;
324*4882a593Smuzhiyun 	unsigned int		chn_real_count;
325*4882a593Smuzhiyun 	unsigned int		chn_count;
326*4882a593Smuzhiyun 	struct sdma_channel	*sdmac;
327*4882a593Smuzhiyun 	struct sdma_buffer_descriptor *bd;
328*4882a593Smuzhiyun };
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun /**
331*4882a593Smuzhiyun  * struct sdma_channel - housekeeping for a SDMA channel
332*4882a593Smuzhiyun  *
333*4882a593Smuzhiyun  * @vc:			virt_dma base structure
334*4882a593Smuzhiyun  * @desc:		sdma description including vd and other special member
335*4882a593Smuzhiyun  * @sdma:		pointer to the SDMA engine for this channel
336*4882a593Smuzhiyun  * @channel:		the channel number, matches dmaengine chan_id + 1
337*4882a593Smuzhiyun  * @direction:		transfer type. Needed for setting SDMA script
338*4882a593Smuzhiyun  * @slave_config:	Slave configuration
339*4882a593Smuzhiyun  * @peripheral_type:	Peripheral type. Needed for setting SDMA script
340*4882a593Smuzhiyun  * @event_id0:		aka dma request line
341*4882a593Smuzhiyun  * @event_id1:		for channels that use 2 events
342*4882a593Smuzhiyun  * @word_size:		peripheral access size
343*4882a593Smuzhiyun  * @pc_from_device:	script address for those device_2_memory
344*4882a593Smuzhiyun  * @pc_to_device:	script address for those memory_2_device
345*4882a593Smuzhiyun  * @device_to_device:	script address for those device_2_device
346*4882a593Smuzhiyun  * @pc_to_pc:		script address for those memory_2_memory
347*4882a593Smuzhiyun  * @flags:		loop mode or not
348*4882a593Smuzhiyun  * @per_address:	peripheral source or destination address in common case
349*4882a593Smuzhiyun  *                      destination address in p_2_p case
350*4882a593Smuzhiyun  * @per_address2:	peripheral source address in p_2_p case
351*4882a593Smuzhiyun  * @event_mask:		event mask used in p_2_p script
352*4882a593Smuzhiyun  * @watermark_level:	value for gReg[7], some script will extend it from
353*4882a593Smuzhiyun  *			basic watermark such as p_2_p
354*4882a593Smuzhiyun  * @shp_addr:		value for gReg[6]
355*4882a593Smuzhiyun  * @per_addr:		value for gReg[2]
356*4882a593Smuzhiyun  * @status:		status of dma channel
357*4882a593Smuzhiyun  * @context_loaded:	ensure context is only loaded once
358*4882a593Smuzhiyun  * @data:		specific sdma interface structure
359*4882a593Smuzhiyun  * @bd_pool:		dma_pool for bd
360*4882a593Smuzhiyun  * @terminate_worker:	used to call back into terminate work function
361*4882a593Smuzhiyun  */
362*4882a593Smuzhiyun struct sdma_channel {
363*4882a593Smuzhiyun 	struct virt_dma_chan		vc;
364*4882a593Smuzhiyun 	struct sdma_desc		*desc;
365*4882a593Smuzhiyun 	struct sdma_engine		*sdma;
366*4882a593Smuzhiyun 	unsigned int			channel;
367*4882a593Smuzhiyun 	enum dma_transfer_direction		direction;
368*4882a593Smuzhiyun 	struct dma_slave_config		slave_config;
369*4882a593Smuzhiyun 	enum sdma_peripheral_type	peripheral_type;
370*4882a593Smuzhiyun 	unsigned int			event_id0;
371*4882a593Smuzhiyun 	unsigned int			event_id1;
372*4882a593Smuzhiyun 	enum dma_slave_buswidth		word_size;
373*4882a593Smuzhiyun 	unsigned int			pc_from_device, pc_to_device;
374*4882a593Smuzhiyun 	unsigned int			device_to_device;
375*4882a593Smuzhiyun 	unsigned int                    pc_to_pc;
376*4882a593Smuzhiyun 	unsigned long			flags;
377*4882a593Smuzhiyun 	dma_addr_t			per_address, per_address2;
378*4882a593Smuzhiyun 	unsigned long			event_mask[2];
379*4882a593Smuzhiyun 	unsigned long			watermark_level;
380*4882a593Smuzhiyun 	u32				shp_addr, per_addr;
381*4882a593Smuzhiyun 	enum dma_status			status;
382*4882a593Smuzhiyun 	struct imx_dma_data		data;
383*4882a593Smuzhiyun 	struct work_struct		terminate_worker;
384*4882a593Smuzhiyun };
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun #define IMX_DMA_SG_LOOP		BIT(0)
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun #define MAX_DMA_CHANNELS 32
389*4882a593Smuzhiyun #define MXC_SDMA_DEFAULT_PRIORITY 1
390*4882a593Smuzhiyun #define MXC_SDMA_MIN_PRIORITY 1
391*4882a593Smuzhiyun #define MXC_SDMA_MAX_PRIORITY 7
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun #define SDMA_FIRMWARE_MAGIC 0x414d4453
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun /**
396*4882a593Smuzhiyun  * struct sdma_firmware_header - Layout of the firmware image
397*4882a593Smuzhiyun  *
398*4882a593Smuzhiyun  * @magic:		"SDMA"
399*4882a593Smuzhiyun  * @version_major:	increased whenever layout of struct
400*4882a593Smuzhiyun  *			sdma_script_start_addrs changes.
401*4882a593Smuzhiyun  * @version_minor:	firmware minor version (for binary compatible changes)
402*4882a593Smuzhiyun  * @script_addrs_start:	offset of struct sdma_script_start_addrs in this image
403*4882a593Smuzhiyun  * @num_script_addrs:	Number of script addresses in this image
404*4882a593Smuzhiyun  * @ram_code_start:	offset of SDMA ram image in this firmware image
405*4882a593Smuzhiyun  * @ram_code_size:	size of SDMA ram image
406*4882a593Smuzhiyun  * @script_addrs:	Stores the start address of the SDMA scripts
407*4882a593Smuzhiyun  *			(in SDMA memory space)
408*4882a593Smuzhiyun  */
409*4882a593Smuzhiyun struct sdma_firmware_header {
410*4882a593Smuzhiyun 	u32	magic;
411*4882a593Smuzhiyun 	u32	version_major;
412*4882a593Smuzhiyun 	u32	version_minor;
413*4882a593Smuzhiyun 	u32	script_addrs_start;
414*4882a593Smuzhiyun 	u32	num_script_addrs;
415*4882a593Smuzhiyun 	u32	ram_code_start;
416*4882a593Smuzhiyun 	u32	ram_code_size;
417*4882a593Smuzhiyun };
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun struct sdma_driver_data {
420*4882a593Smuzhiyun 	int chnenbl0;
421*4882a593Smuzhiyun 	int num_events;
422*4882a593Smuzhiyun 	struct sdma_script_start_addrs	*script_addrs;
423*4882a593Smuzhiyun 	bool check_ratio;
424*4882a593Smuzhiyun };
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun struct sdma_engine {
427*4882a593Smuzhiyun 	struct device			*dev;
428*4882a593Smuzhiyun 	struct sdma_channel		channel[MAX_DMA_CHANNELS];
429*4882a593Smuzhiyun 	struct sdma_channel_control	*channel_control;
430*4882a593Smuzhiyun 	void __iomem			*regs;
431*4882a593Smuzhiyun 	struct sdma_context_data	*context;
432*4882a593Smuzhiyun 	dma_addr_t			context_phys;
433*4882a593Smuzhiyun 	struct dma_device		dma_device;
434*4882a593Smuzhiyun 	struct clk			*clk_ipg;
435*4882a593Smuzhiyun 	struct clk			*clk_ahb;
436*4882a593Smuzhiyun 	spinlock_t			channel_0_lock;
437*4882a593Smuzhiyun 	u32				script_number;
438*4882a593Smuzhiyun 	struct sdma_script_start_addrs	*script_addrs;
439*4882a593Smuzhiyun 	const struct sdma_driver_data	*drvdata;
440*4882a593Smuzhiyun 	u32				spba_start_addr;
441*4882a593Smuzhiyun 	u32				spba_end_addr;
442*4882a593Smuzhiyun 	unsigned int			irq;
443*4882a593Smuzhiyun 	dma_addr_t			bd0_phys;
444*4882a593Smuzhiyun 	struct sdma_buffer_descriptor	*bd0;
445*4882a593Smuzhiyun 	/* clock ratio for AHB:SDMA core. 1:1 is 1, 2:1 is 0*/
446*4882a593Smuzhiyun 	bool				clk_ratio;
447*4882a593Smuzhiyun };
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun static int sdma_config_write(struct dma_chan *chan,
450*4882a593Smuzhiyun 		       struct dma_slave_config *dmaengine_cfg,
451*4882a593Smuzhiyun 		       enum dma_transfer_direction direction);
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun static struct sdma_driver_data sdma_imx31 = {
454*4882a593Smuzhiyun 	.chnenbl0 = SDMA_CHNENBL0_IMX31,
455*4882a593Smuzhiyun 	.num_events = 32,
456*4882a593Smuzhiyun };
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun static struct sdma_script_start_addrs sdma_script_imx25 = {
459*4882a593Smuzhiyun 	.ap_2_ap_addr = 729,
460*4882a593Smuzhiyun 	.uart_2_mcu_addr = 904,
461*4882a593Smuzhiyun 	.per_2_app_addr = 1255,
462*4882a593Smuzhiyun 	.mcu_2_app_addr = 834,
463*4882a593Smuzhiyun 	.uartsh_2_mcu_addr = 1120,
464*4882a593Smuzhiyun 	.per_2_shp_addr = 1329,
465*4882a593Smuzhiyun 	.mcu_2_shp_addr = 1048,
466*4882a593Smuzhiyun 	.ata_2_mcu_addr = 1560,
467*4882a593Smuzhiyun 	.mcu_2_ata_addr = 1479,
468*4882a593Smuzhiyun 	.app_2_per_addr = 1189,
469*4882a593Smuzhiyun 	.app_2_mcu_addr = 770,
470*4882a593Smuzhiyun 	.shp_2_per_addr = 1407,
471*4882a593Smuzhiyun 	.shp_2_mcu_addr = 979,
472*4882a593Smuzhiyun };
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun static struct sdma_driver_data sdma_imx25 = {
475*4882a593Smuzhiyun 	.chnenbl0 = SDMA_CHNENBL0_IMX35,
476*4882a593Smuzhiyun 	.num_events = 48,
477*4882a593Smuzhiyun 	.script_addrs = &sdma_script_imx25,
478*4882a593Smuzhiyun };
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun static struct sdma_driver_data sdma_imx35 = {
481*4882a593Smuzhiyun 	.chnenbl0 = SDMA_CHNENBL0_IMX35,
482*4882a593Smuzhiyun 	.num_events = 48,
483*4882a593Smuzhiyun };
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun static struct sdma_script_start_addrs sdma_script_imx51 = {
486*4882a593Smuzhiyun 	.ap_2_ap_addr = 642,
487*4882a593Smuzhiyun 	.uart_2_mcu_addr = 817,
488*4882a593Smuzhiyun 	.mcu_2_app_addr = 747,
489*4882a593Smuzhiyun 	.mcu_2_shp_addr = 961,
490*4882a593Smuzhiyun 	.ata_2_mcu_addr = 1473,
491*4882a593Smuzhiyun 	.mcu_2_ata_addr = 1392,
492*4882a593Smuzhiyun 	.app_2_per_addr = 1033,
493*4882a593Smuzhiyun 	.app_2_mcu_addr = 683,
494*4882a593Smuzhiyun 	.shp_2_per_addr = 1251,
495*4882a593Smuzhiyun 	.shp_2_mcu_addr = 892,
496*4882a593Smuzhiyun };
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun static struct sdma_driver_data sdma_imx51 = {
499*4882a593Smuzhiyun 	.chnenbl0 = SDMA_CHNENBL0_IMX35,
500*4882a593Smuzhiyun 	.num_events = 48,
501*4882a593Smuzhiyun 	.script_addrs = &sdma_script_imx51,
502*4882a593Smuzhiyun };
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun static struct sdma_script_start_addrs sdma_script_imx53 = {
505*4882a593Smuzhiyun 	.ap_2_ap_addr = 642,
506*4882a593Smuzhiyun 	.app_2_mcu_addr = 683,
507*4882a593Smuzhiyun 	.mcu_2_app_addr = 747,
508*4882a593Smuzhiyun 	.uart_2_mcu_addr = 817,
509*4882a593Smuzhiyun 	.shp_2_mcu_addr = 891,
510*4882a593Smuzhiyun 	.mcu_2_shp_addr = 960,
511*4882a593Smuzhiyun 	.uartsh_2_mcu_addr = 1032,
512*4882a593Smuzhiyun 	.spdif_2_mcu_addr = 1100,
513*4882a593Smuzhiyun 	.mcu_2_spdif_addr = 1134,
514*4882a593Smuzhiyun 	.firi_2_mcu_addr = 1193,
515*4882a593Smuzhiyun 	.mcu_2_firi_addr = 1290,
516*4882a593Smuzhiyun };
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun static struct sdma_driver_data sdma_imx53 = {
519*4882a593Smuzhiyun 	.chnenbl0 = SDMA_CHNENBL0_IMX35,
520*4882a593Smuzhiyun 	.num_events = 48,
521*4882a593Smuzhiyun 	.script_addrs = &sdma_script_imx53,
522*4882a593Smuzhiyun };
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun static struct sdma_script_start_addrs sdma_script_imx6q = {
525*4882a593Smuzhiyun 	.ap_2_ap_addr = 642,
526*4882a593Smuzhiyun 	.uart_2_mcu_addr = 817,
527*4882a593Smuzhiyun 	.mcu_2_app_addr = 747,
528*4882a593Smuzhiyun 	.per_2_per_addr = 6331,
529*4882a593Smuzhiyun 	.uartsh_2_mcu_addr = 1032,
530*4882a593Smuzhiyun 	.mcu_2_shp_addr = 960,
531*4882a593Smuzhiyun 	.app_2_mcu_addr = 683,
532*4882a593Smuzhiyun 	.shp_2_mcu_addr = 891,
533*4882a593Smuzhiyun 	.spdif_2_mcu_addr = 1100,
534*4882a593Smuzhiyun 	.mcu_2_spdif_addr = 1134,
535*4882a593Smuzhiyun };
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun static struct sdma_driver_data sdma_imx6q = {
538*4882a593Smuzhiyun 	.chnenbl0 = SDMA_CHNENBL0_IMX35,
539*4882a593Smuzhiyun 	.num_events = 48,
540*4882a593Smuzhiyun 	.script_addrs = &sdma_script_imx6q,
541*4882a593Smuzhiyun };
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun static struct sdma_script_start_addrs sdma_script_imx7d = {
544*4882a593Smuzhiyun 	.ap_2_ap_addr = 644,
545*4882a593Smuzhiyun 	.uart_2_mcu_addr = 819,
546*4882a593Smuzhiyun 	.mcu_2_app_addr = 749,
547*4882a593Smuzhiyun 	.uartsh_2_mcu_addr = 1034,
548*4882a593Smuzhiyun 	.mcu_2_shp_addr = 962,
549*4882a593Smuzhiyun 	.app_2_mcu_addr = 685,
550*4882a593Smuzhiyun 	.shp_2_mcu_addr = 893,
551*4882a593Smuzhiyun 	.spdif_2_mcu_addr = 1102,
552*4882a593Smuzhiyun 	.mcu_2_spdif_addr = 1136,
553*4882a593Smuzhiyun };
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun static struct sdma_driver_data sdma_imx7d = {
556*4882a593Smuzhiyun 	.chnenbl0 = SDMA_CHNENBL0_IMX35,
557*4882a593Smuzhiyun 	.num_events = 48,
558*4882a593Smuzhiyun 	.script_addrs = &sdma_script_imx7d,
559*4882a593Smuzhiyun };
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun static struct sdma_driver_data sdma_imx8mq = {
562*4882a593Smuzhiyun 	.chnenbl0 = SDMA_CHNENBL0_IMX35,
563*4882a593Smuzhiyun 	.num_events = 48,
564*4882a593Smuzhiyun 	.script_addrs = &sdma_script_imx7d,
565*4882a593Smuzhiyun 	.check_ratio = 1,
566*4882a593Smuzhiyun };
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun static const struct platform_device_id sdma_devtypes[] = {
569*4882a593Smuzhiyun 	{
570*4882a593Smuzhiyun 		.name = "imx25-sdma",
571*4882a593Smuzhiyun 		.driver_data = (unsigned long)&sdma_imx25,
572*4882a593Smuzhiyun 	}, {
573*4882a593Smuzhiyun 		.name = "imx31-sdma",
574*4882a593Smuzhiyun 		.driver_data = (unsigned long)&sdma_imx31,
575*4882a593Smuzhiyun 	}, {
576*4882a593Smuzhiyun 		.name = "imx35-sdma",
577*4882a593Smuzhiyun 		.driver_data = (unsigned long)&sdma_imx35,
578*4882a593Smuzhiyun 	}, {
579*4882a593Smuzhiyun 		.name = "imx51-sdma",
580*4882a593Smuzhiyun 		.driver_data = (unsigned long)&sdma_imx51,
581*4882a593Smuzhiyun 	}, {
582*4882a593Smuzhiyun 		.name = "imx53-sdma",
583*4882a593Smuzhiyun 		.driver_data = (unsigned long)&sdma_imx53,
584*4882a593Smuzhiyun 	}, {
585*4882a593Smuzhiyun 		.name = "imx6q-sdma",
586*4882a593Smuzhiyun 		.driver_data = (unsigned long)&sdma_imx6q,
587*4882a593Smuzhiyun 	}, {
588*4882a593Smuzhiyun 		.name = "imx7d-sdma",
589*4882a593Smuzhiyun 		.driver_data = (unsigned long)&sdma_imx7d,
590*4882a593Smuzhiyun 	}, {
591*4882a593Smuzhiyun 		.name = "imx8mq-sdma",
592*4882a593Smuzhiyun 		.driver_data = (unsigned long)&sdma_imx8mq,
593*4882a593Smuzhiyun 	}, {
594*4882a593Smuzhiyun 		/* sentinel */
595*4882a593Smuzhiyun 	}
596*4882a593Smuzhiyun };
597*4882a593Smuzhiyun MODULE_DEVICE_TABLE(platform, sdma_devtypes);
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun static const struct of_device_id sdma_dt_ids[] = {
600*4882a593Smuzhiyun 	{ .compatible = "fsl,imx6q-sdma", .data = &sdma_imx6q, },
601*4882a593Smuzhiyun 	{ .compatible = "fsl,imx53-sdma", .data = &sdma_imx53, },
602*4882a593Smuzhiyun 	{ .compatible = "fsl,imx51-sdma", .data = &sdma_imx51, },
603*4882a593Smuzhiyun 	{ .compatible = "fsl,imx35-sdma", .data = &sdma_imx35, },
604*4882a593Smuzhiyun 	{ .compatible = "fsl,imx31-sdma", .data = &sdma_imx31, },
605*4882a593Smuzhiyun 	{ .compatible = "fsl,imx25-sdma", .data = &sdma_imx25, },
606*4882a593Smuzhiyun 	{ .compatible = "fsl,imx7d-sdma", .data = &sdma_imx7d, },
607*4882a593Smuzhiyun 	{ .compatible = "fsl,imx8mq-sdma", .data = &sdma_imx8mq, },
608*4882a593Smuzhiyun 	{ /* sentinel */ }
609*4882a593Smuzhiyun };
610*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sdma_dt_ids);
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun #define SDMA_H_CONFIG_DSPDMA	BIT(12) /* indicates if the DSPDMA is used */
613*4882a593Smuzhiyun #define SDMA_H_CONFIG_RTD_PINS	BIT(11) /* indicates if Real-Time Debug pins are enabled */
614*4882a593Smuzhiyun #define SDMA_H_CONFIG_ACR	BIT(4)  /* indicates if AHB freq /core freq = 2 or 1 */
615*4882a593Smuzhiyun #define SDMA_H_CONFIG_CSM	(3)       /* indicates which context switch mode is selected*/
616*4882a593Smuzhiyun 
chnenbl_ofs(struct sdma_engine * sdma,unsigned int event)617*4882a593Smuzhiyun static inline u32 chnenbl_ofs(struct sdma_engine *sdma, unsigned int event)
618*4882a593Smuzhiyun {
619*4882a593Smuzhiyun 	u32 chnenbl0 = sdma->drvdata->chnenbl0;
620*4882a593Smuzhiyun 	return chnenbl0 + event * 4;
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun 
sdma_config_ownership(struct sdma_channel * sdmac,bool event_override,bool mcu_override,bool dsp_override)623*4882a593Smuzhiyun static int sdma_config_ownership(struct sdma_channel *sdmac,
624*4882a593Smuzhiyun 		bool event_override, bool mcu_override, bool dsp_override)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun 	struct sdma_engine *sdma = sdmac->sdma;
627*4882a593Smuzhiyun 	int channel = sdmac->channel;
628*4882a593Smuzhiyun 	unsigned long evt, mcu, dsp;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	if (event_override && mcu_override && dsp_override)
631*4882a593Smuzhiyun 		return -EINVAL;
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	evt = readl_relaxed(sdma->regs + SDMA_H_EVTOVR);
634*4882a593Smuzhiyun 	mcu = readl_relaxed(sdma->regs + SDMA_H_HOSTOVR);
635*4882a593Smuzhiyun 	dsp = readl_relaxed(sdma->regs + SDMA_H_DSPOVR);
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	if (dsp_override)
638*4882a593Smuzhiyun 		__clear_bit(channel, &dsp);
639*4882a593Smuzhiyun 	else
640*4882a593Smuzhiyun 		__set_bit(channel, &dsp);
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	if (event_override)
643*4882a593Smuzhiyun 		__clear_bit(channel, &evt);
644*4882a593Smuzhiyun 	else
645*4882a593Smuzhiyun 		__set_bit(channel, &evt);
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	if (mcu_override)
648*4882a593Smuzhiyun 		__clear_bit(channel, &mcu);
649*4882a593Smuzhiyun 	else
650*4882a593Smuzhiyun 		__set_bit(channel, &mcu);
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	writel_relaxed(evt, sdma->regs + SDMA_H_EVTOVR);
653*4882a593Smuzhiyun 	writel_relaxed(mcu, sdma->regs + SDMA_H_HOSTOVR);
654*4882a593Smuzhiyun 	writel_relaxed(dsp, sdma->regs + SDMA_H_DSPOVR);
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	return 0;
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun 
sdma_enable_channel(struct sdma_engine * sdma,int channel)659*4882a593Smuzhiyun static void sdma_enable_channel(struct sdma_engine *sdma, int channel)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun 	writel(BIT(channel), sdma->regs + SDMA_H_START);
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun /*
665*4882a593Smuzhiyun  * sdma_run_channel0 - run a channel and wait till it's done
666*4882a593Smuzhiyun  */
sdma_run_channel0(struct sdma_engine * sdma)667*4882a593Smuzhiyun static int sdma_run_channel0(struct sdma_engine *sdma)
668*4882a593Smuzhiyun {
669*4882a593Smuzhiyun 	int ret;
670*4882a593Smuzhiyun 	u32 reg;
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	sdma_enable_channel(sdma, 0);
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	ret = readl_relaxed_poll_timeout_atomic(sdma->regs + SDMA_H_STATSTOP,
675*4882a593Smuzhiyun 						reg, !(reg & 1), 1, 500);
676*4882a593Smuzhiyun 	if (ret)
677*4882a593Smuzhiyun 		dev_err(sdma->dev, "Timeout waiting for CH0 ready\n");
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	/* Set bits of CONFIG register with dynamic context switching */
680*4882a593Smuzhiyun 	reg = readl(sdma->regs + SDMA_H_CONFIG);
681*4882a593Smuzhiyun 	if ((reg & SDMA_H_CONFIG_CSM) == 0) {
682*4882a593Smuzhiyun 		reg |= SDMA_H_CONFIG_CSM;
683*4882a593Smuzhiyun 		writel_relaxed(reg, sdma->regs + SDMA_H_CONFIG);
684*4882a593Smuzhiyun 	}
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	return ret;
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun 
sdma_load_script(struct sdma_engine * sdma,void * buf,int size,u32 address)689*4882a593Smuzhiyun static int sdma_load_script(struct sdma_engine *sdma, void *buf, int size,
690*4882a593Smuzhiyun 		u32 address)
691*4882a593Smuzhiyun {
692*4882a593Smuzhiyun 	struct sdma_buffer_descriptor *bd0 = sdma->bd0;
693*4882a593Smuzhiyun 	void *buf_virt;
694*4882a593Smuzhiyun 	dma_addr_t buf_phys;
695*4882a593Smuzhiyun 	int ret;
696*4882a593Smuzhiyun 	unsigned long flags;
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	buf_virt = dma_alloc_coherent(sdma->dev, size, &buf_phys, GFP_KERNEL);
699*4882a593Smuzhiyun 	if (!buf_virt) {
700*4882a593Smuzhiyun 		return -ENOMEM;
701*4882a593Smuzhiyun 	}
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	spin_lock_irqsave(&sdma->channel_0_lock, flags);
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	bd0->mode.command = C0_SETPM;
706*4882a593Smuzhiyun 	bd0->mode.status = BD_DONE | BD_WRAP | BD_EXTD;
707*4882a593Smuzhiyun 	bd0->mode.count = size / 2;
708*4882a593Smuzhiyun 	bd0->buffer_addr = buf_phys;
709*4882a593Smuzhiyun 	bd0->ext_buffer_addr = address;
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	memcpy(buf_virt, buf, size);
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	ret = sdma_run_channel0(sdma);
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	spin_unlock_irqrestore(&sdma->channel_0_lock, flags);
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	dma_free_coherent(sdma->dev, size, buf_virt, buf_phys);
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	return ret;
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun 
sdma_event_enable(struct sdma_channel * sdmac,unsigned int event)722*4882a593Smuzhiyun static void sdma_event_enable(struct sdma_channel *sdmac, unsigned int event)
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun 	struct sdma_engine *sdma = sdmac->sdma;
725*4882a593Smuzhiyun 	int channel = sdmac->channel;
726*4882a593Smuzhiyun 	unsigned long val;
727*4882a593Smuzhiyun 	u32 chnenbl = chnenbl_ofs(sdma, event);
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	val = readl_relaxed(sdma->regs + chnenbl);
730*4882a593Smuzhiyun 	__set_bit(channel, &val);
731*4882a593Smuzhiyun 	writel_relaxed(val, sdma->regs + chnenbl);
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun 
sdma_event_disable(struct sdma_channel * sdmac,unsigned int event)734*4882a593Smuzhiyun static void sdma_event_disable(struct sdma_channel *sdmac, unsigned int event)
735*4882a593Smuzhiyun {
736*4882a593Smuzhiyun 	struct sdma_engine *sdma = sdmac->sdma;
737*4882a593Smuzhiyun 	int channel = sdmac->channel;
738*4882a593Smuzhiyun 	u32 chnenbl = chnenbl_ofs(sdma, event);
739*4882a593Smuzhiyun 	unsigned long val;
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	val = readl_relaxed(sdma->regs + chnenbl);
742*4882a593Smuzhiyun 	__clear_bit(channel, &val);
743*4882a593Smuzhiyun 	writel_relaxed(val, sdma->regs + chnenbl);
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun 
to_sdma_desc(struct dma_async_tx_descriptor * t)746*4882a593Smuzhiyun static struct sdma_desc *to_sdma_desc(struct dma_async_tx_descriptor *t)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun 	return container_of(t, struct sdma_desc, vd.tx);
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun 
sdma_start_desc(struct sdma_channel * sdmac)751*4882a593Smuzhiyun static void sdma_start_desc(struct sdma_channel *sdmac)
752*4882a593Smuzhiyun {
753*4882a593Smuzhiyun 	struct virt_dma_desc *vd = vchan_next_desc(&sdmac->vc);
754*4882a593Smuzhiyun 	struct sdma_desc *desc;
755*4882a593Smuzhiyun 	struct sdma_engine *sdma = sdmac->sdma;
756*4882a593Smuzhiyun 	int channel = sdmac->channel;
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	if (!vd) {
759*4882a593Smuzhiyun 		sdmac->desc = NULL;
760*4882a593Smuzhiyun 		return;
761*4882a593Smuzhiyun 	}
762*4882a593Smuzhiyun 	sdmac->desc = desc = to_sdma_desc(&vd->tx);
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	list_del(&vd->node);
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	sdma->channel_control[channel].base_bd_ptr = desc->bd_phys;
767*4882a593Smuzhiyun 	sdma->channel_control[channel].current_bd_ptr = desc->bd_phys;
768*4882a593Smuzhiyun 	sdma_enable_channel(sdma, sdmac->channel);
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun 
sdma_update_channel_loop(struct sdma_channel * sdmac)771*4882a593Smuzhiyun static void sdma_update_channel_loop(struct sdma_channel *sdmac)
772*4882a593Smuzhiyun {
773*4882a593Smuzhiyun 	struct sdma_buffer_descriptor *bd;
774*4882a593Smuzhiyun 	int error = 0;
775*4882a593Smuzhiyun 	enum dma_status	old_status = sdmac->status;
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	/*
778*4882a593Smuzhiyun 	 * loop mode. Iterate over descriptors, re-setup them and
779*4882a593Smuzhiyun 	 * call callback function.
780*4882a593Smuzhiyun 	 */
781*4882a593Smuzhiyun 	while (sdmac->desc) {
782*4882a593Smuzhiyun 		struct sdma_desc *desc = sdmac->desc;
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 		bd = &desc->bd[desc->buf_tail];
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 		if (bd->mode.status & BD_DONE)
787*4882a593Smuzhiyun 			break;
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 		if (bd->mode.status & BD_RROR) {
790*4882a593Smuzhiyun 			bd->mode.status &= ~BD_RROR;
791*4882a593Smuzhiyun 			sdmac->status = DMA_ERROR;
792*4882a593Smuzhiyun 			error = -EIO;
793*4882a593Smuzhiyun 		}
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	       /*
796*4882a593Smuzhiyun 		* We use bd->mode.count to calculate the residue, since contains
797*4882a593Smuzhiyun 		* the number of bytes present in the current buffer descriptor.
798*4882a593Smuzhiyun 		*/
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 		desc->chn_real_count = bd->mode.count;
801*4882a593Smuzhiyun 		bd->mode.status |= BD_DONE;
802*4882a593Smuzhiyun 		bd->mode.count = desc->period_len;
803*4882a593Smuzhiyun 		desc->buf_ptail = desc->buf_tail;
804*4882a593Smuzhiyun 		desc->buf_tail = (desc->buf_tail + 1) % desc->num_bd;
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 		/*
807*4882a593Smuzhiyun 		 * The callback is called from the interrupt context in order
808*4882a593Smuzhiyun 		 * to reduce latency and to avoid the risk of altering the
809*4882a593Smuzhiyun 		 * SDMA transaction status by the time the client tasklet is
810*4882a593Smuzhiyun 		 * executed.
811*4882a593Smuzhiyun 		 */
812*4882a593Smuzhiyun 		spin_unlock(&sdmac->vc.lock);
813*4882a593Smuzhiyun 		dmaengine_desc_get_callback_invoke(&desc->vd.tx, NULL);
814*4882a593Smuzhiyun 		spin_lock(&sdmac->vc.lock);
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 		if (error)
817*4882a593Smuzhiyun 			sdmac->status = old_status;
818*4882a593Smuzhiyun 	}
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun 
mxc_sdma_handle_channel_normal(struct sdma_channel * data)821*4882a593Smuzhiyun static void mxc_sdma_handle_channel_normal(struct sdma_channel *data)
822*4882a593Smuzhiyun {
823*4882a593Smuzhiyun 	struct sdma_channel *sdmac = (struct sdma_channel *) data;
824*4882a593Smuzhiyun 	struct sdma_buffer_descriptor *bd;
825*4882a593Smuzhiyun 	int i, error = 0;
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 	sdmac->desc->chn_real_count = 0;
828*4882a593Smuzhiyun 	/*
829*4882a593Smuzhiyun 	 * non loop mode. Iterate over all descriptors, collect
830*4882a593Smuzhiyun 	 * errors and call callback function
831*4882a593Smuzhiyun 	 */
832*4882a593Smuzhiyun 	for (i = 0; i < sdmac->desc->num_bd; i++) {
833*4882a593Smuzhiyun 		bd = &sdmac->desc->bd[i];
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 		 if (bd->mode.status & (BD_DONE | BD_RROR))
836*4882a593Smuzhiyun 			error = -EIO;
837*4882a593Smuzhiyun 		 sdmac->desc->chn_real_count += bd->mode.count;
838*4882a593Smuzhiyun 	}
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	if (error)
841*4882a593Smuzhiyun 		sdmac->status = DMA_ERROR;
842*4882a593Smuzhiyun 	else
843*4882a593Smuzhiyun 		sdmac->status = DMA_COMPLETE;
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun 
sdma_int_handler(int irq,void * dev_id)846*4882a593Smuzhiyun static irqreturn_t sdma_int_handler(int irq, void *dev_id)
847*4882a593Smuzhiyun {
848*4882a593Smuzhiyun 	struct sdma_engine *sdma = dev_id;
849*4882a593Smuzhiyun 	unsigned long stat;
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	stat = readl_relaxed(sdma->regs + SDMA_H_INTR);
852*4882a593Smuzhiyun 	writel_relaxed(stat, sdma->regs + SDMA_H_INTR);
853*4882a593Smuzhiyun 	/* channel 0 is special and not handled here, see run_channel0() */
854*4882a593Smuzhiyun 	stat &= ~1;
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	while (stat) {
857*4882a593Smuzhiyun 		int channel = fls(stat) - 1;
858*4882a593Smuzhiyun 		struct sdma_channel *sdmac = &sdma->channel[channel];
859*4882a593Smuzhiyun 		struct sdma_desc *desc;
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 		spin_lock(&sdmac->vc.lock);
862*4882a593Smuzhiyun 		desc = sdmac->desc;
863*4882a593Smuzhiyun 		if (desc) {
864*4882a593Smuzhiyun 			if (sdmac->flags & IMX_DMA_SG_LOOP) {
865*4882a593Smuzhiyun 				sdma_update_channel_loop(sdmac);
866*4882a593Smuzhiyun 			} else {
867*4882a593Smuzhiyun 				mxc_sdma_handle_channel_normal(sdmac);
868*4882a593Smuzhiyun 				vchan_cookie_complete(&desc->vd);
869*4882a593Smuzhiyun 				sdma_start_desc(sdmac);
870*4882a593Smuzhiyun 			}
871*4882a593Smuzhiyun 		}
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 		spin_unlock(&sdmac->vc.lock);
874*4882a593Smuzhiyun 		__clear_bit(channel, &stat);
875*4882a593Smuzhiyun 	}
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	return IRQ_HANDLED;
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun /*
881*4882a593Smuzhiyun  * sets the pc of SDMA script according to the peripheral type
882*4882a593Smuzhiyun  */
sdma_get_pc(struct sdma_channel * sdmac,enum sdma_peripheral_type peripheral_type)883*4882a593Smuzhiyun static void sdma_get_pc(struct sdma_channel *sdmac,
884*4882a593Smuzhiyun 		enum sdma_peripheral_type peripheral_type)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun 	struct sdma_engine *sdma = sdmac->sdma;
887*4882a593Smuzhiyun 	int per_2_emi = 0, emi_2_per = 0;
888*4882a593Smuzhiyun 	/*
889*4882a593Smuzhiyun 	 * These are needed once we start to support transfers between
890*4882a593Smuzhiyun 	 * two peripherals or memory-to-memory transfers
891*4882a593Smuzhiyun 	 */
892*4882a593Smuzhiyun 	int per_2_per = 0, emi_2_emi = 0;
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	sdmac->pc_from_device = 0;
895*4882a593Smuzhiyun 	sdmac->pc_to_device = 0;
896*4882a593Smuzhiyun 	sdmac->device_to_device = 0;
897*4882a593Smuzhiyun 	sdmac->pc_to_pc = 0;
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	switch (peripheral_type) {
900*4882a593Smuzhiyun 	case IMX_DMATYPE_MEMORY:
901*4882a593Smuzhiyun 		emi_2_emi = sdma->script_addrs->ap_2_ap_addr;
902*4882a593Smuzhiyun 		break;
903*4882a593Smuzhiyun 	case IMX_DMATYPE_DSP:
904*4882a593Smuzhiyun 		emi_2_per = sdma->script_addrs->bp_2_ap_addr;
905*4882a593Smuzhiyun 		per_2_emi = sdma->script_addrs->ap_2_bp_addr;
906*4882a593Smuzhiyun 		break;
907*4882a593Smuzhiyun 	case IMX_DMATYPE_FIRI:
908*4882a593Smuzhiyun 		per_2_emi = sdma->script_addrs->firi_2_mcu_addr;
909*4882a593Smuzhiyun 		emi_2_per = sdma->script_addrs->mcu_2_firi_addr;
910*4882a593Smuzhiyun 		break;
911*4882a593Smuzhiyun 	case IMX_DMATYPE_UART:
912*4882a593Smuzhiyun 		per_2_emi = sdma->script_addrs->uart_2_mcu_addr;
913*4882a593Smuzhiyun 		emi_2_per = sdma->script_addrs->mcu_2_app_addr;
914*4882a593Smuzhiyun 		break;
915*4882a593Smuzhiyun 	case IMX_DMATYPE_UART_SP:
916*4882a593Smuzhiyun 		per_2_emi = sdma->script_addrs->uartsh_2_mcu_addr;
917*4882a593Smuzhiyun 		emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
918*4882a593Smuzhiyun 		break;
919*4882a593Smuzhiyun 	case IMX_DMATYPE_ATA:
920*4882a593Smuzhiyun 		per_2_emi = sdma->script_addrs->ata_2_mcu_addr;
921*4882a593Smuzhiyun 		emi_2_per = sdma->script_addrs->mcu_2_ata_addr;
922*4882a593Smuzhiyun 		break;
923*4882a593Smuzhiyun 	case IMX_DMATYPE_CSPI:
924*4882a593Smuzhiyun 	case IMX_DMATYPE_EXT:
925*4882a593Smuzhiyun 	case IMX_DMATYPE_SSI:
926*4882a593Smuzhiyun 	case IMX_DMATYPE_SAI:
927*4882a593Smuzhiyun 		per_2_emi = sdma->script_addrs->app_2_mcu_addr;
928*4882a593Smuzhiyun 		emi_2_per = sdma->script_addrs->mcu_2_app_addr;
929*4882a593Smuzhiyun 		break;
930*4882a593Smuzhiyun 	case IMX_DMATYPE_SSI_DUAL:
931*4882a593Smuzhiyun 		per_2_emi = sdma->script_addrs->ssish_2_mcu_addr;
932*4882a593Smuzhiyun 		emi_2_per = sdma->script_addrs->mcu_2_ssish_addr;
933*4882a593Smuzhiyun 		break;
934*4882a593Smuzhiyun 	case IMX_DMATYPE_SSI_SP:
935*4882a593Smuzhiyun 	case IMX_DMATYPE_MMC:
936*4882a593Smuzhiyun 	case IMX_DMATYPE_SDHC:
937*4882a593Smuzhiyun 	case IMX_DMATYPE_CSPI_SP:
938*4882a593Smuzhiyun 	case IMX_DMATYPE_ESAI:
939*4882a593Smuzhiyun 	case IMX_DMATYPE_MSHC_SP:
940*4882a593Smuzhiyun 		per_2_emi = sdma->script_addrs->shp_2_mcu_addr;
941*4882a593Smuzhiyun 		emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
942*4882a593Smuzhiyun 		break;
943*4882a593Smuzhiyun 	case IMX_DMATYPE_ASRC:
944*4882a593Smuzhiyun 		per_2_emi = sdma->script_addrs->asrc_2_mcu_addr;
945*4882a593Smuzhiyun 		emi_2_per = sdma->script_addrs->asrc_2_mcu_addr;
946*4882a593Smuzhiyun 		per_2_per = sdma->script_addrs->per_2_per_addr;
947*4882a593Smuzhiyun 		break;
948*4882a593Smuzhiyun 	case IMX_DMATYPE_ASRC_SP:
949*4882a593Smuzhiyun 		per_2_emi = sdma->script_addrs->shp_2_mcu_addr;
950*4882a593Smuzhiyun 		emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
951*4882a593Smuzhiyun 		per_2_per = sdma->script_addrs->per_2_per_addr;
952*4882a593Smuzhiyun 		break;
953*4882a593Smuzhiyun 	case IMX_DMATYPE_MSHC:
954*4882a593Smuzhiyun 		per_2_emi = sdma->script_addrs->mshc_2_mcu_addr;
955*4882a593Smuzhiyun 		emi_2_per = sdma->script_addrs->mcu_2_mshc_addr;
956*4882a593Smuzhiyun 		break;
957*4882a593Smuzhiyun 	case IMX_DMATYPE_CCM:
958*4882a593Smuzhiyun 		per_2_emi = sdma->script_addrs->dptc_dvfs_addr;
959*4882a593Smuzhiyun 		break;
960*4882a593Smuzhiyun 	case IMX_DMATYPE_SPDIF:
961*4882a593Smuzhiyun 		per_2_emi = sdma->script_addrs->spdif_2_mcu_addr;
962*4882a593Smuzhiyun 		emi_2_per = sdma->script_addrs->mcu_2_spdif_addr;
963*4882a593Smuzhiyun 		break;
964*4882a593Smuzhiyun 	case IMX_DMATYPE_IPU_MEMORY:
965*4882a593Smuzhiyun 		emi_2_per = sdma->script_addrs->ext_mem_2_ipu_addr;
966*4882a593Smuzhiyun 		break;
967*4882a593Smuzhiyun 	default:
968*4882a593Smuzhiyun 		break;
969*4882a593Smuzhiyun 	}
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	sdmac->pc_from_device = per_2_emi;
972*4882a593Smuzhiyun 	sdmac->pc_to_device = emi_2_per;
973*4882a593Smuzhiyun 	sdmac->device_to_device = per_2_per;
974*4882a593Smuzhiyun 	sdmac->pc_to_pc = emi_2_emi;
975*4882a593Smuzhiyun }
976*4882a593Smuzhiyun 
sdma_load_context(struct sdma_channel * sdmac)977*4882a593Smuzhiyun static int sdma_load_context(struct sdma_channel *sdmac)
978*4882a593Smuzhiyun {
979*4882a593Smuzhiyun 	struct sdma_engine *sdma = sdmac->sdma;
980*4882a593Smuzhiyun 	int channel = sdmac->channel;
981*4882a593Smuzhiyun 	int load_address;
982*4882a593Smuzhiyun 	struct sdma_context_data *context = sdma->context;
983*4882a593Smuzhiyun 	struct sdma_buffer_descriptor *bd0 = sdma->bd0;
984*4882a593Smuzhiyun 	int ret;
985*4882a593Smuzhiyun 	unsigned long flags;
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 	if (sdmac->direction == DMA_DEV_TO_MEM)
988*4882a593Smuzhiyun 		load_address = sdmac->pc_from_device;
989*4882a593Smuzhiyun 	else if (sdmac->direction == DMA_DEV_TO_DEV)
990*4882a593Smuzhiyun 		load_address = sdmac->device_to_device;
991*4882a593Smuzhiyun 	else if (sdmac->direction == DMA_MEM_TO_MEM)
992*4882a593Smuzhiyun 		load_address = sdmac->pc_to_pc;
993*4882a593Smuzhiyun 	else
994*4882a593Smuzhiyun 		load_address = sdmac->pc_to_device;
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 	if (load_address < 0)
997*4882a593Smuzhiyun 		return load_address;
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 	dev_dbg(sdma->dev, "load_address = %d\n", load_address);
1000*4882a593Smuzhiyun 	dev_dbg(sdma->dev, "wml = 0x%08x\n", (u32)sdmac->watermark_level);
1001*4882a593Smuzhiyun 	dev_dbg(sdma->dev, "shp_addr = 0x%08x\n", sdmac->shp_addr);
1002*4882a593Smuzhiyun 	dev_dbg(sdma->dev, "per_addr = 0x%08x\n", sdmac->per_addr);
1003*4882a593Smuzhiyun 	dev_dbg(sdma->dev, "event_mask0 = 0x%08x\n", (u32)sdmac->event_mask[0]);
1004*4882a593Smuzhiyun 	dev_dbg(sdma->dev, "event_mask1 = 0x%08x\n", (u32)sdmac->event_mask[1]);
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 	spin_lock_irqsave(&sdma->channel_0_lock, flags);
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	memset(context, 0, sizeof(*context));
1009*4882a593Smuzhiyun 	context->channel_state.pc = load_address;
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 	/* Send by context the event mask,base address for peripheral
1012*4882a593Smuzhiyun 	 * and watermark level
1013*4882a593Smuzhiyun 	 */
1014*4882a593Smuzhiyun 	context->gReg[0] = sdmac->event_mask[1];
1015*4882a593Smuzhiyun 	context->gReg[1] = sdmac->event_mask[0];
1016*4882a593Smuzhiyun 	context->gReg[2] = sdmac->per_addr;
1017*4882a593Smuzhiyun 	context->gReg[6] = sdmac->shp_addr;
1018*4882a593Smuzhiyun 	context->gReg[7] = sdmac->watermark_level;
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	bd0->mode.command = C0_SETDM;
1021*4882a593Smuzhiyun 	bd0->mode.status = BD_DONE | BD_WRAP | BD_EXTD;
1022*4882a593Smuzhiyun 	bd0->mode.count = sizeof(*context) / 4;
1023*4882a593Smuzhiyun 	bd0->buffer_addr = sdma->context_phys;
1024*4882a593Smuzhiyun 	bd0->ext_buffer_addr = 2048 + (sizeof(*context) / 4) * channel;
1025*4882a593Smuzhiyun 	ret = sdma_run_channel0(sdma);
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	spin_unlock_irqrestore(&sdma->channel_0_lock, flags);
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 	return ret;
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun 
to_sdma_chan(struct dma_chan * chan)1032*4882a593Smuzhiyun static struct sdma_channel *to_sdma_chan(struct dma_chan *chan)
1033*4882a593Smuzhiyun {
1034*4882a593Smuzhiyun 	return container_of(chan, struct sdma_channel, vc.chan);
1035*4882a593Smuzhiyun }
1036*4882a593Smuzhiyun 
sdma_disable_channel(struct dma_chan * chan)1037*4882a593Smuzhiyun static int sdma_disable_channel(struct dma_chan *chan)
1038*4882a593Smuzhiyun {
1039*4882a593Smuzhiyun 	struct sdma_channel *sdmac = to_sdma_chan(chan);
1040*4882a593Smuzhiyun 	struct sdma_engine *sdma = sdmac->sdma;
1041*4882a593Smuzhiyun 	int channel = sdmac->channel;
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	writel_relaxed(BIT(channel), sdma->regs + SDMA_H_STATSTOP);
1044*4882a593Smuzhiyun 	sdmac->status = DMA_ERROR;
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 	return 0;
1047*4882a593Smuzhiyun }
sdma_channel_terminate_work(struct work_struct * work)1048*4882a593Smuzhiyun static void sdma_channel_terminate_work(struct work_struct *work)
1049*4882a593Smuzhiyun {
1050*4882a593Smuzhiyun 	struct sdma_channel *sdmac = container_of(work, struct sdma_channel,
1051*4882a593Smuzhiyun 						  terminate_worker);
1052*4882a593Smuzhiyun 	unsigned long flags;
1053*4882a593Smuzhiyun 	LIST_HEAD(head);
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 	/*
1056*4882a593Smuzhiyun 	 * According to NXP R&D team a delay of one BD SDMA cost time
1057*4882a593Smuzhiyun 	 * (maximum is 1ms) should be added after disable of the channel
1058*4882a593Smuzhiyun 	 * bit, to ensure SDMA core has really been stopped after SDMA
1059*4882a593Smuzhiyun 	 * clients call .device_terminate_all.
1060*4882a593Smuzhiyun 	 */
1061*4882a593Smuzhiyun 	usleep_range(1000, 2000);
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun 	spin_lock_irqsave(&sdmac->vc.lock, flags);
1064*4882a593Smuzhiyun 	vchan_get_all_descriptors(&sdmac->vc, &head);
1065*4882a593Smuzhiyun 	spin_unlock_irqrestore(&sdmac->vc.lock, flags);
1066*4882a593Smuzhiyun 	vchan_dma_desc_free_list(&sdmac->vc, &head);
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun 
sdma_terminate_all(struct dma_chan * chan)1069*4882a593Smuzhiyun static int sdma_terminate_all(struct dma_chan *chan)
1070*4882a593Smuzhiyun {
1071*4882a593Smuzhiyun 	struct sdma_channel *sdmac = to_sdma_chan(chan);
1072*4882a593Smuzhiyun 	unsigned long flags;
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	spin_lock_irqsave(&sdmac->vc.lock, flags);
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 	sdma_disable_channel(chan);
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 	if (sdmac->desc) {
1079*4882a593Smuzhiyun 		vchan_terminate_vdesc(&sdmac->desc->vd);
1080*4882a593Smuzhiyun 		sdmac->desc = NULL;
1081*4882a593Smuzhiyun 		schedule_work(&sdmac->terminate_worker);
1082*4882a593Smuzhiyun 	}
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	spin_unlock_irqrestore(&sdmac->vc.lock, flags);
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 	return 0;
1087*4882a593Smuzhiyun }
1088*4882a593Smuzhiyun 
sdma_channel_synchronize(struct dma_chan * chan)1089*4882a593Smuzhiyun static void sdma_channel_synchronize(struct dma_chan *chan)
1090*4882a593Smuzhiyun {
1091*4882a593Smuzhiyun 	struct sdma_channel *sdmac = to_sdma_chan(chan);
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun 	vchan_synchronize(&sdmac->vc);
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 	flush_work(&sdmac->terminate_worker);
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun 
sdma_set_watermarklevel_for_p2p(struct sdma_channel * sdmac)1098*4882a593Smuzhiyun static void sdma_set_watermarklevel_for_p2p(struct sdma_channel *sdmac)
1099*4882a593Smuzhiyun {
1100*4882a593Smuzhiyun 	struct sdma_engine *sdma = sdmac->sdma;
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun 	int lwml = sdmac->watermark_level & SDMA_WATERMARK_LEVEL_LWML;
1103*4882a593Smuzhiyun 	int hwml = (sdmac->watermark_level & SDMA_WATERMARK_LEVEL_HWML) >> 16;
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 	set_bit(sdmac->event_id0 % 32, &sdmac->event_mask[1]);
1106*4882a593Smuzhiyun 	set_bit(sdmac->event_id1 % 32, &sdmac->event_mask[0]);
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun 	if (sdmac->event_id0 > 31)
1109*4882a593Smuzhiyun 		sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_LWE;
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 	if (sdmac->event_id1 > 31)
1112*4882a593Smuzhiyun 		sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_HWE;
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 	/*
1115*4882a593Smuzhiyun 	 * If LWML(src_maxburst) > HWML(dst_maxburst), we need
1116*4882a593Smuzhiyun 	 * swap LWML and HWML of INFO(A.3.2.5.1), also need swap
1117*4882a593Smuzhiyun 	 * r0(event_mask[1]) and r1(event_mask[0]).
1118*4882a593Smuzhiyun 	 */
1119*4882a593Smuzhiyun 	if (lwml > hwml) {
1120*4882a593Smuzhiyun 		sdmac->watermark_level &= ~(SDMA_WATERMARK_LEVEL_LWML |
1121*4882a593Smuzhiyun 						SDMA_WATERMARK_LEVEL_HWML);
1122*4882a593Smuzhiyun 		sdmac->watermark_level |= hwml;
1123*4882a593Smuzhiyun 		sdmac->watermark_level |= lwml << 16;
1124*4882a593Smuzhiyun 		swap(sdmac->event_mask[0], sdmac->event_mask[1]);
1125*4882a593Smuzhiyun 	}
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun 	if (sdmac->per_address2 >= sdma->spba_start_addr &&
1128*4882a593Smuzhiyun 			sdmac->per_address2 <= sdma->spba_end_addr)
1129*4882a593Smuzhiyun 		sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_SP;
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun 	if (sdmac->per_address >= sdma->spba_start_addr &&
1132*4882a593Smuzhiyun 			sdmac->per_address <= sdma->spba_end_addr)
1133*4882a593Smuzhiyun 		sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_DP;
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 	sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_CONT;
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun 
sdma_config_channel(struct dma_chan * chan)1138*4882a593Smuzhiyun static int sdma_config_channel(struct dma_chan *chan)
1139*4882a593Smuzhiyun {
1140*4882a593Smuzhiyun 	struct sdma_channel *sdmac = to_sdma_chan(chan);
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	sdma_disable_channel(chan);
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 	sdmac->event_mask[0] = 0;
1145*4882a593Smuzhiyun 	sdmac->event_mask[1] = 0;
1146*4882a593Smuzhiyun 	sdmac->shp_addr = 0;
1147*4882a593Smuzhiyun 	sdmac->per_addr = 0;
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 	switch (sdmac->peripheral_type) {
1150*4882a593Smuzhiyun 	case IMX_DMATYPE_DSP:
1151*4882a593Smuzhiyun 		sdma_config_ownership(sdmac, false, true, true);
1152*4882a593Smuzhiyun 		break;
1153*4882a593Smuzhiyun 	case IMX_DMATYPE_MEMORY:
1154*4882a593Smuzhiyun 		sdma_config_ownership(sdmac, false, true, false);
1155*4882a593Smuzhiyun 		break;
1156*4882a593Smuzhiyun 	default:
1157*4882a593Smuzhiyun 		sdma_config_ownership(sdmac, true, true, false);
1158*4882a593Smuzhiyun 		break;
1159*4882a593Smuzhiyun 	}
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 	sdma_get_pc(sdmac, sdmac->peripheral_type);
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun 	if ((sdmac->peripheral_type != IMX_DMATYPE_MEMORY) &&
1164*4882a593Smuzhiyun 			(sdmac->peripheral_type != IMX_DMATYPE_DSP)) {
1165*4882a593Smuzhiyun 		/* Handle multiple event channels differently */
1166*4882a593Smuzhiyun 		if (sdmac->event_id1) {
1167*4882a593Smuzhiyun 			if (sdmac->peripheral_type == IMX_DMATYPE_ASRC_SP ||
1168*4882a593Smuzhiyun 			    sdmac->peripheral_type == IMX_DMATYPE_ASRC)
1169*4882a593Smuzhiyun 				sdma_set_watermarklevel_for_p2p(sdmac);
1170*4882a593Smuzhiyun 		} else
1171*4882a593Smuzhiyun 			__set_bit(sdmac->event_id0, sdmac->event_mask);
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun 		/* Address */
1174*4882a593Smuzhiyun 		sdmac->shp_addr = sdmac->per_address;
1175*4882a593Smuzhiyun 		sdmac->per_addr = sdmac->per_address2;
1176*4882a593Smuzhiyun 	} else {
1177*4882a593Smuzhiyun 		sdmac->watermark_level = 0; /* FIXME: M3_BASE_ADDRESS */
1178*4882a593Smuzhiyun 	}
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 	return 0;
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun 
sdma_set_channel_priority(struct sdma_channel * sdmac,unsigned int priority)1183*4882a593Smuzhiyun static int sdma_set_channel_priority(struct sdma_channel *sdmac,
1184*4882a593Smuzhiyun 		unsigned int priority)
1185*4882a593Smuzhiyun {
1186*4882a593Smuzhiyun 	struct sdma_engine *sdma = sdmac->sdma;
1187*4882a593Smuzhiyun 	int channel = sdmac->channel;
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	if (priority < MXC_SDMA_MIN_PRIORITY
1190*4882a593Smuzhiyun 	    || priority > MXC_SDMA_MAX_PRIORITY) {
1191*4882a593Smuzhiyun 		return -EINVAL;
1192*4882a593Smuzhiyun 	}
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	writel_relaxed(priority, sdma->regs + SDMA_CHNPRI_0 + 4 * channel);
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	return 0;
1197*4882a593Smuzhiyun }
1198*4882a593Smuzhiyun 
sdma_request_channel0(struct sdma_engine * sdma)1199*4882a593Smuzhiyun static int sdma_request_channel0(struct sdma_engine *sdma)
1200*4882a593Smuzhiyun {
1201*4882a593Smuzhiyun 	int ret = -EBUSY;
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 	sdma->bd0 = dma_alloc_coherent(sdma->dev, PAGE_SIZE, &sdma->bd0_phys,
1204*4882a593Smuzhiyun 					GFP_NOWAIT);
1205*4882a593Smuzhiyun 	if (!sdma->bd0) {
1206*4882a593Smuzhiyun 		ret = -ENOMEM;
1207*4882a593Smuzhiyun 		goto out;
1208*4882a593Smuzhiyun 	}
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun 	sdma->channel_control[0].base_bd_ptr = sdma->bd0_phys;
1211*4882a593Smuzhiyun 	sdma->channel_control[0].current_bd_ptr = sdma->bd0_phys;
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	sdma_set_channel_priority(&sdma->channel[0], MXC_SDMA_DEFAULT_PRIORITY);
1214*4882a593Smuzhiyun 	return 0;
1215*4882a593Smuzhiyun out:
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun 	return ret;
1218*4882a593Smuzhiyun }
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 
sdma_alloc_bd(struct sdma_desc * desc)1221*4882a593Smuzhiyun static int sdma_alloc_bd(struct sdma_desc *desc)
1222*4882a593Smuzhiyun {
1223*4882a593Smuzhiyun 	u32 bd_size = desc->num_bd * sizeof(struct sdma_buffer_descriptor);
1224*4882a593Smuzhiyun 	int ret = 0;
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun 	desc->bd = dma_alloc_coherent(desc->sdmac->sdma->dev, bd_size,
1227*4882a593Smuzhiyun 				       &desc->bd_phys, GFP_NOWAIT);
1228*4882a593Smuzhiyun 	if (!desc->bd) {
1229*4882a593Smuzhiyun 		ret = -ENOMEM;
1230*4882a593Smuzhiyun 		goto out;
1231*4882a593Smuzhiyun 	}
1232*4882a593Smuzhiyun out:
1233*4882a593Smuzhiyun 	return ret;
1234*4882a593Smuzhiyun }
1235*4882a593Smuzhiyun 
sdma_free_bd(struct sdma_desc * desc)1236*4882a593Smuzhiyun static void sdma_free_bd(struct sdma_desc *desc)
1237*4882a593Smuzhiyun {
1238*4882a593Smuzhiyun 	u32 bd_size = desc->num_bd * sizeof(struct sdma_buffer_descriptor);
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 	dma_free_coherent(desc->sdmac->sdma->dev, bd_size, desc->bd,
1241*4882a593Smuzhiyun 			  desc->bd_phys);
1242*4882a593Smuzhiyun }
1243*4882a593Smuzhiyun 
sdma_desc_free(struct virt_dma_desc * vd)1244*4882a593Smuzhiyun static void sdma_desc_free(struct virt_dma_desc *vd)
1245*4882a593Smuzhiyun {
1246*4882a593Smuzhiyun 	struct sdma_desc *desc = container_of(vd, struct sdma_desc, vd);
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun 	sdma_free_bd(desc);
1249*4882a593Smuzhiyun 	kfree(desc);
1250*4882a593Smuzhiyun }
1251*4882a593Smuzhiyun 
sdma_alloc_chan_resources(struct dma_chan * chan)1252*4882a593Smuzhiyun static int sdma_alloc_chan_resources(struct dma_chan *chan)
1253*4882a593Smuzhiyun {
1254*4882a593Smuzhiyun 	struct sdma_channel *sdmac = to_sdma_chan(chan);
1255*4882a593Smuzhiyun 	struct imx_dma_data *data = chan->private;
1256*4882a593Smuzhiyun 	struct imx_dma_data mem_data;
1257*4882a593Smuzhiyun 	int prio, ret;
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	/*
1260*4882a593Smuzhiyun 	 * MEMCPY may never setup chan->private by filter function such as
1261*4882a593Smuzhiyun 	 * dmatest, thus create 'struct imx_dma_data mem_data' for this case.
1262*4882a593Smuzhiyun 	 * Please note in any other slave case, you have to setup chan->private
1263*4882a593Smuzhiyun 	 * with 'struct imx_dma_data' in your own filter function if you want to
1264*4882a593Smuzhiyun 	 * request dma channel by dma_request_channel() rather than
1265*4882a593Smuzhiyun 	 * dma_request_slave_channel(). Othwise, 'MEMCPY in case?' will appear
1266*4882a593Smuzhiyun 	 * to warn you to correct your filter function.
1267*4882a593Smuzhiyun 	 */
1268*4882a593Smuzhiyun 	if (!data) {
1269*4882a593Smuzhiyun 		dev_dbg(sdmac->sdma->dev, "MEMCPY in case?\n");
1270*4882a593Smuzhiyun 		mem_data.priority = 2;
1271*4882a593Smuzhiyun 		mem_data.peripheral_type = IMX_DMATYPE_MEMORY;
1272*4882a593Smuzhiyun 		mem_data.dma_request = 0;
1273*4882a593Smuzhiyun 		mem_data.dma_request2 = 0;
1274*4882a593Smuzhiyun 		data = &mem_data;
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 		sdma_get_pc(sdmac, IMX_DMATYPE_MEMORY);
1277*4882a593Smuzhiyun 	}
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun 	switch (data->priority) {
1280*4882a593Smuzhiyun 	case DMA_PRIO_HIGH:
1281*4882a593Smuzhiyun 		prio = 3;
1282*4882a593Smuzhiyun 		break;
1283*4882a593Smuzhiyun 	case DMA_PRIO_MEDIUM:
1284*4882a593Smuzhiyun 		prio = 2;
1285*4882a593Smuzhiyun 		break;
1286*4882a593Smuzhiyun 	case DMA_PRIO_LOW:
1287*4882a593Smuzhiyun 	default:
1288*4882a593Smuzhiyun 		prio = 1;
1289*4882a593Smuzhiyun 		break;
1290*4882a593Smuzhiyun 	}
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun 	sdmac->peripheral_type = data->peripheral_type;
1293*4882a593Smuzhiyun 	sdmac->event_id0 = data->dma_request;
1294*4882a593Smuzhiyun 	sdmac->event_id1 = data->dma_request2;
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun 	ret = clk_enable(sdmac->sdma->clk_ipg);
1297*4882a593Smuzhiyun 	if (ret)
1298*4882a593Smuzhiyun 		return ret;
1299*4882a593Smuzhiyun 	ret = clk_enable(sdmac->sdma->clk_ahb);
1300*4882a593Smuzhiyun 	if (ret)
1301*4882a593Smuzhiyun 		goto disable_clk_ipg;
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun 	ret = sdma_set_channel_priority(sdmac, prio);
1304*4882a593Smuzhiyun 	if (ret)
1305*4882a593Smuzhiyun 		goto disable_clk_ahb;
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun 	return 0;
1308*4882a593Smuzhiyun 
1309*4882a593Smuzhiyun disable_clk_ahb:
1310*4882a593Smuzhiyun 	clk_disable(sdmac->sdma->clk_ahb);
1311*4882a593Smuzhiyun disable_clk_ipg:
1312*4882a593Smuzhiyun 	clk_disable(sdmac->sdma->clk_ipg);
1313*4882a593Smuzhiyun 	return ret;
1314*4882a593Smuzhiyun }
1315*4882a593Smuzhiyun 
sdma_free_chan_resources(struct dma_chan * chan)1316*4882a593Smuzhiyun static void sdma_free_chan_resources(struct dma_chan *chan)
1317*4882a593Smuzhiyun {
1318*4882a593Smuzhiyun 	struct sdma_channel *sdmac = to_sdma_chan(chan);
1319*4882a593Smuzhiyun 	struct sdma_engine *sdma = sdmac->sdma;
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun 	sdma_terminate_all(chan);
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun 	sdma_channel_synchronize(chan);
1324*4882a593Smuzhiyun 
1325*4882a593Smuzhiyun 	sdma_event_disable(sdmac, sdmac->event_id0);
1326*4882a593Smuzhiyun 	if (sdmac->event_id1)
1327*4882a593Smuzhiyun 		sdma_event_disable(sdmac, sdmac->event_id1);
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 	sdmac->event_id0 = 0;
1330*4882a593Smuzhiyun 	sdmac->event_id1 = 0;
1331*4882a593Smuzhiyun 
1332*4882a593Smuzhiyun 	sdma_set_channel_priority(sdmac, 0);
1333*4882a593Smuzhiyun 
1334*4882a593Smuzhiyun 	clk_disable(sdma->clk_ipg);
1335*4882a593Smuzhiyun 	clk_disable(sdma->clk_ahb);
1336*4882a593Smuzhiyun }
1337*4882a593Smuzhiyun 
sdma_transfer_init(struct sdma_channel * sdmac,enum dma_transfer_direction direction,u32 bds)1338*4882a593Smuzhiyun static struct sdma_desc *sdma_transfer_init(struct sdma_channel *sdmac,
1339*4882a593Smuzhiyun 				enum dma_transfer_direction direction, u32 bds)
1340*4882a593Smuzhiyun {
1341*4882a593Smuzhiyun 	struct sdma_desc *desc;
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun 	desc = kzalloc((sizeof(*desc)), GFP_NOWAIT);
1344*4882a593Smuzhiyun 	if (!desc)
1345*4882a593Smuzhiyun 		goto err_out;
1346*4882a593Smuzhiyun 
1347*4882a593Smuzhiyun 	sdmac->status = DMA_IN_PROGRESS;
1348*4882a593Smuzhiyun 	sdmac->direction = direction;
1349*4882a593Smuzhiyun 	sdmac->flags = 0;
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun 	desc->chn_count = 0;
1352*4882a593Smuzhiyun 	desc->chn_real_count = 0;
1353*4882a593Smuzhiyun 	desc->buf_tail = 0;
1354*4882a593Smuzhiyun 	desc->buf_ptail = 0;
1355*4882a593Smuzhiyun 	desc->sdmac = sdmac;
1356*4882a593Smuzhiyun 	desc->num_bd = bds;
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 	if (sdma_alloc_bd(desc))
1359*4882a593Smuzhiyun 		goto err_desc_out;
1360*4882a593Smuzhiyun 
1361*4882a593Smuzhiyun 	/* No slave_config called in MEMCPY case, so do here */
1362*4882a593Smuzhiyun 	if (direction == DMA_MEM_TO_MEM)
1363*4882a593Smuzhiyun 		sdma_config_ownership(sdmac, false, true, false);
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun 	if (sdma_load_context(sdmac))
1366*4882a593Smuzhiyun 		goto err_desc_out;
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun 	return desc;
1369*4882a593Smuzhiyun 
1370*4882a593Smuzhiyun err_desc_out:
1371*4882a593Smuzhiyun 	kfree(desc);
1372*4882a593Smuzhiyun err_out:
1373*4882a593Smuzhiyun 	return NULL;
1374*4882a593Smuzhiyun }
1375*4882a593Smuzhiyun 
sdma_prep_memcpy(struct dma_chan * chan,dma_addr_t dma_dst,dma_addr_t dma_src,size_t len,unsigned long flags)1376*4882a593Smuzhiyun static struct dma_async_tx_descriptor *sdma_prep_memcpy(
1377*4882a593Smuzhiyun 		struct dma_chan *chan, dma_addr_t dma_dst,
1378*4882a593Smuzhiyun 		dma_addr_t dma_src, size_t len, unsigned long flags)
1379*4882a593Smuzhiyun {
1380*4882a593Smuzhiyun 	struct sdma_channel *sdmac = to_sdma_chan(chan);
1381*4882a593Smuzhiyun 	struct sdma_engine *sdma = sdmac->sdma;
1382*4882a593Smuzhiyun 	int channel = sdmac->channel;
1383*4882a593Smuzhiyun 	size_t count;
1384*4882a593Smuzhiyun 	int i = 0, param;
1385*4882a593Smuzhiyun 	struct sdma_buffer_descriptor *bd;
1386*4882a593Smuzhiyun 	struct sdma_desc *desc;
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun 	if (!chan || !len)
1389*4882a593Smuzhiyun 		return NULL;
1390*4882a593Smuzhiyun 
1391*4882a593Smuzhiyun 	dev_dbg(sdma->dev, "memcpy: %pad->%pad, len=%zu, channel=%d.\n",
1392*4882a593Smuzhiyun 		&dma_src, &dma_dst, len, channel);
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun 	desc = sdma_transfer_init(sdmac, DMA_MEM_TO_MEM,
1395*4882a593Smuzhiyun 					len / SDMA_BD_MAX_CNT + 1);
1396*4882a593Smuzhiyun 	if (!desc)
1397*4882a593Smuzhiyun 		return NULL;
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun 	do {
1400*4882a593Smuzhiyun 		count = min_t(size_t, len, SDMA_BD_MAX_CNT);
1401*4882a593Smuzhiyun 		bd = &desc->bd[i];
1402*4882a593Smuzhiyun 		bd->buffer_addr = dma_src;
1403*4882a593Smuzhiyun 		bd->ext_buffer_addr = dma_dst;
1404*4882a593Smuzhiyun 		bd->mode.count = count;
1405*4882a593Smuzhiyun 		desc->chn_count += count;
1406*4882a593Smuzhiyun 		bd->mode.command = 0;
1407*4882a593Smuzhiyun 
1408*4882a593Smuzhiyun 		dma_src += count;
1409*4882a593Smuzhiyun 		dma_dst += count;
1410*4882a593Smuzhiyun 		len -= count;
1411*4882a593Smuzhiyun 		i++;
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 		param = BD_DONE | BD_EXTD | BD_CONT;
1414*4882a593Smuzhiyun 		/* last bd */
1415*4882a593Smuzhiyun 		if (!len) {
1416*4882a593Smuzhiyun 			param |= BD_INTR;
1417*4882a593Smuzhiyun 			param |= BD_LAST;
1418*4882a593Smuzhiyun 			param &= ~BD_CONT;
1419*4882a593Smuzhiyun 		}
1420*4882a593Smuzhiyun 
1421*4882a593Smuzhiyun 		dev_dbg(sdma->dev, "entry %d: count: %zd dma: 0x%x %s%s\n",
1422*4882a593Smuzhiyun 				i, count, bd->buffer_addr,
1423*4882a593Smuzhiyun 				param & BD_WRAP ? "wrap" : "",
1424*4882a593Smuzhiyun 				param & BD_INTR ? " intr" : "");
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun 		bd->mode.status = param;
1427*4882a593Smuzhiyun 	} while (len);
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun 	return vchan_tx_prep(&sdmac->vc, &desc->vd, flags);
1430*4882a593Smuzhiyun }
1431*4882a593Smuzhiyun 
sdma_prep_slave_sg(struct dma_chan * chan,struct scatterlist * sgl,unsigned int sg_len,enum dma_transfer_direction direction,unsigned long flags,void * context)1432*4882a593Smuzhiyun static struct dma_async_tx_descriptor *sdma_prep_slave_sg(
1433*4882a593Smuzhiyun 		struct dma_chan *chan, struct scatterlist *sgl,
1434*4882a593Smuzhiyun 		unsigned int sg_len, enum dma_transfer_direction direction,
1435*4882a593Smuzhiyun 		unsigned long flags, void *context)
1436*4882a593Smuzhiyun {
1437*4882a593Smuzhiyun 	struct sdma_channel *sdmac = to_sdma_chan(chan);
1438*4882a593Smuzhiyun 	struct sdma_engine *sdma = sdmac->sdma;
1439*4882a593Smuzhiyun 	int i, count;
1440*4882a593Smuzhiyun 	int channel = sdmac->channel;
1441*4882a593Smuzhiyun 	struct scatterlist *sg;
1442*4882a593Smuzhiyun 	struct sdma_desc *desc;
1443*4882a593Smuzhiyun 
1444*4882a593Smuzhiyun 	sdma_config_write(chan, &sdmac->slave_config, direction);
1445*4882a593Smuzhiyun 
1446*4882a593Smuzhiyun 	desc = sdma_transfer_init(sdmac, direction, sg_len);
1447*4882a593Smuzhiyun 	if (!desc)
1448*4882a593Smuzhiyun 		goto err_out;
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 	dev_dbg(sdma->dev, "setting up %d entries for channel %d.\n",
1451*4882a593Smuzhiyun 			sg_len, channel);
1452*4882a593Smuzhiyun 
1453*4882a593Smuzhiyun 	for_each_sg(sgl, sg, sg_len, i) {
1454*4882a593Smuzhiyun 		struct sdma_buffer_descriptor *bd = &desc->bd[i];
1455*4882a593Smuzhiyun 		int param;
1456*4882a593Smuzhiyun 
1457*4882a593Smuzhiyun 		bd->buffer_addr = sg->dma_address;
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun 		count = sg_dma_len(sg);
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 		if (count > SDMA_BD_MAX_CNT) {
1462*4882a593Smuzhiyun 			dev_err(sdma->dev, "SDMA channel %d: maximum bytes for sg entry exceeded: %d > %d\n",
1463*4882a593Smuzhiyun 					channel, count, SDMA_BD_MAX_CNT);
1464*4882a593Smuzhiyun 			goto err_bd_out;
1465*4882a593Smuzhiyun 		}
1466*4882a593Smuzhiyun 
1467*4882a593Smuzhiyun 		bd->mode.count = count;
1468*4882a593Smuzhiyun 		desc->chn_count += count;
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun 		if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES)
1471*4882a593Smuzhiyun 			goto err_bd_out;
1472*4882a593Smuzhiyun 
1473*4882a593Smuzhiyun 		switch (sdmac->word_size) {
1474*4882a593Smuzhiyun 		case DMA_SLAVE_BUSWIDTH_4_BYTES:
1475*4882a593Smuzhiyun 			bd->mode.command = 0;
1476*4882a593Smuzhiyun 			if (count & 3 || sg->dma_address & 3)
1477*4882a593Smuzhiyun 				goto err_bd_out;
1478*4882a593Smuzhiyun 			break;
1479*4882a593Smuzhiyun 		case DMA_SLAVE_BUSWIDTH_2_BYTES:
1480*4882a593Smuzhiyun 			bd->mode.command = 2;
1481*4882a593Smuzhiyun 			if (count & 1 || sg->dma_address & 1)
1482*4882a593Smuzhiyun 				goto err_bd_out;
1483*4882a593Smuzhiyun 			break;
1484*4882a593Smuzhiyun 		case DMA_SLAVE_BUSWIDTH_1_BYTE:
1485*4882a593Smuzhiyun 			bd->mode.command = 1;
1486*4882a593Smuzhiyun 			break;
1487*4882a593Smuzhiyun 		default:
1488*4882a593Smuzhiyun 			goto err_bd_out;
1489*4882a593Smuzhiyun 		}
1490*4882a593Smuzhiyun 
1491*4882a593Smuzhiyun 		param = BD_DONE | BD_EXTD | BD_CONT;
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun 		if (i + 1 == sg_len) {
1494*4882a593Smuzhiyun 			param |= BD_INTR;
1495*4882a593Smuzhiyun 			param |= BD_LAST;
1496*4882a593Smuzhiyun 			param &= ~BD_CONT;
1497*4882a593Smuzhiyun 		}
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun 		dev_dbg(sdma->dev, "entry %d: count: %d dma: %#llx %s%s\n",
1500*4882a593Smuzhiyun 				i, count, (u64)sg->dma_address,
1501*4882a593Smuzhiyun 				param & BD_WRAP ? "wrap" : "",
1502*4882a593Smuzhiyun 				param & BD_INTR ? " intr" : "");
1503*4882a593Smuzhiyun 
1504*4882a593Smuzhiyun 		bd->mode.status = param;
1505*4882a593Smuzhiyun 	}
1506*4882a593Smuzhiyun 
1507*4882a593Smuzhiyun 	return vchan_tx_prep(&sdmac->vc, &desc->vd, flags);
1508*4882a593Smuzhiyun err_bd_out:
1509*4882a593Smuzhiyun 	sdma_free_bd(desc);
1510*4882a593Smuzhiyun 	kfree(desc);
1511*4882a593Smuzhiyun err_out:
1512*4882a593Smuzhiyun 	sdmac->status = DMA_ERROR;
1513*4882a593Smuzhiyun 	return NULL;
1514*4882a593Smuzhiyun }
1515*4882a593Smuzhiyun 
sdma_prep_dma_cyclic(struct dma_chan * chan,dma_addr_t dma_addr,size_t buf_len,size_t period_len,enum dma_transfer_direction direction,unsigned long flags)1516*4882a593Smuzhiyun static struct dma_async_tx_descriptor *sdma_prep_dma_cyclic(
1517*4882a593Smuzhiyun 		struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len,
1518*4882a593Smuzhiyun 		size_t period_len, enum dma_transfer_direction direction,
1519*4882a593Smuzhiyun 		unsigned long flags)
1520*4882a593Smuzhiyun {
1521*4882a593Smuzhiyun 	struct sdma_channel *sdmac = to_sdma_chan(chan);
1522*4882a593Smuzhiyun 	struct sdma_engine *sdma = sdmac->sdma;
1523*4882a593Smuzhiyun 	int num_periods = buf_len / period_len;
1524*4882a593Smuzhiyun 	int channel = sdmac->channel;
1525*4882a593Smuzhiyun 	int i = 0, buf = 0;
1526*4882a593Smuzhiyun 	struct sdma_desc *desc;
1527*4882a593Smuzhiyun 
1528*4882a593Smuzhiyun 	dev_dbg(sdma->dev, "%s channel: %d\n", __func__, channel);
1529*4882a593Smuzhiyun 
1530*4882a593Smuzhiyun 	sdma_config_write(chan, &sdmac->slave_config, direction);
1531*4882a593Smuzhiyun 
1532*4882a593Smuzhiyun 	desc = sdma_transfer_init(sdmac, direction, num_periods);
1533*4882a593Smuzhiyun 	if (!desc)
1534*4882a593Smuzhiyun 		goto err_out;
1535*4882a593Smuzhiyun 
1536*4882a593Smuzhiyun 	desc->period_len = period_len;
1537*4882a593Smuzhiyun 
1538*4882a593Smuzhiyun 	sdmac->flags |= IMX_DMA_SG_LOOP;
1539*4882a593Smuzhiyun 
1540*4882a593Smuzhiyun 	if (period_len > SDMA_BD_MAX_CNT) {
1541*4882a593Smuzhiyun 		dev_err(sdma->dev, "SDMA channel %d: maximum period size exceeded: %zu > %d\n",
1542*4882a593Smuzhiyun 				channel, period_len, SDMA_BD_MAX_CNT);
1543*4882a593Smuzhiyun 		goto err_bd_out;
1544*4882a593Smuzhiyun 	}
1545*4882a593Smuzhiyun 
1546*4882a593Smuzhiyun 	while (buf < buf_len) {
1547*4882a593Smuzhiyun 		struct sdma_buffer_descriptor *bd = &desc->bd[i];
1548*4882a593Smuzhiyun 		int param;
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun 		bd->buffer_addr = dma_addr;
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun 		bd->mode.count = period_len;
1553*4882a593Smuzhiyun 
1554*4882a593Smuzhiyun 		if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES)
1555*4882a593Smuzhiyun 			goto err_bd_out;
1556*4882a593Smuzhiyun 		if (sdmac->word_size == DMA_SLAVE_BUSWIDTH_4_BYTES)
1557*4882a593Smuzhiyun 			bd->mode.command = 0;
1558*4882a593Smuzhiyun 		else
1559*4882a593Smuzhiyun 			bd->mode.command = sdmac->word_size;
1560*4882a593Smuzhiyun 
1561*4882a593Smuzhiyun 		param = BD_DONE | BD_EXTD | BD_CONT | BD_INTR;
1562*4882a593Smuzhiyun 		if (i + 1 == num_periods)
1563*4882a593Smuzhiyun 			param |= BD_WRAP;
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun 		dev_dbg(sdma->dev, "entry %d: count: %zu dma: %#llx %s%s\n",
1566*4882a593Smuzhiyun 				i, period_len, (u64)dma_addr,
1567*4882a593Smuzhiyun 				param & BD_WRAP ? "wrap" : "",
1568*4882a593Smuzhiyun 				param & BD_INTR ? " intr" : "");
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun 		bd->mode.status = param;
1571*4882a593Smuzhiyun 
1572*4882a593Smuzhiyun 		dma_addr += period_len;
1573*4882a593Smuzhiyun 		buf += period_len;
1574*4882a593Smuzhiyun 
1575*4882a593Smuzhiyun 		i++;
1576*4882a593Smuzhiyun 	}
1577*4882a593Smuzhiyun 
1578*4882a593Smuzhiyun 	return vchan_tx_prep(&sdmac->vc, &desc->vd, flags);
1579*4882a593Smuzhiyun err_bd_out:
1580*4882a593Smuzhiyun 	sdma_free_bd(desc);
1581*4882a593Smuzhiyun 	kfree(desc);
1582*4882a593Smuzhiyun err_out:
1583*4882a593Smuzhiyun 	sdmac->status = DMA_ERROR;
1584*4882a593Smuzhiyun 	return NULL;
1585*4882a593Smuzhiyun }
1586*4882a593Smuzhiyun 
sdma_config_write(struct dma_chan * chan,struct dma_slave_config * dmaengine_cfg,enum dma_transfer_direction direction)1587*4882a593Smuzhiyun static int sdma_config_write(struct dma_chan *chan,
1588*4882a593Smuzhiyun 		       struct dma_slave_config *dmaengine_cfg,
1589*4882a593Smuzhiyun 		       enum dma_transfer_direction direction)
1590*4882a593Smuzhiyun {
1591*4882a593Smuzhiyun 	struct sdma_channel *sdmac = to_sdma_chan(chan);
1592*4882a593Smuzhiyun 
1593*4882a593Smuzhiyun 	if (direction == DMA_DEV_TO_MEM) {
1594*4882a593Smuzhiyun 		sdmac->per_address = dmaengine_cfg->src_addr;
1595*4882a593Smuzhiyun 		sdmac->watermark_level = dmaengine_cfg->src_maxburst *
1596*4882a593Smuzhiyun 			dmaengine_cfg->src_addr_width;
1597*4882a593Smuzhiyun 		sdmac->word_size = dmaengine_cfg->src_addr_width;
1598*4882a593Smuzhiyun 	} else if (direction == DMA_DEV_TO_DEV) {
1599*4882a593Smuzhiyun 		sdmac->per_address2 = dmaengine_cfg->src_addr;
1600*4882a593Smuzhiyun 		sdmac->per_address = dmaengine_cfg->dst_addr;
1601*4882a593Smuzhiyun 		sdmac->watermark_level = dmaengine_cfg->src_maxburst &
1602*4882a593Smuzhiyun 			SDMA_WATERMARK_LEVEL_LWML;
1603*4882a593Smuzhiyun 		sdmac->watermark_level |= (dmaengine_cfg->dst_maxburst << 16) &
1604*4882a593Smuzhiyun 			SDMA_WATERMARK_LEVEL_HWML;
1605*4882a593Smuzhiyun 		sdmac->word_size = dmaengine_cfg->dst_addr_width;
1606*4882a593Smuzhiyun 	} else {
1607*4882a593Smuzhiyun 		sdmac->per_address = dmaengine_cfg->dst_addr;
1608*4882a593Smuzhiyun 		sdmac->watermark_level = dmaengine_cfg->dst_maxburst *
1609*4882a593Smuzhiyun 			dmaengine_cfg->dst_addr_width;
1610*4882a593Smuzhiyun 		sdmac->word_size = dmaengine_cfg->dst_addr_width;
1611*4882a593Smuzhiyun 	}
1612*4882a593Smuzhiyun 	sdmac->direction = direction;
1613*4882a593Smuzhiyun 	return sdma_config_channel(chan);
1614*4882a593Smuzhiyun }
1615*4882a593Smuzhiyun 
sdma_config(struct dma_chan * chan,struct dma_slave_config * dmaengine_cfg)1616*4882a593Smuzhiyun static int sdma_config(struct dma_chan *chan,
1617*4882a593Smuzhiyun 		       struct dma_slave_config *dmaengine_cfg)
1618*4882a593Smuzhiyun {
1619*4882a593Smuzhiyun 	struct sdma_channel *sdmac = to_sdma_chan(chan);
1620*4882a593Smuzhiyun 
1621*4882a593Smuzhiyun 	memcpy(&sdmac->slave_config, dmaengine_cfg, sizeof(*dmaengine_cfg));
1622*4882a593Smuzhiyun 
1623*4882a593Smuzhiyun 	/* Set ENBLn earlier to make sure dma request triggered after that */
1624*4882a593Smuzhiyun 	if (sdmac->event_id0 >= sdmac->sdma->drvdata->num_events)
1625*4882a593Smuzhiyun 		return -EINVAL;
1626*4882a593Smuzhiyun 	sdma_event_enable(sdmac, sdmac->event_id0);
1627*4882a593Smuzhiyun 
1628*4882a593Smuzhiyun 	if (sdmac->event_id1) {
1629*4882a593Smuzhiyun 		if (sdmac->event_id1 >= sdmac->sdma->drvdata->num_events)
1630*4882a593Smuzhiyun 			return -EINVAL;
1631*4882a593Smuzhiyun 		sdma_event_enable(sdmac, sdmac->event_id1);
1632*4882a593Smuzhiyun 	}
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun 	return 0;
1635*4882a593Smuzhiyun }
1636*4882a593Smuzhiyun 
sdma_tx_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * txstate)1637*4882a593Smuzhiyun static enum dma_status sdma_tx_status(struct dma_chan *chan,
1638*4882a593Smuzhiyun 				      dma_cookie_t cookie,
1639*4882a593Smuzhiyun 				      struct dma_tx_state *txstate)
1640*4882a593Smuzhiyun {
1641*4882a593Smuzhiyun 	struct sdma_channel *sdmac = to_sdma_chan(chan);
1642*4882a593Smuzhiyun 	struct sdma_desc *desc = NULL;
1643*4882a593Smuzhiyun 	u32 residue;
1644*4882a593Smuzhiyun 	struct virt_dma_desc *vd;
1645*4882a593Smuzhiyun 	enum dma_status ret;
1646*4882a593Smuzhiyun 	unsigned long flags;
1647*4882a593Smuzhiyun 
1648*4882a593Smuzhiyun 	ret = dma_cookie_status(chan, cookie, txstate);
1649*4882a593Smuzhiyun 	if (ret == DMA_COMPLETE || !txstate)
1650*4882a593Smuzhiyun 		return ret;
1651*4882a593Smuzhiyun 
1652*4882a593Smuzhiyun 	spin_lock_irqsave(&sdmac->vc.lock, flags);
1653*4882a593Smuzhiyun 
1654*4882a593Smuzhiyun 	vd = vchan_find_desc(&sdmac->vc, cookie);
1655*4882a593Smuzhiyun 	if (vd)
1656*4882a593Smuzhiyun 		desc = to_sdma_desc(&vd->tx);
1657*4882a593Smuzhiyun 	else if (sdmac->desc && sdmac->desc->vd.tx.cookie == cookie)
1658*4882a593Smuzhiyun 		desc = sdmac->desc;
1659*4882a593Smuzhiyun 
1660*4882a593Smuzhiyun 	if (desc) {
1661*4882a593Smuzhiyun 		if (sdmac->flags & IMX_DMA_SG_LOOP)
1662*4882a593Smuzhiyun 			residue = (desc->num_bd - desc->buf_ptail) *
1663*4882a593Smuzhiyun 				desc->period_len - desc->chn_real_count;
1664*4882a593Smuzhiyun 		else
1665*4882a593Smuzhiyun 			residue = desc->chn_count - desc->chn_real_count;
1666*4882a593Smuzhiyun 	} else {
1667*4882a593Smuzhiyun 		residue = 0;
1668*4882a593Smuzhiyun 	}
1669*4882a593Smuzhiyun 
1670*4882a593Smuzhiyun 	spin_unlock_irqrestore(&sdmac->vc.lock, flags);
1671*4882a593Smuzhiyun 
1672*4882a593Smuzhiyun 	dma_set_tx_state(txstate, chan->completed_cookie, chan->cookie,
1673*4882a593Smuzhiyun 			 residue);
1674*4882a593Smuzhiyun 
1675*4882a593Smuzhiyun 	return sdmac->status;
1676*4882a593Smuzhiyun }
1677*4882a593Smuzhiyun 
sdma_issue_pending(struct dma_chan * chan)1678*4882a593Smuzhiyun static void sdma_issue_pending(struct dma_chan *chan)
1679*4882a593Smuzhiyun {
1680*4882a593Smuzhiyun 	struct sdma_channel *sdmac = to_sdma_chan(chan);
1681*4882a593Smuzhiyun 	unsigned long flags;
1682*4882a593Smuzhiyun 
1683*4882a593Smuzhiyun 	spin_lock_irqsave(&sdmac->vc.lock, flags);
1684*4882a593Smuzhiyun 	if (vchan_issue_pending(&sdmac->vc) && !sdmac->desc)
1685*4882a593Smuzhiyun 		sdma_start_desc(sdmac);
1686*4882a593Smuzhiyun 	spin_unlock_irqrestore(&sdmac->vc.lock, flags);
1687*4882a593Smuzhiyun }
1688*4882a593Smuzhiyun 
1689*4882a593Smuzhiyun #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1	34
1690*4882a593Smuzhiyun #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2	38
1691*4882a593Smuzhiyun #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V3	41
1692*4882a593Smuzhiyun #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V4	42
1693*4882a593Smuzhiyun 
sdma_add_scripts(struct sdma_engine * sdma,const struct sdma_script_start_addrs * addr)1694*4882a593Smuzhiyun static void sdma_add_scripts(struct sdma_engine *sdma,
1695*4882a593Smuzhiyun 		const struct sdma_script_start_addrs *addr)
1696*4882a593Smuzhiyun {
1697*4882a593Smuzhiyun 	s32 *addr_arr = (u32 *)addr;
1698*4882a593Smuzhiyun 	s32 *saddr_arr = (u32 *)sdma->script_addrs;
1699*4882a593Smuzhiyun 	int i;
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun 	/* use the default firmware in ROM if missing external firmware */
1702*4882a593Smuzhiyun 	if (!sdma->script_number)
1703*4882a593Smuzhiyun 		sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1;
1704*4882a593Smuzhiyun 
1705*4882a593Smuzhiyun 	if (sdma->script_number > sizeof(struct sdma_script_start_addrs)
1706*4882a593Smuzhiyun 				  / sizeof(s32)) {
1707*4882a593Smuzhiyun 		dev_err(sdma->dev,
1708*4882a593Smuzhiyun 			"SDMA script number %d not match with firmware.\n",
1709*4882a593Smuzhiyun 			sdma->script_number);
1710*4882a593Smuzhiyun 		return;
1711*4882a593Smuzhiyun 	}
1712*4882a593Smuzhiyun 
1713*4882a593Smuzhiyun 	for (i = 0; i < sdma->script_number; i++)
1714*4882a593Smuzhiyun 		if (addr_arr[i] > 0)
1715*4882a593Smuzhiyun 			saddr_arr[i] = addr_arr[i];
1716*4882a593Smuzhiyun }
1717*4882a593Smuzhiyun 
sdma_load_firmware(const struct firmware * fw,void * context)1718*4882a593Smuzhiyun static void sdma_load_firmware(const struct firmware *fw, void *context)
1719*4882a593Smuzhiyun {
1720*4882a593Smuzhiyun 	struct sdma_engine *sdma = context;
1721*4882a593Smuzhiyun 	const struct sdma_firmware_header *header;
1722*4882a593Smuzhiyun 	const struct sdma_script_start_addrs *addr;
1723*4882a593Smuzhiyun 	unsigned short *ram_code;
1724*4882a593Smuzhiyun 
1725*4882a593Smuzhiyun 	if (!fw) {
1726*4882a593Smuzhiyun 		dev_info(sdma->dev, "external firmware not found, using ROM firmware\n");
1727*4882a593Smuzhiyun 		/* In this case we just use the ROM firmware. */
1728*4882a593Smuzhiyun 		return;
1729*4882a593Smuzhiyun 	}
1730*4882a593Smuzhiyun 
1731*4882a593Smuzhiyun 	if (fw->size < sizeof(*header))
1732*4882a593Smuzhiyun 		goto err_firmware;
1733*4882a593Smuzhiyun 
1734*4882a593Smuzhiyun 	header = (struct sdma_firmware_header *)fw->data;
1735*4882a593Smuzhiyun 
1736*4882a593Smuzhiyun 	if (header->magic != SDMA_FIRMWARE_MAGIC)
1737*4882a593Smuzhiyun 		goto err_firmware;
1738*4882a593Smuzhiyun 	if (header->ram_code_start + header->ram_code_size > fw->size)
1739*4882a593Smuzhiyun 		goto err_firmware;
1740*4882a593Smuzhiyun 	switch (header->version_major) {
1741*4882a593Smuzhiyun 	case 1:
1742*4882a593Smuzhiyun 		sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1;
1743*4882a593Smuzhiyun 		break;
1744*4882a593Smuzhiyun 	case 2:
1745*4882a593Smuzhiyun 		sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2;
1746*4882a593Smuzhiyun 		break;
1747*4882a593Smuzhiyun 	case 3:
1748*4882a593Smuzhiyun 		sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V3;
1749*4882a593Smuzhiyun 		break;
1750*4882a593Smuzhiyun 	case 4:
1751*4882a593Smuzhiyun 		sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V4;
1752*4882a593Smuzhiyun 		break;
1753*4882a593Smuzhiyun 	default:
1754*4882a593Smuzhiyun 		dev_err(sdma->dev, "unknown firmware version\n");
1755*4882a593Smuzhiyun 		goto err_firmware;
1756*4882a593Smuzhiyun 	}
1757*4882a593Smuzhiyun 
1758*4882a593Smuzhiyun 	addr = (void *)header + header->script_addrs_start;
1759*4882a593Smuzhiyun 	ram_code = (void *)header + header->ram_code_start;
1760*4882a593Smuzhiyun 
1761*4882a593Smuzhiyun 	clk_enable(sdma->clk_ipg);
1762*4882a593Smuzhiyun 	clk_enable(sdma->clk_ahb);
1763*4882a593Smuzhiyun 	/* download the RAM image for SDMA */
1764*4882a593Smuzhiyun 	sdma_load_script(sdma, ram_code,
1765*4882a593Smuzhiyun 			header->ram_code_size,
1766*4882a593Smuzhiyun 			addr->ram_code_start_addr);
1767*4882a593Smuzhiyun 	clk_disable(sdma->clk_ipg);
1768*4882a593Smuzhiyun 	clk_disable(sdma->clk_ahb);
1769*4882a593Smuzhiyun 
1770*4882a593Smuzhiyun 	sdma_add_scripts(sdma, addr);
1771*4882a593Smuzhiyun 
1772*4882a593Smuzhiyun 	dev_info(sdma->dev, "loaded firmware %d.%d\n",
1773*4882a593Smuzhiyun 			header->version_major,
1774*4882a593Smuzhiyun 			header->version_minor);
1775*4882a593Smuzhiyun 
1776*4882a593Smuzhiyun err_firmware:
1777*4882a593Smuzhiyun 	release_firmware(fw);
1778*4882a593Smuzhiyun }
1779*4882a593Smuzhiyun 
1780*4882a593Smuzhiyun #define EVENT_REMAP_CELLS 3
1781*4882a593Smuzhiyun 
sdma_event_remap(struct sdma_engine * sdma)1782*4882a593Smuzhiyun static int sdma_event_remap(struct sdma_engine *sdma)
1783*4882a593Smuzhiyun {
1784*4882a593Smuzhiyun 	struct device_node *np = sdma->dev->of_node;
1785*4882a593Smuzhiyun 	struct device_node *gpr_np = of_parse_phandle(np, "gpr", 0);
1786*4882a593Smuzhiyun 	struct property *event_remap;
1787*4882a593Smuzhiyun 	struct regmap *gpr;
1788*4882a593Smuzhiyun 	char propname[] = "fsl,sdma-event-remap";
1789*4882a593Smuzhiyun 	u32 reg, val, shift, num_map, i;
1790*4882a593Smuzhiyun 	int ret = 0;
1791*4882a593Smuzhiyun 
1792*4882a593Smuzhiyun 	if (IS_ERR(np) || !gpr_np)
1793*4882a593Smuzhiyun 		goto out;
1794*4882a593Smuzhiyun 
1795*4882a593Smuzhiyun 	event_remap = of_find_property(np, propname, NULL);
1796*4882a593Smuzhiyun 	num_map = event_remap ? (event_remap->length / sizeof(u32)) : 0;
1797*4882a593Smuzhiyun 	if (!num_map) {
1798*4882a593Smuzhiyun 		dev_dbg(sdma->dev, "no event needs to be remapped\n");
1799*4882a593Smuzhiyun 		goto out;
1800*4882a593Smuzhiyun 	} else if (num_map % EVENT_REMAP_CELLS) {
1801*4882a593Smuzhiyun 		dev_err(sdma->dev, "the property %s must modulo %d\n",
1802*4882a593Smuzhiyun 				propname, EVENT_REMAP_CELLS);
1803*4882a593Smuzhiyun 		ret = -EINVAL;
1804*4882a593Smuzhiyun 		goto out;
1805*4882a593Smuzhiyun 	}
1806*4882a593Smuzhiyun 
1807*4882a593Smuzhiyun 	gpr = syscon_node_to_regmap(gpr_np);
1808*4882a593Smuzhiyun 	if (IS_ERR(gpr)) {
1809*4882a593Smuzhiyun 		dev_err(sdma->dev, "failed to get gpr regmap\n");
1810*4882a593Smuzhiyun 		ret = PTR_ERR(gpr);
1811*4882a593Smuzhiyun 		goto out;
1812*4882a593Smuzhiyun 	}
1813*4882a593Smuzhiyun 
1814*4882a593Smuzhiyun 	for (i = 0; i < num_map; i += EVENT_REMAP_CELLS) {
1815*4882a593Smuzhiyun 		ret = of_property_read_u32_index(np, propname, i, &reg);
1816*4882a593Smuzhiyun 		if (ret) {
1817*4882a593Smuzhiyun 			dev_err(sdma->dev, "failed to read property %s index %d\n",
1818*4882a593Smuzhiyun 					propname, i);
1819*4882a593Smuzhiyun 			goto out;
1820*4882a593Smuzhiyun 		}
1821*4882a593Smuzhiyun 
1822*4882a593Smuzhiyun 		ret = of_property_read_u32_index(np, propname, i + 1, &shift);
1823*4882a593Smuzhiyun 		if (ret) {
1824*4882a593Smuzhiyun 			dev_err(sdma->dev, "failed to read property %s index %d\n",
1825*4882a593Smuzhiyun 					propname, i + 1);
1826*4882a593Smuzhiyun 			goto out;
1827*4882a593Smuzhiyun 		}
1828*4882a593Smuzhiyun 
1829*4882a593Smuzhiyun 		ret = of_property_read_u32_index(np, propname, i + 2, &val);
1830*4882a593Smuzhiyun 		if (ret) {
1831*4882a593Smuzhiyun 			dev_err(sdma->dev, "failed to read property %s index %d\n",
1832*4882a593Smuzhiyun 					propname, i + 2);
1833*4882a593Smuzhiyun 			goto out;
1834*4882a593Smuzhiyun 		}
1835*4882a593Smuzhiyun 
1836*4882a593Smuzhiyun 		regmap_update_bits(gpr, reg, BIT(shift), val << shift);
1837*4882a593Smuzhiyun 	}
1838*4882a593Smuzhiyun 
1839*4882a593Smuzhiyun out:
1840*4882a593Smuzhiyun 	if (gpr_np)
1841*4882a593Smuzhiyun 		of_node_put(gpr_np);
1842*4882a593Smuzhiyun 
1843*4882a593Smuzhiyun 	return ret;
1844*4882a593Smuzhiyun }
1845*4882a593Smuzhiyun 
sdma_get_firmware(struct sdma_engine * sdma,const char * fw_name)1846*4882a593Smuzhiyun static int sdma_get_firmware(struct sdma_engine *sdma,
1847*4882a593Smuzhiyun 		const char *fw_name)
1848*4882a593Smuzhiyun {
1849*4882a593Smuzhiyun 	int ret;
1850*4882a593Smuzhiyun 
1851*4882a593Smuzhiyun 	ret = request_firmware_nowait(THIS_MODULE,
1852*4882a593Smuzhiyun 			FW_ACTION_HOTPLUG, fw_name, sdma->dev,
1853*4882a593Smuzhiyun 			GFP_KERNEL, sdma, sdma_load_firmware);
1854*4882a593Smuzhiyun 
1855*4882a593Smuzhiyun 	return ret;
1856*4882a593Smuzhiyun }
1857*4882a593Smuzhiyun 
sdma_init(struct sdma_engine * sdma)1858*4882a593Smuzhiyun static int sdma_init(struct sdma_engine *sdma)
1859*4882a593Smuzhiyun {
1860*4882a593Smuzhiyun 	int i, ret;
1861*4882a593Smuzhiyun 	dma_addr_t ccb_phys;
1862*4882a593Smuzhiyun 
1863*4882a593Smuzhiyun 	ret = clk_enable(sdma->clk_ipg);
1864*4882a593Smuzhiyun 	if (ret)
1865*4882a593Smuzhiyun 		return ret;
1866*4882a593Smuzhiyun 	ret = clk_enable(sdma->clk_ahb);
1867*4882a593Smuzhiyun 	if (ret)
1868*4882a593Smuzhiyun 		goto disable_clk_ipg;
1869*4882a593Smuzhiyun 
1870*4882a593Smuzhiyun 	if (sdma->drvdata->check_ratio &&
1871*4882a593Smuzhiyun 	    (clk_get_rate(sdma->clk_ahb) == clk_get_rate(sdma->clk_ipg)))
1872*4882a593Smuzhiyun 		sdma->clk_ratio = 1;
1873*4882a593Smuzhiyun 
1874*4882a593Smuzhiyun 	/* Be sure SDMA has not started yet */
1875*4882a593Smuzhiyun 	writel_relaxed(0, sdma->regs + SDMA_H_C0PTR);
1876*4882a593Smuzhiyun 
1877*4882a593Smuzhiyun 	sdma->channel_control = dma_alloc_coherent(sdma->dev,
1878*4882a593Smuzhiyun 			MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control) +
1879*4882a593Smuzhiyun 			sizeof(struct sdma_context_data),
1880*4882a593Smuzhiyun 			&ccb_phys, GFP_KERNEL);
1881*4882a593Smuzhiyun 
1882*4882a593Smuzhiyun 	if (!sdma->channel_control) {
1883*4882a593Smuzhiyun 		ret = -ENOMEM;
1884*4882a593Smuzhiyun 		goto err_dma_alloc;
1885*4882a593Smuzhiyun 	}
1886*4882a593Smuzhiyun 
1887*4882a593Smuzhiyun 	sdma->context = (void *)sdma->channel_control +
1888*4882a593Smuzhiyun 		MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control);
1889*4882a593Smuzhiyun 	sdma->context_phys = ccb_phys +
1890*4882a593Smuzhiyun 		MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control);
1891*4882a593Smuzhiyun 
1892*4882a593Smuzhiyun 	/* disable all channels */
1893*4882a593Smuzhiyun 	for (i = 0; i < sdma->drvdata->num_events; i++)
1894*4882a593Smuzhiyun 		writel_relaxed(0, sdma->regs + chnenbl_ofs(sdma, i));
1895*4882a593Smuzhiyun 
1896*4882a593Smuzhiyun 	/* All channels have priority 0 */
1897*4882a593Smuzhiyun 	for (i = 0; i < MAX_DMA_CHANNELS; i++)
1898*4882a593Smuzhiyun 		writel_relaxed(0, sdma->regs + SDMA_CHNPRI_0 + i * 4);
1899*4882a593Smuzhiyun 
1900*4882a593Smuzhiyun 	ret = sdma_request_channel0(sdma);
1901*4882a593Smuzhiyun 	if (ret)
1902*4882a593Smuzhiyun 		goto err_dma_alloc;
1903*4882a593Smuzhiyun 
1904*4882a593Smuzhiyun 	sdma_config_ownership(&sdma->channel[0], false, true, false);
1905*4882a593Smuzhiyun 
1906*4882a593Smuzhiyun 	/* Set Command Channel (Channel Zero) */
1907*4882a593Smuzhiyun 	writel_relaxed(0x4050, sdma->regs + SDMA_CHN0ADDR);
1908*4882a593Smuzhiyun 
1909*4882a593Smuzhiyun 	/* Set bits of CONFIG register but with static context switching */
1910*4882a593Smuzhiyun 	if (sdma->clk_ratio)
1911*4882a593Smuzhiyun 		writel_relaxed(SDMA_H_CONFIG_ACR, sdma->regs + SDMA_H_CONFIG);
1912*4882a593Smuzhiyun 	else
1913*4882a593Smuzhiyun 		writel_relaxed(0, sdma->regs + SDMA_H_CONFIG);
1914*4882a593Smuzhiyun 
1915*4882a593Smuzhiyun 	writel_relaxed(ccb_phys, sdma->regs + SDMA_H_C0PTR);
1916*4882a593Smuzhiyun 
1917*4882a593Smuzhiyun 	/* Initializes channel's priorities */
1918*4882a593Smuzhiyun 	sdma_set_channel_priority(&sdma->channel[0], 7);
1919*4882a593Smuzhiyun 
1920*4882a593Smuzhiyun 	clk_disable(sdma->clk_ipg);
1921*4882a593Smuzhiyun 	clk_disable(sdma->clk_ahb);
1922*4882a593Smuzhiyun 
1923*4882a593Smuzhiyun 	return 0;
1924*4882a593Smuzhiyun 
1925*4882a593Smuzhiyun err_dma_alloc:
1926*4882a593Smuzhiyun 	clk_disable(sdma->clk_ahb);
1927*4882a593Smuzhiyun disable_clk_ipg:
1928*4882a593Smuzhiyun 	clk_disable(sdma->clk_ipg);
1929*4882a593Smuzhiyun 	dev_err(sdma->dev, "initialisation failed with %d\n", ret);
1930*4882a593Smuzhiyun 	return ret;
1931*4882a593Smuzhiyun }
1932*4882a593Smuzhiyun 
sdma_filter_fn(struct dma_chan * chan,void * fn_param)1933*4882a593Smuzhiyun static bool sdma_filter_fn(struct dma_chan *chan, void *fn_param)
1934*4882a593Smuzhiyun {
1935*4882a593Smuzhiyun 	struct sdma_channel *sdmac = to_sdma_chan(chan);
1936*4882a593Smuzhiyun 	struct imx_dma_data *data = fn_param;
1937*4882a593Smuzhiyun 
1938*4882a593Smuzhiyun 	if (!imx_dma_is_general_purpose(chan))
1939*4882a593Smuzhiyun 		return false;
1940*4882a593Smuzhiyun 
1941*4882a593Smuzhiyun 	sdmac->data = *data;
1942*4882a593Smuzhiyun 	chan->private = &sdmac->data;
1943*4882a593Smuzhiyun 
1944*4882a593Smuzhiyun 	return true;
1945*4882a593Smuzhiyun }
1946*4882a593Smuzhiyun 
sdma_xlate(struct of_phandle_args * dma_spec,struct of_dma * ofdma)1947*4882a593Smuzhiyun static struct dma_chan *sdma_xlate(struct of_phandle_args *dma_spec,
1948*4882a593Smuzhiyun 				   struct of_dma *ofdma)
1949*4882a593Smuzhiyun {
1950*4882a593Smuzhiyun 	struct sdma_engine *sdma = ofdma->of_dma_data;
1951*4882a593Smuzhiyun 	dma_cap_mask_t mask = sdma->dma_device.cap_mask;
1952*4882a593Smuzhiyun 	struct imx_dma_data data;
1953*4882a593Smuzhiyun 
1954*4882a593Smuzhiyun 	if (dma_spec->args_count != 3)
1955*4882a593Smuzhiyun 		return NULL;
1956*4882a593Smuzhiyun 
1957*4882a593Smuzhiyun 	data.dma_request = dma_spec->args[0];
1958*4882a593Smuzhiyun 	data.peripheral_type = dma_spec->args[1];
1959*4882a593Smuzhiyun 	data.priority = dma_spec->args[2];
1960*4882a593Smuzhiyun 	/*
1961*4882a593Smuzhiyun 	 * init dma_request2 to zero, which is not used by the dts.
1962*4882a593Smuzhiyun 	 * For P2P, dma_request2 is init from dma_request_channel(),
1963*4882a593Smuzhiyun 	 * chan->private will point to the imx_dma_data, and in
1964*4882a593Smuzhiyun 	 * device_alloc_chan_resources(), imx_dma_data.dma_request2 will
1965*4882a593Smuzhiyun 	 * be set to sdmac->event_id1.
1966*4882a593Smuzhiyun 	 */
1967*4882a593Smuzhiyun 	data.dma_request2 = 0;
1968*4882a593Smuzhiyun 
1969*4882a593Smuzhiyun 	return __dma_request_channel(&mask, sdma_filter_fn, &data,
1970*4882a593Smuzhiyun 				     ofdma->of_node);
1971*4882a593Smuzhiyun }
1972*4882a593Smuzhiyun 
sdma_probe(struct platform_device * pdev)1973*4882a593Smuzhiyun static int sdma_probe(struct platform_device *pdev)
1974*4882a593Smuzhiyun {
1975*4882a593Smuzhiyun 	const struct of_device_id *of_id =
1976*4882a593Smuzhiyun 			of_match_device(sdma_dt_ids, &pdev->dev);
1977*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
1978*4882a593Smuzhiyun 	struct device_node *spba_bus;
1979*4882a593Smuzhiyun 	const char *fw_name;
1980*4882a593Smuzhiyun 	int ret;
1981*4882a593Smuzhiyun 	int irq;
1982*4882a593Smuzhiyun 	struct resource *iores;
1983*4882a593Smuzhiyun 	struct resource spba_res;
1984*4882a593Smuzhiyun 	struct sdma_platform_data *pdata = dev_get_platdata(&pdev->dev);
1985*4882a593Smuzhiyun 	int i;
1986*4882a593Smuzhiyun 	struct sdma_engine *sdma;
1987*4882a593Smuzhiyun 	s32 *saddr_arr;
1988*4882a593Smuzhiyun 	const struct sdma_driver_data *drvdata = NULL;
1989*4882a593Smuzhiyun 
1990*4882a593Smuzhiyun 	if (of_id)
1991*4882a593Smuzhiyun 		drvdata = of_id->data;
1992*4882a593Smuzhiyun 	else if (pdev->id_entry)
1993*4882a593Smuzhiyun 		drvdata = (void *)pdev->id_entry->driver_data;
1994*4882a593Smuzhiyun 
1995*4882a593Smuzhiyun 	if (!drvdata) {
1996*4882a593Smuzhiyun 		dev_err(&pdev->dev, "unable to find driver data\n");
1997*4882a593Smuzhiyun 		return -EINVAL;
1998*4882a593Smuzhiyun 	}
1999*4882a593Smuzhiyun 
2000*4882a593Smuzhiyun 	ret = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
2001*4882a593Smuzhiyun 	if (ret)
2002*4882a593Smuzhiyun 		return ret;
2003*4882a593Smuzhiyun 
2004*4882a593Smuzhiyun 	sdma = devm_kzalloc(&pdev->dev, sizeof(*sdma), GFP_KERNEL);
2005*4882a593Smuzhiyun 	if (!sdma)
2006*4882a593Smuzhiyun 		return -ENOMEM;
2007*4882a593Smuzhiyun 
2008*4882a593Smuzhiyun 	spin_lock_init(&sdma->channel_0_lock);
2009*4882a593Smuzhiyun 
2010*4882a593Smuzhiyun 	sdma->dev = &pdev->dev;
2011*4882a593Smuzhiyun 	sdma->drvdata = drvdata;
2012*4882a593Smuzhiyun 
2013*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
2014*4882a593Smuzhiyun 	if (irq < 0)
2015*4882a593Smuzhiyun 		return irq;
2016*4882a593Smuzhiyun 
2017*4882a593Smuzhiyun 	iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2018*4882a593Smuzhiyun 	sdma->regs = devm_ioremap_resource(&pdev->dev, iores);
2019*4882a593Smuzhiyun 	if (IS_ERR(sdma->regs))
2020*4882a593Smuzhiyun 		return PTR_ERR(sdma->regs);
2021*4882a593Smuzhiyun 
2022*4882a593Smuzhiyun 	sdma->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
2023*4882a593Smuzhiyun 	if (IS_ERR(sdma->clk_ipg))
2024*4882a593Smuzhiyun 		return PTR_ERR(sdma->clk_ipg);
2025*4882a593Smuzhiyun 
2026*4882a593Smuzhiyun 	sdma->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
2027*4882a593Smuzhiyun 	if (IS_ERR(sdma->clk_ahb))
2028*4882a593Smuzhiyun 		return PTR_ERR(sdma->clk_ahb);
2029*4882a593Smuzhiyun 
2030*4882a593Smuzhiyun 	ret = clk_prepare(sdma->clk_ipg);
2031*4882a593Smuzhiyun 	if (ret)
2032*4882a593Smuzhiyun 		return ret;
2033*4882a593Smuzhiyun 
2034*4882a593Smuzhiyun 	ret = clk_prepare(sdma->clk_ahb);
2035*4882a593Smuzhiyun 	if (ret)
2036*4882a593Smuzhiyun 		goto err_clk;
2037*4882a593Smuzhiyun 
2038*4882a593Smuzhiyun 	ret = devm_request_irq(&pdev->dev, irq, sdma_int_handler, 0, "sdma",
2039*4882a593Smuzhiyun 			       sdma);
2040*4882a593Smuzhiyun 	if (ret)
2041*4882a593Smuzhiyun 		goto err_irq;
2042*4882a593Smuzhiyun 
2043*4882a593Smuzhiyun 	sdma->irq = irq;
2044*4882a593Smuzhiyun 
2045*4882a593Smuzhiyun 	sdma->script_addrs = kzalloc(sizeof(*sdma->script_addrs), GFP_KERNEL);
2046*4882a593Smuzhiyun 	if (!sdma->script_addrs) {
2047*4882a593Smuzhiyun 		ret = -ENOMEM;
2048*4882a593Smuzhiyun 		goto err_irq;
2049*4882a593Smuzhiyun 	}
2050*4882a593Smuzhiyun 
2051*4882a593Smuzhiyun 	/* initially no scripts available */
2052*4882a593Smuzhiyun 	saddr_arr = (s32 *)sdma->script_addrs;
2053*4882a593Smuzhiyun 	for (i = 0; i < sizeof(*sdma->script_addrs) / sizeof(s32); i++)
2054*4882a593Smuzhiyun 		saddr_arr[i] = -EINVAL;
2055*4882a593Smuzhiyun 
2056*4882a593Smuzhiyun 	dma_cap_set(DMA_SLAVE, sdma->dma_device.cap_mask);
2057*4882a593Smuzhiyun 	dma_cap_set(DMA_CYCLIC, sdma->dma_device.cap_mask);
2058*4882a593Smuzhiyun 	dma_cap_set(DMA_MEMCPY, sdma->dma_device.cap_mask);
2059*4882a593Smuzhiyun 
2060*4882a593Smuzhiyun 	INIT_LIST_HEAD(&sdma->dma_device.channels);
2061*4882a593Smuzhiyun 	/* Initialize channel parameters */
2062*4882a593Smuzhiyun 	for (i = 0; i < MAX_DMA_CHANNELS; i++) {
2063*4882a593Smuzhiyun 		struct sdma_channel *sdmac = &sdma->channel[i];
2064*4882a593Smuzhiyun 
2065*4882a593Smuzhiyun 		sdmac->sdma = sdma;
2066*4882a593Smuzhiyun 
2067*4882a593Smuzhiyun 		sdmac->channel = i;
2068*4882a593Smuzhiyun 		sdmac->vc.desc_free = sdma_desc_free;
2069*4882a593Smuzhiyun 		INIT_WORK(&sdmac->terminate_worker,
2070*4882a593Smuzhiyun 				sdma_channel_terminate_work);
2071*4882a593Smuzhiyun 		/*
2072*4882a593Smuzhiyun 		 * Add the channel to the DMAC list. Do not add channel 0 though
2073*4882a593Smuzhiyun 		 * because we need it internally in the SDMA driver. This also means
2074*4882a593Smuzhiyun 		 * that channel 0 in dmaengine counting matches sdma channel 1.
2075*4882a593Smuzhiyun 		 */
2076*4882a593Smuzhiyun 		if (i)
2077*4882a593Smuzhiyun 			vchan_init(&sdmac->vc, &sdma->dma_device);
2078*4882a593Smuzhiyun 	}
2079*4882a593Smuzhiyun 
2080*4882a593Smuzhiyun 	ret = sdma_init(sdma);
2081*4882a593Smuzhiyun 	if (ret)
2082*4882a593Smuzhiyun 		goto err_init;
2083*4882a593Smuzhiyun 
2084*4882a593Smuzhiyun 	ret = sdma_event_remap(sdma);
2085*4882a593Smuzhiyun 	if (ret)
2086*4882a593Smuzhiyun 		goto err_init;
2087*4882a593Smuzhiyun 
2088*4882a593Smuzhiyun 	if (sdma->drvdata->script_addrs)
2089*4882a593Smuzhiyun 		sdma_add_scripts(sdma, sdma->drvdata->script_addrs);
2090*4882a593Smuzhiyun 	if (pdata && pdata->script_addrs)
2091*4882a593Smuzhiyun 		sdma_add_scripts(sdma, pdata->script_addrs);
2092*4882a593Smuzhiyun 
2093*4882a593Smuzhiyun 	sdma->dma_device.dev = &pdev->dev;
2094*4882a593Smuzhiyun 
2095*4882a593Smuzhiyun 	sdma->dma_device.device_alloc_chan_resources = sdma_alloc_chan_resources;
2096*4882a593Smuzhiyun 	sdma->dma_device.device_free_chan_resources = sdma_free_chan_resources;
2097*4882a593Smuzhiyun 	sdma->dma_device.device_tx_status = sdma_tx_status;
2098*4882a593Smuzhiyun 	sdma->dma_device.device_prep_slave_sg = sdma_prep_slave_sg;
2099*4882a593Smuzhiyun 	sdma->dma_device.device_prep_dma_cyclic = sdma_prep_dma_cyclic;
2100*4882a593Smuzhiyun 	sdma->dma_device.device_config = sdma_config;
2101*4882a593Smuzhiyun 	sdma->dma_device.device_terminate_all = sdma_terminate_all;
2102*4882a593Smuzhiyun 	sdma->dma_device.device_synchronize = sdma_channel_synchronize;
2103*4882a593Smuzhiyun 	sdma->dma_device.src_addr_widths = SDMA_DMA_BUSWIDTHS;
2104*4882a593Smuzhiyun 	sdma->dma_device.dst_addr_widths = SDMA_DMA_BUSWIDTHS;
2105*4882a593Smuzhiyun 	sdma->dma_device.directions = SDMA_DMA_DIRECTIONS;
2106*4882a593Smuzhiyun 	sdma->dma_device.residue_granularity = DMA_RESIDUE_GRANULARITY_SEGMENT;
2107*4882a593Smuzhiyun 	sdma->dma_device.device_prep_dma_memcpy = sdma_prep_memcpy;
2108*4882a593Smuzhiyun 	sdma->dma_device.device_issue_pending = sdma_issue_pending;
2109*4882a593Smuzhiyun 	sdma->dma_device.copy_align = 2;
2110*4882a593Smuzhiyun 	dma_set_max_seg_size(sdma->dma_device.dev, SDMA_BD_MAX_CNT);
2111*4882a593Smuzhiyun 
2112*4882a593Smuzhiyun 	platform_set_drvdata(pdev, sdma);
2113*4882a593Smuzhiyun 
2114*4882a593Smuzhiyun 	ret = dma_async_device_register(&sdma->dma_device);
2115*4882a593Smuzhiyun 	if (ret) {
2116*4882a593Smuzhiyun 		dev_err(&pdev->dev, "unable to register\n");
2117*4882a593Smuzhiyun 		goto err_init;
2118*4882a593Smuzhiyun 	}
2119*4882a593Smuzhiyun 
2120*4882a593Smuzhiyun 	if (np) {
2121*4882a593Smuzhiyun 		ret = of_dma_controller_register(np, sdma_xlate, sdma);
2122*4882a593Smuzhiyun 		if (ret) {
2123*4882a593Smuzhiyun 			dev_err(&pdev->dev, "failed to register controller\n");
2124*4882a593Smuzhiyun 			goto err_register;
2125*4882a593Smuzhiyun 		}
2126*4882a593Smuzhiyun 
2127*4882a593Smuzhiyun 		spba_bus = of_find_compatible_node(NULL, NULL, "fsl,spba-bus");
2128*4882a593Smuzhiyun 		ret = of_address_to_resource(spba_bus, 0, &spba_res);
2129*4882a593Smuzhiyun 		if (!ret) {
2130*4882a593Smuzhiyun 			sdma->spba_start_addr = spba_res.start;
2131*4882a593Smuzhiyun 			sdma->spba_end_addr = spba_res.end;
2132*4882a593Smuzhiyun 		}
2133*4882a593Smuzhiyun 		of_node_put(spba_bus);
2134*4882a593Smuzhiyun 	}
2135*4882a593Smuzhiyun 
2136*4882a593Smuzhiyun 	/*
2137*4882a593Smuzhiyun 	 * Kick off firmware loading as the very last step:
2138*4882a593Smuzhiyun 	 * attempt to load firmware only if we're not on the error path, because
2139*4882a593Smuzhiyun 	 * the firmware callback requires a fully functional and allocated sdma
2140*4882a593Smuzhiyun 	 * instance.
2141*4882a593Smuzhiyun 	 */
2142*4882a593Smuzhiyun 	if (pdata) {
2143*4882a593Smuzhiyun 		ret = sdma_get_firmware(sdma, pdata->fw_name);
2144*4882a593Smuzhiyun 		if (ret)
2145*4882a593Smuzhiyun 			dev_warn(&pdev->dev, "failed to get firmware from platform data\n");
2146*4882a593Smuzhiyun 	} else {
2147*4882a593Smuzhiyun 		/*
2148*4882a593Smuzhiyun 		 * Because that device tree does not encode ROM script address,
2149*4882a593Smuzhiyun 		 * the RAM script in firmware is mandatory for device tree
2150*4882a593Smuzhiyun 		 * probe, otherwise it fails.
2151*4882a593Smuzhiyun 		 */
2152*4882a593Smuzhiyun 		ret = of_property_read_string(np, "fsl,sdma-ram-script-name",
2153*4882a593Smuzhiyun 					      &fw_name);
2154*4882a593Smuzhiyun 		if (ret) {
2155*4882a593Smuzhiyun 			dev_warn(&pdev->dev, "failed to get firmware name\n");
2156*4882a593Smuzhiyun 		} else {
2157*4882a593Smuzhiyun 			ret = sdma_get_firmware(sdma, fw_name);
2158*4882a593Smuzhiyun 			if (ret)
2159*4882a593Smuzhiyun 				dev_warn(&pdev->dev, "failed to get firmware from device tree\n");
2160*4882a593Smuzhiyun 		}
2161*4882a593Smuzhiyun 	}
2162*4882a593Smuzhiyun 
2163*4882a593Smuzhiyun 	return 0;
2164*4882a593Smuzhiyun 
2165*4882a593Smuzhiyun err_register:
2166*4882a593Smuzhiyun 	dma_async_device_unregister(&sdma->dma_device);
2167*4882a593Smuzhiyun err_init:
2168*4882a593Smuzhiyun 	kfree(sdma->script_addrs);
2169*4882a593Smuzhiyun err_irq:
2170*4882a593Smuzhiyun 	clk_unprepare(sdma->clk_ahb);
2171*4882a593Smuzhiyun err_clk:
2172*4882a593Smuzhiyun 	clk_unprepare(sdma->clk_ipg);
2173*4882a593Smuzhiyun 	return ret;
2174*4882a593Smuzhiyun }
2175*4882a593Smuzhiyun 
sdma_remove(struct platform_device * pdev)2176*4882a593Smuzhiyun static int sdma_remove(struct platform_device *pdev)
2177*4882a593Smuzhiyun {
2178*4882a593Smuzhiyun 	struct sdma_engine *sdma = platform_get_drvdata(pdev);
2179*4882a593Smuzhiyun 	int i;
2180*4882a593Smuzhiyun 
2181*4882a593Smuzhiyun 	devm_free_irq(&pdev->dev, sdma->irq, sdma);
2182*4882a593Smuzhiyun 	dma_async_device_unregister(&sdma->dma_device);
2183*4882a593Smuzhiyun 	kfree(sdma->script_addrs);
2184*4882a593Smuzhiyun 	clk_unprepare(sdma->clk_ahb);
2185*4882a593Smuzhiyun 	clk_unprepare(sdma->clk_ipg);
2186*4882a593Smuzhiyun 	/* Kill the tasklet */
2187*4882a593Smuzhiyun 	for (i = 0; i < MAX_DMA_CHANNELS; i++) {
2188*4882a593Smuzhiyun 		struct sdma_channel *sdmac = &sdma->channel[i];
2189*4882a593Smuzhiyun 
2190*4882a593Smuzhiyun 		tasklet_kill(&sdmac->vc.task);
2191*4882a593Smuzhiyun 		sdma_free_chan_resources(&sdmac->vc.chan);
2192*4882a593Smuzhiyun 	}
2193*4882a593Smuzhiyun 
2194*4882a593Smuzhiyun 	platform_set_drvdata(pdev, NULL);
2195*4882a593Smuzhiyun 	return 0;
2196*4882a593Smuzhiyun }
2197*4882a593Smuzhiyun 
2198*4882a593Smuzhiyun static struct platform_driver sdma_driver = {
2199*4882a593Smuzhiyun 	.driver		= {
2200*4882a593Smuzhiyun 		.name	= "imx-sdma",
2201*4882a593Smuzhiyun 		.of_match_table = sdma_dt_ids,
2202*4882a593Smuzhiyun 	},
2203*4882a593Smuzhiyun 	.id_table	= sdma_devtypes,
2204*4882a593Smuzhiyun 	.remove		= sdma_remove,
2205*4882a593Smuzhiyun 	.probe		= sdma_probe,
2206*4882a593Smuzhiyun };
2207*4882a593Smuzhiyun 
2208*4882a593Smuzhiyun module_platform_driver(sdma_driver);
2209*4882a593Smuzhiyun 
2210*4882a593Smuzhiyun MODULE_AUTHOR("Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>");
2211*4882a593Smuzhiyun MODULE_DESCRIPTION("i.MX SDMA driver");
2212*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SOC_IMX6Q)
2213*4882a593Smuzhiyun MODULE_FIRMWARE("imx/sdma/sdma-imx6q.bin");
2214*4882a593Smuzhiyun #endif
2215*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SOC_IMX7D) || IS_ENABLED(CONFIG_SOC_IMX8M)
2216*4882a593Smuzhiyun MODULE_FIRMWARE("imx/sdma/sdma-imx7d.bin");
2217*4882a593Smuzhiyun #endif
2218*4882a593Smuzhiyun MODULE_LICENSE("GPL");
2219