xref: /OK3568_Linux_fs/kernel/drivers/dma/imx-dma.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // drivers/dma/imx-dma.c
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // This file contains a driver for the Freescale i.MX DMA engine
6*4882a593Smuzhiyun // found on i.MX1/21/27
7*4882a593Smuzhiyun //
8*4882a593Smuzhiyun // Copyright 2010 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
9*4882a593Smuzhiyun // Copyright 2012 Javier Martin, Vista Silicon <javier.martin@vista-silicon.com>
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/err.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/types.h>
14*4882a593Smuzhiyun #include <linux/mm.h>
15*4882a593Smuzhiyun #include <linux/interrupt.h>
16*4882a593Smuzhiyun #include <linux/spinlock.h>
17*4882a593Smuzhiyun #include <linux/device.h>
18*4882a593Smuzhiyun #include <linux/dma-mapping.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun #include <linux/platform_device.h>
21*4882a593Smuzhiyun #include <linux/clk.h>
22*4882a593Smuzhiyun #include <linux/dmaengine.h>
23*4882a593Smuzhiyun #include <linux/module.h>
24*4882a593Smuzhiyun #include <linux/of_device.h>
25*4882a593Smuzhiyun #include <linux/of_dma.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include <asm/irq.h>
28*4882a593Smuzhiyun #include <linux/platform_data/dma-imx.h>
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #include "dmaengine.h"
31*4882a593Smuzhiyun #define IMXDMA_MAX_CHAN_DESCRIPTORS	16
32*4882a593Smuzhiyun #define IMX_DMA_CHANNELS  16
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define IMX_DMA_2D_SLOTS	2
35*4882a593Smuzhiyun #define IMX_DMA_2D_SLOT_A	0
36*4882a593Smuzhiyun #define IMX_DMA_2D_SLOT_B	1
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define IMX_DMA_LENGTH_LOOP	((unsigned int)-1)
39*4882a593Smuzhiyun #define IMX_DMA_MEMSIZE_32	(0 << 4)
40*4882a593Smuzhiyun #define IMX_DMA_MEMSIZE_8	(1 << 4)
41*4882a593Smuzhiyun #define IMX_DMA_MEMSIZE_16	(2 << 4)
42*4882a593Smuzhiyun #define IMX_DMA_TYPE_LINEAR	(0 << 10)
43*4882a593Smuzhiyun #define IMX_DMA_TYPE_2D		(1 << 10)
44*4882a593Smuzhiyun #define IMX_DMA_TYPE_FIFO	(2 << 10)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define IMX_DMA_ERR_BURST     (1 << 0)
47*4882a593Smuzhiyun #define IMX_DMA_ERR_REQUEST   (1 << 1)
48*4882a593Smuzhiyun #define IMX_DMA_ERR_TRANSFER  (1 << 2)
49*4882a593Smuzhiyun #define IMX_DMA_ERR_BUFFER    (1 << 3)
50*4882a593Smuzhiyun #define IMX_DMA_ERR_TIMEOUT   (1 << 4)
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define DMA_DCR     0x00		/* Control Register */
53*4882a593Smuzhiyun #define DMA_DISR    0x04		/* Interrupt status Register */
54*4882a593Smuzhiyun #define DMA_DIMR    0x08		/* Interrupt mask Register */
55*4882a593Smuzhiyun #define DMA_DBTOSR  0x0c		/* Burst timeout status Register */
56*4882a593Smuzhiyun #define DMA_DRTOSR  0x10		/* Request timeout Register */
57*4882a593Smuzhiyun #define DMA_DSESR   0x14		/* Transfer Error Status Register */
58*4882a593Smuzhiyun #define DMA_DBOSR   0x18		/* Buffer overflow status Register */
59*4882a593Smuzhiyun #define DMA_DBTOCR  0x1c		/* Burst timeout control Register */
60*4882a593Smuzhiyun #define DMA_WSRA    0x40		/* W-Size Register A */
61*4882a593Smuzhiyun #define DMA_XSRA    0x44		/* X-Size Register A */
62*4882a593Smuzhiyun #define DMA_YSRA    0x48		/* Y-Size Register A */
63*4882a593Smuzhiyun #define DMA_WSRB    0x4c		/* W-Size Register B */
64*4882a593Smuzhiyun #define DMA_XSRB    0x50		/* X-Size Register B */
65*4882a593Smuzhiyun #define DMA_YSRB    0x54		/* Y-Size Register B */
66*4882a593Smuzhiyun #define DMA_SAR(x)  (0x80 + ((x) << 6))	/* Source Address Registers */
67*4882a593Smuzhiyun #define DMA_DAR(x)  (0x84 + ((x) << 6))	/* Destination Address Registers */
68*4882a593Smuzhiyun #define DMA_CNTR(x) (0x88 + ((x) << 6))	/* Count Registers */
69*4882a593Smuzhiyun #define DMA_CCR(x)  (0x8c + ((x) << 6))	/* Control Registers */
70*4882a593Smuzhiyun #define DMA_RSSR(x) (0x90 + ((x) << 6))	/* Request source select Registers */
71*4882a593Smuzhiyun #define DMA_BLR(x)  (0x94 + ((x) << 6))	/* Burst length Registers */
72*4882a593Smuzhiyun #define DMA_RTOR(x) (0x98 + ((x) << 6))	/* Request timeout Registers */
73*4882a593Smuzhiyun #define DMA_BUCR(x) (0x98 + ((x) << 6))	/* Bus Utilization Registers */
74*4882a593Smuzhiyun #define DMA_CCNR(x) (0x9C + ((x) << 6))	/* Channel counter Registers */
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define DCR_DRST           (1<<1)
77*4882a593Smuzhiyun #define DCR_DEN            (1<<0)
78*4882a593Smuzhiyun #define DBTOCR_EN          (1<<15)
79*4882a593Smuzhiyun #define DBTOCR_CNT(x)      ((x) & 0x7fff)
80*4882a593Smuzhiyun #define CNTR_CNT(x)        ((x) & 0xffffff)
81*4882a593Smuzhiyun #define CCR_ACRPT          (1<<14)
82*4882a593Smuzhiyun #define CCR_DMOD_LINEAR    (0x0 << 12)
83*4882a593Smuzhiyun #define CCR_DMOD_2D        (0x1 << 12)
84*4882a593Smuzhiyun #define CCR_DMOD_FIFO      (0x2 << 12)
85*4882a593Smuzhiyun #define CCR_DMOD_EOBFIFO   (0x3 << 12)
86*4882a593Smuzhiyun #define CCR_SMOD_LINEAR    (0x0 << 10)
87*4882a593Smuzhiyun #define CCR_SMOD_2D        (0x1 << 10)
88*4882a593Smuzhiyun #define CCR_SMOD_FIFO      (0x2 << 10)
89*4882a593Smuzhiyun #define CCR_SMOD_EOBFIFO   (0x3 << 10)
90*4882a593Smuzhiyun #define CCR_MDIR_DEC       (1<<9)
91*4882a593Smuzhiyun #define CCR_MSEL_B         (1<<8)
92*4882a593Smuzhiyun #define CCR_DSIZ_32        (0x0 << 6)
93*4882a593Smuzhiyun #define CCR_DSIZ_8         (0x1 << 6)
94*4882a593Smuzhiyun #define CCR_DSIZ_16        (0x2 << 6)
95*4882a593Smuzhiyun #define CCR_SSIZ_32        (0x0 << 4)
96*4882a593Smuzhiyun #define CCR_SSIZ_8         (0x1 << 4)
97*4882a593Smuzhiyun #define CCR_SSIZ_16        (0x2 << 4)
98*4882a593Smuzhiyun #define CCR_REN            (1<<3)
99*4882a593Smuzhiyun #define CCR_RPT            (1<<2)
100*4882a593Smuzhiyun #define CCR_FRC            (1<<1)
101*4882a593Smuzhiyun #define CCR_CEN            (1<<0)
102*4882a593Smuzhiyun #define RTOR_EN            (1<<15)
103*4882a593Smuzhiyun #define RTOR_CLK           (1<<14)
104*4882a593Smuzhiyun #define RTOR_PSC           (1<<13)
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun enum  imxdma_prep_type {
107*4882a593Smuzhiyun 	IMXDMA_DESC_MEMCPY,
108*4882a593Smuzhiyun 	IMXDMA_DESC_INTERLEAVED,
109*4882a593Smuzhiyun 	IMXDMA_DESC_SLAVE_SG,
110*4882a593Smuzhiyun 	IMXDMA_DESC_CYCLIC,
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun struct imx_dma_2d_config {
114*4882a593Smuzhiyun 	u16		xsr;
115*4882a593Smuzhiyun 	u16		ysr;
116*4882a593Smuzhiyun 	u16		wsr;
117*4882a593Smuzhiyun 	int		count;
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun struct imxdma_desc {
121*4882a593Smuzhiyun 	struct list_head		node;
122*4882a593Smuzhiyun 	struct dma_async_tx_descriptor	desc;
123*4882a593Smuzhiyun 	enum dma_status			status;
124*4882a593Smuzhiyun 	dma_addr_t			src;
125*4882a593Smuzhiyun 	dma_addr_t			dest;
126*4882a593Smuzhiyun 	size_t				len;
127*4882a593Smuzhiyun 	enum dma_transfer_direction	direction;
128*4882a593Smuzhiyun 	enum imxdma_prep_type		type;
129*4882a593Smuzhiyun 	/* For memcpy and interleaved */
130*4882a593Smuzhiyun 	unsigned int			config_port;
131*4882a593Smuzhiyun 	unsigned int			config_mem;
132*4882a593Smuzhiyun 	/* For interleaved transfers */
133*4882a593Smuzhiyun 	unsigned int			x;
134*4882a593Smuzhiyun 	unsigned int			y;
135*4882a593Smuzhiyun 	unsigned int			w;
136*4882a593Smuzhiyun 	/* For slave sg and cyclic */
137*4882a593Smuzhiyun 	struct scatterlist		*sg;
138*4882a593Smuzhiyun 	unsigned int			sgcount;
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun struct imxdma_channel {
142*4882a593Smuzhiyun 	int				hw_chaining;
143*4882a593Smuzhiyun 	struct timer_list		watchdog;
144*4882a593Smuzhiyun 	struct imxdma_engine		*imxdma;
145*4882a593Smuzhiyun 	unsigned int			channel;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	struct tasklet_struct		dma_tasklet;
148*4882a593Smuzhiyun 	struct list_head		ld_free;
149*4882a593Smuzhiyun 	struct list_head		ld_queue;
150*4882a593Smuzhiyun 	struct list_head		ld_active;
151*4882a593Smuzhiyun 	int				descs_allocated;
152*4882a593Smuzhiyun 	enum dma_slave_buswidth		word_size;
153*4882a593Smuzhiyun 	dma_addr_t			per_address;
154*4882a593Smuzhiyun 	u32				watermark_level;
155*4882a593Smuzhiyun 	struct dma_chan			chan;
156*4882a593Smuzhiyun 	struct dma_async_tx_descriptor	desc;
157*4882a593Smuzhiyun 	enum dma_status			status;
158*4882a593Smuzhiyun 	int				dma_request;
159*4882a593Smuzhiyun 	struct scatterlist		*sg_list;
160*4882a593Smuzhiyun 	u32				ccr_from_device;
161*4882a593Smuzhiyun 	u32				ccr_to_device;
162*4882a593Smuzhiyun 	bool				enabled_2d;
163*4882a593Smuzhiyun 	int				slot_2d;
164*4882a593Smuzhiyun 	unsigned int			irq;
165*4882a593Smuzhiyun 	struct dma_slave_config		config;
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun enum imx_dma_type {
169*4882a593Smuzhiyun 	IMX1_DMA,
170*4882a593Smuzhiyun 	IMX21_DMA,
171*4882a593Smuzhiyun 	IMX27_DMA,
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun struct imxdma_engine {
175*4882a593Smuzhiyun 	struct device			*dev;
176*4882a593Smuzhiyun 	struct dma_device		dma_device;
177*4882a593Smuzhiyun 	void __iomem			*base;
178*4882a593Smuzhiyun 	struct clk			*dma_ahb;
179*4882a593Smuzhiyun 	struct clk			*dma_ipg;
180*4882a593Smuzhiyun 	spinlock_t			lock;
181*4882a593Smuzhiyun 	struct imx_dma_2d_config	slots_2d[IMX_DMA_2D_SLOTS];
182*4882a593Smuzhiyun 	struct imxdma_channel		channel[IMX_DMA_CHANNELS];
183*4882a593Smuzhiyun 	enum imx_dma_type		devtype;
184*4882a593Smuzhiyun 	unsigned int			irq;
185*4882a593Smuzhiyun 	unsigned int			irq_err;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun struct imxdma_filter_data {
190*4882a593Smuzhiyun 	struct imxdma_engine	*imxdma;
191*4882a593Smuzhiyun 	int			 request;
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun static const struct platform_device_id imx_dma_devtype[] = {
195*4882a593Smuzhiyun 	{
196*4882a593Smuzhiyun 		.name = "imx1-dma",
197*4882a593Smuzhiyun 		.driver_data = IMX1_DMA,
198*4882a593Smuzhiyun 	}, {
199*4882a593Smuzhiyun 		.name = "imx21-dma",
200*4882a593Smuzhiyun 		.driver_data = IMX21_DMA,
201*4882a593Smuzhiyun 	}, {
202*4882a593Smuzhiyun 		.name = "imx27-dma",
203*4882a593Smuzhiyun 		.driver_data = IMX27_DMA,
204*4882a593Smuzhiyun 	}, {
205*4882a593Smuzhiyun 		/* sentinel */
206*4882a593Smuzhiyun 	}
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun MODULE_DEVICE_TABLE(platform, imx_dma_devtype);
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun static const struct of_device_id imx_dma_of_dev_id[] = {
211*4882a593Smuzhiyun 	{
212*4882a593Smuzhiyun 		.compatible = "fsl,imx1-dma",
213*4882a593Smuzhiyun 		.data = &imx_dma_devtype[IMX1_DMA],
214*4882a593Smuzhiyun 	}, {
215*4882a593Smuzhiyun 		.compatible = "fsl,imx21-dma",
216*4882a593Smuzhiyun 		.data = &imx_dma_devtype[IMX21_DMA],
217*4882a593Smuzhiyun 	}, {
218*4882a593Smuzhiyun 		.compatible = "fsl,imx27-dma",
219*4882a593Smuzhiyun 		.data = &imx_dma_devtype[IMX27_DMA],
220*4882a593Smuzhiyun 	}, {
221*4882a593Smuzhiyun 		/* sentinel */
222*4882a593Smuzhiyun 	}
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, imx_dma_of_dev_id);
225*4882a593Smuzhiyun 
is_imx1_dma(struct imxdma_engine * imxdma)226*4882a593Smuzhiyun static inline int is_imx1_dma(struct imxdma_engine *imxdma)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	return imxdma->devtype == IMX1_DMA;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun 
is_imx27_dma(struct imxdma_engine * imxdma)231*4882a593Smuzhiyun static inline int is_imx27_dma(struct imxdma_engine *imxdma)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun 	return imxdma->devtype == IMX27_DMA;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun 
to_imxdma_chan(struct dma_chan * chan)236*4882a593Smuzhiyun static struct imxdma_channel *to_imxdma_chan(struct dma_chan *chan)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	return container_of(chan, struct imxdma_channel, chan);
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun 
imxdma_chan_is_doing_cyclic(struct imxdma_channel * imxdmac)241*4882a593Smuzhiyun static inline bool imxdma_chan_is_doing_cyclic(struct imxdma_channel *imxdmac)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	struct imxdma_desc *desc;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	if (!list_empty(&imxdmac->ld_active)) {
246*4882a593Smuzhiyun 		desc = list_first_entry(&imxdmac->ld_active, struct imxdma_desc,
247*4882a593Smuzhiyun 					node);
248*4882a593Smuzhiyun 		if (desc->type == IMXDMA_DESC_CYCLIC)
249*4882a593Smuzhiyun 			return true;
250*4882a593Smuzhiyun 	}
251*4882a593Smuzhiyun 	return false;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 
imx_dmav1_writel(struct imxdma_engine * imxdma,unsigned val,unsigned offset)256*4882a593Smuzhiyun static void imx_dmav1_writel(struct imxdma_engine *imxdma, unsigned val,
257*4882a593Smuzhiyun 			     unsigned offset)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun 	__raw_writel(val, imxdma->base + offset);
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun 
imx_dmav1_readl(struct imxdma_engine * imxdma,unsigned offset)262*4882a593Smuzhiyun static unsigned imx_dmav1_readl(struct imxdma_engine *imxdma, unsigned offset)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun 	return __raw_readl(imxdma->base + offset);
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun 
imxdma_hw_chain(struct imxdma_channel * imxdmac)267*4882a593Smuzhiyun static int imxdma_hw_chain(struct imxdma_channel *imxdmac)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun 	struct imxdma_engine *imxdma = imxdmac->imxdma;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	if (is_imx27_dma(imxdma))
272*4882a593Smuzhiyun 		return imxdmac->hw_chaining;
273*4882a593Smuzhiyun 	else
274*4882a593Smuzhiyun 		return 0;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun /*
278*4882a593Smuzhiyun  * imxdma_sg_next - prepare next chunk for scatter-gather DMA emulation
279*4882a593Smuzhiyun  */
imxdma_sg_next(struct imxdma_desc * d)280*4882a593Smuzhiyun static inline void imxdma_sg_next(struct imxdma_desc *d)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun 	struct imxdma_channel *imxdmac = to_imxdma_chan(d->desc.chan);
283*4882a593Smuzhiyun 	struct imxdma_engine *imxdma = imxdmac->imxdma;
284*4882a593Smuzhiyun 	struct scatterlist *sg = d->sg;
285*4882a593Smuzhiyun 	size_t now;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	now = min_t(size_t, d->len, sg_dma_len(sg));
288*4882a593Smuzhiyun 	if (d->len != IMX_DMA_LENGTH_LOOP)
289*4882a593Smuzhiyun 		d->len -= now;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	if (d->direction == DMA_DEV_TO_MEM)
292*4882a593Smuzhiyun 		imx_dmav1_writel(imxdma, sg->dma_address,
293*4882a593Smuzhiyun 				 DMA_DAR(imxdmac->channel));
294*4882a593Smuzhiyun 	else
295*4882a593Smuzhiyun 		imx_dmav1_writel(imxdma, sg->dma_address,
296*4882a593Smuzhiyun 				 DMA_SAR(imxdmac->channel));
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	imx_dmav1_writel(imxdma, now, DMA_CNTR(imxdmac->channel));
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	dev_dbg(imxdma->dev, " %s channel: %d dst 0x%08x, src 0x%08x, "
301*4882a593Smuzhiyun 		"size 0x%08x\n", __func__, imxdmac->channel,
302*4882a593Smuzhiyun 		 imx_dmav1_readl(imxdma, DMA_DAR(imxdmac->channel)),
303*4882a593Smuzhiyun 		 imx_dmav1_readl(imxdma, DMA_SAR(imxdmac->channel)),
304*4882a593Smuzhiyun 		 imx_dmav1_readl(imxdma, DMA_CNTR(imxdmac->channel)));
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun 
imxdma_enable_hw(struct imxdma_desc * d)307*4882a593Smuzhiyun static void imxdma_enable_hw(struct imxdma_desc *d)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun 	struct imxdma_channel *imxdmac = to_imxdma_chan(d->desc.chan);
310*4882a593Smuzhiyun 	struct imxdma_engine *imxdma = imxdmac->imxdma;
311*4882a593Smuzhiyun 	int channel = imxdmac->channel;
312*4882a593Smuzhiyun 	unsigned long flags;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	dev_dbg(imxdma->dev, "%s channel %d\n", __func__, channel);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	local_irq_save(flags);
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	imx_dmav1_writel(imxdma, 1 << channel, DMA_DISR);
319*4882a593Smuzhiyun 	imx_dmav1_writel(imxdma, imx_dmav1_readl(imxdma, DMA_DIMR) &
320*4882a593Smuzhiyun 			 ~(1 << channel), DMA_DIMR);
321*4882a593Smuzhiyun 	imx_dmav1_writel(imxdma, imx_dmav1_readl(imxdma, DMA_CCR(channel)) |
322*4882a593Smuzhiyun 			 CCR_CEN | CCR_ACRPT, DMA_CCR(channel));
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	if (!is_imx1_dma(imxdma) &&
325*4882a593Smuzhiyun 			d->sg && imxdma_hw_chain(imxdmac)) {
326*4882a593Smuzhiyun 		d->sg = sg_next(d->sg);
327*4882a593Smuzhiyun 		if (d->sg) {
328*4882a593Smuzhiyun 			u32 tmp;
329*4882a593Smuzhiyun 			imxdma_sg_next(d);
330*4882a593Smuzhiyun 			tmp = imx_dmav1_readl(imxdma, DMA_CCR(channel));
331*4882a593Smuzhiyun 			imx_dmav1_writel(imxdma, tmp | CCR_RPT | CCR_ACRPT,
332*4882a593Smuzhiyun 					 DMA_CCR(channel));
333*4882a593Smuzhiyun 		}
334*4882a593Smuzhiyun 	}
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	local_irq_restore(flags);
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun 
imxdma_disable_hw(struct imxdma_channel * imxdmac)339*4882a593Smuzhiyun static void imxdma_disable_hw(struct imxdma_channel *imxdmac)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun 	struct imxdma_engine *imxdma = imxdmac->imxdma;
342*4882a593Smuzhiyun 	int channel = imxdmac->channel;
343*4882a593Smuzhiyun 	unsigned long flags;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	dev_dbg(imxdma->dev, "%s channel %d\n", __func__, channel);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	if (imxdma_hw_chain(imxdmac))
348*4882a593Smuzhiyun 		del_timer(&imxdmac->watchdog);
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	local_irq_save(flags);
351*4882a593Smuzhiyun 	imx_dmav1_writel(imxdma, imx_dmav1_readl(imxdma, DMA_DIMR) |
352*4882a593Smuzhiyun 			 (1 << channel), DMA_DIMR);
353*4882a593Smuzhiyun 	imx_dmav1_writel(imxdma, imx_dmav1_readl(imxdma, DMA_CCR(channel)) &
354*4882a593Smuzhiyun 			 ~CCR_CEN, DMA_CCR(channel));
355*4882a593Smuzhiyun 	imx_dmav1_writel(imxdma, 1 << channel, DMA_DISR);
356*4882a593Smuzhiyun 	local_irq_restore(flags);
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun 
imxdma_watchdog(struct timer_list * t)359*4882a593Smuzhiyun static void imxdma_watchdog(struct timer_list *t)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun 	struct imxdma_channel *imxdmac = from_timer(imxdmac, t, watchdog);
362*4882a593Smuzhiyun 	struct imxdma_engine *imxdma = imxdmac->imxdma;
363*4882a593Smuzhiyun 	int channel = imxdmac->channel;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	imx_dmav1_writel(imxdma, 0, DMA_CCR(channel));
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	/* Tasklet watchdog error handler */
368*4882a593Smuzhiyun 	tasklet_schedule(&imxdmac->dma_tasklet);
369*4882a593Smuzhiyun 	dev_dbg(imxdma->dev, "channel %d: watchdog timeout!\n",
370*4882a593Smuzhiyun 		imxdmac->channel);
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun 
imxdma_err_handler(int irq,void * dev_id)373*4882a593Smuzhiyun static irqreturn_t imxdma_err_handler(int irq, void *dev_id)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun 	struct imxdma_engine *imxdma = dev_id;
376*4882a593Smuzhiyun 	unsigned int err_mask;
377*4882a593Smuzhiyun 	int i, disr;
378*4882a593Smuzhiyun 	int errcode;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	disr = imx_dmav1_readl(imxdma, DMA_DISR);
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	err_mask = imx_dmav1_readl(imxdma, DMA_DBTOSR) |
383*4882a593Smuzhiyun 		   imx_dmav1_readl(imxdma, DMA_DRTOSR) |
384*4882a593Smuzhiyun 		   imx_dmav1_readl(imxdma, DMA_DSESR)  |
385*4882a593Smuzhiyun 		   imx_dmav1_readl(imxdma, DMA_DBOSR);
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	if (!err_mask)
388*4882a593Smuzhiyun 		return IRQ_HANDLED;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	imx_dmav1_writel(imxdma, disr & err_mask, DMA_DISR);
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	for (i = 0; i < IMX_DMA_CHANNELS; i++) {
393*4882a593Smuzhiyun 		if (!(err_mask & (1 << i)))
394*4882a593Smuzhiyun 			continue;
395*4882a593Smuzhiyun 		errcode = 0;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 		if (imx_dmav1_readl(imxdma, DMA_DBTOSR) & (1 << i)) {
398*4882a593Smuzhiyun 			imx_dmav1_writel(imxdma, 1 << i, DMA_DBTOSR);
399*4882a593Smuzhiyun 			errcode |= IMX_DMA_ERR_BURST;
400*4882a593Smuzhiyun 		}
401*4882a593Smuzhiyun 		if (imx_dmav1_readl(imxdma, DMA_DRTOSR) & (1 << i)) {
402*4882a593Smuzhiyun 			imx_dmav1_writel(imxdma, 1 << i, DMA_DRTOSR);
403*4882a593Smuzhiyun 			errcode |= IMX_DMA_ERR_REQUEST;
404*4882a593Smuzhiyun 		}
405*4882a593Smuzhiyun 		if (imx_dmav1_readl(imxdma, DMA_DSESR) & (1 << i)) {
406*4882a593Smuzhiyun 			imx_dmav1_writel(imxdma, 1 << i, DMA_DSESR);
407*4882a593Smuzhiyun 			errcode |= IMX_DMA_ERR_TRANSFER;
408*4882a593Smuzhiyun 		}
409*4882a593Smuzhiyun 		if (imx_dmav1_readl(imxdma, DMA_DBOSR) & (1 << i)) {
410*4882a593Smuzhiyun 			imx_dmav1_writel(imxdma, 1 << i, DMA_DBOSR);
411*4882a593Smuzhiyun 			errcode |= IMX_DMA_ERR_BUFFER;
412*4882a593Smuzhiyun 		}
413*4882a593Smuzhiyun 		/* Tasklet error handler */
414*4882a593Smuzhiyun 		tasklet_schedule(&imxdma->channel[i].dma_tasklet);
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 		dev_warn(imxdma->dev,
417*4882a593Smuzhiyun 			 "DMA timeout on channel %d -%s%s%s%s\n", i,
418*4882a593Smuzhiyun 			 errcode & IMX_DMA_ERR_BURST ?    " burst" : "",
419*4882a593Smuzhiyun 			 errcode & IMX_DMA_ERR_REQUEST ?  " request" : "",
420*4882a593Smuzhiyun 			 errcode & IMX_DMA_ERR_TRANSFER ? " transfer" : "",
421*4882a593Smuzhiyun 			 errcode & IMX_DMA_ERR_BUFFER ?   " buffer" : "");
422*4882a593Smuzhiyun 	}
423*4882a593Smuzhiyun 	return IRQ_HANDLED;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun 
dma_irq_handle_channel(struct imxdma_channel * imxdmac)426*4882a593Smuzhiyun static void dma_irq_handle_channel(struct imxdma_channel *imxdmac)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun 	struct imxdma_engine *imxdma = imxdmac->imxdma;
429*4882a593Smuzhiyun 	int chno = imxdmac->channel;
430*4882a593Smuzhiyun 	struct imxdma_desc *desc;
431*4882a593Smuzhiyun 	unsigned long flags;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	spin_lock_irqsave(&imxdma->lock, flags);
434*4882a593Smuzhiyun 	if (list_empty(&imxdmac->ld_active)) {
435*4882a593Smuzhiyun 		spin_unlock_irqrestore(&imxdma->lock, flags);
436*4882a593Smuzhiyun 		goto out;
437*4882a593Smuzhiyun 	}
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	desc = list_first_entry(&imxdmac->ld_active,
440*4882a593Smuzhiyun 				struct imxdma_desc,
441*4882a593Smuzhiyun 				node);
442*4882a593Smuzhiyun 	spin_unlock_irqrestore(&imxdma->lock, flags);
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	if (desc->sg) {
445*4882a593Smuzhiyun 		u32 tmp;
446*4882a593Smuzhiyun 		desc->sg = sg_next(desc->sg);
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 		if (desc->sg) {
449*4882a593Smuzhiyun 			imxdma_sg_next(desc);
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 			tmp = imx_dmav1_readl(imxdma, DMA_CCR(chno));
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 			if (imxdma_hw_chain(imxdmac)) {
454*4882a593Smuzhiyun 				/* FIXME: The timeout should probably be
455*4882a593Smuzhiyun 				 * configurable
456*4882a593Smuzhiyun 				 */
457*4882a593Smuzhiyun 				mod_timer(&imxdmac->watchdog,
458*4882a593Smuzhiyun 					jiffies + msecs_to_jiffies(500));
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 				tmp |= CCR_CEN | CCR_RPT | CCR_ACRPT;
461*4882a593Smuzhiyun 				imx_dmav1_writel(imxdma, tmp, DMA_CCR(chno));
462*4882a593Smuzhiyun 			} else {
463*4882a593Smuzhiyun 				imx_dmav1_writel(imxdma, tmp & ~CCR_CEN,
464*4882a593Smuzhiyun 						 DMA_CCR(chno));
465*4882a593Smuzhiyun 				tmp |= CCR_CEN;
466*4882a593Smuzhiyun 			}
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 			imx_dmav1_writel(imxdma, tmp, DMA_CCR(chno));
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 			if (imxdma_chan_is_doing_cyclic(imxdmac))
471*4882a593Smuzhiyun 				/* Tasklet progression */
472*4882a593Smuzhiyun 				tasklet_schedule(&imxdmac->dma_tasklet);
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 			return;
475*4882a593Smuzhiyun 		}
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 		if (imxdma_hw_chain(imxdmac)) {
478*4882a593Smuzhiyun 			del_timer(&imxdmac->watchdog);
479*4882a593Smuzhiyun 			return;
480*4882a593Smuzhiyun 		}
481*4882a593Smuzhiyun 	}
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun out:
484*4882a593Smuzhiyun 	imx_dmav1_writel(imxdma, 0, DMA_CCR(chno));
485*4882a593Smuzhiyun 	/* Tasklet irq */
486*4882a593Smuzhiyun 	tasklet_schedule(&imxdmac->dma_tasklet);
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun 
dma_irq_handler(int irq,void * dev_id)489*4882a593Smuzhiyun static irqreturn_t dma_irq_handler(int irq, void *dev_id)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun 	struct imxdma_engine *imxdma = dev_id;
492*4882a593Smuzhiyun 	int i, disr;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	if (!is_imx1_dma(imxdma))
495*4882a593Smuzhiyun 		imxdma_err_handler(irq, dev_id);
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	disr = imx_dmav1_readl(imxdma, DMA_DISR);
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	dev_dbg(imxdma->dev, "%s called, disr=0x%08x\n", __func__, disr);
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	imx_dmav1_writel(imxdma, disr, DMA_DISR);
502*4882a593Smuzhiyun 	for (i = 0; i < IMX_DMA_CHANNELS; i++) {
503*4882a593Smuzhiyun 		if (disr & (1 << i))
504*4882a593Smuzhiyun 			dma_irq_handle_channel(&imxdma->channel[i]);
505*4882a593Smuzhiyun 	}
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	return IRQ_HANDLED;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun 
imxdma_xfer_desc(struct imxdma_desc * d)510*4882a593Smuzhiyun static int imxdma_xfer_desc(struct imxdma_desc *d)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun 	struct imxdma_channel *imxdmac = to_imxdma_chan(d->desc.chan);
513*4882a593Smuzhiyun 	struct imxdma_engine *imxdma = imxdmac->imxdma;
514*4882a593Smuzhiyun 	int slot = -1;
515*4882a593Smuzhiyun 	int i;
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	/* Configure and enable */
518*4882a593Smuzhiyun 	switch (d->type) {
519*4882a593Smuzhiyun 	case IMXDMA_DESC_INTERLEAVED:
520*4882a593Smuzhiyun 		/* Try to get a free 2D slot */
521*4882a593Smuzhiyun 		for (i = 0; i < IMX_DMA_2D_SLOTS; i++) {
522*4882a593Smuzhiyun 			if ((imxdma->slots_2d[i].count > 0) &&
523*4882a593Smuzhiyun 			((imxdma->slots_2d[i].xsr != d->x) ||
524*4882a593Smuzhiyun 			(imxdma->slots_2d[i].ysr != d->y) ||
525*4882a593Smuzhiyun 			(imxdma->slots_2d[i].wsr != d->w)))
526*4882a593Smuzhiyun 				continue;
527*4882a593Smuzhiyun 			slot = i;
528*4882a593Smuzhiyun 			break;
529*4882a593Smuzhiyun 		}
530*4882a593Smuzhiyun 		if (slot < 0)
531*4882a593Smuzhiyun 			return -EBUSY;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 		imxdma->slots_2d[slot].xsr = d->x;
534*4882a593Smuzhiyun 		imxdma->slots_2d[slot].ysr = d->y;
535*4882a593Smuzhiyun 		imxdma->slots_2d[slot].wsr = d->w;
536*4882a593Smuzhiyun 		imxdma->slots_2d[slot].count++;
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 		imxdmac->slot_2d = slot;
539*4882a593Smuzhiyun 		imxdmac->enabled_2d = true;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 		if (slot == IMX_DMA_2D_SLOT_A) {
542*4882a593Smuzhiyun 			d->config_mem &= ~CCR_MSEL_B;
543*4882a593Smuzhiyun 			d->config_port &= ~CCR_MSEL_B;
544*4882a593Smuzhiyun 			imx_dmav1_writel(imxdma, d->x, DMA_XSRA);
545*4882a593Smuzhiyun 			imx_dmav1_writel(imxdma, d->y, DMA_YSRA);
546*4882a593Smuzhiyun 			imx_dmav1_writel(imxdma, d->w, DMA_WSRA);
547*4882a593Smuzhiyun 		} else {
548*4882a593Smuzhiyun 			d->config_mem |= CCR_MSEL_B;
549*4882a593Smuzhiyun 			d->config_port |= CCR_MSEL_B;
550*4882a593Smuzhiyun 			imx_dmav1_writel(imxdma, d->x, DMA_XSRB);
551*4882a593Smuzhiyun 			imx_dmav1_writel(imxdma, d->y, DMA_YSRB);
552*4882a593Smuzhiyun 			imx_dmav1_writel(imxdma, d->w, DMA_WSRB);
553*4882a593Smuzhiyun 		}
554*4882a593Smuzhiyun 		/*
555*4882a593Smuzhiyun 		 * We fall-through here intentionally, since a 2D transfer is
556*4882a593Smuzhiyun 		 * similar to MEMCPY just adding the 2D slot configuration.
557*4882a593Smuzhiyun 		 */
558*4882a593Smuzhiyun 		fallthrough;
559*4882a593Smuzhiyun 	case IMXDMA_DESC_MEMCPY:
560*4882a593Smuzhiyun 		imx_dmav1_writel(imxdma, d->src, DMA_SAR(imxdmac->channel));
561*4882a593Smuzhiyun 		imx_dmav1_writel(imxdma, d->dest, DMA_DAR(imxdmac->channel));
562*4882a593Smuzhiyun 		imx_dmav1_writel(imxdma, d->config_mem | (d->config_port << 2),
563*4882a593Smuzhiyun 			 DMA_CCR(imxdmac->channel));
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 		imx_dmav1_writel(imxdma, d->len, DMA_CNTR(imxdmac->channel));
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 		dev_dbg(imxdma->dev,
568*4882a593Smuzhiyun 			"%s channel: %d dest=0x%08llx src=0x%08llx dma_length=%zu\n",
569*4882a593Smuzhiyun 			__func__, imxdmac->channel,
570*4882a593Smuzhiyun 			(unsigned long long)d->dest,
571*4882a593Smuzhiyun 			(unsigned long long)d->src, d->len);
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 		break;
574*4882a593Smuzhiyun 	/* Cyclic transfer is the same as slave_sg with special sg configuration. */
575*4882a593Smuzhiyun 	case IMXDMA_DESC_CYCLIC:
576*4882a593Smuzhiyun 	case IMXDMA_DESC_SLAVE_SG:
577*4882a593Smuzhiyun 		if (d->direction == DMA_DEV_TO_MEM) {
578*4882a593Smuzhiyun 			imx_dmav1_writel(imxdma, imxdmac->per_address,
579*4882a593Smuzhiyun 					 DMA_SAR(imxdmac->channel));
580*4882a593Smuzhiyun 			imx_dmav1_writel(imxdma, imxdmac->ccr_from_device,
581*4882a593Smuzhiyun 					 DMA_CCR(imxdmac->channel));
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 			dev_dbg(imxdma->dev,
584*4882a593Smuzhiyun 				"%s channel: %d sg=%p sgcount=%d total length=%zu dev_addr=0x%08llx (dev2mem)\n",
585*4882a593Smuzhiyun 				__func__, imxdmac->channel,
586*4882a593Smuzhiyun 				d->sg, d->sgcount, d->len,
587*4882a593Smuzhiyun 				(unsigned long long)imxdmac->per_address);
588*4882a593Smuzhiyun 		} else if (d->direction == DMA_MEM_TO_DEV) {
589*4882a593Smuzhiyun 			imx_dmav1_writel(imxdma, imxdmac->per_address,
590*4882a593Smuzhiyun 					 DMA_DAR(imxdmac->channel));
591*4882a593Smuzhiyun 			imx_dmav1_writel(imxdma, imxdmac->ccr_to_device,
592*4882a593Smuzhiyun 					 DMA_CCR(imxdmac->channel));
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 			dev_dbg(imxdma->dev,
595*4882a593Smuzhiyun 				"%s channel: %d sg=%p sgcount=%d total length=%zu dev_addr=0x%08llx (mem2dev)\n",
596*4882a593Smuzhiyun 				__func__, imxdmac->channel,
597*4882a593Smuzhiyun 				d->sg, d->sgcount, d->len,
598*4882a593Smuzhiyun 				(unsigned long long)imxdmac->per_address);
599*4882a593Smuzhiyun 		} else {
600*4882a593Smuzhiyun 			dev_err(imxdma->dev, "%s channel: %d bad dma mode\n",
601*4882a593Smuzhiyun 				__func__, imxdmac->channel);
602*4882a593Smuzhiyun 			return -EINVAL;
603*4882a593Smuzhiyun 		}
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 		imxdma_sg_next(d);
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 		break;
608*4882a593Smuzhiyun 	default:
609*4882a593Smuzhiyun 		return -EINVAL;
610*4882a593Smuzhiyun 	}
611*4882a593Smuzhiyun 	imxdma_enable_hw(d);
612*4882a593Smuzhiyun 	return 0;
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun 
imxdma_tasklet(struct tasklet_struct * t)615*4882a593Smuzhiyun static void imxdma_tasklet(struct tasklet_struct *t)
616*4882a593Smuzhiyun {
617*4882a593Smuzhiyun 	struct imxdma_channel *imxdmac = from_tasklet(imxdmac, t, dma_tasklet);
618*4882a593Smuzhiyun 	struct imxdma_engine *imxdma = imxdmac->imxdma;
619*4882a593Smuzhiyun 	struct imxdma_desc *desc, *next_desc;
620*4882a593Smuzhiyun 	unsigned long flags;
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	spin_lock_irqsave(&imxdma->lock, flags);
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	if (list_empty(&imxdmac->ld_active)) {
625*4882a593Smuzhiyun 		/* Someone might have called terminate all */
626*4882a593Smuzhiyun 		spin_unlock_irqrestore(&imxdma->lock, flags);
627*4882a593Smuzhiyun 		return;
628*4882a593Smuzhiyun 	}
629*4882a593Smuzhiyun 	desc = list_first_entry(&imxdmac->ld_active, struct imxdma_desc, node);
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	/* If we are dealing with a cyclic descriptor, keep it on ld_active
632*4882a593Smuzhiyun 	 * and dont mark the descriptor as complete.
633*4882a593Smuzhiyun 	 * Only in non-cyclic cases it would be marked as complete
634*4882a593Smuzhiyun 	 */
635*4882a593Smuzhiyun 	if (imxdma_chan_is_doing_cyclic(imxdmac))
636*4882a593Smuzhiyun 		goto out;
637*4882a593Smuzhiyun 	else
638*4882a593Smuzhiyun 		dma_cookie_complete(&desc->desc);
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	/* Free 2D slot if it was an interleaved transfer */
641*4882a593Smuzhiyun 	if (imxdmac->enabled_2d) {
642*4882a593Smuzhiyun 		imxdma->slots_2d[imxdmac->slot_2d].count--;
643*4882a593Smuzhiyun 		imxdmac->enabled_2d = false;
644*4882a593Smuzhiyun 	}
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	list_move_tail(imxdmac->ld_active.next, &imxdmac->ld_free);
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	if (!list_empty(&imxdmac->ld_queue)) {
649*4882a593Smuzhiyun 		next_desc = list_first_entry(&imxdmac->ld_queue,
650*4882a593Smuzhiyun 					     struct imxdma_desc, node);
651*4882a593Smuzhiyun 		list_move_tail(imxdmac->ld_queue.next, &imxdmac->ld_active);
652*4882a593Smuzhiyun 		if (imxdma_xfer_desc(next_desc) < 0)
653*4882a593Smuzhiyun 			dev_warn(imxdma->dev, "%s: channel: %d couldn't xfer desc\n",
654*4882a593Smuzhiyun 				 __func__, imxdmac->channel);
655*4882a593Smuzhiyun 	}
656*4882a593Smuzhiyun out:
657*4882a593Smuzhiyun 	spin_unlock_irqrestore(&imxdma->lock, flags);
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	dmaengine_desc_get_callback_invoke(&desc->desc, NULL);
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun 
imxdma_terminate_all(struct dma_chan * chan)662*4882a593Smuzhiyun static int imxdma_terminate_all(struct dma_chan *chan)
663*4882a593Smuzhiyun {
664*4882a593Smuzhiyun 	struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
665*4882a593Smuzhiyun 	struct imxdma_engine *imxdma = imxdmac->imxdma;
666*4882a593Smuzhiyun 	unsigned long flags;
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	imxdma_disable_hw(imxdmac);
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	spin_lock_irqsave(&imxdma->lock, flags);
671*4882a593Smuzhiyun 	list_splice_tail_init(&imxdmac->ld_active, &imxdmac->ld_free);
672*4882a593Smuzhiyun 	list_splice_tail_init(&imxdmac->ld_queue, &imxdmac->ld_free);
673*4882a593Smuzhiyun 	spin_unlock_irqrestore(&imxdma->lock, flags);
674*4882a593Smuzhiyun 	return 0;
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun 
imxdma_config_write(struct dma_chan * chan,struct dma_slave_config * dmaengine_cfg,enum dma_transfer_direction direction)677*4882a593Smuzhiyun static int imxdma_config_write(struct dma_chan *chan,
678*4882a593Smuzhiyun 			       struct dma_slave_config *dmaengine_cfg,
679*4882a593Smuzhiyun 			       enum dma_transfer_direction direction)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun 	struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
682*4882a593Smuzhiyun 	struct imxdma_engine *imxdma = imxdmac->imxdma;
683*4882a593Smuzhiyun 	unsigned int mode = 0;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	if (direction == DMA_DEV_TO_MEM) {
686*4882a593Smuzhiyun 		imxdmac->per_address = dmaengine_cfg->src_addr;
687*4882a593Smuzhiyun 		imxdmac->watermark_level = dmaengine_cfg->src_maxburst;
688*4882a593Smuzhiyun 		imxdmac->word_size = dmaengine_cfg->src_addr_width;
689*4882a593Smuzhiyun 	} else {
690*4882a593Smuzhiyun 		imxdmac->per_address = dmaengine_cfg->dst_addr;
691*4882a593Smuzhiyun 		imxdmac->watermark_level = dmaengine_cfg->dst_maxburst;
692*4882a593Smuzhiyun 		imxdmac->word_size = dmaengine_cfg->dst_addr_width;
693*4882a593Smuzhiyun 	}
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	switch (imxdmac->word_size) {
696*4882a593Smuzhiyun 	case DMA_SLAVE_BUSWIDTH_1_BYTE:
697*4882a593Smuzhiyun 		mode = IMX_DMA_MEMSIZE_8;
698*4882a593Smuzhiyun 		break;
699*4882a593Smuzhiyun 	case DMA_SLAVE_BUSWIDTH_2_BYTES:
700*4882a593Smuzhiyun 		mode = IMX_DMA_MEMSIZE_16;
701*4882a593Smuzhiyun 		break;
702*4882a593Smuzhiyun 	default:
703*4882a593Smuzhiyun 	case DMA_SLAVE_BUSWIDTH_4_BYTES:
704*4882a593Smuzhiyun 		mode = IMX_DMA_MEMSIZE_32;
705*4882a593Smuzhiyun 		break;
706*4882a593Smuzhiyun 	}
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	imxdmac->hw_chaining = 0;
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	imxdmac->ccr_from_device = (mode | IMX_DMA_TYPE_FIFO) |
711*4882a593Smuzhiyun 		((IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_LINEAR) << 2) |
712*4882a593Smuzhiyun 		CCR_REN;
713*4882a593Smuzhiyun 	imxdmac->ccr_to_device =
714*4882a593Smuzhiyun 		(IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_LINEAR) |
715*4882a593Smuzhiyun 		((mode | IMX_DMA_TYPE_FIFO) << 2) | CCR_REN;
716*4882a593Smuzhiyun 	imx_dmav1_writel(imxdma, imxdmac->dma_request,
717*4882a593Smuzhiyun 			 DMA_RSSR(imxdmac->channel));
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	/* Set burst length */
720*4882a593Smuzhiyun 	imx_dmav1_writel(imxdma, imxdmac->watermark_level *
721*4882a593Smuzhiyun 			 imxdmac->word_size, DMA_BLR(imxdmac->channel));
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	return 0;
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun 
imxdma_config(struct dma_chan * chan,struct dma_slave_config * dmaengine_cfg)726*4882a593Smuzhiyun static int imxdma_config(struct dma_chan *chan,
727*4882a593Smuzhiyun 			 struct dma_slave_config *dmaengine_cfg)
728*4882a593Smuzhiyun {
729*4882a593Smuzhiyun 	struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	memcpy(&imxdmac->config, dmaengine_cfg, sizeof(*dmaengine_cfg));
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	return 0;
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun 
imxdma_tx_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * txstate)736*4882a593Smuzhiyun static enum dma_status imxdma_tx_status(struct dma_chan *chan,
737*4882a593Smuzhiyun 					    dma_cookie_t cookie,
738*4882a593Smuzhiyun 					    struct dma_tx_state *txstate)
739*4882a593Smuzhiyun {
740*4882a593Smuzhiyun 	return dma_cookie_status(chan, cookie, txstate);
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun 
imxdma_tx_submit(struct dma_async_tx_descriptor * tx)743*4882a593Smuzhiyun static dma_cookie_t imxdma_tx_submit(struct dma_async_tx_descriptor *tx)
744*4882a593Smuzhiyun {
745*4882a593Smuzhiyun 	struct imxdma_channel *imxdmac = to_imxdma_chan(tx->chan);
746*4882a593Smuzhiyun 	struct imxdma_engine *imxdma = imxdmac->imxdma;
747*4882a593Smuzhiyun 	dma_cookie_t cookie;
748*4882a593Smuzhiyun 	unsigned long flags;
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	spin_lock_irqsave(&imxdma->lock, flags);
751*4882a593Smuzhiyun 	list_move_tail(imxdmac->ld_free.next, &imxdmac->ld_queue);
752*4882a593Smuzhiyun 	cookie = dma_cookie_assign(tx);
753*4882a593Smuzhiyun 	spin_unlock_irqrestore(&imxdma->lock, flags);
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	return cookie;
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun 
imxdma_alloc_chan_resources(struct dma_chan * chan)758*4882a593Smuzhiyun static int imxdma_alloc_chan_resources(struct dma_chan *chan)
759*4882a593Smuzhiyun {
760*4882a593Smuzhiyun 	struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
761*4882a593Smuzhiyun 	struct imx_dma_data *data = chan->private;
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	if (data != NULL)
764*4882a593Smuzhiyun 		imxdmac->dma_request = data->dma_request;
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	while (imxdmac->descs_allocated < IMXDMA_MAX_CHAN_DESCRIPTORS) {
767*4882a593Smuzhiyun 		struct imxdma_desc *desc;
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 		desc = kzalloc(sizeof(*desc), GFP_KERNEL);
770*4882a593Smuzhiyun 		if (!desc)
771*4882a593Smuzhiyun 			break;
772*4882a593Smuzhiyun 		memset(&desc->desc, 0, sizeof(struct dma_async_tx_descriptor));
773*4882a593Smuzhiyun 		dma_async_tx_descriptor_init(&desc->desc, chan);
774*4882a593Smuzhiyun 		desc->desc.tx_submit = imxdma_tx_submit;
775*4882a593Smuzhiyun 		/* txd.flags will be overwritten in prep funcs */
776*4882a593Smuzhiyun 		desc->desc.flags = DMA_CTRL_ACK;
777*4882a593Smuzhiyun 		desc->status = DMA_COMPLETE;
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 		list_add_tail(&desc->node, &imxdmac->ld_free);
780*4882a593Smuzhiyun 		imxdmac->descs_allocated++;
781*4882a593Smuzhiyun 	}
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	if (!imxdmac->descs_allocated)
784*4882a593Smuzhiyun 		return -ENOMEM;
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	return imxdmac->descs_allocated;
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun 
imxdma_free_chan_resources(struct dma_chan * chan)789*4882a593Smuzhiyun static void imxdma_free_chan_resources(struct dma_chan *chan)
790*4882a593Smuzhiyun {
791*4882a593Smuzhiyun 	struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
792*4882a593Smuzhiyun 	struct imxdma_engine *imxdma = imxdmac->imxdma;
793*4882a593Smuzhiyun 	struct imxdma_desc *desc, *_desc;
794*4882a593Smuzhiyun 	unsigned long flags;
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	spin_lock_irqsave(&imxdma->lock, flags);
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	imxdma_disable_hw(imxdmac);
799*4882a593Smuzhiyun 	list_splice_tail_init(&imxdmac->ld_active, &imxdmac->ld_free);
800*4882a593Smuzhiyun 	list_splice_tail_init(&imxdmac->ld_queue, &imxdmac->ld_free);
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	spin_unlock_irqrestore(&imxdma->lock, flags);
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	list_for_each_entry_safe(desc, _desc, &imxdmac->ld_free, node) {
805*4882a593Smuzhiyun 		kfree(desc);
806*4882a593Smuzhiyun 		imxdmac->descs_allocated--;
807*4882a593Smuzhiyun 	}
808*4882a593Smuzhiyun 	INIT_LIST_HEAD(&imxdmac->ld_free);
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	kfree(imxdmac->sg_list);
811*4882a593Smuzhiyun 	imxdmac->sg_list = NULL;
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun 
imxdma_prep_slave_sg(struct dma_chan * chan,struct scatterlist * sgl,unsigned int sg_len,enum dma_transfer_direction direction,unsigned long flags,void * context)814*4882a593Smuzhiyun static struct dma_async_tx_descriptor *imxdma_prep_slave_sg(
815*4882a593Smuzhiyun 		struct dma_chan *chan, struct scatterlist *sgl,
816*4882a593Smuzhiyun 		unsigned int sg_len, enum dma_transfer_direction direction,
817*4882a593Smuzhiyun 		unsigned long flags, void *context)
818*4882a593Smuzhiyun {
819*4882a593Smuzhiyun 	struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
820*4882a593Smuzhiyun 	struct scatterlist *sg;
821*4882a593Smuzhiyun 	int i, dma_length = 0;
822*4882a593Smuzhiyun 	struct imxdma_desc *desc;
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	if (list_empty(&imxdmac->ld_free) ||
825*4882a593Smuzhiyun 	    imxdma_chan_is_doing_cyclic(imxdmac))
826*4882a593Smuzhiyun 		return NULL;
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	desc = list_first_entry(&imxdmac->ld_free, struct imxdma_desc, node);
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	for_each_sg(sgl, sg, sg_len, i) {
831*4882a593Smuzhiyun 		dma_length += sg_dma_len(sg);
832*4882a593Smuzhiyun 	}
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	imxdma_config_write(chan, &imxdmac->config, direction);
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	switch (imxdmac->word_size) {
837*4882a593Smuzhiyun 	case DMA_SLAVE_BUSWIDTH_4_BYTES:
838*4882a593Smuzhiyun 		if (sg_dma_len(sgl) & 3 || sgl->dma_address & 3)
839*4882a593Smuzhiyun 			return NULL;
840*4882a593Smuzhiyun 		break;
841*4882a593Smuzhiyun 	case DMA_SLAVE_BUSWIDTH_2_BYTES:
842*4882a593Smuzhiyun 		if (sg_dma_len(sgl) & 1 || sgl->dma_address & 1)
843*4882a593Smuzhiyun 			return NULL;
844*4882a593Smuzhiyun 		break;
845*4882a593Smuzhiyun 	case DMA_SLAVE_BUSWIDTH_1_BYTE:
846*4882a593Smuzhiyun 		break;
847*4882a593Smuzhiyun 	default:
848*4882a593Smuzhiyun 		return NULL;
849*4882a593Smuzhiyun 	}
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	desc->type = IMXDMA_DESC_SLAVE_SG;
852*4882a593Smuzhiyun 	desc->sg = sgl;
853*4882a593Smuzhiyun 	desc->sgcount = sg_len;
854*4882a593Smuzhiyun 	desc->len = dma_length;
855*4882a593Smuzhiyun 	desc->direction = direction;
856*4882a593Smuzhiyun 	if (direction == DMA_DEV_TO_MEM) {
857*4882a593Smuzhiyun 		desc->src = imxdmac->per_address;
858*4882a593Smuzhiyun 	} else {
859*4882a593Smuzhiyun 		desc->dest = imxdmac->per_address;
860*4882a593Smuzhiyun 	}
861*4882a593Smuzhiyun 	desc->desc.callback = NULL;
862*4882a593Smuzhiyun 	desc->desc.callback_param = NULL;
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	return &desc->desc;
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun 
imxdma_prep_dma_cyclic(struct dma_chan * chan,dma_addr_t dma_addr,size_t buf_len,size_t period_len,enum dma_transfer_direction direction,unsigned long flags)867*4882a593Smuzhiyun static struct dma_async_tx_descriptor *imxdma_prep_dma_cyclic(
868*4882a593Smuzhiyun 		struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len,
869*4882a593Smuzhiyun 		size_t period_len, enum dma_transfer_direction direction,
870*4882a593Smuzhiyun 		unsigned long flags)
871*4882a593Smuzhiyun {
872*4882a593Smuzhiyun 	struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
873*4882a593Smuzhiyun 	struct imxdma_engine *imxdma = imxdmac->imxdma;
874*4882a593Smuzhiyun 	struct imxdma_desc *desc;
875*4882a593Smuzhiyun 	int i;
876*4882a593Smuzhiyun 	unsigned int periods = buf_len / period_len;
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	dev_dbg(imxdma->dev, "%s channel: %d buf_len=%zu period_len=%zu\n",
879*4882a593Smuzhiyun 			__func__, imxdmac->channel, buf_len, period_len);
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	if (list_empty(&imxdmac->ld_free) ||
882*4882a593Smuzhiyun 	    imxdma_chan_is_doing_cyclic(imxdmac))
883*4882a593Smuzhiyun 		return NULL;
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	desc = list_first_entry(&imxdmac->ld_free, struct imxdma_desc, node);
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	kfree(imxdmac->sg_list);
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	imxdmac->sg_list = kcalloc(periods + 1,
890*4882a593Smuzhiyun 			sizeof(struct scatterlist), GFP_ATOMIC);
891*4882a593Smuzhiyun 	if (!imxdmac->sg_list)
892*4882a593Smuzhiyun 		return NULL;
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	sg_init_table(imxdmac->sg_list, periods);
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	for (i = 0; i < periods; i++) {
897*4882a593Smuzhiyun 		sg_assign_page(&imxdmac->sg_list[i], NULL);
898*4882a593Smuzhiyun 		imxdmac->sg_list[i].offset = 0;
899*4882a593Smuzhiyun 		imxdmac->sg_list[i].dma_address = dma_addr;
900*4882a593Smuzhiyun 		sg_dma_len(&imxdmac->sg_list[i]) = period_len;
901*4882a593Smuzhiyun 		dma_addr += period_len;
902*4882a593Smuzhiyun 	}
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	/* close the loop */
905*4882a593Smuzhiyun 	sg_chain(imxdmac->sg_list, periods + 1, imxdmac->sg_list);
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	desc->type = IMXDMA_DESC_CYCLIC;
908*4882a593Smuzhiyun 	desc->sg = imxdmac->sg_list;
909*4882a593Smuzhiyun 	desc->sgcount = periods;
910*4882a593Smuzhiyun 	desc->len = IMX_DMA_LENGTH_LOOP;
911*4882a593Smuzhiyun 	desc->direction = direction;
912*4882a593Smuzhiyun 	if (direction == DMA_DEV_TO_MEM) {
913*4882a593Smuzhiyun 		desc->src = imxdmac->per_address;
914*4882a593Smuzhiyun 	} else {
915*4882a593Smuzhiyun 		desc->dest = imxdmac->per_address;
916*4882a593Smuzhiyun 	}
917*4882a593Smuzhiyun 	desc->desc.callback = NULL;
918*4882a593Smuzhiyun 	desc->desc.callback_param = NULL;
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	imxdma_config_write(chan, &imxdmac->config, direction);
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	return &desc->desc;
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun 
imxdma_prep_dma_memcpy(struct dma_chan * chan,dma_addr_t dest,dma_addr_t src,size_t len,unsigned long flags)925*4882a593Smuzhiyun static struct dma_async_tx_descriptor *imxdma_prep_dma_memcpy(
926*4882a593Smuzhiyun 	struct dma_chan *chan, dma_addr_t dest,
927*4882a593Smuzhiyun 	dma_addr_t src, size_t len, unsigned long flags)
928*4882a593Smuzhiyun {
929*4882a593Smuzhiyun 	struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
930*4882a593Smuzhiyun 	struct imxdma_engine *imxdma = imxdmac->imxdma;
931*4882a593Smuzhiyun 	struct imxdma_desc *desc;
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	dev_dbg(imxdma->dev, "%s channel: %d src=0x%llx dst=0x%llx len=%zu\n",
934*4882a593Smuzhiyun 		__func__, imxdmac->channel, (unsigned long long)src,
935*4882a593Smuzhiyun 		(unsigned long long)dest, len);
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	if (list_empty(&imxdmac->ld_free) ||
938*4882a593Smuzhiyun 	    imxdma_chan_is_doing_cyclic(imxdmac))
939*4882a593Smuzhiyun 		return NULL;
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	desc = list_first_entry(&imxdmac->ld_free, struct imxdma_desc, node);
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	desc->type = IMXDMA_DESC_MEMCPY;
944*4882a593Smuzhiyun 	desc->src = src;
945*4882a593Smuzhiyun 	desc->dest = dest;
946*4882a593Smuzhiyun 	desc->len = len;
947*4882a593Smuzhiyun 	desc->direction = DMA_MEM_TO_MEM;
948*4882a593Smuzhiyun 	desc->config_port = IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_LINEAR;
949*4882a593Smuzhiyun 	desc->config_mem = IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_LINEAR;
950*4882a593Smuzhiyun 	desc->desc.callback = NULL;
951*4882a593Smuzhiyun 	desc->desc.callback_param = NULL;
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	return &desc->desc;
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun 
imxdma_prep_dma_interleaved(struct dma_chan * chan,struct dma_interleaved_template * xt,unsigned long flags)956*4882a593Smuzhiyun static struct dma_async_tx_descriptor *imxdma_prep_dma_interleaved(
957*4882a593Smuzhiyun 	struct dma_chan *chan, struct dma_interleaved_template *xt,
958*4882a593Smuzhiyun 	unsigned long flags)
959*4882a593Smuzhiyun {
960*4882a593Smuzhiyun 	struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
961*4882a593Smuzhiyun 	struct imxdma_engine *imxdma = imxdmac->imxdma;
962*4882a593Smuzhiyun 	struct imxdma_desc *desc;
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	dev_dbg(imxdma->dev, "%s channel: %d src_start=0x%llx dst_start=0x%llx\n"
965*4882a593Smuzhiyun 		"   src_sgl=%s dst_sgl=%s numf=%zu frame_size=%zu\n", __func__,
966*4882a593Smuzhiyun 		imxdmac->channel, (unsigned long long)xt->src_start,
967*4882a593Smuzhiyun 		(unsigned long long) xt->dst_start,
968*4882a593Smuzhiyun 		xt->src_sgl ? "true" : "false", xt->dst_sgl ? "true" : "false",
969*4882a593Smuzhiyun 		xt->numf, xt->frame_size);
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	if (list_empty(&imxdmac->ld_free) ||
972*4882a593Smuzhiyun 	    imxdma_chan_is_doing_cyclic(imxdmac))
973*4882a593Smuzhiyun 		return NULL;
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	if (xt->frame_size != 1 || xt->numf <= 0 || xt->dir != DMA_MEM_TO_MEM)
976*4882a593Smuzhiyun 		return NULL;
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	desc = list_first_entry(&imxdmac->ld_free, struct imxdma_desc, node);
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 	desc->type = IMXDMA_DESC_INTERLEAVED;
981*4882a593Smuzhiyun 	desc->src = xt->src_start;
982*4882a593Smuzhiyun 	desc->dest = xt->dst_start;
983*4882a593Smuzhiyun 	desc->x = xt->sgl[0].size;
984*4882a593Smuzhiyun 	desc->y = xt->numf;
985*4882a593Smuzhiyun 	desc->w = xt->sgl[0].icg + desc->x;
986*4882a593Smuzhiyun 	desc->len = desc->x * desc->y;
987*4882a593Smuzhiyun 	desc->direction = DMA_MEM_TO_MEM;
988*4882a593Smuzhiyun 	desc->config_port = IMX_DMA_MEMSIZE_32;
989*4882a593Smuzhiyun 	desc->config_mem = IMX_DMA_MEMSIZE_32;
990*4882a593Smuzhiyun 	if (xt->src_sgl)
991*4882a593Smuzhiyun 		desc->config_mem |= IMX_DMA_TYPE_2D;
992*4882a593Smuzhiyun 	if (xt->dst_sgl)
993*4882a593Smuzhiyun 		desc->config_port |= IMX_DMA_TYPE_2D;
994*4882a593Smuzhiyun 	desc->desc.callback = NULL;
995*4882a593Smuzhiyun 	desc->desc.callback_param = NULL;
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun 	return &desc->desc;
998*4882a593Smuzhiyun }
999*4882a593Smuzhiyun 
imxdma_issue_pending(struct dma_chan * chan)1000*4882a593Smuzhiyun static void imxdma_issue_pending(struct dma_chan *chan)
1001*4882a593Smuzhiyun {
1002*4882a593Smuzhiyun 	struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
1003*4882a593Smuzhiyun 	struct imxdma_engine *imxdma = imxdmac->imxdma;
1004*4882a593Smuzhiyun 	struct imxdma_desc *desc;
1005*4882a593Smuzhiyun 	unsigned long flags;
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	spin_lock_irqsave(&imxdma->lock, flags);
1008*4882a593Smuzhiyun 	if (list_empty(&imxdmac->ld_active) &&
1009*4882a593Smuzhiyun 	    !list_empty(&imxdmac->ld_queue)) {
1010*4882a593Smuzhiyun 		desc = list_first_entry(&imxdmac->ld_queue,
1011*4882a593Smuzhiyun 					struct imxdma_desc, node);
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 		if (imxdma_xfer_desc(desc) < 0) {
1014*4882a593Smuzhiyun 			dev_warn(imxdma->dev,
1015*4882a593Smuzhiyun 				 "%s: channel: %d couldn't issue DMA xfer\n",
1016*4882a593Smuzhiyun 				 __func__, imxdmac->channel);
1017*4882a593Smuzhiyun 		} else {
1018*4882a593Smuzhiyun 			list_move_tail(imxdmac->ld_queue.next,
1019*4882a593Smuzhiyun 				       &imxdmac->ld_active);
1020*4882a593Smuzhiyun 		}
1021*4882a593Smuzhiyun 	}
1022*4882a593Smuzhiyun 	spin_unlock_irqrestore(&imxdma->lock, flags);
1023*4882a593Smuzhiyun }
1024*4882a593Smuzhiyun 
imxdma_filter_fn(struct dma_chan * chan,void * param)1025*4882a593Smuzhiyun static bool imxdma_filter_fn(struct dma_chan *chan, void *param)
1026*4882a593Smuzhiyun {
1027*4882a593Smuzhiyun 	struct imxdma_filter_data *fdata = param;
1028*4882a593Smuzhiyun 	struct imxdma_channel *imxdma_chan = to_imxdma_chan(chan);
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	if (chan->device->dev != fdata->imxdma->dev)
1031*4882a593Smuzhiyun 		return false;
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	imxdma_chan->dma_request = fdata->request;
1034*4882a593Smuzhiyun 	chan->private = NULL;
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 	return true;
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun 
imxdma_xlate(struct of_phandle_args * dma_spec,struct of_dma * ofdma)1039*4882a593Smuzhiyun static struct dma_chan *imxdma_xlate(struct of_phandle_args *dma_spec,
1040*4882a593Smuzhiyun 						struct of_dma *ofdma)
1041*4882a593Smuzhiyun {
1042*4882a593Smuzhiyun 	int count = dma_spec->args_count;
1043*4882a593Smuzhiyun 	struct imxdma_engine *imxdma = ofdma->of_dma_data;
1044*4882a593Smuzhiyun 	struct imxdma_filter_data fdata = {
1045*4882a593Smuzhiyun 		.imxdma = imxdma,
1046*4882a593Smuzhiyun 	};
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 	if (count != 1)
1049*4882a593Smuzhiyun 		return NULL;
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	fdata.request = dma_spec->args[0];
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun 	return dma_request_channel(imxdma->dma_device.cap_mask,
1054*4882a593Smuzhiyun 					imxdma_filter_fn, &fdata);
1055*4882a593Smuzhiyun }
1056*4882a593Smuzhiyun 
imxdma_probe(struct platform_device * pdev)1057*4882a593Smuzhiyun static int __init imxdma_probe(struct platform_device *pdev)
1058*4882a593Smuzhiyun {
1059*4882a593Smuzhiyun 	struct imxdma_engine *imxdma;
1060*4882a593Smuzhiyun 	struct resource *res;
1061*4882a593Smuzhiyun 	const struct of_device_id *of_id;
1062*4882a593Smuzhiyun 	int ret, i;
1063*4882a593Smuzhiyun 	int irq, irq_err;
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun 	of_id = of_match_device(imx_dma_of_dev_id, &pdev->dev);
1066*4882a593Smuzhiyun 	if (of_id)
1067*4882a593Smuzhiyun 		pdev->id_entry = of_id->data;
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 	imxdma = devm_kzalloc(&pdev->dev, sizeof(*imxdma), GFP_KERNEL);
1070*4882a593Smuzhiyun 	if (!imxdma)
1071*4882a593Smuzhiyun 		return -ENOMEM;
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	imxdma->dev = &pdev->dev;
1074*4882a593Smuzhiyun 	imxdma->devtype = pdev->id_entry->driver_data;
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1077*4882a593Smuzhiyun 	imxdma->base = devm_ioremap_resource(&pdev->dev, res);
1078*4882a593Smuzhiyun 	if (IS_ERR(imxdma->base))
1079*4882a593Smuzhiyun 		return PTR_ERR(imxdma->base);
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
1082*4882a593Smuzhiyun 	if (irq < 0)
1083*4882a593Smuzhiyun 		return irq;
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun 	imxdma->dma_ipg = devm_clk_get(&pdev->dev, "ipg");
1086*4882a593Smuzhiyun 	if (IS_ERR(imxdma->dma_ipg))
1087*4882a593Smuzhiyun 		return PTR_ERR(imxdma->dma_ipg);
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 	imxdma->dma_ahb = devm_clk_get(&pdev->dev, "ahb");
1090*4882a593Smuzhiyun 	if (IS_ERR(imxdma->dma_ahb))
1091*4882a593Smuzhiyun 		return PTR_ERR(imxdma->dma_ahb);
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun 	ret = clk_prepare_enable(imxdma->dma_ipg);
1094*4882a593Smuzhiyun 	if (ret)
1095*4882a593Smuzhiyun 		return ret;
1096*4882a593Smuzhiyun 	ret = clk_prepare_enable(imxdma->dma_ahb);
1097*4882a593Smuzhiyun 	if (ret)
1098*4882a593Smuzhiyun 		goto disable_dma_ipg_clk;
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 	/* reset DMA module */
1101*4882a593Smuzhiyun 	imx_dmav1_writel(imxdma, DCR_DRST, DMA_DCR);
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun 	if (is_imx1_dma(imxdma)) {
1104*4882a593Smuzhiyun 		ret = devm_request_irq(&pdev->dev, irq,
1105*4882a593Smuzhiyun 				       dma_irq_handler, 0, "DMA", imxdma);
1106*4882a593Smuzhiyun 		if (ret) {
1107*4882a593Smuzhiyun 			dev_warn(imxdma->dev, "Can't register IRQ for DMA\n");
1108*4882a593Smuzhiyun 			goto disable_dma_ahb_clk;
1109*4882a593Smuzhiyun 		}
1110*4882a593Smuzhiyun 		imxdma->irq = irq;
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun 		irq_err = platform_get_irq(pdev, 1);
1113*4882a593Smuzhiyun 		if (irq_err < 0) {
1114*4882a593Smuzhiyun 			ret = irq_err;
1115*4882a593Smuzhiyun 			goto disable_dma_ahb_clk;
1116*4882a593Smuzhiyun 		}
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 		ret = devm_request_irq(&pdev->dev, irq_err,
1119*4882a593Smuzhiyun 				       imxdma_err_handler, 0, "DMA", imxdma);
1120*4882a593Smuzhiyun 		if (ret) {
1121*4882a593Smuzhiyun 			dev_warn(imxdma->dev, "Can't register ERRIRQ for DMA\n");
1122*4882a593Smuzhiyun 			goto disable_dma_ahb_clk;
1123*4882a593Smuzhiyun 		}
1124*4882a593Smuzhiyun 		imxdma->irq_err = irq_err;
1125*4882a593Smuzhiyun 	}
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun 	/* enable DMA module */
1128*4882a593Smuzhiyun 	imx_dmav1_writel(imxdma, DCR_DEN, DMA_DCR);
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 	/* clear all interrupts */
1131*4882a593Smuzhiyun 	imx_dmav1_writel(imxdma, (1 << IMX_DMA_CHANNELS) - 1, DMA_DISR);
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 	/* disable interrupts */
1134*4882a593Smuzhiyun 	imx_dmav1_writel(imxdma, (1 << IMX_DMA_CHANNELS) - 1, DMA_DIMR);
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	INIT_LIST_HEAD(&imxdma->dma_device.channels);
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun 	dma_cap_set(DMA_SLAVE, imxdma->dma_device.cap_mask);
1139*4882a593Smuzhiyun 	dma_cap_set(DMA_CYCLIC, imxdma->dma_device.cap_mask);
1140*4882a593Smuzhiyun 	dma_cap_set(DMA_MEMCPY, imxdma->dma_device.cap_mask);
1141*4882a593Smuzhiyun 	dma_cap_set(DMA_INTERLEAVE, imxdma->dma_device.cap_mask);
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 	/* Initialize 2D global parameters */
1144*4882a593Smuzhiyun 	for (i = 0; i < IMX_DMA_2D_SLOTS; i++)
1145*4882a593Smuzhiyun 		imxdma->slots_2d[i].count = 0;
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun 	spin_lock_init(&imxdma->lock);
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 	/* Initialize channel parameters */
1150*4882a593Smuzhiyun 	for (i = 0; i < IMX_DMA_CHANNELS; i++) {
1151*4882a593Smuzhiyun 		struct imxdma_channel *imxdmac = &imxdma->channel[i];
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 		if (!is_imx1_dma(imxdma)) {
1154*4882a593Smuzhiyun 			ret = devm_request_irq(&pdev->dev, irq + i,
1155*4882a593Smuzhiyun 					dma_irq_handler, 0, "DMA", imxdma);
1156*4882a593Smuzhiyun 			if (ret) {
1157*4882a593Smuzhiyun 				dev_warn(imxdma->dev, "Can't register IRQ %d "
1158*4882a593Smuzhiyun 					 "for DMA channel %d\n",
1159*4882a593Smuzhiyun 					 irq + i, i);
1160*4882a593Smuzhiyun 				goto disable_dma_ahb_clk;
1161*4882a593Smuzhiyun 			}
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun 			imxdmac->irq = irq + i;
1164*4882a593Smuzhiyun 			timer_setup(&imxdmac->watchdog, imxdma_watchdog, 0);
1165*4882a593Smuzhiyun 		}
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 		imxdmac->imxdma = imxdma;
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 		INIT_LIST_HEAD(&imxdmac->ld_queue);
1170*4882a593Smuzhiyun 		INIT_LIST_HEAD(&imxdmac->ld_free);
1171*4882a593Smuzhiyun 		INIT_LIST_HEAD(&imxdmac->ld_active);
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun 		tasklet_setup(&imxdmac->dma_tasklet, imxdma_tasklet);
1174*4882a593Smuzhiyun 		imxdmac->chan.device = &imxdma->dma_device;
1175*4882a593Smuzhiyun 		dma_cookie_init(&imxdmac->chan);
1176*4882a593Smuzhiyun 		imxdmac->channel = i;
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 		/* Add the channel to the DMAC list */
1179*4882a593Smuzhiyun 		list_add_tail(&imxdmac->chan.device_node,
1180*4882a593Smuzhiyun 			      &imxdma->dma_device.channels);
1181*4882a593Smuzhiyun 	}
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun 	imxdma->dma_device.dev = &pdev->dev;
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	imxdma->dma_device.device_alloc_chan_resources = imxdma_alloc_chan_resources;
1186*4882a593Smuzhiyun 	imxdma->dma_device.device_free_chan_resources = imxdma_free_chan_resources;
1187*4882a593Smuzhiyun 	imxdma->dma_device.device_tx_status = imxdma_tx_status;
1188*4882a593Smuzhiyun 	imxdma->dma_device.device_prep_slave_sg = imxdma_prep_slave_sg;
1189*4882a593Smuzhiyun 	imxdma->dma_device.device_prep_dma_cyclic = imxdma_prep_dma_cyclic;
1190*4882a593Smuzhiyun 	imxdma->dma_device.device_prep_dma_memcpy = imxdma_prep_dma_memcpy;
1191*4882a593Smuzhiyun 	imxdma->dma_device.device_prep_interleaved_dma = imxdma_prep_dma_interleaved;
1192*4882a593Smuzhiyun 	imxdma->dma_device.device_config = imxdma_config;
1193*4882a593Smuzhiyun 	imxdma->dma_device.device_terminate_all = imxdma_terminate_all;
1194*4882a593Smuzhiyun 	imxdma->dma_device.device_issue_pending = imxdma_issue_pending;
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	platform_set_drvdata(pdev, imxdma);
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	imxdma->dma_device.copy_align = DMAENGINE_ALIGN_4_BYTES;
1199*4882a593Smuzhiyun 	dma_set_max_seg_size(imxdma->dma_device.dev, 0xffffff);
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun 	ret = dma_async_device_register(&imxdma->dma_device);
1202*4882a593Smuzhiyun 	if (ret) {
1203*4882a593Smuzhiyun 		dev_err(&pdev->dev, "unable to register\n");
1204*4882a593Smuzhiyun 		goto disable_dma_ahb_clk;
1205*4882a593Smuzhiyun 	}
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 	if (pdev->dev.of_node) {
1208*4882a593Smuzhiyun 		ret = of_dma_controller_register(pdev->dev.of_node,
1209*4882a593Smuzhiyun 				imxdma_xlate, imxdma);
1210*4882a593Smuzhiyun 		if (ret) {
1211*4882a593Smuzhiyun 			dev_err(&pdev->dev, "unable to register of_dma_controller\n");
1212*4882a593Smuzhiyun 			goto err_of_dma_controller;
1213*4882a593Smuzhiyun 		}
1214*4882a593Smuzhiyun 	}
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 	return 0;
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun err_of_dma_controller:
1219*4882a593Smuzhiyun 	dma_async_device_unregister(&imxdma->dma_device);
1220*4882a593Smuzhiyun disable_dma_ahb_clk:
1221*4882a593Smuzhiyun 	clk_disable_unprepare(imxdma->dma_ahb);
1222*4882a593Smuzhiyun disable_dma_ipg_clk:
1223*4882a593Smuzhiyun 	clk_disable_unprepare(imxdma->dma_ipg);
1224*4882a593Smuzhiyun 	return ret;
1225*4882a593Smuzhiyun }
1226*4882a593Smuzhiyun 
imxdma_free_irq(struct platform_device * pdev,struct imxdma_engine * imxdma)1227*4882a593Smuzhiyun static void imxdma_free_irq(struct platform_device *pdev, struct imxdma_engine *imxdma)
1228*4882a593Smuzhiyun {
1229*4882a593Smuzhiyun 	int i;
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 	if (is_imx1_dma(imxdma)) {
1232*4882a593Smuzhiyun 		disable_irq(imxdma->irq);
1233*4882a593Smuzhiyun 		disable_irq(imxdma->irq_err);
1234*4882a593Smuzhiyun 	}
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun 	for (i = 0; i < IMX_DMA_CHANNELS; i++) {
1237*4882a593Smuzhiyun 		struct imxdma_channel *imxdmac = &imxdma->channel[i];
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun 		if (!is_imx1_dma(imxdma))
1240*4882a593Smuzhiyun 			disable_irq(imxdmac->irq);
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun 		tasklet_kill(&imxdmac->dma_tasklet);
1243*4882a593Smuzhiyun 	}
1244*4882a593Smuzhiyun }
1245*4882a593Smuzhiyun 
imxdma_remove(struct platform_device * pdev)1246*4882a593Smuzhiyun static int imxdma_remove(struct platform_device *pdev)
1247*4882a593Smuzhiyun {
1248*4882a593Smuzhiyun 	struct imxdma_engine *imxdma = platform_get_drvdata(pdev);
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun 	imxdma_free_irq(pdev, imxdma);
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun         dma_async_device_unregister(&imxdma->dma_device);
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun 	if (pdev->dev.of_node)
1255*4882a593Smuzhiyun 		of_dma_controller_free(pdev->dev.of_node);
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun 	clk_disable_unprepare(imxdma->dma_ipg);
1258*4882a593Smuzhiyun 	clk_disable_unprepare(imxdma->dma_ahb);
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun         return 0;
1261*4882a593Smuzhiyun }
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun static struct platform_driver imxdma_driver = {
1264*4882a593Smuzhiyun 	.driver		= {
1265*4882a593Smuzhiyun 		.name	= "imx-dma",
1266*4882a593Smuzhiyun 		.of_match_table = imx_dma_of_dev_id,
1267*4882a593Smuzhiyun 	},
1268*4882a593Smuzhiyun 	.id_table	= imx_dma_devtype,
1269*4882a593Smuzhiyun 	.remove		= imxdma_remove,
1270*4882a593Smuzhiyun };
1271*4882a593Smuzhiyun 
imxdma_module_init(void)1272*4882a593Smuzhiyun static int __init imxdma_module_init(void)
1273*4882a593Smuzhiyun {
1274*4882a593Smuzhiyun 	return platform_driver_probe(&imxdma_driver, imxdma_probe);
1275*4882a593Smuzhiyun }
1276*4882a593Smuzhiyun subsys_initcall(imxdma_module_init);
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun MODULE_AUTHOR("Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>");
1279*4882a593Smuzhiyun MODULE_DESCRIPTION("i.MX dma driver");
1280*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1281