xref: /OK3568_Linux_fs/kernel/drivers/dma/img-mdc-dma.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * IMG Multi-threaded DMA Controller (MDC)
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2009,2012,2013 Imagination Technologies Ltd.
6*4882a593Smuzhiyun  * Copyright (C) 2014 Google, Inc.
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/dma-mapping.h>
11*4882a593Smuzhiyun #include <linux/dmaengine.h>
12*4882a593Smuzhiyun #include <linux/dmapool.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/irq.h>
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/of.h>
20*4882a593Smuzhiyun #include <linux/of_device.h>
21*4882a593Smuzhiyun #include <linux/of_dma.h>
22*4882a593Smuzhiyun #include <linux/platform_device.h>
23*4882a593Smuzhiyun #include <linux/pm_runtime.h>
24*4882a593Smuzhiyun #include <linux/regmap.h>
25*4882a593Smuzhiyun #include <linux/slab.h>
26*4882a593Smuzhiyun #include <linux/spinlock.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include "dmaengine.h"
29*4882a593Smuzhiyun #include "virt-dma.h"
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define MDC_MAX_DMA_CHANNELS			32
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define MDC_GENERAL_CONFIG			0x000
34*4882a593Smuzhiyun #define MDC_GENERAL_CONFIG_LIST_IEN		BIT(31)
35*4882a593Smuzhiyun #define MDC_GENERAL_CONFIG_IEN			BIT(29)
36*4882a593Smuzhiyun #define MDC_GENERAL_CONFIG_LEVEL_INT		BIT(28)
37*4882a593Smuzhiyun #define MDC_GENERAL_CONFIG_INC_W		BIT(12)
38*4882a593Smuzhiyun #define MDC_GENERAL_CONFIG_INC_R		BIT(8)
39*4882a593Smuzhiyun #define MDC_GENERAL_CONFIG_PHYSICAL_W		BIT(7)
40*4882a593Smuzhiyun #define MDC_GENERAL_CONFIG_WIDTH_W_SHIFT	4
41*4882a593Smuzhiyun #define MDC_GENERAL_CONFIG_WIDTH_W_MASK		0x7
42*4882a593Smuzhiyun #define MDC_GENERAL_CONFIG_PHYSICAL_R		BIT(3)
43*4882a593Smuzhiyun #define MDC_GENERAL_CONFIG_WIDTH_R_SHIFT	0
44*4882a593Smuzhiyun #define MDC_GENERAL_CONFIG_WIDTH_R_MASK		0x7
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define MDC_READ_PORT_CONFIG			0x004
47*4882a593Smuzhiyun #define MDC_READ_PORT_CONFIG_STHREAD_SHIFT	28
48*4882a593Smuzhiyun #define MDC_READ_PORT_CONFIG_STHREAD_MASK	0xf
49*4882a593Smuzhiyun #define MDC_READ_PORT_CONFIG_RTHREAD_SHIFT	24
50*4882a593Smuzhiyun #define MDC_READ_PORT_CONFIG_RTHREAD_MASK	0xf
51*4882a593Smuzhiyun #define MDC_READ_PORT_CONFIG_WTHREAD_SHIFT	16
52*4882a593Smuzhiyun #define MDC_READ_PORT_CONFIG_WTHREAD_MASK	0xf
53*4882a593Smuzhiyun #define MDC_READ_PORT_CONFIG_BURST_SIZE_SHIFT	4
54*4882a593Smuzhiyun #define MDC_READ_PORT_CONFIG_BURST_SIZE_MASK	0xff
55*4882a593Smuzhiyun #define MDC_READ_PORT_CONFIG_DREQ_ENABLE	BIT(1)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define MDC_READ_ADDRESS			0x008
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define MDC_WRITE_ADDRESS			0x00c
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define MDC_TRANSFER_SIZE			0x010
62*4882a593Smuzhiyun #define MDC_TRANSFER_SIZE_MASK			0xffffff
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define MDC_LIST_NODE_ADDRESS			0x014
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #define MDC_CMDS_PROCESSED			0x018
67*4882a593Smuzhiyun #define MDC_CMDS_PROCESSED_CMDS_PROCESSED_SHIFT	16
68*4882a593Smuzhiyun #define MDC_CMDS_PROCESSED_CMDS_PROCESSED_MASK	0x3f
69*4882a593Smuzhiyun #define MDC_CMDS_PROCESSED_INT_ACTIVE		BIT(8)
70*4882a593Smuzhiyun #define MDC_CMDS_PROCESSED_CMDS_DONE_SHIFT	0
71*4882a593Smuzhiyun #define MDC_CMDS_PROCESSED_CMDS_DONE_MASK	0x3f
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define MDC_CONTROL_AND_STATUS			0x01c
74*4882a593Smuzhiyun #define MDC_CONTROL_AND_STATUS_CANCEL		BIT(20)
75*4882a593Smuzhiyun #define MDC_CONTROL_AND_STATUS_LIST_EN		BIT(4)
76*4882a593Smuzhiyun #define MDC_CONTROL_AND_STATUS_EN		BIT(0)
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define MDC_ACTIVE_TRANSFER_SIZE		0x030
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define MDC_GLOBAL_CONFIG_A				0x900
81*4882a593Smuzhiyun #define MDC_GLOBAL_CONFIG_A_THREAD_ID_WIDTH_SHIFT	16
82*4882a593Smuzhiyun #define MDC_GLOBAL_CONFIG_A_THREAD_ID_WIDTH_MASK	0xff
83*4882a593Smuzhiyun #define MDC_GLOBAL_CONFIG_A_DMA_CONTEXTS_SHIFT		8
84*4882a593Smuzhiyun #define MDC_GLOBAL_CONFIG_A_DMA_CONTEXTS_MASK		0xff
85*4882a593Smuzhiyun #define MDC_GLOBAL_CONFIG_A_SYS_DAT_WIDTH_SHIFT		0
86*4882a593Smuzhiyun #define MDC_GLOBAL_CONFIG_A_SYS_DAT_WIDTH_MASK		0xff
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun struct mdc_hw_list_desc {
89*4882a593Smuzhiyun 	u32 gen_conf;
90*4882a593Smuzhiyun 	u32 readport_conf;
91*4882a593Smuzhiyun 	u32 read_addr;
92*4882a593Smuzhiyun 	u32 write_addr;
93*4882a593Smuzhiyun 	u32 xfer_size;
94*4882a593Smuzhiyun 	u32 node_addr;
95*4882a593Smuzhiyun 	u32 cmds_done;
96*4882a593Smuzhiyun 	u32 ctrl_status;
97*4882a593Smuzhiyun 	/*
98*4882a593Smuzhiyun 	 * Not part of the list descriptor, but instead used by the CPU to
99*4882a593Smuzhiyun 	 * traverse the list.
100*4882a593Smuzhiyun 	 */
101*4882a593Smuzhiyun 	struct mdc_hw_list_desc *next_desc;
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun struct mdc_tx_desc {
105*4882a593Smuzhiyun 	struct mdc_chan *chan;
106*4882a593Smuzhiyun 	struct virt_dma_desc vd;
107*4882a593Smuzhiyun 	dma_addr_t list_phys;
108*4882a593Smuzhiyun 	struct mdc_hw_list_desc *list;
109*4882a593Smuzhiyun 	bool cyclic;
110*4882a593Smuzhiyun 	bool cmd_loaded;
111*4882a593Smuzhiyun 	unsigned int list_len;
112*4882a593Smuzhiyun 	unsigned int list_period_len;
113*4882a593Smuzhiyun 	size_t list_xfer_size;
114*4882a593Smuzhiyun 	unsigned int list_cmds_done;
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun struct mdc_chan {
118*4882a593Smuzhiyun 	struct mdc_dma *mdma;
119*4882a593Smuzhiyun 	struct virt_dma_chan vc;
120*4882a593Smuzhiyun 	struct dma_slave_config config;
121*4882a593Smuzhiyun 	struct mdc_tx_desc *desc;
122*4882a593Smuzhiyun 	int irq;
123*4882a593Smuzhiyun 	unsigned int periph;
124*4882a593Smuzhiyun 	unsigned int thread;
125*4882a593Smuzhiyun 	unsigned int chan_nr;
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun struct mdc_dma_soc_data {
129*4882a593Smuzhiyun 	void (*enable_chan)(struct mdc_chan *mchan);
130*4882a593Smuzhiyun 	void (*disable_chan)(struct mdc_chan *mchan);
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun struct mdc_dma {
134*4882a593Smuzhiyun 	struct dma_device dma_dev;
135*4882a593Smuzhiyun 	void __iomem *regs;
136*4882a593Smuzhiyun 	struct clk *clk;
137*4882a593Smuzhiyun 	struct dma_pool *desc_pool;
138*4882a593Smuzhiyun 	struct regmap *periph_regs;
139*4882a593Smuzhiyun 	spinlock_t lock;
140*4882a593Smuzhiyun 	unsigned int nr_threads;
141*4882a593Smuzhiyun 	unsigned int nr_channels;
142*4882a593Smuzhiyun 	unsigned int bus_width;
143*4882a593Smuzhiyun 	unsigned int max_burst_mult;
144*4882a593Smuzhiyun 	unsigned int max_xfer_size;
145*4882a593Smuzhiyun 	const struct mdc_dma_soc_data *soc;
146*4882a593Smuzhiyun 	struct mdc_chan channels[MDC_MAX_DMA_CHANNELS];
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun 
mdc_readl(struct mdc_dma * mdma,u32 reg)149*4882a593Smuzhiyun static inline u32 mdc_readl(struct mdc_dma *mdma, u32 reg)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun 	return readl(mdma->regs + reg);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun 
mdc_writel(struct mdc_dma * mdma,u32 val,u32 reg)154*4882a593Smuzhiyun static inline void mdc_writel(struct mdc_dma *mdma, u32 val, u32 reg)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun 	writel(val, mdma->regs + reg);
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun 
mdc_chan_readl(struct mdc_chan * mchan,u32 reg)159*4882a593Smuzhiyun static inline u32 mdc_chan_readl(struct mdc_chan *mchan, u32 reg)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	return mdc_readl(mchan->mdma, mchan->chan_nr * 0x040 + reg);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun 
mdc_chan_writel(struct mdc_chan * mchan,u32 val,u32 reg)164*4882a593Smuzhiyun static inline void mdc_chan_writel(struct mdc_chan *mchan, u32 val, u32 reg)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	mdc_writel(mchan->mdma, val, mchan->chan_nr * 0x040 + reg);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
to_mdc_chan(struct dma_chan * c)169*4882a593Smuzhiyun static inline struct mdc_chan *to_mdc_chan(struct dma_chan *c)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	return container_of(to_virt_chan(c), struct mdc_chan, vc);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
to_mdc_desc(struct dma_async_tx_descriptor * t)174*4882a593Smuzhiyun static inline struct mdc_tx_desc *to_mdc_desc(struct dma_async_tx_descriptor *t)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	struct virt_dma_desc *vdesc = container_of(t, struct virt_dma_desc, tx);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	return container_of(vdesc, struct mdc_tx_desc, vd);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
mdma2dev(struct mdc_dma * mdma)181*4882a593Smuzhiyun static inline struct device *mdma2dev(struct mdc_dma *mdma)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	return mdma->dma_dev.dev;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun 
to_mdc_width(unsigned int bytes)186*4882a593Smuzhiyun static inline unsigned int to_mdc_width(unsigned int bytes)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun 	return ffs(bytes) - 1;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun 
mdc_set_read_width(struct mdc_hw_list_desc * ldesc,unsigned int bytes)191*4882a593Smuzhiyun static inline void mdc_set_read_width(struct mdc_hw_list_desc *ldesc,
192*4882a593Smuzhiyun 				      unsigned int bytes)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	ldesc->gen_conf |= to_mdc_width(bytes) <<
195*4882a593Smuzhiyun 		MDC_GENERAL_CONFIG_WIDTH_R_SHIFT;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun 
mdc_set_write_width(struct mdc_hw_list_desc * ldesc,unsigned int bytes)198*4882a593Smuzhiyun static inline void mdc_set_write_width(struct mdc_hw_list_desc *ldesc,
199*4882a593Smuzhiyun 				       unsigned int bytes)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	ldesc->gen_conf |= to_mdc_width(bytes) <<
202*4882a593Smuzhiyun 		MDC_GENERAL_CONFIG_WIDTH_W_SHIFT;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
mdc_list_desc_config(struct mdc_chan * mchan,struct mdc_hw_list_desc * ldesc,enum dma_transfer_direction dir,dma_addr_t src,dma_addr_t dst,size_t len)205*4882a593Smuzhiyun static void mdc_list_desc_config(struct mdc_chan *mchan,
206*4882a593Smuzhiyun 				 struct mdc_hw_list_desc *ldesc,
207*4882a593Smuzhiyun 				 enum dma_transfer_direction dir,
208*4882a593Smuzhiyun 				 dma_addr_t src, dma_addr_t dst, size_t len)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	struct mdc_dma *mdma = mchan->mdma;
211*4882a593Smuzhiyun 	unsigned int max_burst, burst_size;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	ldesc->gen_conf = MDC_GENERAL_CONFIG_IEN | MDC_GENERAL_CONFIG_LIST_IEN |
214*4882a593Smuzhiyun 		MDC_GENERAL_CONFIG_LEVEL_INT | MDC_GENERAL_CONFIG_PHYSICAL_W |
215*4882a593Smuzhiyun 		MDC_GENERAL_CONFIG_PHYSICAL_R;
216*4882a593Smuzhiyun 	ldesc->readport_conf =
217*4882a593Smuzhiyun 		(mchan->thread << MDC_READ_PORT_CONFIG_STHREAD_SHIFT) |
218*4882a593Smuzhiyun 		(mchan->thread << MDC_READ_PORT_CONFIG_RTHREAD_SHIFT) |
219*4882a593Smuzhiyun 		(mchan->thread << MDC_READ_PORT_CONFIG_WTHREAD_SHIFT);
220*4882a593Smuzhiyun 	ldesc->read_addr = src;
221*4882a593Smuzhiyun 	ldesc->write_addr = dst;
222*4882a593Smuzhiyun 	ldesc->xfer_size = len - 1;
223*4882a593Smuzhiyun 	ldesc->node_addr = 0;
224*4882a593Smuzhiyun 	ldesc->cmds_done = 0;
225*4882a593Smuzhiyun 	ldesc->ctrl_status = MDC_CONTROL_AND_STATUS_LIST_EN |
226*4882a593Smuzhiyun 		MDC_CONTROL_AND_STATUS_EN;
227*4882a593Smuzhiyun 	ldesc->next_desc = NULL;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	if (IS_ALIGNED(dst, mdma->bus_width) &&
230*4882a593Smuzhiyun 	    IS_ALIGNED(src, mdma->bus_width))
231*4882a593Smuzhiyun 		max_burst = mdma->bus_width * mdma->max_burst_mult;
232*4882a593Smuzhiyun 	else
233*4882a593Smuzhiyun 		max_burst = mdma->bus_width * (mdma->max_burst_mult - 1);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	if (dir == DMA_MEM_TO_DEV) {
236*4882a593Smuzhiyun 		ldesc->gen_conf |= MDC_GENERAL_CONFIG_INC_R;
237*4882a593Smuzhiyun 		ldesc->readport_conf |= MDC_READ_PORT_CONFIG_DREQ_ENABLE;
238*4882a593Smuzhiyun 		mdc_set_read_width(ldesc, mdma->bus_width);
239*4882a593Smuzhiyun 		mdc_set_write_width(ldesc, mchan->config.dst_addr_width);
240*4882a593Smuzhiyun 		burst_size = min(max_burst, mchan->config.dst_maxburst *
241*4882a593Smuzhiyun 				 mchan->config.dst_addr_width);
242*4882a593Smuzhiyun 	} else if (dir == DMA_DEV_TO_MEM) {
243*4882a593Smuzhiyun 		ldesc->gen_conf |= MDC_GENERAL_CONFIG_INC_W;
244*4882a593Smuzhiyun 		ldesc->readport_conf |= MDC_READ_PORT_CONFIG_DREQ_ENABLE;
245*4882a593Smuzhiyun 		mdc_set_read_width(ldesc, mchan->config.src_addr_width);
246*4882a593Smuzhiyun 		mdc_set_write_width(ldesc, mdma->bus_width);
247*4882a593Smuzhiyun 		burst_size = min(max_burst, mchan->config.src_maxburst *
248*4882a593Smuzhiyun 				 mchan->config.src_addr_width);
249*4882a593Smuzhiyun 	} else {
250*4882a593Smuzhiyun 		ldesc->gen_conf |= MDC_GENERAL_CONFIG_INC_R |
251*4882a593Smuzhiyun 			MDC_GENERAL_CONFIG_INC_W;
252*4882a593Smuzhiyun 		mdc_set_read_width(ldesc, mdma->bus_width);
253*4882a593Smuzhiyun 		mdc_set_write_width(ldesc, mdma->bus_width);
254*4882a593Smuzhiyun 		burst_size = max_burst;
255*4882a593Smuzhiyun 	}
256*4882a593Smuzhiyun 	ldesc->readport_conf |= (burst_size - 1) <<
257*4882a593Smuzhiyun 		MDC_READ_PORT_CONFIG_BURST_SIZE_SHIFT;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun 
mdc_list_desc_free(struct mdc_tx_desc * mdesc)260*4882a593Smuzhiyun static void mdc_list_desc_free(struct mdc_tx_desc *mdesc)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun 	struct mdc_dma *mdma = mdesc->chan->mdma;
263*4882a593Smuzhiyun 	struct mdc_hw_list_desc *curr, *next;
264*4882a593Smuzhiyun 	dma_addr_t curr_phys, next_phys;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	curr = mdesc->list;
267*4882a593Smuzhiyun 	curr_phys = mdesc->list_phys;
268*4882a593Smuzhiyun 	while (curr) {
269*4882a593Smuzhiyun 		next = curr->next_desc;
270*4882a593Smuzhiyun 		next_phys = curr->node_addr;
271*4882a593Smuzhiyun 		dma_pool_free(mdma->desc_pool, curr, curr_phys);
272*4882a593Smuzhiyun 		curr = next;
273*4882a593Smuzhiyun 		curr_phys = next_phys;
274*4882a593Smuzhiyun 	}
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun 
mdc_desc_free(struct virt_dma_desc * vd)277*4882a593Smuzhiyun static void mdc_desc_free(struct virt_dma_desc *vd)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun 	struct mdc_tx_desc *mdesc = to_mdc_desc(&vd->tx);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	mdc_list_desc_free(mdesc);
282*4882a593Smuzhiyun 	kfree(mdesc);
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun 
mdc_prep_dma_memcpy(struct dma_chan * chan,dma_addr_t dest,dma_addr_t src,size_t len,unsigned long flags)285*4882a593Smuzhiyun static struct dma_async_tx_descriptor *mdc_prep_dma_memcpy(
286*4882a593Smuzhiyun 	struct dma_chan *chan, dma_addr_t dest, dma_addr_t src, size_t len,
287*4882a593Smuzhiyun 	unsigned long flags)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun 	struct mdc_chan *mchan = to_mdc_chan(chan);
290*4882a593Smuzhiyun 	struct mdc_dma *mdma = mchan->mdma;
291*4882a593Smuzhiyun 	struct mdc_tx_desc *mdesc;
292*4882a593Smuzhiyun 	struct mdc_hw_list_desc *curr, *prev = NULL;
293*4882a593Smuzhiyun 	dma_addr_t curr_phys;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	if (!len)
296*4882a593Smuzhiyun 		return NULL;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	mdesc = kzalloc(sizeof(*mdesc), GFP_NOWAIT);
299*4882a593Smuzhiyun 	if (!mdesc)
300*4882a593Smuzhiyun 		return NULL;
301*4882a593Smuzhiyun 	mdesc->chan = mchan;
302*4882a593Smuzhiyun 	mdesc->list_xfer_size = len;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	while (len > 0) {
305*4882a593Smuzhiyun 		size_t xfer_size;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 		curr = dma_pool_alloc(mdma->desc_pool, GFP_NOWAIT, &curr_phys);
308*4882a593Smuzhiyun 		if (!curr)
309*4882a593Smuzhiyun 			goto free_desc;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 		if (prev) {
312*4882a593Smuzhiyun 			prev->node_addr = curr_phys;
313*4882a593Smuzhiyun 			prev->next_desc = curr;
314*4882a593Smuzhiyun 		} else {
315*4882a593Smuzhiyun 			mdesc->list_phys = curr_phys;
316*4882a593Smuzhiyun 			mdesc->list = curr;
317*4882a593Smuzhiyun 		}
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 		xfer_size = min_t(size_t, mdma->max_xfer_size, len);
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 		mdc_list_desc_config(mchan, curr, DMA_MEM_TO_MEM, src, dest,
322*4882a593Smuzhiyun 				     xfer_size);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 		prev = curr;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 		mdesc->list_len++;
327*4882a593Smuzhiyun 		src += xfer_size;
328*4882a593Smuzhiyun 		dest += xfer_size;
329*4882a593Smuzhiyun 		len -= xfer_size;
330*4882a593Smuzhiyun 	}
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	return vchan_tx_prep(&mchan->vc, &mdesc->vd, flags);
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun free_desc:
335*4882a593Smuzhiyun 	mdc_desc_free(&mdesc->vd);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	return NULL;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun 
mdc_check_slave_width(struct mdc_chan * mchan,enum dma_transfer_direction dir)340*4882a593Smuzhiyun static int mdc_check_slave_width(struct mdc_chan *mchan,
341*4882a593Smuzhiyun 				 enum dma_transfer_direction dir)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun 	enum dma_slave_buswidth width;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	if (dir == DMA_MEM_TO_DEV)
346*4882a593Smuzhiyun 		width = mchan->config.dst_addr_width;
347*4882a593Smuzhiyun 	else
348*4882a593Smuzhiyun 		width = mchan->config.src_addr_width;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	switch (width) {
351*4882a593Smuzhiyun 	case DMA_SLAVE_BUSWIDTH_1_BYTE:
352*4882a593Smuzhiyun 	case DMA_SLAVE_BUSWIDTH_2_BYTES:
353*4882a593Smuzhiyun 	case DMA_SLAVE_BUSWIDTH_4_BYTES:
354*4882a593Smuzhiyun 	case DMA_SLAVE_BUSWIDTH_8_BYTES:
355*4882a593Smuzhiyun 		break;
356*4882a593Smuzhiyun 	default:
357*4882a593Smuzhiyun 		return -EINVAL;
358*4882a593Smuzhiyun 	}
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	if (width > mchan->mdma->bus_width)
361*4882a593Smuzhiyun 		return -EINVAL;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	return 0;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun 
mdc_prep_dma_cyclic(struct dma_chan * chan,dma_addr_t buf_addr,size_t buf_len,size_t period_len,enum dma_transfer_direction dir,unsigned long flags)366*4882a593Smuzhiyun static struct dma_async_tx_descriptor *mdc_prep_dma_cyclic(
367*4882a593Smuzhiyun 	struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
368*4882a593Smuzhiyun 	size_t period_len, enum dma_transfer_direction dir,
369*4882a593Smuzhiyun 	unsigned long flags)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun 	struct mdc_chan *mchan = to_mdc_chan(chan);
372*4882a593Smuzhiyun 	struct mdc_dma *mdma = mchan->mdma;
373*4882a593Smuzhiyun 	struct mdc_tx_desc *mdesc;
374*4882a593Smuzhiyun 	struct mdc_hw_list_desc *curr, *prev = NULL;
375*4882a593Smuzhiyun 	dma_addr_t curr_phys;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	if (!buf_len && !period_len)
378*4882a593Smuzhiyun 		return NULL;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	if (!is_slave_direction(dir))
381*4882a593Smuzhiyun 		return NULL;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	if (mdc_check_slave_width(mchan, dir) < 0)
384*4882a593Smuzhiyun 		return NULL;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	mdesc = kzalloc(sizeof(*mdesc), GFP_NOWAIT);
387*4882a593Smuzhiyun 	if (!mdesc)
388*4882a593Smuzhiyun 		return NULL;
389*4882a593Smuzhiyun 	mdesc->chan = mchan;
390*4882a593Smuzhiyun 	mdesc->cyclic = true;
391*4882a593Smuzhiyun 	mdesc->list_xfer_size = buf_len;
392*4882a593Smuzhiyun 	mdesc->list_period_len = DIV_ROUND_UP(period_len,
393*4882a593Smuzhiyun 					      mdma->max_xfer_size);
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	while (buf_len > 0) {
396*4882a593Smuzhiyun 		size_t remainder = min(period_len, buf_len);
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 		while (remainder > 0) {
399*4882a593Smuzhiyun 			size_t xfer_size;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 			curr = dma_pool_alloc(mdma->desc_pool, GFP_NOWAIT,
402*4882a593Smuzhiyun 					      &curr_phys);
403*4882a593Smuzhiyun 			if (!curr)
404*4882a593Smuzhiyun 				goto free_desc;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 			if (!prev) {
407*4882a593Smuzhiyun 				mdesc->list_phys = curr_phys;
408*4882a593Smuzhiyun 				mdesc->list = curr;
409*4882a593Smuzhiyun 			} else {
410*4882a593Smuzhiyun 				prev->node_addr = curr_phys;
411*4882a593Smuzhiyun 				prev->next_desc = curr;
412*4882a593Smuzhiyun 			}
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 			xfer_size = min_t(size_t, mdma->max_xfer_size,
415*4882a593Smuzhiyun 					  remainder);
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 			if (dir == DMA_MEM_TO_DEV) {
418*4882a593Smuzhiyun 				mdc_list_desc_config(mchan, curr, dir,
419*4882a593Smuzhiyun 						     buf_addr,
420*4882a593Smuzhiyun 						     mchan->config.dst_addr,
421*4882a593Smuzhiyun 						     xfer_size);
422*4882a593Smuzhiyun 			} else {
423*4882a593Smuzhiyun 				mdc_list_desc_config(mchan, curr, dir,
424*4882a593Smuzhiyun 						     mchan->config.src_addr,
425*4882a593Smuzhiyun 						     buf_addr,
426*4882a593Smuzhiyun 						     xfer_size);
427*4882a593Smuzhiyun 			}
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 			prev = curr;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 			mdesc->list_len++;
432*4882a593Smuzhiyun 			buf_addr += xfer_size;
433*4882a593Smuzhiyun 			buf_len -= xfer_size;
434*4882a593Smuzhiyun 			remainder -= xfer_size;
435*4882a593Smuzhiyun 		}
436*4882a593Smuzhiyun 	}
437*4882a593Smuzhiyun 	prev->node_addr = mdesc->list_phys;
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	return vchan_tx_prep(&mchan->vc, &mdesc->vd, flags);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun free_desc:
442*4882a593Smuzhiyun 	mdc_desc_free(&mdesc->vd);
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	return NULL;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun 
mdc_prep_slave_sg(struct dma_chan * chan,struct scatterlist * sgl,unsigned int sg_len,enum dma_transfer_direction dir,unsigned long flags,void * context)447*4882a593Smuzhiyun static struct dma_async_tx_descriptor *mdc_prep_slave_sg(
448*4882a593Smuzhiyun 	struct dma_chan *chan, struct scatterlist *sgl,
449*4882a593Smuzhiyun 	unsigned int sg_len, enum dma_transfer_direction dir,
450*4882a593Smuzhiyun 	unsigned long flags, void *context)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun 	struct mdc_chan *mchan = to_mdc_chan(chan);
453*4882a593Smuzhiyun 	struct mdc_dma *mdma = mchan->mdma;
454*4882a593Smuzhiyun 	struct mdc_tx_desc *mdesc;
455*4882a593Smuzhiyun 	struct scatterlist *sg;
456*4882a593Smuzhiyun 	struct mdc_hw_list_desc *curr, *prev = NULL;
457*4882a593Smuzhiyun 	dma_addr_t curr_phys;
458*4882a593Smuzhiyun 	unsigned int i;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	if (!sgl)
461*4882a593Smuzhiyun 		return NULL;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	if (!is_slave_direction(dir))
464*4882a593Smuzhiyun 		return NULL;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	if (mdc_check_slave_width(mchan, dir) < 0)
467*4882a593Smuzhiyun 		return NULL;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	mdesc = kzalloc(sizeof(*mdesc), GFP_NOWAIT);
470*4882a593Smuzhiyun 	if (!mdesc)
471*4882a593Smuzhiyun 		return NULL;
472*4882a593Smuzhiyun 	mdesc->chan = mchan;
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	for_each_sg(sgl, sg, sg_len, i) {
475*4882a593Smuzhiyun 		dma_addr_t buf = sg_dma_address(sg);
476*4882a593Smuzhiyun 		size_t buf_len = sg_dma_len(sg);
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 		while (buf_len > 0) {
479*4882a593Smuzhiyun 			size_t xfer_size;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 			curr = dma_pool_alloc(mdma->desc_pool, GFP_NOWAIT,
482*4882a593Smuzhiyun 					      &curr_phys);
483*4882a593Smuzhiyun 			if (!curr)
484*4882a593Smuzhiyun 				goto free_desc;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 			if (!prev) {
487*4882a593Smuzhiyun 				mdesc->list_phys = curr_phys;
488*4882a593Smuzhiyun 				mdesc->list = curr;
489*4882a593Smuzhiyun 			} else {
490*4882a593Smuzhiyun 				prev->node_addr = curr_phys;
491*4882a593Smuzhiyun 				prev->next_desc = curr;
492*4882a593Smuzhiyun 			}
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 			xfer_size = min_t(size_t, mdma->max_xfer_size,
495*4882a593Smuzhiyun 					  buf_len);
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 			if (dir == DMA_MEM_TO_DEV) {
498*4882a593Smuzhiyun 				mdc_list_desc_config(mchan, curr, dir, buf,
499*4882a593Smuzhiyun 						     mchan->config.dst_addr,
500*4882a593Smuzhiyun 						     xfer_size);
501*4882a593Smuzhiyun 			} else {
502*4882a593Smuzhiyun 				mdc_list_desc_config(mchan, curr, dir,
503*4882a593Smuzhiyun 						     mchan->config.src_addr,
504*4882a593Smuzhiyun 						     buf, xfer_size);
505*4882a593Smuzhiyun 			}
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 			prev = curr;
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 			mdesc->list_len++;
510*4882a593Smuzhiyun 			mdesc->list_xfer_size += xfer_size;
511*4882a593Smuzhiyun 			buf += xfer_size;
512*4882a593Smuzhiyun 			buf_len -= xfer_size;
513*4882a593Smuzhiyun 		}
514*4882a593Smuzhiyun 	}
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	return vchan_tx_prep(&mchan->vc, &mdesc->vd, flags);
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun free_desc:
519*4882a593Smuzhiyun 	mdc_desc_free(&mdesc->vd);
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	return NULL;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun 
mdc_issue_desc(struct mdc_chan * mchan)524*4882a593Smuzhiyun static void mdc_issue_desc(struct mdc_chan *mchan)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun 	struct mdc_dma *mdma = mchan->mdma;
527*4882a593Smuzhiyun 	struct virt_dma_desc *vd;
528*4882a593Smuzhiyun 	struct mdc_tx_desc *mdesc;
529*4882a593Smuzhiyun 	u32 val;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	vd = vchan_next_desc(&mchan->vc);
532*4882a593Smuzhiyun 	if (!vd)
533*4882a593Smuzhiyun 		return;
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	list_del(&vd->node);
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	mdesc = to_mdc_desc(&vd->tx);
538*4882a593Smuzhiyun 	mchan->desc = mdesc;
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	dev_dbg(mdma2dev(mdma), "Issuing descriptor on channel %d\n",
541*4882a593Smuzhiyun 		mchan->chan_nr);
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	mdma->soc->enable_chan(mchan);
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	val = mdc_chan_readl(mchan, MDC_GENERAL_CONFIG);
546*4882a593Smuzhiyun 	val |= MDC_GENERAL_CONFIG_LIST_IEN | MDC_GENERAL_CONFIG_IEN |
547*4882a593Smuzhiyun 		MDC_GENERAL_CONFIG_LEVEL_INT | MDC_GENERAL_CONFIG_PHYSICAL_W |
548*4882a593Smuzhiyun 		MDC_GENERAL_CONFIG_PHYSICAL_R;
549*4882a593Smuzhiyun 	mdc_chan_writel(mchan, val, MDC_GENERAL_CONFIG);
550*4882a593Smuzhiyun 	val = (mchan->thread << MDC_READ_PORT_CONFIG_STHREAD_SHIFT) |
551*4882a593Smuzhiyun 		(mchan->thread << MDC_READ_PORT_CONFIG_RTHREAD_SHIFT) |
552*4882a593Smuzhiyun 		(mchan->thread << MDC_READ_PORT_CONFIG_WTHREAD_SHIFT);
553*4882a593Smuzhiyun 	mdc_chan_writel(mchan, val, MDC_READ_PORT_CONFIG);
554*4882a593Smuzhiyun 	mdc_chan_writel(mchan, mdesc->list_phys, MDC_LIST_NODE_ADDRESS);
555*4882a593Smuzhiyun 	val = mdc_chan_readl(mchan, MDC_CONTROL_AND_STATUS);
556*4882a593Smuzhiyun 	val |= MDC_CONTROL_AND_STATUS_LIST_EN;
557*4882a593Smuzhiyun 	mdc_chan_writel(mchan, val, MDC_CONTROL_AND_STATUS);
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun 
mdc_issue_pending(struct dma_chan * chan)560*4882a593Smuzhiyun static void mdc_issue_pending(struct dma_chan *chan)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun 	struct mdc_chan *mchan = to_mdc_chan(chan);
563*4882a593Smuzhiyun 	unsigned long flags;
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	spin_lock_irqsave(&mchan->vc.lock, flags);
566*4882a593Smuzhiyun 	if (vchan_issue_pending(&mchan->vc) && !mchan->desc)
567*4882a593Smuzhiyun 		mdc_issue_desc(mchan);
568*4882a593Smuzhiyun 	spin_unlock_irqrestore(&mchan->vc.lock, flags);
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun 
mdc_tx_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * txstate)571*4882a593Smuzhiyun static enum dma_status mdc_tx_status(struct dma_chan *chan,
572*4882a593Smuzhiyun 	dma_cookie_t cookie, struct dma_tx_state *txstate)
573*4882a593Smuzhiyun {
574*4882a593Smuzhiyun 	struct mdc_chan *mchan = to_mdc_chan(chan);
575*4882a593Smuzhiyun 	struct mdc_tx_desc *mdesc;
576*4882a593Smuzhiyun 	struct virt_dma_desc *vd;
577*4882a593Smuzhiyun 	unsigned long flags;
578*4882a593Smuzhiyun 	size_t bytes = 0;
579*4882a593Smuzhiyun 	int ret;
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	ret = dma_cookie_status(chan, cookie, txstate);
582*4882a593Smuzhiyun 	if (ret == DMA_COMPLETE)
583*4882a593Smuzhiyun 		return ret;
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	if (!txstate)
586*4882a593Smuzhiyun 		return ret;
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	spin_lock_irqsave(&mchan->vc.lock, flags);
589*4882a593Smuzhiyun 	vd = vchan_find_desc(&mchan->vc, cookie);
590*4882a593Smuzhiyun 	if (vd) {
591*4882a593Smuzhiyun 		mdesc = to_mdc_desc(&vd->tx);
592*4882a593Smuzhiyun 		bytes = mdesc->list_xfer_size;
593*4882a593Smuzhiyun 	} else if (mchan->desc && mchan->desc->vd.tx.cookie == cookie) {
594*4882a593Smuzhiyun 		struct mdc_hw_list_desc *ldesc;
595*4882a593Smuzhiyun 		u32 val1, val2, done, processed, residue;
596*4882a593Smuzhiyun 		int i, cmds;
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 		mdesc = mchan->desc;
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 		/*
601*4882a593Smuzhiyun 		 * Determine the number of commands that haven't been
602*4882a593Smuzhiyun 		 * processed (handled by the IRQ handler) yet.
603*4882a593Smuzhiyun 		 */
604*4882a593Smuzhiyun 		do {
605*4882a593Smuzhiyun 			val1 = mdc_chan_readl(mchan, MDC_CMDS_PROCESSED) &
606*4882a593Smuzhiyun 				~MDC_CMDS_PROCESSED_INT_ACTIVE;
607*4882a593Smuzhiyun 			residue = mdc_chan_readl(mchan,
608*4882a593Smuzhiyun 						 MDC_ACTIVE_TRANSFER_SIZE);
609*4882a593Smuzhiyun 			val2 = mdc_chan_readl(mchan, MDC_CMDS_PROCESSED) &
610*4882a593Smuzhiyun 				~MDC_CMDS_PROCESSED_INT_ACTIVE;
611*4882a593Smuzhiyun 		} while (val1 != val2);
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 		done = (val1 >> MDC_CMDS_PROCESSED_CMDS_DONE_SHIFT) &
614*4882a593Smuzhiyun 			MDC_CMDS_PROCESSED_CMDS_DONE_MASK;
615*4882a593Smuzhiyun 		processed = (val1 >> MDC_CMDS_PROCESSED_CMDS_PROCESSED_SHIFT) &
616*4882a593Smuzhiyun 			MDC_CMDS_PROCESSED_CMDS_PROCESSED_MASK;
617*4882a593Smuzhiyun 		cmds = (done - processed) %
618*4882a593Smuzhiyun 			(MDC_CMDS_PROCESSED_CMDS_DONE_MASK + 1);
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 		/*
621*4882a593Smuzhiyun 		 * If the command loaded event hasn't been processed yet, then
622*4882a593Smuzhiyun 		 * the difference above includes an extra command.
623*4882a593Smuzhiyun 		 */
624*4882a593Smuzhiyun 		if (!mdesc->cmd_loaded)
625*4882a593Smuzhiyun 			cmds--;
626*4882a593Smuzhiyun 		else
627*4882a593Smuzhiyun 			cmds += mdesc->list_cmds_done;
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 		bytes = mdesc->list_xfer_size;
630*4882a593Smuzhiyun 		ldesc = mdesc->list;
631*4882a593Smuzhiyun 		for (i = 0; i < cmds; i++) {
632*4882a593Smuzhiyun 			bytes -= ldesc->xfer_size + 1;
633*4882a593Smuzhiyun 			ldesc = ldesc->next_desc;
634*4882a593Smuzhiyun 		}
635*4882a593Smuzhiyun 		if (ldesc) {
636*4882a593Smuzhiyun 			if (residue != MDC_TRANSFER_SIZE_MASK)
637*4882a593Smuzhiyun 				bytes -= ldesc->xfer_size - residue;
638*4882a593Smuzhiyun 			else
639*4882a593Smuzhiyun 				bytes -= ldesc->xfer_size + 1;
640*4882a593Smuzhiyun 		}
641*4882a593Smuzhiyun 	}
642*4882a593Smuzhiyun 	spin_unlock_irqrestore(&mchan->vc.lock, flags);
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	dma_set_residue(txstate, bytes);
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	return ret;
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun 
mdc_get_new_events(struct mdc_chan * mchan)649*4882a593Smuzhiyun static unsigned int mdc_get_new_events(struct mdc_chan *mchan)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun 	u32 val, processed, done1, done2;
652*4882a593Smuzhiyun 	unsigned int ret;
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	val = mdc_chan_readl(mchan, MDC_CMDS_PROCESSED);
655*4882a593Smuzhiyun 	processed = (val >> MDC_CMDS_PROCESSED_CMDS_PROCESSED_SHIFT) &
656*4882a593Smuzhiyun 				MDC_CMDS_PROCESSED_CMDS_PROCESSED_MASK;
657*4882a593Smuzhiyun 	/*
658*4882a593Smuzhiyun 	 * CMDS_DONE may have incremented between reading CMDS_PROCESSED
659*4882a593Smuzhiyun 	 * and clearing INT_ACTIVE.  Re-read CMDS_PROCESSED to ensure we
660*4882a593Smuzhiyun 	 * didn't miss a command completion.
661*4882a593Smuzhiyun 	 */
662*4882a593Smuzhiyun 	do {
663*4882a593Smuzhiyun 		val = mdc_chan_readl(mchan, MDC_CMDS_PROCESSED);
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 		done1 = (val >> MDC_CMDS_PROCESSED_CMDS_DONE_SHIFT) &
666*4882a593Smuzhiyun 			MDC_CMDS_PROCESSED_CMDS_DONE_MASK;
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 		val &= ~((MDC_CMDS_PROCESSED_CMDS_PROCESSED_MASK <<
669*4882a593Smuzhiyun 			  MDC_CMDS_PROCESSED_CMDS_PROCESSED_SHIFT) |
670*4882a593Smuzhiyun 			 MDC_CMDS_PROCESSED_INT_ACTIVE);
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 		val |= done1 << MDC_CMDS_PROCESSED_CMDS_PROCESSED_SHIFT;
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 		mdc_chan_writel(mchan, val, MDC_CMDS_PROCESSED);
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 		val = mdc_chan_readl(mchan, MDC_CMDS_PROCESSED);
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 		done2 = (val >> MDC_CMDS_PROCESSED_CMDS_DONE_SHIFT) &
679*4882a593Smuzhiyun 			MDC_CMDS_PROCESSED_CMDS_DONE_MASK;
680*4882a593Smuzhiyun 	} while (done1 != done2);
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	if (done1 >= processed)
683*4882a593Smuzhiyun 		ret = done1 - processed;
684*4882a593Smuzhiyun 	else
685*4882a593Smuzhiyun 		ret = ((MDC_CMDS_PROCESSED_CMDS_PROCESSED_MASK + 1) -
686*4882a593Smuzhiyun 			processed) + done1;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	return ret;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun 
mdc_terminate_all(struct dma_chan * chan)691*4882a593Smuzhiyun static int mdc_terminate_all(struct dma_chan *chan)
692*4882a593Smuzhiyun {
693*4882a593Smuzhiyun 	struct mdc_chan *mchan = to_mdc_chan(chan);
694*4882a593Smuzhiyun 	unsigned long flags;
695*4882a593Smuzhiyun 	LIST_HEAD(head);
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	spin_lock_irqsave(&mchan->vc.lock, flags);
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	mdc_chan_writel(mchan, MDC_CONTROL_AND_STATUS_CANCEL,
700*4882a593Smuzhiyun 			MDC_CONTROL_AND_STATUS);
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	if (mchan->desc) {
703*4882a593Smuzhiyun 		vchan_terminate_vdesc(&mchan->desc->vd);
704*4882a593Smuzhiyun 		mchan->desc = NULL;
705*4882a593Smuzhiyun 	}
706*4882a593Smuzhiyun 	vchan_get_all_descriptors(&mchan->vc, &head);
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	mdc_get_new_events(mchan);
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	spin_unlock_irqrestore(&mchan->vc.lock, flags);
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	vchan_dma_desc_free_list(&mchan->vc, &head);
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	return 0;
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun 
mdc_synchronize(struct dma_chan * chan)717*4882a593Smuzhiyun static void mdc_synchronize(struct dma_chan *chan)
718*4882a593Smuzhiyun {
719*4882a593Smuzhiyun 	struct mdc_chan *mchan = to_mdc_chan(chan);
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	vchan_synchronize(&mchan->vc);
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun 
mdc_slave_config(struct dma_chan * chan,struct dma_slave_config * config)724*4882a593Smuzhiyun static int mdc_slave_config(struct dma_chan *chan,
725*4882a593Smuzhiyun 			    struct dma_slave_config *config)
726*4882a593Smuzhiyun {
727*4882a593Smuzhiyun 	struct mdc_chan *mchan = to_mdc_chan(chan);
728*4882a593Smuzhiyun 	unsigned long flags;
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	spin_lock_irqsave(&mchan->vc.lock, flags);
731*4882a593Smuzhiyun 	mchan->config = *config;
732*4882a593Smuzhiyun 	spin_unlock_irqrestore(&mchan->vc.lock, flags);
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	return 0;
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun 
mdc_alloc_chan_resources(struct dma_chan * chan)737*4882a593Smuzhiyun static int mdc_alloc_chan_resources(struct dma_chan *chan)
738*4882a593Smuzhiyun {
739*4882a593Smuzhiyun 	struct mdc_chan *mchan = to_mdc_chan(chan);
740*4882a593Smuzhiyun 	struct device *dev = mdma2dev(mchan->mdma);
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	return pm_runtime_get_sync(dev);
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun 
mdc_free_chan_resources(struct dma_chan * chan)745*4882a593Smuzhiyun static void mdc_free_chan_resources(struct dma_chan *chan)
746*4882a593Smuzhiyun {
747*4882a593Smuzhiyun 	struct mdc_chan *mchan = to_mdc_chan(chan);
748*4882a593Smuzhiyun 	struct mdc_dma *mdma = mchan->mdma;
749*4882a593Smuzhiyun 	struct device *dev = mdma2dev(mdma);
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	mdc_terminate_all(chan);
752*4882a593Smuzhiyun 	mdma->soc->disable_chan(mchan);
753*4882a593Smuzhiyun 	pm_runtime_put(dev);
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun 
mdc_chan_irq(int irq,void * dev_id)756*4882a593Smuzhiyun static irqreturn_t mdc_chan_irq(int irq, void *dev_id)
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun 	struct mdc_chan *mchan = (struct mdc_chan *)dev_id;
759*4882a593Smuzhiyun 	struct mdc_tx_desc *mdesc;
760*4882a593Smuzhiyun 	unsigned int i, new_events;
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	spin_lock(&mchan->vc.lock);
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	dev_dbg(mdma2dev(mchan->mdma), "IRQ on channel %d\n", mchan->chan_nr);
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	new_events = mdc_get_new_events(mchan);
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	if (!new_events)
769*4882a593Smuzhiyun 		goto out;
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	mdesc = mchan->desc;
772*4882a593Smuzhiyun 	if (!mdesc) {
773*4882a593Smuzhiyun 		dev_warn(mdma2dev(mchan->mdma),
774*4882a593Smuzhiyun 			 "IRQ with no active descriptor on channel %d\n",
775*4882a593Smuzhiyun 			 mchan->chan_nr);
776*4882a593Smuzhiyun 		goto out;
777*4882a593Smuzhiyun 	}
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	for (i = 0; i < new_events; i++) {
780*4882a593Smuzhiyun 		/*
781*4882a593Smuzhiyun 		 * The first interrupt in a transfer indicates that the
782*4882a593Smuzhiyun 		 * command list has been loaded, not that a command has
783*4882a593Smuzhiyun 		 * been completed.
784*4882a593Smuzhiyun 		 */
785*4882a593Smuzhiyun 		if (!mdesc->cmd_loaded) {
786*4882a593Smuzhiyun 			mdesc->cmd_loaded = true;
787*4882a593Smuzhiyun 			continue;
788*4882a593Smuzhiyun 		}
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 		mdesc->list_cmds_done++;
791*4882a593Smuzhiyun 		if (mdesc->cyclic) {
792*4882a593Smuzhiyun 			mdesc->list_cmds_done %= mdesc->list_len;
793*4882a593Smuzhiyun 			if (mdesc->list_cmds_done % mdesc->list_period_len == 0)
794*4882a593Smuzhiyun 				vchan_cyclic_callback(&mdesc->vd);
795*4882a593Smuzhiyun 		} else if (mdesc->list_cmds_done == mdesc->list_len) {
796*4882a593Smuzhiyun 			mchan->desc = NULL;
797*4882a593Smuzhiyun 			vchan_cookie_complete(&mdesc->vd);
798*4882a593Smuzhiyun 			mdc_issue_desc(mchan);
799*4882a593Smuzhiyun 			break;
800*4882a593Smuzhiyun 		}
801*4882a593Smuzhiyun 	}
802*4882a593Smuzhiyun out:
803*4882a593Smuzhiyun 	spin_unlock(&mchan->vc.lock);
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	return IRQ_HANDLED;
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun 
mdc_of_xlate(struct of_phandle_args * dma_spec,struct of_dma * ofdma)808*4882a593Smuzhiyun static struct dma_chan *mdc_of_xlate(struct of_phandle_args *dma_spec,
809*4882a593Smuzhiyun 				     struct of_dma *ofdma)
810*4882a593Smuzhiyun {
811*4882a593Smuzhiyun 	struct mdc_dma *mdma = ofdma->of_dma_data;
812*4882a593Smuzhiyun 	struct dma_chan *chan;
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	if (dma_spec->args_count != 3)
815*4882a593Smuzhiyun 		return NULL;
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	list_for_each_entry(chan, &mdma->dma_dev.channels, device_node) {
818*4882a593Smuzhiyun 		struct mdc_chan *mchan = to_mdc_chan(chan);
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 		if (!(dma_spec->args[1] & BIT(mchan->chan_nr)))
821*4882a593Smuzhiyun 			continue;
822*4882a593Smuzhiyun 		if (dma_get_slave_channel(chan)) {
823*4882a593Smuzhiyun 			mchan->periph = dma_spec->args[0];
824*4882a593Smuzhiyun 			mchan->thread = dma_spec->args[2];
825*4882a593Smuzhiyun 			return chan;
826*4882a593Smuzhiyun 		}
827*4882a593Smuzhiyun 	}
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	return NULL;
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun #define PISTACHIO_CR_PERIPH_DMA_ROUTE(ch)	(0x120 + 0x4 * ((ch) / 4))
833*4882a593Smuzhiyun #define PISTACHIO_CR_PERIPH_DMA_ROUTE_SHIFT(ch) (8 * ((ch) % 4))
834*4882a593Smuzhiyun #define PISTACHIO_CR_PERIPH_DMA_ROUTE_MASK	0x3f
835*4882a593Smuzhiyun 
pistachio_mdc_enable_chan(struct mdc_chan * mchan)836*4882a593Smuzhiyun static void pistachio_mdc_enable_chan(struct mdc_chan *mchan)
837*4882a593Smuzhiyun {
838*4882a593Smuzhiyun 	struct mdc_dma *mdma = mchan->mdma;
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	regmap_update_bits(mdma->periph_regs,
841*4882a593Smuzhiyun 			   PISTACHIO_CR_PERIPH_DMA_ROUTE(mchan->chan_nr),
842*4882a593Smuzhiyun 			   PISTACHIO_CR_PERIPH_DMA_ROUTE_MASK <<
843*4882a593Smuzhiyun 			   PISTACHIO_CR_PERIPH_DMA_ROUTE_SHIFT(mchan->chan_nr),
844*4882a593Smuzhiyun 			   mchan->periph <<
845*4882a593Smuzhiyun 			   PISTACHIO_CR_PERIPH_DMA_ROUTE_SHIFT(mchan->chan_nr));
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun 
pistachio_mdc_disable_chan(struct mdc_chan * mchan)848*4882a593Smuzhiyun static void pistachio_mdc_disable_chan(struct mdc_chan *mchan)
849*4882a593Smuzhiyun {
850*4882a593Smuzhiyun 	struct mdc_dma *mdma = mchan->mdma;
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	regmap_update_bits(mdma->periph_regs,
853*4882a593Smuzhiyun 			   PISTACHIO_CR_PERIPH_DMA_ROUTE(mchan->chan_nr),
854*4882a593Smuzhiyun 			   PISTACHIO_CR_PERIPH_DMA_ROUTE_MASK <<
855*4882a593Smuzhiyun 			   PISTACHIO_CR_PERIPH_DMA_ROUTE_SHIFT(mchan->chan_nr),
856*4882a593Smuzhiyun 			   0);
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun static const struct mdc_dma_soc_data pistachio_mdc_data = {
860*4882a593Smuzhiyun 	.enable_chan = pistachio_mdc_enable_chan,
861*4882a593Smuzhiyun 	.disable_chan = pistachio_mdc_disable_chan,
862*4882a593Smuzhiyun };
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun static const struct of_device_id mdc_dma_of_match[] = {
865*4882a593Smuzhiyun 	{ .compatible = "img,pistachio-mdc-dma", .data = &pistachio_mdc_data, },
866*4882a593Smuzhiyun 	{ },
867*4882a593Smuzhiyun };
868*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mdc_dma_of_match);
869*4882a593Smuzhiyun 
img_mdc_runtime_suspend(struct device * dev)870*4882a593Smuzhiyun static int img_mdc_runtime_suspend(struct device *dev)
871*4882a593Smuzhiyun {
872*4882a593Smuzhiyun 	struct mdc_dma *mdma = dev_get_drvdata(dev);
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	clk_disable_unprepare(mdma->clk);
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	return 0;
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun 
img_mdc_runtime_resume(struct device * dev)879*4882a593Smuzhiyun static int img_mdc_runtime_resume(struct device *dev)
880*4882a593Smuzhiyun {
881*4882a593Smuzhiyun 	struct mdc_dma *mdma = dev_get_drvdata(dev);
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	return clk_prepare_enable(mdma->clk);
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun 
mdc_dma_probe(struct platform_device * pdev)886*4882a593Smuzhiyun static int mdc_dma_probe(struct platform_device *pdev)
887*4882a593Smuzhiyun {
888*4882a593Smuzhiyun 	struct mdc_dma *mdma;
889*4882a593Smuzhiyun 	struct resource *res;
890*4882a593Smuzhiyun 	unsigned int i;
891*4882a593Smuzhiyun 	u32 val;
892*4882a593Smuzhiyun 	int ret;
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	mdma = devm_kzalloc(&pdev->dev, sizeof(*mdma), GFP_KERNEL);
895*4882a593Smuzhiyun 	if (!mdma)
896*4882a593Smuzhiyun 		return -ENOMEM;
897*4882a593Smuzhiyun 	platform_set_drvdata(pdev, mdma);
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	mdma->soc = of_device_get_match_data(&pdev->dev);
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
902*4882a593Smuzhiyun 	mdma->regs = devm_ioremap_resource(&pdev->dev, res);
903*4882a593Smuzhiyun 	if (IS_ERR(mdma->regs))
904*4882a593Smuzhiyun 		return PTR_ERR(mdma->regs);
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 	mdma->periph_regs = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
907*4882a593Smuzhiyun 							    "img,cr-periph");
908*4882a593Smuzhiyun 	if (IS_ERR(mdma->periph_regs))
909*4882a593Smuzhiyun 		return PTR_ERR(mdma->periph_regs);
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	mdma->clk = devm_clk_get(&pdev->dev, "sys");
912*4882a593Smuzhiyun 	if (IS_ERR(mdma->clk))
913*4882a593Smuzhiyun 		return PTR_ERR(mdma->clk);
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	dma_cap_zero(mdma->dma_dev.cap_mask);
916*4882a593Smuzhiyun 	dma_cap_set(DMA_SLAVE, mdma->dma_dev.cap_mask);
917*4882a593Smuzhiyun 	dma_cap_set(DMA_PRIVATE, mdma->dma_dev.cap_mask);
918*4882a593Smuzhiyun 	dma_cap_set(DMA_CYCLIC, mdma->dma_dev.cap_mask);
919*4882a593Smuzhiyun 	dma_cap_set(DMA_MEMCPY, mdma->dma_dev.cap_mask);
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	val = mdc_readl(mdma, MDC_GLOBAL_CONFIG_A);
922*4882a593Smuzhiyun 	mdma->nr_channels = (val >> MDC_GLOBAL_CONFIG_A_DMA_CONTEXTS_SHIFT) &
923*4882a593Smuzhiyun 		MDC_GLOBAL_CONFIG_A_DMA_CONTEXTS_MASK;
924*4882a593Smuzhiyun 	mdma->nr_threads =
925*4882a593Smuzhiyun 		1 << ((val >> MDC_GLOBAL_CONFIG_A_THREAD_ID_WIDTH_SHIFT) &
926*4882a593Smuzhiyun 		      MDC_GLOBAL_CONFIG_A_THREAD_ID_WIDTH_MASK);
927*4882a593Smuzhiyun 	mdma->bus_width =
928*4882a593Smuzhiyun 		(1 << ((val >> MDC_GLOBAL_CONFIG_A_SYS_DAT_WIDTH_SHIFT) &
929*4882a593Smuzhiyun 		       MDC_GLOBAL_CONFIG_A_SYS_DAT_WIDTH_MASK)) / 8;
930*4882a593Smuzhiyun 	/*
931*4882a593Smuzhiyun 	 * Although transfer sizes of up to MDC_TRANSFER_SIZE_MASK + 1 bytes
932*4882a593Smuzhiyun 	 * are supported, this makes it possible for the value reported in
933*4882a593Smuzhiyun 	 * MDC_ACTIVE_TRANSFER_SIZE to be ambiguous - an active transfer size
934*4882a593Smuzhiyun 	 * of MDC_TRANSFER_SIZE_MASK may indicate either that 0 bytes or
935*4882a593Smuzhiyun 	 * MDC_TRANSFER_SIZE_MASK + 1 bytes are remaining.  To eliminate this
936*4882a593Smuzhiyun 	 * ambiguity, restrict transfer sizes to one bus-width less than the
937*4882a593Smuzhiyun 	 * actual maximum.
938*4882a593Smuzhiyun 	 */
939*4882a593Smuzhiyun 	mdma->max_xfer_size = MDC_TRANSFER_SIZE_MASK + 1 - mdma->bus_width;
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	of_property_read_u32(pdev->dev.of_node, "dma-channels",
942*4882a593Smuzhiyun 			     &mdma->nr_channels);
943*4882a593Smuzhiyun 	ret = of_property_read_u32(pdev->dev.of_node,
944*4882a593Smuzhiyun 				   "img,max-burst-multiplier",
945*4882a593Smuzhiyun 				   &mdma->max_burst_mult);
946*4882a593Smuzhiyun 	if (ret)
947*4882a593Smuzhiyun 		return ret;
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	mdma->dma_dev.dev = &pdev->dev;
950*4882a593Smuzhiyun 	mdma->dma_dev.device_prep_slave_sg = mdc_prep_slave_sg;
951*4882a593Smuzhiyun 	mdma->dma_dev.device_prep_dma_cyclic = mdc_prep_dma_cyclic;
952*4882a593Smuzhiyun 	mdma->dma_dev.device_prep_dma_memcpy = mdc_prep_dma_memcpy;
953*4882a593Smuzhiyun 	mdma->dma_dev.device_alloc_chan_resources = mdc_alloc_chan_resources;
954*4882a593Smuzhiyun 	mdma->dma_dev.device_free_chan_resources = mdc_free_chan_resources;
955*4882a593Smuzhiyun 	mdma->dma_dev.device_tx_status = mdc_tx_status;
956*4882a593Smuzhiyun 	mdma->dma_dev.device_issue_pending = mdc_issue_pending;
957*4882a593Smuzhiyun 	mdma->dma_dev.device_terminate_all = mdc_terminate_all;
958*4882a593Smuzhiyun 	mdma->dma_dev.device_synchronize = mdc_synchronize;
959*4882a593Smuzhiyun 	mdma->dma_dev.device_config = mdc_slave_config;
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	mdma->dma_dev.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
962*4882a593Smuzhiyun 	mdma->dma_dev.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
963*4882a593Smuzhiyun 	for (i = 1; i <= mdma->bus_width; i <<= 1) {
964*4882a593Smuzhiyun 		mdma->dma_dev.src_addr_widths |= BIT(i);
965*4882a593Smuzhiyun 		mdma->dma_dev.dst_addr_widths |= BIT(i);
966*4882a593Smuzhiyun 	}
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	INIT_LIST_HEAD(&mdma->dma_dev.channels);
969*4882a593Smuzhiyun 	for (i = 0; i < mdma->nr_channels; i++) {
970*4882a593Smuzhiyun 		struct mdc_chan *mchan = &mdma->channels[i];
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 		mchan->mdma = mdma;
973*4882a593Smuzhiyun 		mchan->chan_nr = i;
974*4882a593Smuzhiyun 		mchan->irq = platform_get_irq(pdev, i);
975*4882a593Smuzhiyun 		if (mchan->irq < 0)
976*4882a593Smuzhiyun 			return mchan->irq;
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 		ret = devm_request_irq(&pdev->dev, mchan->irq, mdc_chan_irq,
979*4882a593Smuzhiyun 				       IRQ_TYPE_LEVEL_HIGH,
980*4882a593Smuzhiyun 				       dev_name(&pdev->dev), mchan);
981*4882a593Smuzhiyun 		if (ret < 0)
982*4882a593Smuzhiyun 			return ret;
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 		mchan->vc.desc_free = mdc_desc_free;
985*4882a593Smuzhiyun 		vchan_init(&mchan->vc, &mdma->dma_dev);
986*4882a593Smuzhiyun 	}
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 	mdma->desc_pool = dmam_pool_create(dev_name(&pdev->dev), &pdev->dev,
989*4882a593Smuzhiyun 					   sizeof(struct mdc_hw_list_desc),
990*4882a593Smuzhiyun 					   4, 0);
991*4882a593Smuzhiyun 	if (!mdma->desc_pool)
992*4882a593Smuzhiyun 		return -ENOMEM;
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
995*4882a593Smuzhiyun 	if (!pm_runtime_enabled(&pdev->dev)) {
996*4882a593Smuzhiyun 		ret = img_mdc_runtime_resume(&pdev->dev);
997*4882a593Smuzhiyun 		if (ret)
998*4882a593Smuzhiyun 			return ret;
999*4882a593Smuzhiyun 	}
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	ret = dma_async_device_register(&mdma->dma_dev);
1002*4882a593Smuzhiyun 	if (ret)
1003*4882a593Smuzhiyun 		goto suspend;
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	ret = of_dma_controller_register(pdev->dev.of_node, mdc_of_xlate, mdma);
1006*4882a593Smuzhiyun 	if (ret)
1007*4882a593Smuzhiyun 		goto unregister;
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun 	dev_info(&pdev->dev, "MDC with %u channels and %u threads\n",
1010*4882a593Smuzhiyun 		 mdma->nr_channels, mdma->nr_threads);
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	return 0;
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun unregister:
1015*4882a593Smuzhiyun 	dma_async_device_unregister(&mdma->dma_dev);
1016*4882a593Smuzhiyun suspend:
1017*4882a593Smuzhiyun 	if (!pm_runtime_enabled(&pdev->dev))
1018*4882a593Smuzhiyun 		img_mdc_runtime_suspend(&pdev->dev);
1019*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
1020*4882a593Smuzhiyun 	return ret;
1021*4882a593Smuzhiyun }
1022*4882a593Smuzhiyun 
mdc_dma_remove(struct platform_device * pdev)1023*4882a593Smuzhiyun static int mdc_dma_remove(struct platform_device *pdev)
1024*4882a593Smuzhiyun {
1025*4882a593Smuzhiyun 	struct mdc_dma *mdma = platform_get_drvdata(pdev);
1026*4882a593Smuzhiyun 	struct mdc_chan *mchan, *next;
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 	of_dma_controller_free(pdev->dev.of_node);
1029*4882a593Smuzhiyun 	dma_async_device_unregister(&mdma->dma_dev);
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	list_for_each_entry_safe(mchan, next, &mdma->dma_dev.channels,
1032*4882a593Smuzhiyun 				 vc.chan.device_node) {
1033*4882a593Smuzhiyun 		list_del(&mchan->vc.chan.device_node);
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 		devm_free_irq(&pdev->dev, mchan->irq, mchan);
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 		tasklet_kill(&mchan->vc.task);
1038*4882a593Smuzhiyun 	}
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
1041*4882a593Smuzhiyun 	if (!pm_runtime_status_suspended(&pdev->dev))
1042*4882a593Smuzhiyun 		img_mdc_runtime_suspend(&pdev->dev);
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 	return 0;
1045*4882a593Smuzhiyun }
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
img_mdc_suspend_late(struct device * dev)1048*4882a593Smuzhiyun static int img_mdc_suspend_late(struct device *dev)
1049*4882a593Smuzhiyun {
1050*4882a593Smuzhiyun 	struct mdc_dma *mdma = dev_get_drvdata(dev);
1051*4882a593Smuzhiyun 	int i;
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun 	/* Check that all channels are idle */
1054*4882a593Smuzhiyun 	for (i = 0; i < mdma->nr_channels; i++) {
1055*4882a593Smuzhiyun 		struct mdc_chan *mchan = &mdma->channels[i];
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun 		if (unlikely(mchan->desc))
1058*4882a593Smuzhiyun 			return -EBUSY;
1059*4882a593Smuzhiyun 	}
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	return pm_runtime_force_suspend(dev);
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun 
img_mdc_resume_early(struct device * dev)1064*4882a593Smuzhiyun static int img_mdc_resume_early(struct device *dev)
1065*4882a593Smuzhiyun {
1066*4882a593Smuzhiyun 	return pm_runtime_force_resume(dev);
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun static const struct dev_pm_ops img_mdc_pm_ops = {
1071*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(img_mdc_runtime_suspend,
1072*4882a593Smuzhiyun 			   img_mdc_runtime_resume, NULL)
1073*4882a593Smuzhiyun 	SET_LATE_SYSTEM_SLEEP_PM_OPS(img_mdc_suspend_late,
1074*4882a593Smuzhiyun 				     img_mdc_resume_early)
1075*4882a593Smuzhiyun };
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun static struct platform_driver mdc_dma_driver = {
1078*4882a593Smuzhiyun 	.driver = {
1079*4882a593Smuzhiyun 		.name = "img-mdc-dma",
1080*4882a593Smuzhiyun 		.pm = &img_mdc_pm_ops,
1081*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(mdc_dma_of_match),
1082*4882a593Smuzhiyun 	},
1083*4882a593Smuzhiyun 	.probe = mdc_dma_probe,
1084*4882a593Smuzhiyun 	.remove = mdc_dma_remove,
1085*4882a593Smuzhiyun };
1086*4882a593Smuzhiyun module_platform_driver(mdc_dma_driver);
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun MODULE_DESCRIPTION("IMG Multi-threaded DMA Controller (MDC) driver");
1089*4882a593Smuzhiyun MODULE_AUTHOR("Andrew Bresticker <abrestic@chromium.org>");
1090*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1091