1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for the Intel integrated DMA 64-bit
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2015 Intel Corporation
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #ifndef __DMA_IDMA64_H__
9*4882a593Smuzhiyun #define __DMA_IDMA64_H__
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/device.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/spinlock.h>
14*4882a593Smuzhiyun #include <linux/types.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <linux/io-64-nonatomic-lo-hi.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include "virt-dma.h"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun /* Channel registers */
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define IDMA64_CH_SAR 0x00 /* Source Address Register */
23*4882a593Smuzhiyun #define IDMA64_CH_DAR 0x08 /* Destination Address Register */
24*4882a593Smuzhiyun #define IDMA64_CH_LLP 0x10 /* Linked List Pointer */
25*4882a593Smuzhiyun #define IDMA64_CH_CTL_LO 0x18 /* Control Register Low */
26*4882a593Smuzhiyun #define IDMA64_CH_CTL_HI 0x1c /* Control Register High */
27*4882a593Smuzhiyun #define IDMA64_CH_SSTAT 0x20
28*4882a593Smuzhiyun #define IDMA64_CH_DSTAT 0x28
29*4882a593Smuzhiyun #define IDMA64_CH_SSTATAR 0x30
30*4882a593Smuzhiyun #define IDMA64_CH_DSTATAR 0x38
31*4882a593Smuzhiyun #define IDMA64_CH_CFG_LO 0x40 /* Configuration Register Low */
32*4882a593Smuzhiyun #define IDMA64_CH_CFG_HI 0x44 /* Configuration Register High */
33*4882a593Smuzhiyun #define IDMA64_CH_SGR 0x48
34*4882a593Smuzhiyun #define IDMA64_CH_DSR 0x50
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define IDMA64_CH_LENGTH 0x58
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /* Bitfields in CTL_LO */
39*4882a593Smuzhiyun #define IDMA64C_CTLL_INT_EN (1 << 0) /* irqs enabled? */
40*4882a593Smuzhiyun #define IDMA64C_CTLL_DST_WIDTH(x) ((x) << 1) /* bytes per element */
41*4882a593Smuzhiyun #define IDMA64C_CTLL_SRC_WIDTH(x) ((x) << 4)
42*4882a593Smuzhiyun #define IDMA64C_CTLL_DST_INC (0 << 8) /* DAR update/not */
43*4882a593Smuzhiyun #define IDMA64C_CTLL_DST_FIX (1 << 8)
44*4882a593Smuzhiyun #define IDMA64C_CTLL_SRC_INC (0 << 10) /* SAR update/not */
45*4882a593Smuzhiyun #define IDMA64C_CTLL_SRC_FIX (1 << 10)
46*4882a593Smuzhiyun #define IDMA64C_CTLL_DST_MSIZE(x) ((x) << 11) /* burst, #elements */
47*4882a593Smuzhiyun #define IDMA64C_CTLL_SRC_MSIZE(x) ((x) << 14)
48*4882a593Smuzhiyun #define IDMA64C_CTLL_FC_M2P (1 << 20) /* mem-to-periph */
49*4882a593Smuzhiyun #define IDMA64C_CTLL_FC_P2M (2 << 20) /* periph-to-mem */
50*4882a593Smuzhiyun #define IDMA64C_CTLL_LLP_D_EN (1 << 27) /* dest block chain */
51*4882a593Smuzhiyun #define IDMA64C_CTLL_LLP_S_EN (1 << 28) /* src block chain */
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /* Bitfields in CTL_HI */
54*4882a593Smuzhiyun #define IDMA64C_CTLH_BLOCK_TS_MASK ((1 << 17) - 1)
55*4882a593Smuzhiyun #define IDMA64C_CTLH_BLOCK_TS(x) ((x) & IDMA64C_CTLH_BLOCK_TS_MASK)
56*4882a593Smuzhiyun #define IDMA64C_CTLH_DONE (1 << 17)
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /* Bitfields in CFG_LO */
59*4882a593Smuzhiyun #define IDMA64C_CFGL_DST_BURST_ALIGN (1 << 0) /* dst burst align */
60*4882a593Smuzhiyun #define IDMA64C_CFGL_SRC_BURST_ALIGN (1 << 1) /* src burst align */
61*4882a593Smuzhiyun #define IDMA64C_CFGL_CH_SUSP (1 << 8)
62*4882a593Smuzhiyun #define IDMA64C_CFGL_FIFO_EMPTY (1 << 9)
63*4882a593Smuzhiyun #define IDMA64C_CFGL_CH_DRAIN (1 << 10) /* drain FIFO */
64*4882a593Smuzhiyun #define IDMA64C_CFGL_DST_OPT_BL (1 << 20) /* optimize dst burst length */
65*4882a593Smuzhiyun #define IDMA64C_CFGL_SRC_OPT_BL (1 << 21) /* optimize src burst length */
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /* Bitfields in CFG_HI */
68*4882a593Smuzhiyun #define IDMA64C_CFGH_SRC_PER(x) ((x) << 0) /* src peripheral */
69*4882a593Smuzhiyun #define IDMA64C_CFGH_DST_PER(x) ((x) << 4) /* dst peripheral */
70*4882a593Smuzhiyun #define IDMA64C_CFGH_RD_ISSUE_THD(x) ((x) << 8)
71*4882a593Smuzhiyun #define IDMA64C_CFGH_WR_ISSUE_THD(x) ((x) << 18)
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /* Interrupt registers */
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun #define IDMA64_INT_XFER 0x00
76*4882a593Smuzhiyun #define IDMA64_INT_BLOCK 0x08
77*4882a593Smuzhiyun #define IDMA64_INT_SRC_TRAN 0x10
78*4882a593Smuzhiyun #define IDMA64_INT_DST_TRAN 0x18
79*4882a593Smuzhiyun #define IDMA64_INT_ERROR 0x20
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #define IDMA64_RAW(x) (0x2c0 + IDMA64_INT_##x) /* r */
82*4882a593Smuzhiyun #define IDMA64_STATUS(x) (0x2e8 + IDMA64_INT_##x) /* r (raw & mask) */
83*4882a593Smuzhiyun #define IDMA64_MASK(x) (0x310 + IDMA64_INT_##x) /* rw (set = irq enabled) */
84*4882a593Smuzhiyun #define IDMA64_CLEAR(x) (0x338 + IDMA64_INT_##x) /* w (ack, affects "raw") */
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* Common registers */
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define IDMA64_STATUS_INT 0x360 /* r */
89*4882a593Smuzhiyun #define IDMA64_CFG 0x398
90*4882a593Smuzhiyun #define IDMA64_CH_EN 0x3a0
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* Bitfields in CFG */
93*4882a593Smuzhiyun #define IDMA64_CFG_DMA_EN (1 << 0)
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* Hardware descriptor for Linked LIst transfers */
96*4882a593Smuzhiyun struct idma64_lli {
97*4882a593Smuzhiyun u64 sar;
98*4882a593Smuzhiyun u64 dar;
99*4882a593Smuzhiyun u64 llp;
100*4882a593Smuzhiyun u32 ctllo;
101*4882a593Smuzhiyun u32 ctlhi;
102*4882a593Smuzhiyun u32 sstat;
103*4882a593Smuzhiyun u32 dstat;
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun struct idma64_hw_desc {
107*4882a593Smuzhiyun struct idma64_lli *lli;
108*4882a593Smuzhiyun dma_addr_t llp;
109*4882a593Smuzhiyun dma_addr_t phys;
110*4882a593Smuzhiyun unsigned int len;
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun struct idma64_desc {
114*4882a593Smuzhiyun struct virt_dma_desc vdesc;
115*4882a593Smuzhiyun enum dma_transfer_direction direction;
116*4882a593Smuzhiyun struct idma64_hw_desc *hw;
117*4882a593Smuzhiyun unsigned int ndesc;
118*4882a593Smuzhiyun size_t length;
119*4882a593Smuzhiyun enum dma_status status;
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun
to_idma64_desc(struct virt_dma_desc * vdesc)122*4882a593Smuzhiyun static inline struct idma64_desc *to_idma64_desc(struct virt_dma_desc *vdesc)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun return container_of(vdesc, struct idma64_desc, vdesc);
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun struct idma64_chan {
128*4882a593Smuzhiyun struct virt_dma_chan vchan;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun void __iomem *regs;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* hardware configuration */
133*4882a593Smuzhiyun enum dma_transfer_direction direction;
134*4882a593Smuzhiyun unsigned int mask;
135*4882a593Smuzhiyun struct dma_slave_config config;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun void *pool;
138*4882a593Smuzhiyun struct idma64_desc *desc;
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun
to_idma64_chan(struct dma_chan * chan)141*4882a593Smuzhiyun static inline struct idma64_chan *to_idma64_chan(struct dma_chan *chan)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun return container_of(chan, struct idma64_chan, vchan.chan);
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun #define channel_set_bit(idma64, reg, mask) \
147*4882a593Smuzhiyun dma_writel(idma64, reg, ((mask) << 8) | (mask))
148*4882a593Smuzhiyun #define channel_clear_bit(idma64, reg, mask) \
149*4882a593Smuzhiyun dma_writel(idma64, reg, ((mask) << 8) | 0)
150*4882a593Smuzhiyun
idma64c_readl(struct idma64_chan * idma64c,int offset)151*4882a593Smuzhiyun static inline u32 idma64c_readl(struct idma64_chan *idma64c, int offset)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun return readl(idma64c->regs + offset);
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
idma64c_writel(struct idma64_chan * idma64c,int offset,u32 value)156*4882a593Smuzhiyun static inline void idma64c_writel(struct idma64_chan *idma64c, int offset,
157*4882a593Smuzhiyun u32 value)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun writel(value, idma64c->regs + offset);
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun #define channel_readl(idma64c, reg) \
163*4882a593Smuzhiyun idma64c_readl(idma64c, IDMA64_CH_##reg)
164*4882a593Smuzhiyun #define channel_writel(idma64c, reg, value) \
165*4882a593Smuzhiyun idma64c_writel(idma64c, IDMA64_CH_##reg, (value))
166*4882a593Smuzhiyun
idma64c_readq(struct idma64_chan * idma64c,int offset)167*4882a593Smuzhiyun static inline u64 idma64c_readq(struct idma64_chan *idma64c, int offset)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun return lo_hi_readq(idma64c->regs + offset);
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
idma64c_writeq(struct idma64_chan * idma64c,int offset,u64 value)172*4882a593Smuzhiyun static inline void idma64c_writeq(struct idma64_chan *idma64c, int offset,
173*4882a593Smuzhiyun u64 value)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun lo_hi_writeq(value, idma64c->regs + offset);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun #define channel_readq(idma64c, reg) \
179*4882a593Smuzhiyun idma64c_readq(idma64c, IDMA64_CH_##reg)
180*4882a593Smuzhiyun #define channel_writeq(idma64c, reg, value) \
181*4882a593Smuzhiyun idma64c_writeq(idma64c, IDMA64_CH_##reg, (value))
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun struct idma64 {
184*4882a593Smuzhiyun struct dma_device dma;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun void __iomem *regs;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* channels */
189*4882a593Smuzhiyun unsigned short all_chan_mask;
190*4882a593Smuzhiyun struct idma64_chan *chan;
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun
to_idma64(struct dma_device * ddev)193*4882a593Smuzhiyun static inline struct idma64 *to_idma64(struct dma_device *ddev)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun return container_of(ddev, struct idma64, dma);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
idma64_readl(struct idma64 * idma64,int offset)198*4882a593Smuzhiyun static inline u32 idma64_readl(struct idma64 *idma64, int offset)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun return readl(idma64->regs + offset);
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
idma64_writel(struct idma64 * idma64,int offset,u32 value)203*4882a593Smuzhiyun static inline void idma64_writel(struct idma64 *idma64, int offset, u32 value)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun writel(value, idma64->regs + offset);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun #define dma_readl(idma64, reg) \
209*4882a593Smuzhiyun idma64_readl(idma64, IDMA64_##reg)
210*4882a593Smuzhiyun #define dma_writel(idma64, reg, value) \
211*4882a593Smuzhiyun idma64_writel(idma64, IDMA64_##reg, (value))
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /**
214*4882a593Smuzhiyun * struct idma64_chip - representation of iDMA 64-bit controller hardware
215*4882a593Smuzhiyun * @dev: struct device of the DMA controller
216*4882a593Smuzhiyun * @sysdev: struct device of the physical device that does DMA
217*4882a593Smuzhiyun * @irq: irq line
218*4882a593Smuzhiyun * @regs: memory mapped I/O space
219*4882a593Smuzhiyun * @idma64: struct idma64 that is filed by idma64_probe()
220*4882a593Smuzhiyun */
221*4882a593Smuzhiyun struct idma64_chip {
222*4882a593Smuzhiyun struct device *dev;
223*4882a593Smuzhiyun struct device *sysdev;
224*4882a593Smuzhiyun int irq;
225*4882a593Smuzhiyun void __iomem *regs;
226*4882a593Smuzhiyun struct idma64 *idma64;
227*4882a593Smuzhiyun };
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun #endif /* __DMA_IDMA64_H__ */
230