1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * PCI driver for the High Speed UART DMA
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2015 Intel Corporation
6*4882a593Smuzhiyun * Author: Andy Shevchenko <andriy.shevchenko@linux.intel.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Partially based on the bits found in drivers/tty/serial/mfd.c.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/bitops.h>
12*4882a593Smuzhiyun #include <linux/device.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/pci.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include "hsu.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define HSU_PCI_DMASR 0x00
19*4882a593Smuzhiyun #define HSU_PCI_DMAISR 0x04
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define HSU_PCI_CHAN_OFFSET 0x100
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_MFLD_HSU_DMA 0x081e
24*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_MRFLD_HSU_DMA 0x1192
25*4882a593Smuzhiyun
hsu_pci_irq(int irq,void * dev)26*4882a593Smuzhiyun static irqreturn_t hsu_pci_irq(int irq, void *dev)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun struct hsu_dma_chip *chip = dev;
29*4882a593Smuzhiyun u32 dmaisr;
30*4882a593Smuzhiyun u32 status;
31*4882a593Smuzhiyun unsigned short i;
32*4882a593Smuzhiyun int ret = 0;
33*4882a593Smuzhiyun int err;
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun dmaisr = readl(chip->regs + HSU_PCI_DMAISR);
36*4882a593Smuzhiyun for (i = 0; i < chip->hsu->nr_channels; i++) {
37*4882a593Smuzhiyun if (dmaisr & 0x1) {
38*4882a593Smuzhiyun err = hsu_dma_get_status(chip, i, &status);
39*4882a593Smuzhiyun if (err > 0)
40*4882a593Smuzhiyun ret |= 1;
41*4882a593Smuzhiyun else if (err == 0)
42*4882a593Smuzhiyun ret |= hsu_dma_do_irq(chip, i, status);
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun dmaisr >>= 1;
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun return IRQ_RETVAL(ret);
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun
hsu_pci_probe(struct pci_dev * pdev,const struct pci_device_id * id)50*4882a593Smuzhiyun static int hsu_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun struct hsu_dma_chip *chip;
53*4882a593Smuzhiyun int ret;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun ret = pcim_enable_device(pdev);
56*4882a593Smuzhiyun if (ret)
57*4882a593Smuzhiyun return ret;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun ret = pcim_iomap_regions(pdev, BIT(0), pci_name(pdev));
60*4882a593Smuzhiyun if (ret) {
61*4882a593Smuzhiyun dev_err(&pdev->dev, "I/O memory remapping failed\n");
62*4882a593Smuzhiyun return ret;
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun pci_set_master(pdev);
66*4882a593Smuzhiyun pci_try_set_mwi(pdev);
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
69*4882a593Smuzhiyun if (ret)
70*4882a593Smuzhiyun return ret;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
73*4882a593Smuzhiyun if (ret)
74*4882a593Smuzhiyun return ret;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun chip = devm_kzalloc(&pdev->dev, sizeof(*chip), GFP_KERNEL);
77*4882a593Smuzhiyun if (!chip)
78*4882a593Smuzhiyun return -ENOMEM;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun ret = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
81*4882a593Smuzhiyun if (ret < 0)
82*4882a593Smuzhiyun return ret;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun chip->dev = &pdev->dev;
85*4882a593Smuzhiyun chip->regs = pcim_iomap_table(pdev)[0];
86*4882a593Smuzhiyun chip->length = pci_resource_len(pdev, 0);
87*4882a593Smuzhiyun chip->offset = HSU_PCI_CHAN_OFFSET;
88*4882a593Smuzhiyun chip->irq = pci_irq_vector(pdev, 0);
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun ret = hsu_dma_probe(chip);
91*4882a593Smuzhiyun if (ret)
92*4882a593Smuzhiyun return ret;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun ret = request_irq(chip->irq, hsu_pci_irq, 0, "hsu_dma_pci", chip);
95*4882a593Smuzhiyun if (ret)
96*4882a593Smuzhiyun goto err_register_irq;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /*
99*4882a593Smuzhiyun * On Intel Tangier B0 and Anniedale the interrupt line, disregarding
100*4882a593Smuzhiyun * to have different numbers, is shared between HSU DMA and UART IPs.
101*4882a593Smuzhiyun * Thus on such SoCs we are expecting that IRQ handler is called in
102*4882a593Smuzhiyun * UART driver only. Instead of handling the spurious interrupt
103*4882a593Smuzhiyun * from HSU DMA here and waste CPU time and delay HSU UART interrupt
104*4882a593Smuzhiyun * handling, disable the interrupt entirely.
105*4882a593Smuzhiyun */
106*4882a593Smuzhiyun if (pdev->device == PCI_DEVICE_ID_INTEL_MRFLD_HSU_DMA)
107*4882a593Smuzhiyun disable_irq_nosync(chip->irq);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun pci_set_drvdata(pdev, chip);
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun return 0;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun err_register_irq:
114*4882a593Smuzhiyun hsu_dma_remove(chip);
115*4882a593Smuzhiyun return ret;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
hsu_pci_remove(struct pci_dev * pdev)118*4882a593Smuzhiyun static void hsu_pci_remove(struct pci_dev *pdev)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun struct hsu_dma_chip *chip = pci_get_drvdata(pdev);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun free_irq(chip->irq, chip);
123*4882a593Smuzhiyun hsu_dma_remove(chip);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun static const struct pci_device_id hsu_pci_id_table[] = {
127*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_MFLD_HSU_DMA), 0 },
128*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_MRFLD_HSU_DMA), 0 },
129*4882a593Smuzhiyun { }
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, hsu_pci_id_table);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun static struct pci_driver hsu_pci_driver = {
134*4882a593Smuzhiyun .name = "hsu_dma_pci",
135*4882a593Smuzhiyun .id_table = hsu_pci_id_table,
136*4882a593Smuzhiyun .probe = hsu_pci_probe,
137*4882a593Smuzhiyun .remove = hsu_pci_remove,
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun module_pci_driver(hsu_pci_driver);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
143*4882a593Smuzhiyun MODULE_DESCRIPTION("High Speed UART DMA PCI driver");
144*4882a593Smuzhiyun MODULE_AUTHOR("Andy Shevchenko <andriy.shevchenko@linux.intel.com>");
145