1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /* Copyright(c) 2019 HiSilicon Limited. */
3*4882a593Smuzhiyun #include <linux/bitfield.h>
4*4882a593Smuzhiyun #include <linux/dmaengine.h>
5*4882a593Smuzhiyun #include <linux/init.h>
6*4882a593Smuzhiyun #include <linux/iopoll.h>
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/pci.h>
9*4882a593Smuzhiyun #include <linux/spinlock.h>
10*4882a593Smuzhiyun #include "virt-dma.h"
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #define HISI_DMA_SQ_BASE_L 0x0
13*4882a593Smuzhiyun #define HISI_DMA_SQ_BASE_H 0x4
14*4882a593Smuzhiyun #define HISI_DMA_SQ_DEPTH 0x8
15*4882a593Smuzhiyun #define HISI_DMA_SQ_TAIL_PTR 0xc
16*4882a593Smuzhiyun #define HISI_DMA_CQ_BASE_L 0x10
17*4882a593Smuzhiyun #define HISI_DMA_CQ_BASE_H 0x14
18*4882a593Smuzhiyun #define HISI_DMA_CQ_DEPTH 0x18
19*4882a593Smuzhiyun #define HISI_DMA_CQ_HEAD_PTR 0x1c
20*4882a593Smuzhiyun #define HISI_DMA_CTRL0 0x20
21*4882a593Smuzhiyun #define HISI_DMA_CTRL0_QUEUE_EN_S 0
22*4882a593Smuzhiyun #define HISI_DMA_CTRL0_QUEUE_PAUSE_S 4
23*4882a593Smuzhiyun #define HISI_DMA_CTRL1 0x24
24*4882a593Smuzhiyun #define HISI_DMA_CTRL1_QUEUE_RESET_S 0
25*4882a593Smuzhiyun #define HISI_DMA_Q_FSM_STS 0x30
26*4882a593Smuzhiyun #define HISI_DMA_FSM_STS_MASK GENMASK(3, 0)
27*4882a593Smuzhiyun #define HISI_DMA_INT_STS 0x40
28*4882a593Smuzhiyun #define HISI_DMA_INT_STS_MASK GENMASK(12, 0)
29*4882a593Smuzhiyun #define HISI_DMA_INT_MSK 0x44
30*4882a593Smuzhiyun #define HISI_DMA_MODE 0x217c
31*4882a593Smuzhiyun #define HISI_DMA_OFFSET 0x100
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define HISI_DMA_MSI_NUM 32
34*4882a593Smuzhiyun #define HISI_DMA_CHAN_NUM 30
35*4882a593Smuzhiyun #define HISI_DMA_Q_DEPTH_VAL 1024
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define PCI_BAR_2 2
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun enum hisi_dma_mode {
40*4882a593Smuzhiyun EP = 0,
41*4882a593Smuzhiyun RC,
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun enum hisi_dma_chan_status {
45*4882a593Smuzhiyun DISABLE = -1,
46*4882a593Smuzhiyun IDLE = 0,
47*4882a593Smuzhiyun RUN,
48*4882a593Smuzhiyun CPL,
49*4882a593Smuzhiyun PAUSE,
50*4882a593Smuzhiyun HALT,
51*4882a593Smuzhiyun ABORT,
52*4882a593Smuzhiyun WAIT,
53*4882a593Smuzhiyun BUFFCLR,
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun struct hisi_dma_sqe {
57*4882a593Smuzhiyun __le32 dw0;
58*4882a593Smuzhiyun #define OPCODE_MASK GENMASK(3, 0)
59*4882a593Smuzhiyun #define OPCODE_SMALL_PACKAGE 0x1
60*4882a593Smuzhiyun #define OPCODE_M2M 0x4
61*4882a593Smuzhiyun #define LOCAL_IRQ_EN BIT(8)
62*4882a593Smuzhiyun #define ATTR_SRC_MASK GENMASK(14, 12)
63*4882a593Smuzhiyun __le32 dw1;
64*4882a593Smuzhiyun __le32 dw2;
65*4882a593Smuzhiyun #define ATTR_DST_MASK GENMASK(26, 24)
66*4882a593Smuzhiyun __le32 length;
67*4882a593Smuzhiyun __le64 src_addr;
68*4882a593Smuzhiyun __le64 dst_addr;
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun struct hisi_dma_cqe {
72*4882a593Smuzhiyun __le32 rsv0;
73*4882a593Smuzhiyun __le32 rsv1;
74*4882a593Smuzhiyun __le16 sq_head;
75*4882a593Smuzhiyun __le16 rsv2;
76*4882a593Smuzhiyun __le16 rsv3;
77*4882a593Smuzhiyun __le16 w0;
78*4882a593Smuzhiyun #define STATUS_MASK GENMASK(15, 1)
79*4882a593Smuzhiyun #define STATUS_SUCC 0x0
80*4882a593Smuzhiyun #define VALID_BIT BIT(0)
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun struct hisi_dma_desc {
84*4882a593Smuzhiyun struct virt_dma_desc vd;
85*4882a593Smuzhiyun struct hisi_dma_sqe sqe;
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun struct hisi_dma_chan {
89*4882a593Smuzhiyun struct virt_dma_chan vc;
90*4882a593Smuzhiyun struct hisi_dma_dev *hdma_dev;
91*4882a593Smuzhiyun struct hisi_dma_sqe *sq;
92*4882a593Smuzhiyun struct hisi_dma_cqe *cq;
93*4882a593Smuzhiyun dma_addr_t sq_dma;
94*4882a593Smuzhiyun dma_addr_t cq_dma;
95*4882a593Smuzhiyun u32 sq_tail;
96*4882a593Smuzhiyun u32 cq_head;
97*4882a593Smuzhiyun u32 qp_num;
98*4882a593Smuzhiyun enum hisi_dma_chan_status status;
99*4882a593Smuzhiyun struct hisi_dma_desc *desc;
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun struct hisi_dma_dev {
103*4882a593Smuzhiyun struct pci_dev *pdev;
104*4882a593Smuzhiyun void __iomem *base;
105*4882a593Smuzhiyun struct dma_device dma_dev;
106*4882a593Smuzhiyun u32 chan_num;
107*4882a593Smuzhiyun u32 chan_depth;
108*4882a593Smuzhiyun struct hisi_dma_chan chan[];
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun
to_hisi_dma_chan(struct dma_chan * c)111*4882a593Smuzhiyun static inline struct hisi_dma_chan *to_hisi_dma_chan(struct dma_chan *c)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun return container_of(c, struct hisi_dma_chan, vc.chan);
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
to_hisi_dma_desc(struct virt_dma_desc * vd)116*4882a593Smuzhiyun static inline struct hisi_dma_desc *to_hisi_dma_desc(struct virt_dma_desc *vd)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun return container_of(vd, struct hisi_dma_desc, vd);
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
hisi_dma_chan_write(void __iomem * base,u32 reg,u32 index,u32 val)121*4882a593Smuzhiyun static inline void hisi_dma_chan_write(void __iomem *base, u32 reg, u32 index,
122*4882a593Smuzhiyun u32 val)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun writel_relaxed(val, base + reg + index * HISI_DMA_OFFSET);
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
hisi_dma_update_bit(void __iomem * addr,u32 pos,bool val)127*4882a593Smuzhiyun static inline void hisi_dma_update_bit(void __iomem *addr, u32 pos, bool val)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun u32 tmp;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun tmp = readl_relaxed(addr);
132*4882a593Smuzhiyun tmp = val ? tmp | BIT(pos) : tmp & ~BIT(pos);
133*4882a593Smuzhiyun writel_relaxed(tmp, addr);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
hisi_dma_free_irq_vectors(void * data)136*4882a593Smuzhiyun static void hisi_dma_free_irq_vectors(void *data)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun pci_free_irq_vectors(data);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
hisi_dma_pause_dma(struct hisi_dma_dev * hdma_dev,u32 index,bool pause)141*4882a593Smuzhiyun static void hisi_dma_pause_dma(struct hisi_dma_dev *hdma_dev, u32 index,
142*4882a593Smuzhiyun bool pause)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun void __iomem *addr = hdma_dev->base + HISI_DMA_CTRL0 + index *
145*4882a593Smuzhiyun HISI_DMA_OFFSET;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun hisi_dma_update_bit(addr, HISI_DMA_CTRL0_QUEUE_PAUSE_S, pause);
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
hisi_dma_enable_dma(struct hisi_dma_dev * hdma_dev,u32 index,bool enable)150*4882a593Smuzhiyun static void hisi_dma_enable_dma(struct hisi_dma_dev *hdma_dev, u32 index,
151*4882a593Smuzhiyun bool enable)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun void __iomem *addr = hdma_dev->base + HISI_DMA_CTRL0 + index *
154*4882a593Smuzhiyun HISI_DMA_OFFSET;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun hisi_dma_update_bit(addr, HISI_DMA_CTRL0_QUEUE_EN_S, enable);
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
hisi_dma_mask_irq(struct hisi_dma_dev * hdma_dev,u32 qp_index)159*4882a593Smuzhiyun static void hisi_dma_mask_irq(struct hisi_dma_dev *hdma_dev, u32 qp_index)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun hisi_dma_chan_write(hdma_dev->base, HISI_DMA_INT_MSK, qp_index,
162*4882a593Smuzhiyun HISI_DMA_INT_STS_MASK);
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
hisi_dma_unmask_irq(struct hisi_dma_dev * hdma_dev,u32 qp_index)165*4882a593Smuzhiyun static void hisi_dma_unmask_irq(struct hisi_dma_dev *hdma_dev, u32 qp_index)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun void __iomem *base = hdma_dev->base;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun hisi_dma_chan_write(base, HISI_DMA_INT_STS, qp_index,
170*4882a593Smuzhiyun HISI_DMA_INT_STS_MASK);
171*4882a593Smuzhiyun hisi_dma_chan_write(base, HISI_DMA_INT_MSK, qp_index, 0);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
hisi_dma_do_reset(struct hisi_dma_dev * hdma_dev,u32 index)174*4882a593Smuzhiyun static void hisi_dma_do_reset(struct hisi_dma_dev *hdma_dev, u32 index)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun void __iomem *addr = hdma_dev->base + HISI_DMA_CTRL1 + index *
177*4882a593Smuzhiyun HISI_DMA_OFFSET;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun hisi_dma_update_bit(addr, HISI_DMA_CTRL1_QUEUE_RESET_S, 1);
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
hisi_dma_reset_qp_point(struct hisi_dma_dev * hdma_dev,u32 index)182*4882a593Smuzhiyun static void hisi_dma_reset_qp_point(struct hisi_dma_dev *hdma_dev, u32 index)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun hisi_dma_chan_write(hdma_dev->base, HISI_DMA_SQ_TAIL_PTR, index, 0);
185*4882a593Smuzhiyun hisi_dma_chan_write(hdma_dev->base, HISI_DMA_CQ_HEAD_PTR, index, 0);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
hisi_dma_reset_or_disable_hw_chan(struct hisi_dma_chan * chan,bool disable)188*4882a593Smuzhiyun static void hisi_dma_reset_or_disable_hw_chan(struct hisi_dma_chan *chan,
189*4882a593Smuzhiyun bool disable)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun struct hisi_dma_dev *hdma_dev = chan->hdma_dev;
192*4882a593Smuzhiyun u32 index = chan->qp_num, tmp;
193*4882a593Smuzhiyun int ret;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun hisi_dma_pause_dma(hdma_dev, index, true);
196*4882a593Smuzhiyun hisi_dma_enable_dma(hdma_dev, index, false);
197*4882a593Smuzhiyun hisi_dma_mask_irq(hdma_dev, index);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun ret = readl_relaxed_poll_timeout(hdma_dev->base +
200*4882a593Smuzhiyun HISI_DMA_Q_FSM_STS + index * HISI_DMA_OFFSET, tmp,
201*4882a593Smuzhiyun FIELD_GET(HISI_DMA_FSM_STS_MASK, tmp) != RUN, 10, 1000);
202*4882a593Smuzhiyun if (ret) {
203*4882a593Smuzhiyun dev_err(&hdma_dev->pdev->dev, "disable channel timeout!\n");
204*4882a593Smuzhiyun WARN_ON(1);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun hisi_dma_do_reset(hdma_dev, index);
208*4882a593Smuzhiyun hisi_dma_reset_qp_point(hdma_dev, index);
209*4882a593Smuzhiyun hisi_dma_pause_dma(hdma_dev, index, false);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun if (!disable) {
212*4882a593Smuzhiyun hisi_dma_enable_dma(hdma_dev, index, true);
213*4882a593Smuzhiyun hisi_dma_unmask_irq(hdma_dev, index);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun ret = readl_relaxed_poll_timeout(hdma_dev->base +
217*4882a593Smuzhiyun HISI_DMA_Q_FSM_STS + index * HISI_DMA_OFFSET, tmp,
218*4882a593Smuzhiyun FIELD_GET(HISI_DMA_FSM_STS_MASK, tmp) == IDLE, 10, 1000);
219*4882a593Smuzhiyun if (ret) {
220*4882a593Smuzhiyun dev_err(&hdma_dev->pdev->dev, "reset channel timeout!\n");
221*4882a593Smuzhiyun WARN_ON(1);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
hisi_dma_free_chan_resources(struct dma_chan * c)225*4882a593Smuzhiyun static void hisi_dma_free_chan_resources(struct dma_chan *c)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun struct hisi_dma_chan *chan = to_hisi_dma_chan(c);
228*4882a593Smuzhiyun struct hisi_dma_dev *hdma_dev = chan->hdma_dev;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun hisi_dma_reset_or_disable_hw_chan(chan, false);
231*4882a593Smuzhiyun vchan_free_chan_resources(&chan->vc);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun memset(chan->sq, 0, sizeof(struct hisi_dma_sqe) * hdma_dev->chan_depth);
234*4882a593Smuzhiyun memset(chan->cq, 0, sizeof(struct hisi_dma_cqe) * hdma_dev->chan_depth);
235*4882a593Smuzhiyun chan->sq_tail = 0;
236*4882a593Smuzhiyun chan->cq_head = 0;
237*4882a593Smuzhiyun chan->status = DISABLE;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
hisi_dma_desc_free(struct virt_dma_desc * vd)240*4882a593Smuzhiyun static void hisi_dma_desc_free(struct virt_dma_desc *vd)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun kfree(to_hisi_dma_desc(vd));
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
hisi_dma_prep_dma_memcpy(struct dma_chan * c,dma_addr_t dst,dma_addr_t src,size_t len,unsigned long flags)246*4882a593Smuzhiyun hisi_dma_prep_dma_memcpy(struct dma_chan *c, dma_addr_t dst, dma_addr_t src,
247*4882a593Smuzhiyun size_t len, unsigned long flags)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun struct hisi_dma_chan *chan = to_hisi_dma_chan(c);
250*4882a593Smuzhiyun struct hisi_dma_desc *desc;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun desc = kzalloc(sizeof(*desc), GFP_NOWAIT);
253*4882a593Smuzhiyun if (!desc)
254*4882a593Smuzhiyun return NULL;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun desc->sqe.length = cpu_to_le32(len);
257*4882a593Smuzhiyun desc->sqe.src_addr = cpu_to_le64(src);
258*4882a593Smuzhiyun desc->sqe.dst_addr = cpu_to_le64(dst);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun return vchan_tx_prep(&chan->vc, &desc->vd, flags);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun static enum dma_status
hisi_dma_tx_status(struct dma_chan * c,dma_cookie_t cookie,struct dma_tx_state * txstate)264*4882a593Smuzhiyun hisi_dma_tx_status(struct dma_chan *c, dma_cookie_t cookie,
265*4882a593Smuzhiyun struct dma_tx_state *txstate)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun return dma_cookie_status(c, cookie, txstate);
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
hisi_dma_start_transfer(struct hisi_dma_chan * chan)270*4882a593Smuzhiyun static void hisi_dma_start_transfer(struct hisi_dma_chan *chan)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun struct hisi_dma_sqe *sqe = chan->sq + chan->sq_tail;
273*4882a593Smuzhiyun struct hisi_dma_dev *hdma_dev = chan->hdma_dev;
274*4882a593Smuzhiyun struct hisi_dma_desc *desc;
275*4882a593Smuzhiyun struct virt_dma_desc *vd;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun vd = vchan_next_desc(&chan->vc);
278*4882a593Smuzhiyun if (!vd) {
279*4882a593Smuzhiyun chan->desc = NULL;
280*4882a593Smuzhiyun return;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun list_del(&vd->node);
283*4882a593Smuzhiyun desc = to_hisi_dma_desc(vd);
284*4882a593Smuzhiyun chan->desc = desc;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun memcpy(sqe, &desc->sqe, sizeof(struct hisi_dma_sqe));
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /* update other field in sqe */
289*4882a593Smuzhiyun sqe->dw0 = cpu_to_le32(FIELD_PREP(OPCODE_MASK, OPCODE_M2M));
290*4882a593Smuzhiyun sqe->dw0 |= cpu_to_le32(LOCAL_IRQ_EN);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /* make sure data has been updated in sqe */
293*4882a593Smuzhiyun wmb();
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /* update sq tail, point to new sqe position */
296*4882a593Smuzhiyun chan->sq_tail = (chan->sq_tail + 1) % hdma_dev->chan_depth;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun /* update sq_tail to trigger a new task */
299*4882a593Smuzhiyun hisi_dma_chan_write(hdma_dev->base, HISI_DMA_SQ_TAIL_PTR, chan->qp_num,
300*4882a593Smuzhiyun chan->sq_tail);
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
hisi_dma_issue_pending(struct dma_chan * c)303*4882a593Smuzhiyun static void hisi_dma_issue_pending(struct dma_chan *c)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun struct hisi_dma_chan *chan = to_hisi_dma_chan(c);
306*4882a593Smuzhiyun unsigned long flags;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun spin_lock_irqsave(&chan->vc.lock, flags);
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun if (vchan_issue_pending(&chan->vc) && !chan->desc)
311*4882a593Smuzhiyun hisi_dma_start_transfer(chan);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun spin_unlock_irqrestore(&chan->vc.lock, flags);
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
hisi_dma_terminate_all(struct dma_chan * c)316*4882a593Smuzhiyun static int hisi_dma_terminate_all(struct dma_chan *c)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun struct hisi_dma_chan *chan = to_hisi_dma_chan(c);
319*4882a593Smuzhiyun unsigned long flags;
320*4882a593Smuzhiyun LIST_HEAD(head);
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun spin_lock_irqsave(&chan->vc.lock, flags);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun hisi_dma_pause_dma(chan->hdma_dev, chan->qp_num, true);
325*4882a593Smuzhiyun if (chan->desc) {
326*4882a593Smuzhiyun vchan_terminate_vdesc(&chan->desc->vd);
327*4882a593Smuzhiyun chan->desc = NULL;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun vchan_get_all_descriptors(&chan->vc, &head);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun spin_unlock_irqrestore(&chan->vc.lock, flags);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun vchan_dma_desc_free_list(&chan->vc, &head);
335*4882a593Smuzhiyun hisi_dma_pause_dma(chan->hdma_dev, chan->qp_num, false);
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun return 0;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
hisi_dma_synchronize(struct dma_chan * c)340*4882a593Smuzhiyun static void hisi_dma_synchronize(struct dma_chan *c)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun struct hisi_dma_chan *chan = to_hisi_dma_chan(c);
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun vchan_synchronize(&chan->vc);
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
hisi_dma_alloc_qps_mem(struct hisi_dma_dev * hdma_dev)347*4882a593Smuzhiyun static int hisi_dma_alloc_qps_mem(struct hisi_dma_dev *hdma_dev)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun size_t sq_size = sizeof(struct hisi_dma_sqe) * hdma_dev->chan_depth;
350*4882a593Smuzhiyun size_t cq_size = sizeof(struct hisi_dma_cqe) * hdma_dev->chan_depth;
351*4882a593Smuzhiyun struct device *dev = &hdma_dev->pdev->dev;
352*4882a593Smuzhiyun struct hisi_dma_chan *chan;
353*4882a593Smuzhiyun int i;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun for (i = 0; i < hdma_dev->chan_num; i++) {
356*4882a593Smuzhiyun chan = &hdma_dev->chan[i];
357*4882a593Smuzhiyun chan->sq = dmam_alloc_coherent(dev, sq_size, &chan->sq_dma,
358*4882a593Smuzhiyun GFP_KERNEL);
359*4882a593Smuzhiyun if (!chan->sq)
360*4882a593Smuzhiyun return -ENOMEM;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun chan->cq = dmam_alloc_coherent(dev, cq_size, &chan->cq_dma,
363*4882a593Smuzhiyun GFP_KERNEL);
364*4882a593Smuzhiyun if (!chan->cq)
365*4882a593Smuzhiyun return -ENOMEM;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun return 0;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
hisi_dma_init_hw_qp(struct hisi_dma_dev * hdma_dev,u32 index)371*4882a593Smuzhiyun static void hisi_dma_init_hw_qp(struct hisi_dma_dev *hdma_dev, u32 index)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun struct hisi_dma_chan *chan = &hdma_dev->chan[index];
374*4882a593Smuzhiyun u32 hw_depth = hdma_dev->chan_depth - 1;
375*4882a593Smuzhiyun void __iomem *base = hdma_dev->base;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun /* set sq, cq base */
378*4882a593Smuzhiyun hisi_dma_chan_write(base, HISI_DMA_SQ_BASE_L, index,
379*4882a593Smuzhiyun lower_32_bits(chan->sq_dma));
380*4882a593Smuzhiyun hisi_dma_chan_write(base, HISI_DMA_SQ_BASE_H, index,
381*4882a593Smuzhiyun upper_32_bits(chan->sq_dma));
382*4882a593Smuzhiyun hisi_dma_chan_write(base, HISI_DMA_CQ_BASE_L, index,
383*4882a593Smuzhiyun lower_32_bits(chan->cq_dma));
384*4882a593Smuzhiyun hisi_dma_chan_write(base, HISI_DMA_CQ_BASE_H, index,
385*4882a593Smuzhiyun upper_32_bits(chan->cq_dma));
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun /* set sq, cq depth */
388*4882a593Smuzhiyun hisi_dma_chan_write(base, HISI_DMA_SQ_DEPTH, index, hw_depth);
389*4882a593Smuzhiyun hisi_dma_chan_write(base, HISI_DMA_CQ_DEPTH, index, hw_depth);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun /* init sq tail and cq head */
392*4882a593Smuzhiyun hisi_dma_chan_write(base, HISI_DMA_SQ_TAIL_PTR, index, 0);
393*4882a593Smuzhiyun hisi_dma_chan_write(base, HISI_DMA_CQ_HEAD_PTR, index, 0);
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
hisi_dma_enable_qp(struct hisi_dma_dev * hdma_dev,u32 qp_index)396*4882a593Smuzhiyun static void hisi_dma_enable_qp(struct hisi_dma_dev *hdma_dev, u32 qp_index)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun hisi_dma_init_hw_qp(hdma_dev, qp_index);
399*4882a593Smuzhiyun hisi_dma_unmask_irq(hdma_dev, qp_index);
400*4882a593Smuzhiyun hisi_dma_enable_dma(hdma_dev, qp_index, true);
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
hisi_dma_disable_qp(struct hisi_dma_dev * hdma_dev,u32 qp_index)403*4882a593Smuzhiyun static void hisi_dma_disable_qp(struct hisi_dma_dev *hdma_dev, u32 qp_index)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun hisi_dma_reset_or_disable_hw_chan(&hdma_dev->chan[qp_index], true);
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
hisi_dma_enable_qps(struct hisi_dma_dev * hdma_dev)408*4882a593Smuzhiyun static void hisi_dma_enable_qps(struct hisi_dma_dev *hdma_dev)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun int i;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun for (i = 0; i < hdma_dev->chan_num; i++) {
413*4882a593Smuzhiyun hdma_dev->chan[i].qp_num = i;
414*4882a593Smuzhiyun hdma_dev->chan[i].hdma_dev = hdma_dev;
415*4882a593Smuzhiyun hdma_dev->chan[i].vc.desc_free = hisi_dma_desc_free;
416*4882a593Smuzhiyun vchan_init(&hdma_dev->chan[i].vc, &hdma_dev->dma_dev);
417*4882a593Smuzhiyun hisi_dma_enable_qp(hdma_dev, i);
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
hisi_dma_disable_qps(struct hisi_dma_dev * hdma_dev)421*4882a593Smuzhiyun static void hisi_dma_disable_qps(struct hisi_dma_dev *hdma_dev)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun int i;
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun for (i = 0; i < hdma_dev->chan_num; i++) {
426*4882a593Smuzhiyun hisi_dma_disable_qp(hdma_dev, i);
427*4882a593Smuzhiyun tasklet_kill(&hdma_dev->chan[i].vc.task);
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
hisi_dma_irq(int irq,void * data)431*4882a593Smuzhiyun static irqreturn_t hisi_dma_irq(int irq, void *data)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun struct hisi_dma_chan *chan = data;
434*4882a593Smuzhiyun struct hisi_dma_dev *hdma_dev = chan->hdma_dev;
435*4882a593Smuzhiyun struct hisi_dma_desc *desc;
436*4882a593Smuzhiyun struct hisi_dma_cqe *cqe;
437*4882a593Smuzhiyun unsigned long flags;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun spin_lock_irqsave(&chan->vc.lock, flags);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun desc = chan->desc;
442*4882a593Smuzhiyun cqe = chan->cq + chan->cq_head;
443*4882a593Smuzhiyun if (desc) {
444*4882a593Smuzhiyun chan->cq_head = (chan->cq_head + 1) % hdma_dev->chan_depth;
445*4882a593Smuzhiyun hisi_dma_chan_write(hdma_dev->base, HISI_DMA_CQ_HEAD_PTR,
446*4882a593Smuzhiyun chan->qp_num, chan->cq_head);
447*4882a593Smuzhiyun if (FIELD_GET(STATUS_MASK, cqe->w0) == STATUS_SUCC) {
448*4882a593Smuzhiyun vchan_cookie_complete(&desc->vd);
449*4882a593Smuzhiyun hisi_dma_start_transfer(chan);
450*4882a593Smuzhiyun } else {
451*4882a593Smuzhiyun dev_err(&hdma_dev->pdev->dev, "task error!\n");
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun spin_unlock_irqrestore(&chan->vc.lock, flags);
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun return IRQ_HANDLED;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
hisi_dma_request_qps_irq(struct hisi_dma_dev * hdma_dev)460*4882a593Smuzhiyun static int hisi_dma_request_qps_irq(struct hisi_dma_dev *hdma_dev)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun struct pci_dev *pdev = hdma_dev->pdev;
463*4882a593Smuzhiyun int i, ret;
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun for (i = 0; i < hdma_dev->chan_num; i++) {
466*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, pci_irq_vector(pdev, i),
467*4882a593Smuzhiyun hisi_dma_irq, IRQF_SHARED, "hisi_dma",
468*4882a593Smuzhiyun &hdma_dev->chan[i]);
469*4882a593Smuzhiyun if (ret)
470*4882a593Smuzhiyun return ret;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun return 0;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun /* This function enables all hw channels in a device */
hisi_dma_enable_hw_channels(struct hisi_dma_dev * hdma_dev)477*4882a593Smuzhiyun static int hisi_dma_enable_hw_channels(struct hisi_dma_dev *hdma_dev)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun int ret;
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun ret = hisi_dma_alloc_qps_mem(hdma_dev);
482*4882a593Smuzhiyun if (ret) {
483*4882a593Smuzhiyun dev_err(&hdma_dev->pdev->dev, "fail to allocate qp memory!\n");
484*4882a593Smuzhiyun return ret;
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun ret = hisi_dma_request_qps_irq(hdma_dev);
488*4882a593Smuzhiyun if (ret) {
489*4882a593Smuzhiyun dev_err(&hdma_dev->pdev->dev, "fail to request qp irq!\n");
490*4882a593Smuzhiyun return ret;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun hisi_dma_enable_qps(hdma_dev);
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun return 0;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
hisi_dma_disable_hw_channels(void * data)498*4882a593Smuzhiyun static void hisi_dma_disable_hw_channels(void *data)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun hisi_dma_disable_qps(data);
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
hisi_dma_set_mode(struct hisi_dma_dev * hdma_dev,enum hisi_dma_mode mode)503*4882a593Smuzhiyun static void hisi_dma_set_mode(struct hisi_dma_dev *hdma_dev,
504*4882a593Smuzhiyun enum hisi_dma_mode mode)
505*4882a593Smuzhiyun {
506*4882a593Smuzhiyun writel_relaxed(mode == RC ? 1 : 0, hdma_dev->base + HISI_DMA_MODE);
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun
hisi_dma_probe(struct pci_dev * pdev,const struct pci_device_id * id)509*4882a593Smuzhiyun static int hisi_dma_probe(struct pci_dev *pdev, const struct pci_device_id *id)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun struct device *dev = &pdev->dev;
512*4882a593Smuzhiyun struct hisi_dma_dev *hdma_dev;
513*4882a593Smuzhiyun struct dma_device *dma_dev;
514*4882a593Smuzhiyun int ret;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun ret = pcim_enable_device(pdev);
517*4882a593Smuzhiyun if (ret) {
518*4882a593Smuzhiyun dev_err(dev, "failed to enable device mem!\n");
519*4882a593Smuzhiyun return ret;
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun ret = pcim_iomap_regions(pdev, 1 << PCI_BAR_2, pci_name(pdev));
523*4882a593Smuzhiyun if (ret) {
524*4882a593Smuzhiyun dev_err(dev, "failed to remap I/O region!\n");
525*4882a593Smuzhiyun return ret;
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
529*4882a593Smuzhiyun if (ret)
530*4882a593Smuzhiyun return ret;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
533*4882a593Smuzhiyun if (ret)
534*4882a593Smuzhiyun return ret;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun hdma_dev = devm_kzalloc(dev, struct_size(hdma_dev, chan, HISI_DMA_CHAN_NUM), GFP_KERNEL);
537*4882a593Smuzhiyun if (!hdma_dev)
538*4882a593Smuzhiyun return -EINVAL;
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun hdma_dev->base = pcim_iomap_table(pdev)[PCI_BAR_2];
541*4882a593Smuzhiyun hdma_dev->pdev = pdev;
542*4882a593Smuzhiyun hdma_dev->chan_num = HISI_DMA_CHAN_NUM;
543*4882a593Smuzhiyun hdma_dev->chan_depth = HISI_DMA_Q_DEPTH_VAL;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun pci_set_drvdata(pdev, hdma_dev);
546*4882a593Smuzhiyun pci_set_master(pdev);
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun ret = pci_alloc_irq_vectors(pdev, HISI_DMA_MSI_NUM, HISI_DMA_MSI_NUM,
549*4882a593Smuzhiyun PCI_IRQ_MSI);
550*4882a593Smuzhiyun if (ret < 0) {
551*4882a593Smuzhiyun dev_err(dev, "Failed to allocate MSI vectors!\n");
552*4882a593Smuzhiyun return ret;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun ret = devm_add_action_or_reset(dev, hisi_dma_free_irq_vectors, pdev);
556*4882a593Smuzhiyun if (ret)
557*4882a593Smuzhiyun return ret;
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun dma_dev = &hdma_dev->dma_dev;
560*4882a593Smuzhiyun dma_cap_set(DMA_MEMCPY, dma_dev->cap_mask);
561*4882a593Smuzhiyun dma_dev->device_free_chan_resources = hisi_dma_free_chan_resources;
562*4882a593Smuzhiyun dma_dev->device_prep_dma_memcpy = hisi_dma_prep_dma_memcpy;
563*4882a593Smuzhiyun dma_dev->device_tx_status = hisi_dma_tx_status;
564*4882a593Smuzhiyun dma_dev->device_issue_pending = hisi_dma_issue_pending;
565*4882a593Smuzhiyun dma_dev->device_terminate_all = hisi_dma_terminate_all;
566*4882a593Smuzhiyun dma_dev->device_synchronize = hisi_dma_synchronize;
567*4882a593Smuzhiyun dma_dev->directions = BIT(DMA_MEM_TO_MEM);
568*4882a593Smuzhiyun dma_dev->dev = dev;
569*4882a593Smuzhiyun INIT_LIST_HEAD(&dma_dev->channels);
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun hisi_dma_set_mode(hdma_dev, RC);
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun ret = hisi_dma_enable_hw_channels(hdma_dev);
574*4882a593Smuzhiyun if (ret < 0) {
575*4882a593Smuzhiyun dev_err(dev, "failed to enable hw channel!\n");
576*4882a593Smuzhiyun return ret;
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun ret = devm_add_action_or_reset(dev, hisi_dma_disable_hw_channels,
580*4882a593Smuzhiyun hdma_dev);
581*4882a593Smuzhiyun if (ret)
582*4882a593Smuzhiyun return ret;
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun ret = dmaenginem_async_device_register(dma_dev);
585*4882a593Smuzhiyun if (ret < 0)
586*4882a593Smuzhiyun dev_err(dev, "failed to register device!\n");
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun return ret;
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun static const struct pci_device_id hisi_dma_pci_tbl[] = {
592*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, 0xa122) },
593*4882a593Smuzhiyun { 0, }
594*4882a593Smuzhiyun };
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun static struct pci_driver hisi_dma_pci_driver = {
597*4882a593Smuzhiyun .name = "hisi_dma",
598*4882a593Smuzhiyun .id_table = hisi_dma_pci_tbl,
599*4882a593Smuzhiyun .probe = hisi_dma_probe,
600*4882a593Smuzhiyun };
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun module_pci_driver(hisi_dma_pci_driver);
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun MODULE_AUTHOR("Zhou Wang <wangzhou1@hisilicon.com>");
605*4882a593Smuzhiyun MODULE_AUTHOR("Zhenfa Qiu <qiuzhenfa@hisilicon.com>");
606*4882a593Smuzhiyun MODULE_DESCRIPTION("HiSilicon Kunpeng DMA controller driver");
607*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
608*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, hisi_dma_pci_tbl);
609