1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // Copyright 2014-2015 Freescale
3*4882a593Smuzhiyun // Copyright 2018 NXP
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun /*
6*4882a593Smuzhiyun * Driver for NXP Layerscape Queue Direct Memory Access Controller
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Author:
9*4882a593Smuzhiyun * Wen He <wen.he_1@nxp.com>
10*4882a593Smuzhiyun * Jiaheng Fan <jiaheng.fan@nxp.com>
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/of_irq.h>
17*4882a593Smuzhiyun #include <linux/of_platform.h>
18*4882a593Smuzhiyun #include <linux/of_dma.h>
19*4882a593Smuzhiyun #include <linux/dma-mapping.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include "virt-dma.h"
22*4882a593Smuzhiyun #include "fsldma.h"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /* Register related definition */
25*4882a593Smuzhiyun #define FSL_QDMA_DMR 0x0
26*4882a593Smuzhiyun #define FSL_QDMA_DSR 0x4
27*4882a593Smuzhiyun #define FSL_QDMA_DEIER 0xe00
28*4882a593Smuzhiyun #define FSL_QDMA_DEDR 0xe04
29*4882a593Smuzhiyun #define FSL_QDMA_DECFDW0R 0xe10
30*4882a593Smuzhiyun #define FSL_QDMA_DECFDW1R 0xe14
31*4882a593Smuzhiyun #define FSL_QDMA_DECFDW2R 0xe18
32*4882a593Smuzhiyun #define FSL_QDMA_DECFDW3R 0xe1c
33*4882a593Smuzhiyun #define FSL_QDMA_DECFQIDR 0xe30
34*4882a593Smuzhiyun #define FSL_QDMA_DECBR 0xe34
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define FSL_QDMA_BCQMR(x) (0xc0 + 0x100 * (x))
37*4882a593Smuzhiyun #define FSL_QDMA_BCQSR(x) (0xc4 + 0x100 * (x))
38*4882a593Smuzhiyun #define FSL_QDMA_BCQEDPA_SADDR(x) (0xc8 + 0x100 * (x))
39*4882a593Smuzhiyun #define FSL_QDMA_BCQDPA_SADDR(x) (0xcc + 0x100 * (x))
40*4882a593Smuzhiyun #define FSL_QDMA_BCQEEPA_SADDR(x) (0xd0 + 0x100 * (x))
41*4882a593Smuzhiyun #define FSL_QDMA_BCQEPA_SADDR(x) (0xd4 + 0x100 * (x))
42*4882a593Smuzhiyun #define FSL_QDMA_BCQIER(x) (0xe0 + 0x100 * (x))
43*4882a593Smuzhiyun #define FSL_QDMA_BCQIDR(x) (0xe4 + 0x100 * (x))
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define FSL_QDMA_SQDPAR 0x80c
46*4882a593Smuzhiyun #define FSL_QDMA_SQEPAR 0x814
47*4882a593Smuzhiyun #define FSL_QDMA_BSQMR 0x800
48*4882a593Smuzhiyun #define FSL_QDMA_BSQSR 0x804
49*4882a593Smuzhiyun #define FSL_QDMA_BSQICR 0x828
50*4882a593Smuzhiyun #define FSL_QDMA_CQMR 0xa00
51*4882a593Smuzhiyun #define FSL_QDMA_CQDSCR1 0xa08
52*4882a593Smuzhiyun #define FSL_QDMA_CQDSCR2 0xa0c
53*4882a593Smuzhiyun #define FSL_QDMA_CQIER 0xa10
54*4882a593Smuzhiyun #define FSL_QDMA_CQEDR 0xa14
55*4882a593Smuzhiyun #define FSL_QDMA_SQCCMR 0xa20
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* Registers for bit and genmask */
58*4882a593Smuzhiyun #define FSL_QDMA_CQIDR_SQT BIT(15)
59*4882a593Smuzhiyun #define QDMA_CCDF_FORMAT BIT(29)
60*4882a593Smuzhiyun #define QDMA_CCDF_SER BIT(30)
61*4882a593Smuzhiyun #define QDMA_SG_FIN BIT(30)
62*4882a593Smuzhiyun #define QDMA_SG_LEN_MASK GENMASK(29, 0)
63*4882a593Smuzhiyun #define QDMA_CCDF_MASK GENMASK(28, 20)
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #define FSL_QDMA_DEDR_CLEAR GENMASK(31, 0)
66*4882a593Smuzhiyun #define FSL_QDMA_BCQIDR_CLEAR GENMASK(31, 0)
67*4882a593Smuzhiyun #define FSL_QDMA_DEIER_CLEAR GENMASK(31, 0)
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define FSL_QDMA_BCQIER_CQTIE BIT(15)
70*4882a593Smuzhiyun #define FSL_QDMA_BCQIER_CQPEIE BIT(23)
71*4882a593Smuzhiyun #define FSL_QDMA_BSQICR_ICEN BIT(31)
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #define FSL_QDMA_BSQICR_ICST(x) ((x) << 16)
74*4882a593Smuzhiyun #define FSL_QDMA_CQIER_MEIE BIT(31)
75*4882a593Smuzhiyun #define FSL_QDMA_CQIER_TEIE BIT(0)
76*4882a593Smuzhiyun #define FSL_QDMA_SQCCMR_ENTER_WM BIT(21)
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define FSL_QDMA_BCQMR_EN BIT(31)
79*4882a593Smuzhiyun #define FSL_QDMA_BCQMR_EI BIT(30)
80*4882a593Smuzhiyun #define FSL_QDMA_BCQMR_CD_THLD(x) ((x) << 20)
81*4882a593Smuzhiyun #define FSL_QDMA_BCQMR_CQ_SIZE(x) ((x) << 16)
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #define FSL_QDMA_BCQSR_QF BIT(16)
84*4882a593Smuzhiyun #define FSL_QDMA_BCQSR_XOFF BIT(0)
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun #define FSL_QDMA_BSQMR_EN BIT(31)
87*4882a593Smuzhiyun #define FSL_QDMA_BSQMR_DI BIT(30)
88*4882a593Smuzhiyun #define FSL_QDMA_BSQMR_CQ_SIZE(x) ((x) << 16)
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun #define FSL_QDMA_BSQSR_QE BIT(17)
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun #define FSL_QDMA_DMR_DQD BIT(30)
93*4882a593Smuzhiyun #define FSL_QDMA_DSR_DB BIT(31)
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* Size related definition */
96*4882a593Smuzhiyun #define FSL_QDMA_QUEUE_MAX 8
97*4882a593Smuzhiyun #define FSL_QDMA_COMMAND_BUFFER_SIZE 64
98*4882a593Smuzhiyun #define FSL_QDMA_DESCRIPTOR_BUFFER_SIZE 32
99*4882a593Smuzhiyun #define FSL_QDMA_CIRCULAR_DESC_SIZE_MIN 64
100*4882a593Smuzhiyun #define FSL_QDMA_CIRCULAR_DESC_SIZE_MAX 16384
101*4882a593Smuzhiyun #define FSL_QDMA_QUEUE_NUM_MAX 8
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* Field definition for CMD */
104*4882a593Smuzhiyun #define FSL_QDMA_CMD_RWTTYPE 0x4
105*4882a593Smuzhiyun #define FSL_QDMA_CMD_LWC 0x2
106*4882a593Smuzhiyun #define FSL_QDMA_CMD_RWTTYPE_OFFSET 28
107*4882a593Smuzhiyun #define FSL_QDMA_CMD_NS_OFFSET 27
108*4882a593Smuzhiyun #define FSL_QDMA_CMD_DQOS_OFFSET 24
109*4882a593Smuzhiyun #define FSL_QDMA_CMD_WTHROTL_OFFSET 20
110*4882a593Smuzhiyun #define FSL_QDMA_CMD_DSEN_OFFSET 19
111*4882a593Smuzhiyun #define FSL_QDMA_CMD_LWC_OFFSET 16
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* Field definition for Descriptor status */
114*4882a593Smuzhiyun #define QDMA_CCDF_STATUS_RTE BIT(5)
115*4882a593Smuzhiyun #define QDMA_CCDF_STATUS_WTE BIT(4)
116*4882a593Smuzhiyun #define QDMA_CCDF_STATUS_CDE BIT(2)
117*4882a593Smuzhiyun #define QDMA_CCDF_STATUS_SDE BIT(1)
118*4882a593Smuzhiyun #define QDMA_CCDF_STATUS_DDE BIT(0)
119*4882a593Smuzhiyun #define QDMA_CCDF_STATUS_MASK (QDMA_CCDF_STATUS_RTE | \
120*4882a593Smuzhiyun QDMA_CCDF_STATUS_WTE | \
121*4882a593Smuzhiyun QDMA_CCDF_STATUS_CDE | \
122*4882a593Smuzhiyun QDMA_CCDF_STATUS_SDE | \
123*4882a593Smuzhiyun QDMA_CCDF_STATUS_DDE)
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /* Field definition for Descriptor offset */
126*4882a593Smuzhiyun #define QDMA_CCDF_OFFSET 20
127*4882a593Smuzhiyun #define QDMA_SDDF_CMD(x) (((u64)(x)) << 32)
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* Field definition for safe loop count*/
130*4882a593Smuzhiyun #define FSL_QDMA_HALT_COUNT 1500
131*4882a593Smuzhiyun #define FSL_QDMA_MAX_SIZE 16385
132*4882a593Smuzhiyun #define FSL_QDMA_COMP_TIMEOUT 1000
133*4882a593Smuzhiyun #define FSL_COMMAND_QUEUE_OVERFLLOW 10
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun #define FSL_QDMA_BLOCK_BASE_OFFSET(fsl_qdma_engine, x) \
136*4882a593Smuzhiyun (((fsl_qdma_engine)->block_offset) * (x))
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /**
139*4882a593Smuzhiyun * struct fsl_qdma_format - This is the struct holding describing compound
140*4882a593Smuzhiyun * descriptor format with qDMA.
141*4882a593Smuzhiyun * @status: Command status and enqueue status notification.
142*4882a593Smuzhiyun * @cfg: Frame offset and frame format.
143*4882a593Smuzhiyun * @addr_lo: Holding the compound descriptor of the lower
144*4882a593Smuzhiyun * 32-bits address in memory 40-bit address.
145*4882a593Smuzhiyun * @addr_hi: Same as above member, but point high 8-bits in
146*4882a593Smuzhiyun * memory 40-bit address.
147*4882a593Smuzhiyun * @__reserved1: Reserved field.
148*4882a593Smuzhiyun * @cfg8b_w1: Compound descriptor command queue origin produced
149*4882a593Smuzhiyun * by qDMA and dynamic debug field.
150*4882a593Smuzhiyun * @data: Pointer to the memory 40-bit address, describes DMA
151*4882a593Smuzhiyun * source information and DMA destination information.
152*4882a593Smuzhiyun */
153*4882a593Smuzhiyun struct fsl_qdma_format {
154*4882a593Smuzhiyun __le32 status;
155*4882a593Smuzhiyun __le32 cfg;
156*4882a593Smuzhiyun union {
157*4882a593Smuzhiyun struct {
158*4882a593Smuzhiyun __le32 addr_lo;
159*4882a593Smuzhiyun u8 addr_hi;
160*4882a593Smuzhiyun u8 __reserved1[2];
161*4882a593Smuzhiyun u8 cfg8b_w1;
162*4882a593Smuzhiyun } __packed;
163*4882a593Smuzhiyun __le64 data;
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun } __packed;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* qDMA status notification pre information */
168*4882a593Smuzhiyun struct fsl_pre_status {
169*4882a593Smuzhiyun u64 addr;
170*4882a593Smuzhiyun u8 queue;
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun static DEFINE_PER_CPU(struct fsl_pre_status, pre);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun struct fsl_qdma_chan {
176*4882a593Smuzhiyun struct virt_dma_chan vchan;
177*4882a593Smuzhiyun struct virt_dma_desc vdesc;
178*4882a593Smuzhiyun enum dma_status status;
179*4882a593Smuzhiyun struct fsl_qdma_engine *qdma;
180*4882a593Smuzhiyun struct fsl_qdma_queue *queue;
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun struct fsl_qdma_queue {
184*4882a593Smuzhiyun struct fsl_qdma_format *virt_head;
185*4882a593Smuzhiyun struct fsl_qdma_format *virt_tail;
186*4882a593Smuzhiyun struct list_head comp_used;
187*4882a593Smuzhiyun struct list_head comp_free;
188*4882a593Smuzhiyun struct dma_pool *comp_pool;
189*4882a593Smuzhiyun struct dma_pool *desc_pool;
190*4882a593Smuzhiyun spinlock_t queue_lock;
191*4882a593Smuzhiyun dma_addr_t bus_addr;
192*4882a593Smuzhiyun u32 n_cq;
193*4882a593Smuzhiyun u32 id;
194*4882a593Smuzhiyun struct fsl_qdma_format *cq;
195*4882a593Smuzhiyun void __iomem *block_base;
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun struct fsl_qdma_comp {
199*4882a593Smuzhiyun dma_addr_t bus_addr;
200*4882a593Smuzhiyun dma_addr_t desc_bus_addr;
201*4882a593Smuzhiyun struct fsl_qdma_format *virt_addr;
202*4882a593Smuzhiyun struct fsl_qdma_format *desc_virt_addr;
203*4882a593Smuzhiyun struct fsl_qdma_chan *qchan;
204*4882a593Smuzhiyun struct virt_dma_desc vdesc;
205*4882a593Smuzhiyun struct list_head list;
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun struct fsl_qdma_engine {
209*4882a593Smuzhiyun struct dma_device dma_dev;
210*4882a593Smuzhiyun void __iomem *ctrl_base;
211*4882a593Smuzhiyun void __iomem *status_base;
212*4882a593Smuzhiyun void __iomem *block_base;
213*4882a593Smuzhiyun u32 n_chans;
214*4882a593Smuzhiyun u32 n_queues;
215*4882a593Smuzhiyun struct mutex fsl_qdma_mutex;
216*4882a593Smuzhiyun int error_irq;
217*4882a593Smuzhiyun int *queue_irq;
218*4882a593Smuzhiyun u32 feature;
219*4882a593Smuzhiyun struct fsl_qdma_queue *queue;
220*4882a593Smuzhiyun struct fsl_qdma_queue **status;
221*4882a593Smuzhiyun struct fsl_qdma_chan *chans;
222*4882a593Smuzhiyun int block_number;
223*4882a593Smuzhiyun int block_offset;
224*4882a593Smuzhiyun int irq_base;
225*4882a593Smuzhiyun int desc_allocated;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun };
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun static inline u64
qdma_ccdf_addr_get64(const struct fsl_qdma_format * ccdf)230*4882a593Smuzhiyun qdma_ccdf_addr_get64(const struct fsl_qdma_format *ccdf)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun return le64_to_cpu(ccdf->data) & (U64_MAX >> 24);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun static inline void
qdma_desc_addr_set64(struct fsl_qdma_format * ccdf,u64 addr)236*4882a593Smuzhiyun qdma_desc_addr_set64(struct fsl_qdma_format *ccdf, u64 addr)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun ccdf->addr_hi = upper_32_bits(addr);
239*4882a593Smuzhiyun ccdf->addr_lo = cpu_to_le32(lower_32_bits(addr));
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun static inline u8
qdma_ccdf_get_queue(const struct fsl_qdma_format * ccdf)243*4882a593Smuzhiyun qdma_ccdf_get_queue(const struct fsl_qdma_format *ccdf)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun return ccdf->cfg8b_w1 & U8_MAX;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun static inline int
qdma_ccdf_get_offset(const struct fsl_qdma_format * ccdf)249*4882a593Smuzhiyun qdma_ccdf_get_offset(const struct fsl_qdma_format *ccdf)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun return (le32_to_cpu(ccdf->cfg) & QDMA_CCDF_MASK) >> QDMA_CCDF_OFFSET;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun static inline void
qdma_ccdf_set_format(struct fsl_qdma_format * ccdf,int offset)255*4882a593Smuzhiyun qdma_ccdf_set_format(struct fsl_qdma_format *ccdf, int offset)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun ccdf->cfg = cpu_to_le32(QDMA_CCDF_FORMAT |
258*4882a593Smuzhiyun (offset << QDMA_CCDF_OFFSET));
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun static inline int
qdma_ccdf_get_status(const struct fsl_qdma_format * ccdf)262*4882a593Smuzhiyun qdma_ccdf_get_status(const struct fsl_qdma_format *ccdf)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun return (le32_to_cpu(ccdf->status) & QDMA_CCDF_STATUS_MASK);
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun static inline void
qdma_ccdf_set_ser(struct fsl_qdma_format * ccdf,int status)268*4882a593Smuzhiyun qdma_ccdf_set_ser(struct fsl_qdma_format *ccdf, int status)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun ccdf->status = cpu_to_le32(QDMA_CCDF_SER | status);
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
qdma_csgf_set_len(struct fsl_qdma_format * csgf,int len)273*4882a593Smuzhiyun static inline void qdma_csgf_set_len(struct fsl_qdma_format *csgf, int len)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun csgf->cfg = cpu_to_le32(len & QDMA_SG_LEN_MASK);
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
qdma_csgf_set_f(struct fsl_qdma_format * csgf,int len)278*4882a593Smuzhiyun static inline void qdma_csgf_set_f(struct fsl_qdma_format *csgf, int len)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun csgf->cfg = cpu_to_le32(QDMA_SG_FIN | (len & QDMA_SG_LEN_MASK));
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
qdma_readl(struct fsl_qdma_engine * qdma,void __iomem * addr)283*4882a593Smuzhiyun static u32 qdma_readl(struct fsl_qdma_engine *qdma, void __iomem *addr)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun return FSL_DMA_IN(qdma, addr, 32);
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
qdma_writel(struct fsl_qdma_engine * qdma,u32 val,void __iomem * addr)288*4882a593Smuzhiyun static void qdma_writel(struct fsl_qdma_engine *qdma, u32 val,
289*4882a593Smuzhiyun void __iomem *addr)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun FSL_DMA_OUT(qdma, addr, val, 32);
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
to_fsl_qdma_chan(struct dma_chan * chan)294*4882a593Smuzhiyun static struct fsl_qdma_chan *to_fsl_qdma_chan(struct dma_chan *chan)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun return container_of(chan, struct fsl_qdma_chan, vchan.chan);
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
to_fsl_qdma_comp(struct virt_dma_desc * vd)299*4882a593Smuzhiyun static struct fsl_qdma_comp *to_fsl_qdma_comp(struct virt_dma_desc *vd)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun return container_of(vd, struct fsl_qdma_comp, vdesc);
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
fsl_qdma_free_chan_resources(struct dma_chan * chan)304*4882a593Smuzhiyun static void fsl_qdma_free_chan_resources(struct dma_chan *chan)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun struct fsl_qdma_chan *fsl_chan = to_fsl_qdma_chan(chan);
307*4882a593Smuzhiyun struct fsl_qdma_queue *fsl_queue = fsl_chan->queue;
308*4882a593Smuzhiyun struct fsl_qdma_engine *fsl_qdma = fsl_chan->qdma;
309*4882a593Smuzhiyun struct fsl_qdma_comp *comp_temp, *_comp_temp;
310*4882a593Smuzhiyun unsigned long flags;
311*4882a593Smuzhiyun LIST_HEAD(head);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun spin_lock_irqsave(&fsl_chan->vchan.lock, flags);
314*4882a593Smuzhiyun vchan_get_all_descriptors(&fsl_chan->vchan, &head);
315*4882a593Smuzhiyun spin_unlock_irqrestore(&fsl_chan->vchan.lock, flags);
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun vchan_dma_desc_free_list(&fsl_chan->vchan, &head);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun if (!fsl_queue->comp_pool && !fsl_queue->desc_pool)
320*4882a593Smuzhiyun return;
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun list_for_each_entry_safe(comp_temp, _comp_temp,
323*4882a593Smuzhiyun &fsl_queue->comp_used, list) {
324*4882a593Smuzhiyun dma_pool_free(fsl_queue->comp_pool,
325*4882a593Smuzhiyun comp_temp->virt_addr,
326*4882a593Smuzhiyun comp_temp->bus_addr);
327*4882a593Smuzhiyun dma_pool_free(fsl_queue->desc_pool,
328*4882a593Smuzhiyun comp_temp->desc_virt_addr,
329*4882a593Smuzhiyun comp_temp->desc_bus_addr);
330*4882a593Smuzhiyun list_del(&comp_temp->list);
331*4882a593Smuzhiyun kfree(comp_temp);
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun list_for_each_entry_safe(comp_temp, _comp_temp,
335*4882a593Smuzhiyun &fsl_queue->comp_free, list) {
336*4882a593Smuzhiyun dma_pool_free(fsl_queue->comp_pool,
337*4882a593Smuzhiyun comp_temp->virt_addr,
338*4882a593Smuzhiyun comp_temp->bus_addr);
339*4882a593Smuzhiyun dma_pool_free(fsl_queue->desc_pool,
340*4882a593Smuzhiyun comp_temp->desc_virt_addr,
341*4882a593Smuzhiyun comp_temp->desc_bus_addr);
342*4882a593Smuzhiyun list_del(&comp_temp->list);
343*4882a593Smuzhiyun kfree(comp_temp);
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun dma_pool_destroy(fsl_queue->comp_pool);
347*4882a593Smuzhiyun dma_pool_destroy(fsl_queue->desc_pool);
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun fsl_qdma->desc_allocated--;
350*4882a593Smuzhiyun fsl_queue->comp_pool = NULL;
351*4882a593Smuzhiyun fsl_queue->desc_pool = NULL;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
fsl_qdma_comp_fill_memcpy(struct fsl_qdma_comp * fsl_comp,dma_addr_t dst,dma_addr_t src,u32 len)354*4882a593Smuzhiyun static void fsl_qdma_comp_fill_memcpy(struct fsl_qdma_comp *fsl_comp,
355*4882a593Smuzhiyun dma_addr_t dst, dma_addr_t src, u32 len)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun u32 cmd;
358*4882a593Smuzhiyun struct fsl_qdma_format *sdf, *ddf;
359*4882a593Smuzhiyun struct fsl_qdma_format *ccdf, *csgf_desc, *csgf_src, *csgf_dest;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun ccdf = fsl_comp->virt_addr;
362*4882a593Smuzhiyun csgf_desc = fsl_comp->virt_addr + 1;
363*4882a593Smuzhiyun csgf_src = fsl_comp->virt_addr + 2;
364*4882a593Smuzhiyun csgf_dest = fsl_comp->virt_addr + 3;
365*4882a593Smuzhiyun sdf = fsl_comp->desc_virt_addr;
366*4882a593Smuzhiyun ddf = fsl_comp->desc_virt_addr + 1;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun memset(fsl_comp->virt_addr, 0, FSL_QDMA_COMMAND_BUFFER_SIZE);
369*4882a593Smuzhiyun memset(fsl_comp->desc_virt_addr, 0, FSL_QDMA_DESCRIPTOR_BUFFER_SIZE);
370*4882a593Smuzhiyun /* Head Command Descriptor(Frame Descriptor) */
371*4882a593Smuzhiyun qdma_desc_addr_set64(ccdf, fsl_comp->bus_addr + 16);
372*4882a593Smuzhiyun qdma_ccdf_set_format(ccdf, qdma_ccdf_get_offset(ccdf));
373*4882a593Smuzhiyun qdma_ccdf_set_ser(ccdf, qdma_ccdf_get_status(ccdf));
374*4882a593Smuzhiyun /* Status notification is enqueued to status queue. */
375*4882a593Smuzhiyun /* Compound Command Descriptor(Frame List Table) */
376*4882a593Smuzhiyun qdma_desc_addr_set64(csgf_desc, fsl_comp->desc_bus_addr);
377*4882a593Smuzhiyun /* It must be 32 as Compound S/G Descriptor */
378*4882a593Smuzhiyun qdma_csgf_set_len(csgf_desc, 32);
379*4882a593Smuzhiyun qdma_desc_addr_set64(csgf_src, src);
380*4882a593Smuzhiyun qdma_csgf_set_len(csgf_src, len);
381*4882a593Smuzhiyun qdma_desc_addr_set64(csgf_dest, dst);
382*4882a593Smuzhiyun qdma_csgf_set_len(csgf_dest, len);
383*4882a593Smuzhiyun /* This entry is the last entry. */
384*4882a593Smuzhiyun qdma_csgf_set_f(csgf_dest, len);
385*4882a593Smuzhiyun /* Descriptor Buffer */
386*4882a593Smuzhiyun cmd = cpu_to_le32(FSL_QDMA_CMD_RWTTYPE <<
387*4882a593Smuzhiyun FSL_QDMA_CMD_RWTTYPE_OFFSET);
388*4882a593Smuzhiyun sdf->data = QDMA_SDDF_CMD(cmd);
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun cmd = cpu_to_le32(FSL_QDMA_CMD_RWTTYPE <<
391*4882a593Smuzhiyun FSL_QDMA_CMD_RWTTYPE_OFFSET);
392*4882a593Smuzhiyun cmd |= cpu_to_le32(FSL_QDMA_CMD_LWC << FSL_QDMA_CMD_LWC_OFFSET);
393*4882a593Smuzhiyun ddf->data = QDMA_SDDF_CMD(cmd);
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun /*
397*4882a593Smuzhiyun * Pre-request full command descriptor for enqueue.
398*4882a593Smuzhiyun */
fsl_qdma_pre_request_enqueue_desc(struct fsl_qdma_queue * queue)399*4882a593Smuzhiyun static int fsl_qdma_pre_request_enqueue_desc(struct fsl_qdma_queue *queue)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun int i;
402*4882a593Smuzhiyun struct fsl_qdma_comp *comp_temp, *_comp_temp;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun for (i = 0; i < queue->n_cq + FSL_COMMAND_QUEUE_OVERFLLOW; i++) {
405*4882a593Smuzhiyun comp_temp = kzalloc(sizeof(*comp_temp), GFP_KERNEL);
406*4882a593Smuzhiyun if (!comp_temp)
407*4882a593Smuzhiyun goto err_alloc;
408*4882a593Smuzhiyun comp_temp->virt_addr =
409*4882a593Smuzhiyun dma_pool_alloc(queue->comp_pool, GFP_KERNEL,
410*4882a593Smuzhiyun &comp_temp->bus_addr);
411*4882a593Smuzhiyun if (!comp_temp->virt_addr)
412*4882a593Smuzhiyun goto err_dma_alloc;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun comp_temp->desc_virt_addr =
415*4882a593Smuzhiyun dma_pool_alloc(queue->desc_pool, GFP_KERNEL,
416*4882a593Smuzhiyun &comp_temp->desc_bus_addr);
417*4882a593Smuzhiyun if (!comp_temp->desc_virt_addr)
418*4882a593Smuzhiyun goto err_desc_dma_alloc;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun list_add_tail(&comp_temp->list, &queue->comp_free);
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun return 0;
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun err_desc_dma_alloc:
426*4882a593Smuzhiyun dma_pool_free(queue->comp_pool, comp_temp->virt_addr,
427*4882a593Smuzhiyun comp_temp->bus_addr);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun err_dma_alloc:
430*4882a593Smuzhiyun kfree(comp_temp);
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun err_alloc:
433*4882a593Smuzhiyun list_for_each_entry_safe(comp_temp, _comp_temp,
434*4882a593Smuzhiyun &queue->comp_free, list) {
435*4882a593Smuzhiyun if (comp_temp->virt_addr)
436*4882a593Smuzhiyun dma_pool_free(queue->comp_pool,
437*4882a593Smuzhiyun comp_temp->virt_addr,
438*4882a593Smuzhiyun comp_temp->bus_addr);
439*4882a593Smuzhiyun if (comp_temp->desc_virt_addr)
440*4882a593Smuzhiyun dma_pool_free(queue->desc_pool,
441*4882a593Smuzhiyun comp_temp->desc_virt_addr,
442*4882a593Smuzhiyun comp_temp->desc_bus_addr);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun list_del(&comp_temp->list);
445*4882a593Smuzhiyun kfree(comp_temp);
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun return -ENOMEM;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun /*
452*4882a593Smuzhiyun * Request a command descriptor for enqueue.
453*4882a593Smuzhiyun */
454*4882a593Smuzhiyun static struct fsl_qdma_comp
fsl_qdma_request_enqueue_desc(struct fsl_qdma_chan * fsl_chan)455*4882a593Smuzhiyun *fsl_qdma_request_enqueue_desc(struct fsl_qdma_chan *fsl_chan)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun unsigned long flags;
458*4882a593Smuzhiyun struct fsl_qdma_comp *comp_temp;
459*4882a593Smuzhiyun int timeout = FSL_QDMA_COMP_TIMEOUT;
460*4882a593Smuzhiyun struct fsl_qdma_queue *queue = fsl_chan->queue;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun while (timeout--) {
463*4882a593Smuzhiyun spin_lock_irqsave(&queue->queue_lock, flags);
464*4882a593Smuzhiyun if (!list_empty(&queue->comp_free)) {
465*4882a593Smuzhiyun comp_temp = list_first_entry(&queue->comp_free,
466*4882a593Smuzhiyun struct fsl_qdma_comp,
467*4882a593Smuzhiyun list);
468*4882a593Smuzhiyun list_del(&comp_temp->list);
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun spin_unlock_irqrestore(&queue->queue_lock, flags);
471*4882a593Smuzhiyun comp_temp->qchan = fsl_chan;
472*4882a593Smuzhiyun return comp_temp;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun spin_unlock_irqrestore(&queue->queue_lock, flags);
475*4882a593Smuzhiyun udelay(1);
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun return NULL;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun static struct fsl_qdma_queue
fsl_qdma_alloc_queue_resources(struct platform_device * pdev,struct fsl_qdma_engine * fsl_qdma)482*4882a593Smuzhiyun *fsl_qdma_alloc_queue_resources(struct platform_device *pdev,
483*4882a593Smuzhiyun struct fsl_qdma_engine *fsl_qdma)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun int ret, len, i, j;
486*4882a593Smuzhiyun int queue_num, block_number;
487*4882a593Smuzhiyun unsigned int queue_size[FSL_QDMA_QUEUE_MAX];
488*4882a593Smuzhiyun struct fsl_qdma_queue *queue_head, *queue_temp;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun queue_num = fsl_qdma->n_queues;
491*4882a593Smuzhiyun block_number = fsl_qdma->block_number;
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun if (queue_num > FSL_QDMA_QUEUE_MAX)
494*4882a593Smuzhiyun queue_num = FSL_QDMA_QUEUE_MAX;
495*4882a593Smuzhiyun len = sizeof(*queue_head) * queue_num * block_number;
496*4882a593Smuzhiyun queue_head = devm_kzalloc(&pdev->dev, len, GFP_KERNEL);
497*4882a593Smuzhiyun if (!queue_head)
498*4882a593Smuzhiyun return NULL;
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun ret = device_property_read_u32_array(&pdev->dev, "queue-sizes",
501*4882a593Smuzhiyun queue_size, queue_num);
502*4882a593Smuzhiyun if (ret) {
503*4882a593Smuzhiyun dev_err(&pdev->dev, "Can't get queue-sizes.\n");
504*4882a593Smuzhiyun return NULL;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun for (j = 0; j < block_number; j++) {
507*4882a593Smuzhiyun for (i = 0; i < queue_num; i++) {
508*4882a593Smuzhiyun if (queue_size[i] > FSL_QDMA_CIRCULAR_DESC_SIZE_MAX ||
509*4882a593Smuzhiyun queue_size[i] < FSL_QDMA_CIRCULAR_DESC_SIZE_MIN) {
510*4882a593Smuzhiyun dev_err(&pdev->dev,
511*4882a593Smuzhiyun "Get wrong queue-sizes.\n");
512*4882a593Smuzhiyun return NULL;
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun queue_temp = queue_head + i + (j * queue_num);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun queue_temp->cq =
517*4882a593Smuzhiyun dma_alloc_coherent(&pdev->dev,
518*4882a593Smuzhiyun sizeof(struct fsl_qdma_format) *
519*4882a593Smuzhiyun queue_size[i],
520*4882a593Smuzhiyun &queue_temp->bus_addr,
521*4882a593Smuzhiyun GFP_KERNEL);
522*4882a593Smuzhiyun if (!queue_temp->cq)
523*4882a593Smuzhiyun return NULL;
524*4882a593Smuzhiyun queue_temp->block_base = fsl_qdma->block_base +
525*4882a593Smuzhiyun FSL_QDMA_BLOCK_BASE_OFFSET(fsl_qdma, j);
526*4882a593Smuzhiyun queue_temp->n_cq = queue_size[i];
527*4882a593Smuzhiyun queue_temp->id = i;
528*4882a593Smuzhiyun queue_temp->virt_head = queue_temp->cq;
529*4882a593Smuzhiyun queue_temp->virt_tail = queue_temp->cq;
530*4882a593Smuzhiyun /*
531*4882a593Smuzhiyun * List for queue command buffer
532*4882a593Smuzhiyun */
533*4882a593Smuzhiyun INIT_LIST_HEAD(&queue_temp->comp_used);
534*4882a593Smuzhiyun spin_lock_init(&queue_temp->queue_lock);
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun return queue_head;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun static struct fsl_qdma_queue
fsl_qdma_prep_status_queue(struct platform_device * pdev)541*4882a593Smuzhiyun *fsl_qdma_prep_status_queue(struct platform_device *pdev)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun int ret;
544*4882a593Smuzhiyun unsigned int status_size;
545*4882a593Smuzhiyun struct fsl_qdma_queue *status_head;
546*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun ret = of_property_read_u32(np, "status-sizes", &status_size);
549*4882a593Smuzhiyun if (ret) {
550*4882a593Smuzhiyun dev_err(&pdev->dev, "Can't get status-sizes.\n");
551*4882a593Smuzhiyun return NULL;
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun if (status_size > FSL_QDMA_CIRCULAR_DESC_SIZE_MAX ||
554*4882a593Smuzhiyun status_size < FSL_QDMA_CIRCULAR_DESC_SIZE_MIN) {
555*4882a593Smuzhiyun dev_err(&pdev->dev, "Get wrong status_size.\n");
556*4882a593Smuzhiyun return NULL;
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun status_head = devm_kzalloc(&pdev->dev,
559*4882a593Smuzhiyun sizeof(*status_head), GFP_KERNEL);
560*4882a593Smuzhiyun if (!status_head)
561*4882a593Smuzhiyun return NULL;
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun /*
564*4882a593Smuzhiyun * Buffer for queue command
565*4882a593Smuzhiyun */
566*4882a593Smuzhiyun status_head->cq = dma_alloc_coherent(&pdev->dev,
567*4882a593Smuzhiyun sizeof(struct fsl_qdma_format) *
568*4882a593Smuzhiyun status_size,
569*4882a593Smuzhiyun &status_head->bus_addr,
570*4882a593Smuzhiyun GFP_KERNEL);
571*4882a593Smuzhiyun if (!status_head->cq) {
572*4882a593Smuzhiyun devm_kfree(&pdev->dev, status_head);
573*4882a593Smuzhiyun return NULL;
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun status_head->n_cq = status_size;
576*4882a593Smuzhiyun status_head->virt_head = status_head->cq;
577*4882a593Smuzhiyun status_head->virt_tail = status_head->cq;
578*4882a593Smuzhiyun status_head->comp_pool = NULL;
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun return status_head;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
fsl_qdma_halt(struct fsl_qdma_engine * fsl_qdma)583*4882a593Smuzhiyun static int fsl_qdma_halt(struct fsl_qdma_engine *fsl_qdma)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun u32 reg;
586*4882a593Smuzhiyun int i, j, count = FSL_QDMA_HALT_COUNT;
587*4882a593Smuzhiyun void __iomem *block, *ctrl = fsl_qdma->ctrl_base;
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun /* Disable the command queue and wait for idle state. */
590*4882a593Smuzhiyun reg = qdma_readl(fsl_qdma, ctrl + FSL_QDMA_DMR);
591*4882a593Smuzhiyun reg |= FSL_QDMA_DMR_DQD;
592*4882a593Smuzhiyun qdma_writel(fsl_qdma, reg, ctrl + FSL_QDMA_DMR);
593*4882a593Smuzhiyun for (j = 0; j < fsl_qdma->block_number; j++) {
594*4882a593Smuzhiyun block = fsl_qdma->block_base +
595*4882a593Smuzhiyun FSL_QDMA_BLOCK_BASE_OFFSET(fsl_qdma, j);
596*4882a593Smuzhiyun for (i = 0; i < FSL_QDMA_QUEUE_NUM_MAX; i++)
597*4882a593Smuzhiyun qdma_writel(fsl_qdma, 0, block + FSL_QDMA_BCQMR(i));
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun while (1) {
600*4882a593Smuzhiyun reg = qdma_readl(fsl_qdma, ctrl + FSL_QDMA_DSR);
601*4882a593Smuzhiyun if (!(reg & FSL_QDMA_DSR_DB))
602*4882a593Smuzhiyun break;
603*4882a593Smuzhiyun if (count-- < 0)
604*4882a593Smuzhiyun return -EBUSY;
605*4882a593Smuzhiyun udelay(100);
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun for (j = 0; j < fsl_qdma->block_number; j++) {
609*4882a593Smuzhiyun block = fsl_qdma->block_base +
610*4882a593Smuzhiyun FSL_QDMA_BLOCK_BASE_OFFSET(fsl_qdma, j);
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun /* Disable status queue. */
613*4882a593Smuzhiyun qdma_writel(fsl_qdma, 0, block + FSL_QDMA_BSQMR);
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun /*
616*4882a593Smuzhiyun * clear the command queue interrupt detect register for
617*4882a593Smuzhiyun * all queues.
618*4882a593Smuzhiyun */
619*4882a593Smuzhiyun qdma_writel(fsl_qdma, FSL_QDMA_BCQIDR_CLEAR,
620*4882a593Smuzhiyun block + FSL_QDMA_BCQIDR(0));
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun return 0;
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun static int
fsl_qdma_queue_transfer_complete(struct fsl_qdma_engine * fsl_qdma,void * block,int id)627*4882a593Smuzhiyun fsl_qdma_queue_transfer_complete(struct fsl_qdma_engine *fsl_qdma,
628*4882a593Smuzhiyun void *block,
629*4882a593Smuzhiyun int id)
630*4882a593Smuzhiyun {
631*4882a593Smuzhiyun bool duplicate;
632*4882a593Smuzhiyun u32 reg, i, count;
633*4882a593Smuzhiyun u8 completion_status;
634*4882a593Smuzhiyun struct fsl_qdma_queue *temp_queue;
635*4882a593Smuzhiyun struct fsl_qdma_format *status_addr;
636*4882a593Smuzhiyun struct fsl_qdma_comp *fsl_comp = NULL;
637*4882a593Smuzhiyun struct fsl_qdma_queue *fsl_queue = fsl_qdma->queue;
638*4882a593Smuzhiyun struct fsl_qdma_queue *fsl_status = fsl_qdma->status[id];
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun count = FSL_QDMA_MAX_SIZE;
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun while (count--) {
643*4882a593Smuzhiyun duplicate = 0;
644*4882a593Smuzhiyun reg = qdma_readl(fsl_qdma, block + FSL_QDMA_BSQSR);
645*4882a593Smuzhiyun if (reg & FSL_QDMA_BSQSR_QE)
646*4882a593Smuzhiyun return 0;
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun status_addr = fsl_status->virt_head;
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun if (qdma_ccdf_get_queue(status_addr) ==
651*4882a593Smuzhiyun __this_cpu_read(pre.queue) &&
652*4882a593Smuzhiyun qdma_ccdf_addr_get64(status_addr) ==
653*4882a593Smuzhiyun __this_cpu_read(pre.addr))
654*4882a593Smuzhiyun duplicate = 1;
655*4882a593Smuzhiyun i = qdma_ccdf_get_queue(status_addr) +
656*4882a593Smuzhiyun id * fsl_qdma->n_queues;
657*4882a593Smuzhiyun __this_cpu_write(pre.addr, qdma_ccdf_addr_get64(status_addr));
658*4882a593Smuzhiyun __this_cpu_write(pre.queue, qdma_ccdf_get_queue(status_addr));
659*4882a593Smuzhiyun temp_queue = fsl_queue + i;
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun spin_lock(&temp_queue->queue_lock);
662*4882a593Smuzhiyun if (list_empty(&temp_queue->comp_used)) {
663*4882a593Smuzhiyun if (!duplicate) {
664*4882a593Smuzhiyun spin_unlock(&temp_queue->queue_lock);
665*4882a593Smuzhiyun return -EAGAIN;
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun } else {
668*4882a593Smuzhiyun fsl_comp = list_first_entry(&temp_queue->comp_used,
669*4882a593Smuzhiyun struct fsl_qdma_comp, list);
670*4882a593Smuzhiyun if (fsl_comp->bus_addr + 16 !=
671*4882a593Smuzhiyun __this_cpu_read(pre.addr)) {
672*4882a593Smuzhiyun if (!duplicate) {
673*4882a593Smuzhiyun spin_unlock(&temp_queue->queue_lock);
674*4882a593Smuzhiyun return -EAGAIN;
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun if (duplicate) {
680*4882a593Smuzhiyun reg = qdma_readl(fsl_qdma, block + FSL_QDMA_BSQMR);
681*4882a593Smuzhiyun reg |= FSL_QDMA_BSQMR_DI;
682*4882a593Smuzhiyun qdma_desc_addr_set64(status_addr, 0x0);
683*4882a593Smuzhiyun fsl_status->virt_head++;
684*4882a593Smuzhiyun if (fsl_status->virt_head == fsl_status->cq
685*4882a593Smuzhiyun + fsl_status->n_cq)
686*4882a593Smuzhiyun fsl_status->virt_head = fsl_status->cq;
687*4882a593Smuzhiyun qdma_writel(fsl_qdma, reg, block + FSL_QDMA_BSQMR);
688*4882a593Smuzhiyun spin_unlock(&temp_queue->queue_lock);
689*4882a593Smuzhiyun continue;
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun list_del(&fsl_comp->list);
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun completion_status = qdma_ccdf_get_status(status_addr);
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun reg = qdma_readl(fsl_qdma, block + FSL_QDMA_BSQMR);
696*4882a593Smuzhiyun reg |= FSL_QDMA_BSQMR_DI;
697*4882a593Smuzhiyun qdma_desc_addr_set64(status_addr, 0x0);
698*4882a593Smuzhiyun fsl_status->virt_head++;
699*4882a593Smuzhiyun if (fsl_status->virt_head == fsl_status->cq + fsl_status->n_cq)
700*4882a593Smuzhiyun fsl_status->virt_head = fsl_status->cq;
701*4882a593Smuzhiyun qdma_writel(fsl_qdma, reg, block + FSL_QDMA_BSQMR);
702*4882a593Smuzhiyun spin_unlock(&temp_queue->queue_lock);
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun /* The completion_status is evaluated here
705*4882a593Smuzhiyun * (outside of spin lock)
706*4882a593Smuzhiyun */
707*4882a593Smuzhiyun if (completion_status) {
708*4882a593Smuzhiyun /* A completion error occurred! */
709*4882a593Smuzhiyun if (completion_status & QDMA_CCDF_STATUS_WTE) {
710*4882a593Smuzhiyun /* Write transaction error */
711*4882a593Smuzhiyun fsl_comp->vdesc.tx_result.result =
712*4882a593Smuzhiyun DMA_TRANS_WRITE_FAILED;
713*4882a593Smuzhiyun } else if (completion_status & QDMA_CCDF_STATUS_RTE) {
714*4882a593Smuzhiyun /* Read transaction error */
715*4882a593Smuzhiyun fsl_comp->vdesc.tx_result.result =
716*4882a593Smuzhiyun DMA_TRANS_READ_FAILED;
717*4882a593Smuzhiyun } else {
718*4882a593Smuzhiyun /* Command/source/destination
719*4882a593Smuzhiyun * description error
720*4882a593Smuzhiyun */
721*4882a593Smuzhiyun fsl_comp->vdesc.tx_result.result =
722*4882a593Smuzhiyun DMA_TRANS_ABORTED;
723*4882a593Smuzhiyun dev_err(fsl_qdma->dma_dev.dev,
724*4882a593Smuzhiyun "DMA status descriptor error %x\n",
725*4882a593Smuzhiyun completion_status);
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun spin_lock(&fsl_comp->qchan->vchan.lock);
730*4882a593Smuzhiyun vchan_cookie_complete(&fsl_comp->vdesc);
731*4882a593Smuzhiyun fsl_comp->qchan->status = DMA_COMPLETE;
732*4882a593Smuzhiyun spin_unlock(&fsl_comp->qchan->vchan.lock);
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun return 0;
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun
fsl_qdma_error_handler(int irq,void * dev_id)738*4882a593Smuzhiyun static irqreturn_t fsl_qdma_error_handler(int irq, void *dev_id)
739*4882a593Smuzhiyun {
740*4882a593Smuzhiyun unsigned int intr;
741*4882a593Smuzhiyun struct fsl_qdma_engine *fsl_qdma = dev_id;
742*4882a593Smuzhiyun void __iomem *status = fsl_qdma->status_base;
743*4882a593Smuzhiyun unsigned int decfdw0r;
744*4882a593Smuzhiyun unsigned int decfdw1r;
745*4882a593Smuzhiyun unsigned int decfdw2r;
746*4882a593Smuzhiyun unsigned int decfdw3r;
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun intr = qdma_readl(fsl_qdma, status + FSL_QDMA_DEDR);
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun if (intr) {
751*4882a593Smuzhiyun decfdw0r = qdma_readl(fsl_qdma, status + FSL_QDMA_DECFDW0R);
752*4882a593Smuzhiyun decfdw1r = qdma_readl(fsl_qdma, status + FSL_QDMA_DECFDW1R);
753*4882a593Smuzhiyun decfdw2r = qdma_readl(fsl_qdma, status + FSL_QDMA_DECFDW2R);
754*4882a593Smuzhiyun decfdw3r = qdma_readl(fsl_qdma, status + FSL_QDMA_DECFDW3R);
755*4882a593Smuzhiyun dev_err(fsl_qdma->dma_dev.dev,
756*4882a593Smuzhiyun "DMA transaction error! (%x: %x-%x-%x-%x)\n",
757*4882a593Smuzhiyun intr, decfdw0r, decfdw1r, decfdw2r, decfdw3r);
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun qdma_writel(fsl_qdma, FSL_QDMA_DEDR_CLEAR, status + FSL_QDMA_DEDR);
761*4882a593Smuzhiyun return IRQ_HANDLED;
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun
fsl_qdma_queue_handler(int irq,void * dev_id)764*4882a593Smuzhiyun static irqreturn_t fsl_qdma_queue_handler(int irq, void *dev_id)
765*4882a593Smuzhiyun {
766*4882a593Smuzhiyun int id;
767*4882a593Smuzhiyun unsigned int intr, reg;
768*4882a593Smuzhiyun struct fsl_qdma_engine *fsl_qdma = dev_id;
769*4882a593Smuzhiyun void __iomem *block, *ctrl = fsl_qdma->ctrl_base;
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun id = irq - fsl_qdma->irq_base;
772*4882a593Smuzhiyun if (id < 0 && id > fsl_qdma->block_number) {
773*4882a593Smuzhiyun dev_err(fsl_qdma->dma_dev.dev,
774*4882a593Smuzhiyun "irq %d is wrong irq_base is %d\n",
775*4882a593Smuzhiyun irq, fsl_qdma->irq_base);
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun block = fsl_qdma->block_base +
779*4882a593Smuzhiyun FSL_QDMA_BLOCK_BASE_OFFSET(fsl_qdma, id);
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun intr = qdma_readl(fsl_qdma, block + FSL_QDMA_BCQIDR(0));
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun if ((intr & FSL_QDMA_CQIDR_SQT) != 0)
784*4882a593Smuzhiyun intr = fsl_qdma_queue_transfer_complete(fsl_qdma, block, id);
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun if (intr != 0) {
787*4882a593Smuzhiyun reg = qdma_readl(fsl_qdma, ctrl + FSL_QDMA_DMR);
788*4882a593Smuzhiyun reg |= FSL_QDMA_DMR_DQD;
789*4882a593Smuzhiyun qdma_writel(fsl_qdma, reg, ctrl + FSL_QDMA_DMR);
790*4882a593Smuzhiyun qdma_writel(fsl_qdma, 0, block + FSL_QDMA_BCQIER(0));
791*4882a593Smuzhiyun dev_err(fsl_qdma->dma_dev.dev, "QDMA: status err!\n");
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun /* Clear all detected events and interrupts. */
795*4882a593Smuzhiyun qdma_writel(fsl_qdma, FSL_QDMA_BCQIDR_CLEAR,
796*4882a593Smuzhiyun block + FSL_QDMA_BCQIDR(0));
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun return IRQ_HANDLED;
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun static int
fsl_qdma_irq_init(struct platform_device * pdev,struct fsl_qdma_engine * fsl_qdma)802*4882a593Smuzhiyun fsl_qdma_irq_init(struct platform_device *pdev,
803*4882a593Smuzhiyun struct fsl_qdma_engine *fsl_qdma)
804*4882a593Smuzhiyun {
805*4882a593Smuzhiyun int i;
806*4882a593Smuzhiyun int cpu;
807*4882a593Smuzhiyun int ret;
808*4882a593Smuzhiyun char irq_name[20];
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun fsl_qdma->error_irq =
811*4882a593Smuzhiyun platform_get_irq_byname(pdev, "qdma-error");
812*4882a593Smuzhiyun if (fsl_qdma->error_irq < 0)
813*4882a593Smuzhiyun return fsl_qdma->error_irq;
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, fsl_qdma->error_irq,
816*4882a593Smuzhiyun fsl_qdma_error_handler, 0,
817*4882a593Smuzhiyun "qDMA error", fsl_qdma);
818*4882a593Smuzhiyun if (ret) {
819*4882a593Smuzhiyun dev_err(&pdev->dev, "Can't register qDMA controller IRQ.\n");
820*4882a593Smuzhiyun return ret;
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun for (i = 0; i < fsl_qdma->block_number; i++) {
824*4882a593Smuzhiyun sprintf(irq_name, "qdma-queue%d", i);
825*4882a593Smuzhiyun fsl_qdma->queue_irq[i] =
826*4882a593Smuzhiyun platform_get_irq_byname(pdev, irq_name);
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun if (fsl_qdma->queue_irq[i] < 0)
829*4882a593Smuzhiyun return fsl_qdma->queue_irq[i];
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev,
832*4882a593Smuzhiyun fsl_qdma->queue_irq[i],
833*4882a593Smuzhiyun fsl_qdma_queue_handler,
834*4882a593Smuzhiyun 0,
835*4882a593Smuzhiyun "qDMA queue",
836*4882a593Smuzhiyun fsl_qdma);
837*4882a593Smuzhiyun if (ret) {
838*4882a593Smuzhiyun dev_err(&pdev->dev,
839*4882a593Smuzhiyun "Can't register qDMA queue IRQ.\n");
840*4882a593Smuzhiyun return ret;
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun cpu = i % num_online_cpus();
844*4882a593Smuzhiyun ret = irq_set_affinity_hint(fsl_qdma->queue_irq[i],
845*4882a593Smuzhiyun get_cpu_mask(cpu));
846*4882a593Smuzhiyun if (ret) {
847*4882a593Smuzhiyun dev_err(&pdev->dev,
848*4882a593Smuzhiyun "Can't set cpu %d affinity to IRQ %d.\n",
849*4882a593Smuzhiyun cpu,
850*4882a593Smuzhiyun fsl_qdma->queue_irq[i]);
851*4882a593Smuzhiyun return ret;
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun return 0;
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun
fsl_qdma_irq_exit(struct platform_device * pdev,struct fsl_qdma_engine * fsl_qdma)858*4882a593Smuzhiyun static void fsl_qdma_irq_exit(struct platform_device *pdev,
859*4882a593Smuzhiyun struct fsl_qdma_engine *fsl_qdma)
860*4882a593Smuzhiyun {
861*4882a593Smuzhiyun int i;
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun devm_free_irq(&pdev->dev, fsl_qdma->error_irq, fsl_qdma);
864*4882a593Smuzhiyun for (i = 0; i < fsl_qdma->block_number; i++)
865*4882a593Smuzhiyun devm_free_irq(&pdev->dev, fsl_qdma->queue_irq[i], fsl_qdma);
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun
fsl_qdma_reg_init(struct fsl_qdma_engine * fsl_qdma)868*4882a593Smuzhiyun static int fsl_qdma_reg_init(struct fsl_qdma_engine *fsl_qdma)
869*4882a593Smuzhiyun {
870*4882a593Smuzhiyun u32 reg;
871*4882a593Smuzhiyun int i, j, ret;
872*4882a593Smuzhiyun struct fsl_qdma_queue *temp;
873*4882a593Smuzhiyun void __iomem *status = fsl_qdma->status_base;
874*4882a593Smuzhiyun void __iomem *block, *ctrl = fsl_qdma->ctrl_base;
875*4882a593Smuzhiyun struct fsl_qdma_queue *fsl_queue = fsl_qdma->queue;
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun /* Try to halt the qDMA engine first. */
878*4882a593Smuzhiyun ret = fsl_qdma_halt(fsl_qdma);
879*4882a593Smuzhiyun if (ret) {
880*4882a593Smuzhiyun dev_err(fsl_qdma->dma_dev.dev, "DMA halt failed!");
881*4882a593Smuzhiyun return ret;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun for (i = 0; i < fsl_qdma->block_number; i++) {
885*4882a593Smuzhiyun /*
886*4882a593Smuzhiyun * Clear the command queue interrupt detect register for
887*4882a593Smuzhiyun * all queues.
888*4882a593Smuzhiyun */
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun block = fsl_qdma->block_base +
891*4882a593Smuzhiyun FSL_QDMA_BLOCK_BASE_OFFSET(fsl_qdma, i);
892*4882a593Smuzhiyun qdma_writel(fsl_qdma, FSL_QDMA_BCQIDR_CLEAR,
893*4882a593Smuzhiyun block + FSL_QDMA_BCQIDR(0));
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun for (j = 0; j < fsl_qdma->block_number; j++) {
897*4882a593Smuzhiyun block = fsl_qdma->block_base +
898*4882a593Smuzhiyun FSL_QDMA_BLOCK_BASE_OFFSET(fsl_qdma, j);
899*4882a593Smuzhiyun for (i = 0; i < fsl_qdma->n_queues; i++) {
900*4882a593Smuzhiyun temp = fsl_queue + i + (j * fsl_qdma->n_queues);
901*4882a593Smuzhiyun /*
902*4882a593Smuzhiyun * Initialize Command Queue registers to
903*4882a593Smuzhiyun * point to the first
904*4882a593Smuzhiyun * command descriptor in memory.
905*4882a593Smuzhiyun * Dequeue Pointer Address Registers
906*4882a593Smuzhiyun * Enqueue Pointer Address Registers
907*4882a593Smuzhiyun */
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun qdma_writel(fsl_qdma, temp->bus_addr,
910*4882a593Smuzhiyun block + FSL_QDMA_BCQDPA_SADDR(i));
911*4882a593Smuzhiyun qdma_writel(fsl_qdma, temp->bus_addr,
912*4882a593Smuzhiyun block + FSL_QDMA_BCQEPA_SADDR(i));
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun /* Initialize the queue mode. */
915*4882a593Smuzhiyun reg = FSL_QDMA_BCQMR_EN;
916*4882a593Smuzhiyun reg |= FSL_QDMA_BCQMR_CD_THLD(ilog2(temp->n_cq) - 4);
917*4882a593Smuzhiyun reg |= FSL_QDMA_BCQMR_CQ_SIZE(ilog2(temp->n_cq) - 6);
918*4882a593Smuzhiyun qdma_writel(fsl_qdma, reg, block + FSL_QDMA_BCQMR(i));
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun /*
922*4882a593Smuzhiyun * Workaround for erratum: ERR010812.
923*4882a593Smuzhiyun * We must enable XOFF to avoid the enqueue rejection occurs.
924*4882a593Smuzhiyun * Setting SQCCMR ENTER_WM to 0x20.
925*4882a593Smuzhiyun */
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun qdma_writel(fsl_qdma, FSL_QDMA_SQCCMR_ENTER_WM,
928*4882a593Smuzhiyun block + FSL_QDMA_SQCCMR);
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun /*
931*4882a593Smuzhiyun * Initialize status queue registers to point to the first
932*4882a593Smuzhiyun * command descriptor in memory.
933*4882a593Smuzhiyun * Dequeue Pointer Address Registers
934*4882a593Smuzhiyun * Enqueue Pointer Address Registers
935*4882a593Smuzhiyun */
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun qdma_writel(fsl_qdma, fsl_qdma->status[j]->bus_addr,
938*4882a593Smuzhiyun block + FSL_QDMA_SQEPAR);
939*4882a593Smuzhiyun qdma_writel(fsl_qdma, fsl_qdma->status[j]->bus_addr,
940*4882a593Smuzhiyun block + FSL_QDMA_SQDPAR);
941*4882a593Smuzhiyun /* Initialize status queue interrupt. */
942*4882a593Smuzhiyun qdma_writel(fsl_qdma, FSL_QDMA_BCQIER_CQTIE,
943*4882a593Smuzhiyun block + FSL_QDMA_BCQIER(0));
944*4882a593Smuzhiyun qdma_writel(fsl_qdma, FSL_QDMA_BSQICR_ICEN |
945*4882a593Smuzhiyun FSL_QDMA_BSQICR_ICST(5) | 0x8000,
946*4882a593Smuzhiyun block + FSL_QDMA_BSQICR);
947*4882a593Smuzhiyun qdma_writel(fsl_qdma, FSL_QDMA_CQIER_MEIE |
948*4882a593Smuzhiyun FSL_QDMA_CQIER_TEIE,
949*4882a593Smuzhiyun block + FSL_QDMA_CQIER);
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun /* Initialize the status queue mode. */
952*4882a593Smuzhiyun reg = FSL_QDMA_BSQMR_EN;
953*4882a593Smuzhiyun reg |= FSL_QDMA_BSQMR_CQ_SIZE(ilog2
954*4882a593Smuzhiyun (fsl_qdma->status[j]->n_cq) - 6);
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun qdma_writel(fsl_qdma, reg, block + FSL_QDMA_BSQMR);
957*4882a593Smuzhiyun reg = qdma_readl(fsl_qdma, block + FSL_QDMA_BSQMR);
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun /* Initialize controller interrupt register. */
961*4882a593Smuzhiyun qdma_writel(fsl_qdma, FSL_QDMA_DEDR_CLEAR, status + FSL_QDMA_DEDR);
962*4882a593Smuzhiyun qdma_writel(fsl_qdma, FSL_QDMA_DEIER_CLEAR, status + FSL_QDMA_DEIER);
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun reg = qdma_readl(fsl_qdma, ctrl + FSL_QDMA_DMR);
965*4882a593Smuzhiyun reg &= ~FSL_QDMA_DMR_DQD;
966*4882a593Smuzhiyun qdma_writel(fsl_qdma, reg, ctrl + FSL_QDMA_DMR);
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun return 0;
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
fsl_qdma_prep_memcpy(struct dma_chan * chan,dma_addr_t dst,dma_addr_t src,size_t len,unsigned long flags)972*4882a593Smuzhiyun fsl_qdma_prep_memcpy(struct dma_chan *chan, dma_addr_t dst,
973*4882a593Smuzhiyun dma_addr_t src, size_t len, unsigned long flags)
974*4882a593Smuzhiyun {
975*4882a593Smuzhiyun struct fsl_qdma_comp *fsl_comp;
976*4882a593Smuzhiyun struct fsl_qdma_chan *fsl_chan = to_fsl_qdma_chan(chan);
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun fsl_comp = fsl_qdma_request_enqueue_desc(fsl_chan);
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun if (!fsl_comp)
981*4882a593Smuzhiyun return NULL;
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun fsl_qdma_comp_fill_memcpy(fsl_comp, dst, src, len);
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun return vchan_tx_prep(&fsl_chan->vchan, &fsl_comp->vdesc, flags);
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun
fsl_qdma_enqueue_desc(struct fsl_qdma_chan * fsl_chan)988*4882a593Smuzhiyun static void fsl_qdma_enqueue_desc(struct fsl_qdma_chan *fsl_chan)
989*4882a593Smuzhiyun {
990*4882a593Smuzhiyun u32 reg;
991*4882a593Smuzhiyun struct virt_dma_desc *vdesc;
992*4882a593Smuzhiyun struct fsl_qdma_comp *fsl_comp;
993*4882a593Smuzhiyun struct fsl_qdma_queue *fsl_queue = fsl_chan->queue;
994*4882a593Smuzhiyun void __iomem *block = fsl_queue->block_base;
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun reg = qdma_readl(fsl_chan->qdma, block + FSL_QDMA_BCQSR(fsl_queue->id));
997*4882a593Smuzhiyun if (reg & (FSL_QDMA_BCQSR_QF | FSL_QDMA_BCQSR_XOFF))
998*4882a593Smuzhiyun return;
999*4882a593Smuzhiyun vdesc = vchan_next_desc(&fsl_chan->vchan);
1000*4882a593Smuzhiyun if (!vdesc)
1001*4882a593Smuzhiyun return;
1002*4882a593Smuzhiyun list_del(&vdesc->node);
1003*4882a593Smuzhiyun fsl_comp = to_fsl_qdma_comp(vdesc);
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun memcpy(fsl_queue->virt_head++,
1006*4882a593Smuzhiyun fsl_comp->virt_addr, sizeof(struct fsl_qdma_format));
1007*4882a593Smuzhiyun if (fsl_queue->virt_head == fsl_queue->cq + fsl_queue->n_cq)
1008*4882a593Smuzhiyun fsl_queue->virt_head = fsl_queue->cq;
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun list_add_tail(&fsl_comp->list, &fsl_queue->comp_used);
1011*4882a593Smuzhiyun barrier();
1012*4882a593Smuzhiyun reg = qdma_readl(fsl_chan->qdma, block + FSL_QDMA_BCQMR(fsl_queue->id));
1013*4882a593Smuzhiyun reg |= FSL_QDMA_BCQMR_EI;
1014*4882a593Smuzhiyun qdma_writel(fsl_chan->qdma, reg, block + FSL_QDMA_BCQMR(fsl_queue->id));
1015*4882a593Smuzhiyun fsl_chan->status = DMA_IN_PROGRESS;
1016*4882a593Smuzhiyun }
1017*4882a593Smuzhiyun
fsl_qdma_free_desc(struct virt_dma_desc * vdesc)1018*4882a593Smuzhiyun static void fsl_qdma_free_desc(struct virt_dma_desc *vdesc)
1019*4882a593Smuzhiyun {
1020*4882a593Smuzhiyun unsigned long flags;
1021*4882a593Smuzhiyun struct fsl_qdma_comp *fsl_comp;
1022*4882a593Smuzhiyun struct fsl_qdma_queue *fsl_queue;
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun fsl_comp = to_fsl_qdma_comp(vdesc);
1025*4882a593Smuzhiyun fsl_queue = fsl_comp->qchan->queue;
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun spin_lock_irqsave(&fsl_queue->queue_lock, flags);
1028*4882a593Smuzhiyun list_add_tail(&fsl_comp->list, &fsl_queue->comp_free);
1029*4882a593Smuzhiyun spin_unlock_irqrestore(&fsl_queue->queue_lock, flags);
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun
fsl_qdma_issue_pending(struct dma_chan * chan)1032*4882a593Smuzhiyun static void fsl_qdma_issue_pending(struct dma_chan *chan)
1033*4882a593Smuzhiyun {
1034*4882a593Smuzhiyun unsigned long flags;
1035*4882a593Smuzhiyun struct fsl_qdma_chan *fsl_chan = to_fsl_qdma_chan(chan);
1036*4882a593Smuzhiyun struct fsl_qdma_queue *fsl_queue = fsl_chan->queue;
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun spin_lock_irqsave(&fsl_queue->queue_lock, flags);
1039*4882a593Smuzhiyun spin_lock(&fsl_chan->vchan.lock);
1040*4882a593Smuzhiyun if (vchan_issue_pending(&fsl_chan->vchan))
1041*4882a593Smuzhiyun fsl_qdma_enqueue_desc(fsl_chan);
1042*4882a593Smuzhiyun spin_unlock(&fsl_chan->vchan.lock);
1043*4882a593Smuzhiyun spin_unlock_irqrestore(&fsl_queue->queue_lock, flags);
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun
fsl_qdma_synchronize(struct dma_chan * chan)1046*4882a593Smuzhiyun static void fsl_qdma_synchronize(struct dma_chan *chan)
1047*4882a593Smuzhiyun {
1048*4882a593Smuzhiyun struct fsl_qdma_chan *fsl_chan = to_fsl_qdma_chan(chan);
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun vchan_synchronize(&fsl_chan->vchan);
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun
fsl_qdma_terminate_all(struct dma_chan * chan)1053*4882a593Smuzhiyun static int fsl_qdma_terminate_all(struct dma_chan *chan)
1054*4882a593Smuzhiyun {
1055*4882a593Smuzhiyun LIST_HEAD(head);
1056*4882a593Smuzhiyun unsigned long flags;
1057*4882a593Smuzhiyun struct fsl_qdma_chan *fsl_chan = to_fsl_qdma_chan(chan);
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun spin_lock_irqsave(&fsl_chan->vchan.lock, flags);
1060*4882a593Smuzhiyun vchan_get_all_descriptors(&fsl_chan->vchan, &head);
1061*4882a593Smuzhiyun spin_unlock_irqrestore(&fsl_chan->vchan.lock, flags);
1062*4882a593Smuzhiyun vchan_dma_desc_free_list(&fsl_chan->vchan, &head);
1063*4882a593Smuzhiyun return 0;
1064*4882a593Smuzhiyun }
1065*4882a593Smuzhiyun
fsl_qdma_alloc_chan_resources(struct dma_chan * chan)1066*4882a593Smuzhiyun static int fsl_qdma_alloc_chan_resources(struct dma_chan *chan)
1067*4882a593Smuzhiyun {
1068*4882a593Smuzhiyun int ret;
1069*4882a593Smuzhiyun struct fsl_qdma_chan *fsl_chan = to_fsl_qdma_chan(chan);
1070*4882a593Smuzhiyun struct fsl_qdma_engine *fsl_qdma = fsl_chan->qdma;
1071*4882a593Smuzhiyun struct fsl_qdma_queue *fsl_queue = fsl_chan->queue;
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun if (fsl_queue->comp_pool && fsl_queue->desc_pool)
1074*4882a593Smuzhiyun return fsl_qdma->desc_allocated;
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun INIT_LIST_HEAD(&fsl_queue->comp_free);
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun /*
1079*4882a593Smuzhiyun * The dma pool for queue command buffer
1080*4882a593Smuzhiyun */
1081*4882a593Smuzhiyun fsl_queue->comp_pool =
1082*4882a593Smuzhiyun dma_pool_create("comp_pool",
1083*4882a593Smuzhiyun chan->device->dev,
1084*4882a593Smuzhiyun FSL_QDMA_COMMAND_BUFFER_SIZE,
1085*4882a593Smuzhiyun 64, 0);
1086*4882a593Smuzhiyun if (!fsl_queue->comp_pool)
1087*4882a593Smuzhiyun return -ENOMEM;
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun /*
1090*4882a593Smuzhiyun * The dma pool for Descriptor(SD/DD) buffer
1091*4882a593Smuzhiyun */
1092*4882a593Smuzhiyun fsl_queue->desc_pool =
1093*4882a593Smuzhiyun dma_pool_create("desc_pool",
1094*4882a593Smuzhiyun chan->device->dev,
1095*4882a593Smuzhiyun FSL_QDMA_DESCRIPTOR_BUFFER_SIZE,
1096*4882a593Smuzhiyun 32, 0);
1097*4882a593Smuzhiyun if (!fsl_queue->desc_pool)
1098*4882a593Smuzhiyun goto err_desc_pool;
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun ret = fsl_qdma_pre_request_enqueue_desc(fsl_queue);
1101*4882a593Smuzhiyun if (ret) {
1102*4882a593Smuzhiyun dev_err(chan->device->dev,
1103*4882a593Smuzhiyun "failed to alloc dma buffer for S/G descriptor\n");
1104*4882a593Smuzhiyun goto err_mem;
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun fsl_qdma->desc_allocated++;
1108*4882a593Smuzhiyun return fsl_qdma->desc_allocated;
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun err_mem:
1111*4882a593Smuzhiyun dma_pool_destroy(fsl_queue->desc_pool);
1112*4882a593Smuzhiyun err_desc_pool:
1113*4882a593Smuzhiyun dma_pool_destroy(fsl_queue->comp_pool);
1114*4882a593Smuzhiyun return -ENOMEM;
1115*4882a593Smuzhiyun }
1116*4882a593Smuzhiyun
fsl_qdma_probe(struct platform_device * pdev)1117*4882a593Smuzhiyun static int fsl_qdma_probe(struct platform_device *pdev)
1118*4882a593Smuzhiyun {
1119*4882a593Smuzhiyun int ret, i;
1120*4882a593Smuzhiyun int blk_num, blk_off;
1121*4882a593Smuzhiyun u32 len, chans, queues;
1122*4882a593Smuzhiyun struct resource *res;
1123*4882a593Smuzhiyun struct fsl_qdma_chan *fsl_chan;
1124*4882a593Smuzhiyun struct fsl_qdma_engine *fsl_qdma;
1125*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun ret = of_property_read_u32(np, "dma-channels", &chans);
1128*4882a593Smuzhiyun if (ret) {
1129*4882a593Smuzhiyun dev_err(&pdev->dev, "Can't get dma-channels.\n");
1130*4882a593Smuzhiyun return ret;
1131*4882a593Smuzhiyun }
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun ret = of_property_read_u32(np, "block-offset", &blk_off);
1134*4882a593Smuzhiyun if (ret) {
1135*4882a593Smuzhiyun dev_err(&pdev->dev, "Can't get block-offset.\n");
1136*4882a593Smuzhiyun return ret;
1137*4882a593Smuzhiyun }
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun ret = of_property_read_u32(np, "block-number", &blk_num);
1140*4882a593Smuzhiyun if (ret) {
1141*4882a593Smuzhiyun dev_err(&pdev->dev, "Can't get block-number.\n");
1142*4882a593Smuzhiyun return ret;
1143*4882a593Smuzhiyun }
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun blk_num = min_t(int, blk_num, num_online_cpus());
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun len = sizeof(*fsl_qdma);
1148*4882a593Smuzhiyun fsl_qdma = devm_kzalloc(&pdev->dev, len, GFP_KERNEL);
1149*4882a593Smuzhiyun if (!fsl_qdma)
1150*4882a593Smuzhiyun return -ENOMEM;
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun len = sizeof(*fsl_chan) * chans;
1153*4882a593Smuzhiyun fsl_qdma->chans = devm_kzalloc(&pdev->dev, len, GFP_KERNEL);
1154*4882a593Smuzhiyun if (!fsl_qdma->chans)
1155*4882a593Smuzhiyun return -ENOMEM;
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun len = sizeof(struct fsl_qdma_queue *) * blk_num;
1158*4882a593Smuzhiyun fsl_qdma->status = devm_kzalloc(&pdev->dev, len, GFP_KERNEL);
1159*4882a593Smuzhiyun if (!fsl_qdma->status)
1160*4882a593Smuzhiyun return -ENOMEM;
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun len = sizeof(int) * blk_num;
1163*4882a593Smuzhiyun fsl_qdma->queue_irq = devm_kzalloc(&pdev->dev, len, GFP_KERNEL);
1164*4882a593Smuzhiyun if (!fsl_qdma->queue_irq)
1165*4882a593Smuzhiyun return -ENOMEM;
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun ret = of_property_read_u32(np, "fsl,dma-queues", &queues);
1168*4882a593Smuzhiyun if (ret) {
1169*4882a593Smuzhiyun dev_err(&pdev->dev, "Can't get queues.\n");
1170*4882a593Smuzhiyun return ret;
1171*4882a593Smuzhiyun }
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun fsl_qdma->desc_allocated = 0;
1174*4882a593Smuzhiyun fsl_qdma->n_chans = chans;
1175*4882a593Smuzhiyun fsl_qdma->n_queues = queues;
1176*4882a593Smuzhiyun fsl_qdma->block_number = blk_num;
1177*4882a593Smuzhiyun fsl_qdma->block_offset = blk_off;
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun mutex_init(&fsl_qdma->fsl_qdma_mutex);
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun for (i = 0; i < fsl_qdma->block_number; i++) {
1182*4882a593Smuzhiyun fsl_qdma->status[i] = fsl_qdma_prep_status_queue(pdev);
1183*4882a593Smuzhiyun if (!fsl_qdma->status[i])
1184*4882a593Smuzhiyun return -ENOMEM;
1185*4882a593Smuzhiyun }
1186*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1187*4882a593Smuzhiyun fsl_qdma->ctrl_base = devm_ioremap_resource(&pdev->dev, res);
1188*4882a593Smuzhiyun if (IS_ERR(fsl_qdma->ctrl_base))
1189*4882a593Smuzhiyun return PTR_ERR(fsl_qdma->ctrl_base);
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1192*4882a593Smuzhiyun fsl_qdma->status_base = devm_ioremap_resource(&pdev->dev, res);
1193*4882a593Smuzhiyun if (IS_ERR(fsl_qdma->status_base))
1194*4882a593Smuzhiyun return PTR_ERR(fsl_qdma->status_base);
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 2);
1197*4882a593Smuzhiyun fsl_qdma->block_base = devm_ioremap_resource(&pdev->dev, res);
1198*4882a593Smuzhiyun if (IS_ERR(fsl_qdma->block_base))
1199*4882a593Smuzhiyun return PTR_ERR(fsl_qdma->block_base);
1200*4882a593Smuzhiyun fsl_qdma->queue = fsl_qdma_alloc_queue_resources(pdev, fsl_qdma);
1201*4882a593Smuzhiyun if (!fsl_qdma->queue)
1202*4882a593Smuzhiyun return -ENOMEM;
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun ret = fsl_qdma_irq_init(pdev, fsl_qdma);
1205*4882a593Smuzhiyun if (ret)
1206*4882a593Smuzhiyun return ret;
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun fsl_qdma->irq_base = platform_get_irq_byname(pdev, "qdma-queue0");
1209*4882a593Smuzhiyun if (fsl_qdma->irq_base < 0)
1210*4882a593Smuzhiyun return fsl_qdma->irq_base;
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun fsl_qdma->feature = of_property_read_bool(np, "big-endian");
1213*4882a593Smuzhiyun INIT_LIST_HEAD(&fsl_qdma->dma_dev.channels);
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun for (i = 0; i < fsl_qdma->n_chans; i++) {
1216*4882a593Smuzhiyun struct fsl_qdma_chan *fsl_chan = &fsl_qdma->chans[i];
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun fsl_chan->qdma = fsl_qdma;
1219*4882a593Smuzhiyun fsl_chan->queue = fsl_qdma->queue + i % (fsl_qdma->n_queues *
1220*4882a593Smuzhiyun fsl_qdma->block_number);
1221*4882a593Smuzhiyun fsl_chan->vchan.desc_free = fsl_qdma_free_desc;
1222*4882a593Smuzhiyun vchan_init(&fsl_chan->vchan, &fsl_qdma->dma_dev);
1223*4882a593Smuzhiyun }
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun dma_cap_set(DMA_MEMCPY, fsl_qdma->dma_dev.cap_mask);
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun fsl_qdma->dma_dev.dev = &pdev->dev;
1228*4882a593Smuzhiyun fsl_qdma->dma_dev.device_free_chan_resources =
1229*4882a593Smuzhiyun fsl_qdma_free_chan_resources;
1230*4882a593Smuzhiyun fsl_qdma->dma_dev.device_alloc_chan_resources =
1231*4882a593Smuzhiyun fsl_qdma_alloc_chan_resources;
1232*4882a593Smuzhiyun fsl_qdma->dma_dev.device_tx_status = dma_cookie_status;
1233*4882a593Smuzhiyun fsl_qdma->dma_dev.device_prep_dma_memcpy = fsl_qdma_prep_memcpy;
1234*4882a593Smuzhiyun fsl_qdma->dma_dev.device_issue_pending = fsl_qdma_issue_pending;
1235*4882a593Smuzhiyun fsl_qdma->dma_dev.device_synchronize = fsl_qdma_synchronize;
1236*4882a593Smuzhiyun fsl_qdma->dma_dev.device_terminate_all = fsl_qdma_terminate_all;
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun ret = dma_set_mask(&pdev->dev, DMA_BIT_MASK(40));
1239*4882a593Smuzhiyun if (ret) {
1240*4882a593Smuzhiyun dev_err(&pdev->dev, "dma_set_mask failure.\n");
1241*4882a593Smuzhiyun return ret;
1242*4882a593Smuzhiyun }
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun platform_set_drvdata(pdev, fsl_qdma);
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun ret = dma_async_device_register(&fsl_qdma->dma_dev);
1247*4882a593Smuzhiyun if (ret) {
1248*4882a593Smuzhiyun dev_err(&pdev->dev,
1249*4882a593Smuzhiyun "Can't register NXP Layerscape qDMA engine.\n");
1250*4882a593Smuzhiyun return ret;
1251*4882a593Smuzhiyun }
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun ret = fsl_qdma_reg_init(fsl_qdma);
1254*4882a593Smuzhiyun if (ret) {
1255*4882a593Smuzhiyun dev_err(&pdev->dev, "Can't Initialize the qDMA engine.\n");
1256*4882a593Smuzhiyun return ret;
1257*4882a593Smuzhiyun }
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun return 0;
1260*4882a593Smuzhiyun }
1261*4882a593Smuzhiyun
fsl_qdma_cleanup_vchan(struct dma_device * dmadev)1262*4882a593Smuzhiyun static void fsl_qdma_cleanup_vchan(struct dma_device *dmadev)
1263*4882a593Smuzhiyun {
1264*4882a593Smuzhiyun struct fsl_qdma_chan *chan, *_chan;
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun list_for_each_entry_safe(chan, _chan,
1267*4882a593Smuzhiyun &dmadev->channels, vchan.chan.device_node) {
1268*4882a593Smuzhiyun list_del(&chan->vchan.chan.device_node);
1269*4882a593Smuzhiyun tasklet_kill(&chan->vchan.task);
1270*4882a593Smuzhiyun }
1271*4882a593Smuzhiyun }
1272*4882a593Smuzhiyun
fsl_qdma_remove(struct platform_device * pdev)1273*4882a593Smuzhiyun static int fsl_qdma_remove(struct platform_device *pdev)
1274*4882a593Smuzhiyun {
1275*4882a593Smuzhiyun int i;
1276*4882a593Smuzhiyun struct fsl_qdma_queue *status;
1277*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
1278*4882a593Smuzhiyun struct fsl_qdma_engine *fsl_qdma = platform_get_drvdata(pdev);
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun fsl_qdma_irq_exit(pdev, fsl_qdma);
1281*4882a593Smuzhiyun fsl_qdma_cleanup_vchan(&fsl_qdma->dma_dev);
1282*4882a593Smuzhiyun of_dma_controller_free(np);
1283*4882a593Smuzhiyun dma_async_device_unregister(&fsl_qdma->dma_dev);
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun for (i = 0; i < fsl_qdma->block_number; i++) {
1286*4882a593Smuzhiyun status = fsl_qdma->status[i];
1287*4882a593Smuzhiyun dma_free_coherent(&pdev->dev, sizeof(struct fsl_qdma_format) *
1288*4882a593Smuzhiyun status->n_cq, status->cq, status->bus_addr);
1289*4882a593Smuzhiyun }
1290*4882a593Smuzhiyun return 0;
1291*4882a593Smuzhiyun }
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun static const struct of_device_id fsl_qdma_dt_ids[] = {
1294*4882a593Smuzhiyun { .compatible = "fsl,ls1021a-qdma", },
1295*4882a593Smuzhiyun { /* sentinel */ }
1296*4882a593Smuzhiyun };
1297*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, fsl_qdma_dt_ids);
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun static struct platform_driver fsl_qdma_driver = {
1300*4882a593Smuzhiyun .driver = {
1301*4882a593Smuzhiyun .name = "fsl-qdma",
1302*4882a593Smuzhiyun .of_match_table = fsl_qdma_dt_ids,
1303*4882a593Smuzhiyun },
1304*4882a593Smuzhiyun .probe = fsl_qdma_probe,
1305*4882a593Smuzhiyun .remove = fsl_qdma_remove,
1306*4882a593Smuzhiyun };
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun module_platform_driver(fsl_qdma_driver);
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun MODULE_ALIAS("platform:fsl-qdma");
1311*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1312*4882a593Smuzhiyun MODULE_DESCRIPTION("NXP Layerscape qDMA engine driver");
1313