xref: /OK3568_Linux_fs/kernel/drivers/dma/fsl-edma.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * drivers/dma/fsl-edma.c
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2013-2014 Freescale Semiconductor, Inc.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Driver for the Freescale eDMA engine with flexible channel multiplexing
8*4882a593Smuzhiyun  * capability for DMA request sources. The eDMA block can be found on some
9*4882a593Smuzhiyun  * Vybrid and Layerscape SoCs.
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/clk.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/of_device.h>
17*4882a593Smuzhiyun #include <linux/of_address.h>
18*4882a593Smuzhiyun #include <linux/of_irq.h>
19*4882a593Smuzhiyun #include <linux/of_dma.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include "fsl-edma-common.h"
22*4882a593Smuzhiyun 
fsl_edma_synchronize(struct dma_chan * chan)23*4882a593Smuzhiyun static void fsl_edma_synchronize(struct dma_chan *chan)
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun 	struct fsl_edma_chan *fsl_chan = to_fsl_edma_chan(chan);
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun 	vchan_synchronize(&fsl_chan->vchan);
28*4882a593Smuzhiyun }
29*4882a593Smuzhiyun 
fsl_edma_tx_handler(int irq,void * dev_id)30*4882a593Smuzhiyun static irqreturn_t fsl_edma_tx_handler(int irq, void *dev_id)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun 	struct fsl_edma_engine *fsl_edma = dev_id;
33*4882a593Smuzhiyun 	unsigned int intr, ch;
34*4882a593Smuzhiyun 	struct edma_regs *regs = &fsl_edma->regs;
35*4882a593Smuzhiyun 	struct fsl_edma_chan *fsl_chan;
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun 	intr = edma_readl(fsl_edma, regs->intl);
38*4882a593Smuzhiyun 	if (!intr)
39*4882a593Smuzhiyun 		return IRQ_NONE;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	for (ch = 0; ch < fsl_edma->n_chans; ch++) {
42*4882a593Smuzhiyun 		if (intr & (0x1 << ch)) {
43*4882a593Smuzhiyun 			edma_writeb(fsl_edma, EDMA_CINT_CINT(ch), regs->cint);
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 			fsl_chan = &fsl_edma->chans[ch];
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 			spin_lock(&fsl_chan->vchan.lock);
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 			if (!fsl_chan->edesc) {
50*4882a593Smuzhiyun 				/* terminate_all called before */
51*4882a593Smuzhiyun 				spin_unlock(&fsl_chan->vchan.lock);
52*4882a593Smuzhiyun 				continue;
53*4882a593Smuzhiyun 			}
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 			if (!fsl_chan->edesc->iscyclic) {
56*4882a593Smuzhiyun 				list_del(&fsl_chan->edesc->vdesc.node);
57*4882a593Smuzhiyun 				vchan_cookie_complete(&fsl_chan->edesc->vdesc);
58*4882a593Smuzhiyun 				fsl_chan->edesc = NULL;
59*4882a593Smuzhiyun 				fsl_chan->status = DMA_COMPLETE;
60*4882a593Smuzhiyun 				fsl_chan->idle = true;
61*4882a593Smuzhiyun 			} else {
62*4882a593Smuzhiyun 				vchan_cyclic_callback(&fsl_chan->edesc->vdesc);
63*4882a593Smuzhiyun 			}
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 			if (!fsl_chan->edesc)
66*4882a593Smuzhiyun 				fsl_edma_xfer_desc(fsl_chan);
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 			spin_unlock(&fsl_chan->vchan.lock);
69*4882a593Smuzhiyun 		}
70*4882a593Smuzhiyun 	}
71*4882a593Smuzhiyun 	return IRQ_HANDLED;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun 
fsl_edma_err_handler(int irq,void * dev_id)74*4882a593Smuzhiyun static irqreturn_t fsl_edma_err_handler(int irq, void *dev_id)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	struct fsl_edma_engine *fsl_edma = dev_id;
77*4882a593Smuzhiyun 	unsigned int err, ch;
78*4882a593Smuzhiyun 	struct edma_regs *regs = &fsl_edma->regs;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	err = edma_readl(fsl_edma, regs->errl);
81*4882a593Smuzhiyun 	if (!err)
82*4882a593Smuzhiyun 		return IRQ_NONE;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	for (ch = 0; ch < fsl_edma->n_chans; ch++) {
85*4882a593Smuzhiyun 		if (err & (0x1 << ch)) {
86*4882a593Smuzhiyun 			fsl_edma_disable_request(&fsl_edma->chans[ch]);
87*4882a593Smuzhiyun 			edma_writeb(fsl_edma, EDMA_CERR_CERR(ch), regs->cerr);
88*4882a593Smuzhiyun 			fsl_edma->chans[ch].status = DMA_ERROR;
89*4882a593Smuzhiyun 			fsl_edma->chans[ch].idle = true;
90*4882a593Smuzhiyun 		}
91*4882a593Smuzhiyun 	}
92*4882a593Smuzhiyun 	return IRQ_HANDLED;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
fsl_edma_irq_handler(int irq,void * dev_id)95*4882a593Smuzhiyun static irqreturn_t fsl_edma_irq_handler(int irq, void *dev_id)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	if (fsl_edma_tx_handler(irq, dev_id) == IRQ_HANDLED)
98*4882a593Smuzhiyun 		return IRQ_HANDLED;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	return fsl_edma_err_handler(irq, dev_id);
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun 
fsl_edma_xlate(struct of_phandle_args * dma_spec,struct of_dma * ofdma)103*4882a593Smuzhiyun static struct dma_chan *fsl_edma_xlate(struct of_phandle_args *dma_spec,
104*4882a593Smuzhiyun 		struct of_dma *ofdma)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun 	struct fsl_edma_engine *fsl_edma = ofdma->of_dma_data;
107*4882a593Smuzhiyun 	struct dma_chan *chan, *_chan;
108*4882a593Smuzhiyun 	struct fsl_edma_chan *fsl_chan;
109*4882a593Smuzhiyun 	u32 dmamux_nr = fsl_edma->drvdata->dmamuxs;
110*4882a593Smuzhiyun 	unsigned long chans_per_mux = fsl_edma->n_chans / dmamux_nr;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	if (dma_spec->args_count != 2)
113*4882a593Smuzhiyun 		return NULL;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	mutex_lock(&fsl_edma->fsl_edma_mutex);
116*4882a593Smuzhiyun 	list_for_each_entry_safe(chan, _chan, &fsl_edma->dma_dev.channels, device_node) {
117*4882a593Smuzhiyun 		if (chan->client_count)
118*4882a593Smuzhiyun 			continue;
119*4882a593Smuzhiyun 		if ((chan->chan_id / chans_per_mux) == dma_spec->args[0]) {
120*4882a593Smuzhiyun 			chan = dma_get_slave_channel(chan);
121*4882a593Smuzhiyun 			if (chan) {
122*4882a593Smuzhiyun 				chan->device->privatecnt++;
123*4882a593Smuzhiyun 				fsl_chan = to_fsl_edma_chan(chan);
124*4882a593Smuzhiyun 				fsl_chan->slave_id = dma_spec->args[1];
125*4882a593Smuzhiyun 				fsl_edma_chan_mux(fsl_chan, fsl_chan->slave_id,
126*4882a593Smuzhiyun 						true);
127*4882a593Smuzhiyun 				mutex_unlock(&fsl_edma->fsl_edma_mutex);
128*4882a593Smuzhiyun 				return chan;
129*4882a593Smuzhiyun 			}
130*4882a593Smuzhiyun 		}
131*4882a593Smuzhiyun 	}
132*4882a593Smuzhiyun 	mutex_unlock(&fsl_edma->fsl_edma_mutex);
133*4882a593Smuzhiyun 	return NULL;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun static int
fsl_edma_irq_init(struct platform_device * pdev,struct fsl_edma_engine * fsl_edma)137*4882a593Smuzhiyun fsl_edma_irq_init(struct platform_device *pdev, struct fsl_edma_engine *fsl_edma)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	int ret;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	fsl_edma->txirq = platform_get_irq_byname(pdev, "edma-tx");
142*4882a593Smuzhiyun 	if (fsl_edma->txirq < 0)
143*4882a593Smuzhiyun 		return fsl_edma->txirq;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	fsl_edma->errirq = platform_get_irq_byname(pdev, "edma-err");
146*4882a593Smuzhiyun 	if (fsl_edma->errirq < 0)
147*4882a593Smuzhiyun 		return fsl_edma->errirq;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	if (fsl_edma->txirq == fsl_edma->errirq) {
150*4882a593Smuzhiyun 		ret = devm_request_irq(&pdev->dev, fsl_edma->txirq,
151*4882a593Smuzhiyun 				fsl_edma_irq_handler, 0, "eDMA", fsl_edma);
152*4882a593Smuzhiyun 		if (ret) {
153*4882a593Smuzhiyun 			dev_err(&pdev->dev, "Can't register eDMA IRQ.\n");
154*4882a593Smuzhiyun 			return ret;
155*4882a593Smuzhiyun 		}
156*4882a593Smuzhiyun 	} else {
157*4882a593Smuzhiyun 		ret = devm_request_irq(&pdev->dev, fsl_edma->txirq,
158*4882a593Smuzhiyun 				fsl_edma_tx_handler, 0, "eDMA tx", fsl_edma);
159*4882a593Smuzhiyun 		if (ret) {
160*4882a593Smuzhiyun 			dev_err(&pdev->dev, "Can't register eDMA tx IRQ.\n");
161*4882a593Smuzhiyun 			return ret;
162*4882a593Smuzhiyun 		}
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 		ret = devm_request_irq(&pdev->dev, fsl_edma->errirq,
165*4882a593Smuzhiyun 				fsl_edma_err_handler, 0, "eDMA err", fsl_edma);
166*4882a593Smuzhiyun 		if (ret) {
167*4882a593Smuzhiyun 			dev_err(&pdev->dev, "Can't register eDMA err IRQ.\n");
168*4882a593Smuzhiyun 			return ret;
169*4882a593Smuzhiyun 		}
170*4882a593Smuzhiyun 	}
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	return 0;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun static int
fsl_edma2_irq_init(struct platform_device * pdev,struct fsl_edma_engine * fsl_edma)176*4882a593Smuzhiyun fsl_edma2_irq_init(struct platform_device *pdev,
177*4882a593Smuzhiyun 		   struct fsl_edma_engine *fsl_edma)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	int i, ret, irq;
180*4882a593Smuzhiyun 	int count;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	count = platform_irq_count(pdev);
183*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "%s Found %d interrupts\r\n", __func__, count);
184*4882a593Smuzhiyun 	if (count <= 2) {
185*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Interrupts in DTS not correct.\n");
186*4882a593Smuzhiyun 		return -EINVAL;
187*4882a593Smuzhiyun 	}
188*4882a593Smuzhiyun 	/*
189*4882a593Smuzhiyun 	 * 16 channel independent interrupts + 1 error interrupt on i.mx7ulp.
190*4882a593Smuzhiyun 	 * 2 channel share one interrupt, for example, ch0/ch16, ch1/ch17...
191*4882a593Smuzhiyun 	 * For now, just simply request irq without IRQF_SHARED flag, since 16
192*4882a593Smuzhiyun 	 * channels are enough on i.mx7ulp whose M4 domain own some peripherals.
193*4882a593Smuzhiyun 	 */
194*4882a593Smuzhiyun 	for (i = 0; i < count; i++) {
195*4882a593Smuzhiyun 		irq = platform_get_irq(pdev, i);
196*4882a593Smuzhiyun 		if (irq < 0)
197*4882a593Smuzhiyun 			return -ENXIO;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 		sprintf(fsl_edma->chans[i].chan_name, "eDMA2-CH%02d", i);
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 		/* The last IRQ is for eDMA err */
202*4882a593Smuzhiyun 		if (i == count - 1)
203*4882a593Smuzhiyun 			ret = devm_request_irq(&pdev->dev, irq,
204*4882a593Smuzhiyun 						fsl_edma_err_handler,
205*4882a593Smuzhiyun 						0, "eDMA2-ERR", fsl_edma);
206*4882a593Smuzhiyun 		else
207*4882a593Smuzhiyun 			ret = devm_request_irq(&pdev->dev, irq,
208*4882a593Smuzhiyun 						fsl_edma_tx_handler, 0,
209*4882a593Smuzhiyun 						fsl_edma->chans[i].chan_name,
210*4882a593Smuzhiyun 						fsl_edma);
211*4882a593Smuzhiyun 		if (ret)
212*4882a593Smuzhiyun 			return ret;
213*4882a593Smuzhiyun 	}
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	return 0;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun 
fsl_edma_irq_exit(struct platform_device * pdev,struct fsl_edma_engine * fsl_edma)218*4882a593Smuzhiyun static void fsl_edma_irq_exit(
219*4882a593Smuzhiyun 		struct platform_device *pdev, struct fsl_edma_engine *fsl_edma)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun 	if (fsl_edma->txirq == fsl_edma->errirq) {
222*4882a593Smuzhiyun 		devm_free_irq(&pdev->dev, fsl_edma->txirq, fsl_edma);
223*4882a593Smuzhiyun 	} else {
224*4882a593Smuzhiyun 		devm_free_irq(&pdev->dev, fsl_edma->txirq, fsl_edma);
225*4882a593Smuzhiyun 		devm_free_irq(&pdev->dev, fsl_edma->errirq, fsl_edma);
226*4882a593Smuzhiyun 	}
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun 
fsl_disable_clocks(struct fsl_edma_engine * fsl_edma,int nr_clocks)229*4882a593Smuzhiyun static void fsl_disable_clocks(struct fsl_edma_engine *fsl_edma, int nr_clocks)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun 	int i;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	for (i = 0; i < nr_clocks; i++)
234*4882a593Smuzhiyun 		clk_disable_unprepare(fsl_edma->muxclk[i]);
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun static struct fsl_edma_drvdata vf610_data = {
238*4882a593Smuzhiyun 	.version = v1,
239*4882a593Smuzhiyun 	.dmamuxs = DMAMUX_NR,
240*4882a593Smuzhiyun 	.setup_irq = fsl_edma_irq_init,
241*4882a593Smuzhiyun };
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun static struct fsl_edma_drvdata ls1028a_data = {
244*4882a593Smuzhiyun 	.version = v1,
245*4882a593Smuzhiyun 	.dmamuxs = DMAMUX_NR,
246*4882a593Smuzhiyun 	.mux_swap = true,
247*4882a593Smuzhiyun 	.setup_irq = fsl_edma_irq_init,
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun static struct fsl_edma_drvdata imx7ulp_data = {
251*4882a593Smuzhiyun 	.version = v3,
252*4882a593Smuzhiyun 	.dmamuxs = 1,
253*4882a593Smuzhiyun 	.has_dmaclk = true,
254*4882a593Smuzhiyun 	.setup_irq = fsl_edma2_irq_init,
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun static const struct of_device_id fsl_edma_dt_ids[] = {
258*4882a593Smuzhiyun 	{ .compatible = "fsl,vf610-edma", .data = &vf610_data},
259*4882a593Smuzhiyun 	{ .compatible = "fsl,ls1028a-edma", .data = &ls1028a_data},
260*4882a593Smuzhiyun 	{ .compatible = "fsl,imx7ulp-edma", .data = &imx7ulp_data},
261*4882a593Smuzhiyun 	{ /* sentinel */ }
262*4882a593Smuzhiyun };
263*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, fsl_edma_dt_ids);
264*4882a593Smuzhiyun 
fsl_edma_probe(struct platform_device * pdev)265*4882a593Smuzhiyun static int fsl_edma_probe(struct platform_device *pdev)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun 	const struct of_device_id *of_id =
268*4882a593Smuzhiyun 			of_match_device(fsl_edma_dt_ids, &pdev->dev);
269*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
270*4882a593Smuzhiyun 	struct fsl_edma_engine *fsl_edma;
271*4882a593Smuzhiyun 	const struct fsl_edma_drvdata *drvdata = NULL;
272*4882a593Smuzhiyun 	struct fsl_edma_chan *fsl_chan;
273*4882a593Smuzhiyun 	struct edma_regs *regs;
274*4882a593Smuzhiyun 	struct resource *res;
275*4882a593Smuzhiyun 	int len, chans;
276*4882a593Smuzhiyun 	int ret, i;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	if (of_id)
279*4882a593Smuzhiyun 		drvdata = of_id->data;
280*4882a593Smuzhiyun 	if (!drvdata) {
281*4882a593Smuzhiyun 		dev_err(&pdev->dev, "unable to find driver data\n");
282*4882a593Smuzhiyun 		return -EINVAL;
283*4882a593Smuzhiyun 	}
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	ret = of_property_read_u32(np, "dma-channels", &chans);
286*4882a593Smuzhiyun 	if (ret) {
287*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Can't get dma-channels.\n");
288*4882a593Smuzhiyun 		return ret;
289*4882a593Smuzhiyun 	}
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	len = sizeof(*fsl_edma) + sizeof(*fsl_chan) * chans;
292*4882a593Smuzhiyun 	fsl_edma = devm_kzalloc(&pdev->dev, len, GFP_KERNEL);
293*4882a593Smuzhiyun 	if (!fsl_edma)
294*4882a593Smuzhiyun 		return -ENOMEM;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	fsl_edma->drvdata = drvdata;
297*4882a593Smuzhiyun 	fsl_edma->n_chans = chans;
298*4882a593Smuzhiyun 	mutex_init(&fsl_edma->fsl_edma_mutex);
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
301*4882a593Smuzhiyun 	fsl_edma->membase = devm_ioremap_resource(&pdev->dev, res);
302*4882a593Smuzhiyun 	if (IS_ERR(fsl_edma->membase))
303*4882a593Smuzhiyun 		return PTR_ERR(fsl_edma->membase);
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	fsl_edma_setup_regs(fsl_edma);
306*4882a593Smuzhiyun 	regs = &fsl_edma->regs;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	if (drvdata->has_dmaclk) {
309*4882a593Smuzhiyun 		fsl_edma->dmaclk = devm_clk_get(&pdev->dev, "dma");
310*4882a593Smuzhiyun 		if (IS_ERR(fsl_edma->dmaclk)) {
311*4882a593Smuzhiyun 			dev_err(&pdev->dev, "Missing DMA block clock.\n");
312*4882a593Smuzhiyun 			return PTR_ERR(fsl_edma->dmaclk);
313*4882a593Smuzhiyun 		}
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 		ret = clk_prepare_enable(fsl_edma->dmaclk);
316*4882a593Smuzhiyun 		if (ret) {
317*4882a593Smuzhiyun 			dev_err(&pdev->dev, "DMA clk block failed.\n");
318*4882a593Smuzhiyun 			return ret;
319*4882a593Smuzhiyun 		}
320*4882a593Smuzhiyun 	}
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	for (i = 0; i < fsl_edma->drvdata->dmamuxs; i++) {
323*4882a593Smuzhiyun 		char clkname[32];
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 		res = platform_get_resource(pdev, IORESOURCE_MEM, 1 + i);
326*4882a593Smuzhiyun 		fsl_edma->muxbase[i] = devm_ioremap_resource(&pdev->dev, res);
327*4882a593Smuzhiyun 		if (IS_ERR(fsl_edma->muxbase[i])) {
328*4882a593Smuzhiyun 			/* on error: disable all previously enabled clks */
329*4882a593Smuzhiyun 			fsl_disable_clocks(fsl_edma, i);
330*4882a593Smuzhiyun 			return PTR_ERR(fsl_edma->muxbase[i]);
331*4882a593Smuzhiyun 		}
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 		sprintf(clkname, "dmamux%d", i);
334*4882a593Smuzhiyun 		fsl_edma->muxclk[i] = devm_clk_get(&pdev->dev, clkname);
335*4882a593Smuzhiyun 		if (IS_ERR(fsl_edma->muxclk[i])) {
336*4882a593Smuzhiyun 			dev_err(&pdev->dev, "Missing DMAMUX block clock.\n");
337*4882a593Smuzhiyun 			/* on error: disable all previously enabled clks */
338*4882a593Smuzhiyun 			fsl_disable_clocks(fsl_edma, i);
339*4882a593Smuzhiyun 			return PTR_ERR(fsl_edma->muxclk[i]);
340*4882a593Smuzhiyun 		}
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 		ret = clk_prepare_enable(fsl_edma->muxclk[i]);
343*4882a593Smuzhiyun 		if (ret)
344*4882a593Smuzhiyun 			/* on error: disable all previously enabled clks */
345*4882a593Smuzhiyun 			fsl_disable_clocks(fsl_edma, i);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	}
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	fsl_edma->big_endian = of_property_read_bool(np, "big-endian");
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	INIT_LIST_HEAD(&fsl_edma->dma_dev.channels);
352*4882a593Smuzhiyun 	for (i = 0; i < fsl_edma->n_chans; i++) {
353*4882a593Smuzhiyun 		struct fsl_edma_chan *fsl_chan = &fsl_edma->chans[i];
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 		fsl_chan->edma = fsl_edma;
356*4882a593Smuzhiyun 		fsl_chan->pm_state = RUNNING;
357*4882a593Smuzhiyun 		fsl_chan->slave_id = 0;
358*4882a593Smuzhiyun 		fsl_chan->idle = true;
359*4882a593Smuzhiyun 		fsl_chan->dma_dir = DMA_NONE;
360*4882a593Smuzhiyun 		fsl_chan->vchan.desc_free = fsl_edma_free_desc;
361*4882a593Smuzhiyun 		vchan_init(&fsl_chan->vchan, &fsl_edma->dma_dev);
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 		edma_writew(fsl_edma, 0x0, &regs->tcd[i].csr);
364*4882a593Smuzhiyun 		fsl_edma_chan_mux(fsl_chan, 0, false);
365*4882a593Smuzhiyun 	}
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	edma_writel(fsl_edma, ~0, regs->intl);
368*4882a593Smuzhiyun 	ret = fsl_edma->drvdata->setup_irq(pdev, fsl_edma);
369*4882a593Smuzhiyun 	if (ret)
370*4882a593Smuzhiyun 		return ret;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	dma_cap_set(DMA_PRIVATE, fsl_edma->dma_dev.cap_mask);
373*4882a593Smuzhiyun 	dma_cap_set(DMA_SLAVE, fsl_edma->dma_dev.cap_mask);
374*4882a593Smuzhiyun 	dma_cap_set(DMA_CYCLIC, fsl_edma->dma_dev.cap_mask);
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	fsl_edma->dma_dev.dev = &pdev->dev;
377*4882a593Smuzhiyun 	fsl_edma->dma_dev.device_alloc_chan_resources
378*4882a593Smuzhiyun 		= fsl_edma_alloc_chan_resources;
379*4882a593Smuzhiyun 	fsl_edma->dma_dev.device_free_chan_resources
380*4882a593Smuzhiyun 		= fsl_edma_free_chan_resources;
381*4882a593Smuzhiyun 	fsl_edma->dma_dev.device_tx_status = fsl_edma_tx_status;
382*4882a593Smuzhiyun 	fsl_edma->dma_dev.device_prep_slave_sg = fsl_edma_prep_slave_sg;
383*4882a593Smuzhiyun 	fsl_edma->dma_dev.device_prep_dma_cyclic = fsl_edma_prep_dma_cyclic;
384*4882a593Smuzhiyun 	fsl_edma->dma_dev.device_config = fsl_edma_slave_config;
385*4882a593Smuzhiyun 	fsl_edma->dma_dev.device_pause = fsl_edma_pause;
386*4882a593Smuzhiyun 	fsl_edma->dma_dev.device_resume = fsl_edma_resume;
387*4882a593Smuzhiyun 	fsl_edma->dma_dev.device_terminate_all = fsl_edma_terminate_all;
388*4882a593Smuzhiyun 	fsl_edma->dma_dev.device_synchronize = fsl_edma_synchronize;
389*4882a593Smuzhiyun 	fsl_edma->dma_dev.device_issue_pending = fsl_edma_issue_pending;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	fsl_edma->dma_dev.src_addr_widths = FSL_EDMA_BUSWIDTHS;
392*4882a593Smuzhiyun 	fsl_edma->dma_dev.dst_addr_widths = FSL_EDMA_BUSWIDTHS;
393*4882a593Smuzhiyun 	fsl_edma->dma_dev.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	platform_set_drvdata(pdev, fsl_edma);
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	ret = dma_async_device_register(&fsl_edma->dma_dev);
398*4882a593Smuzhiyun 	if (ret) {
399*4882a593Smuzhiyun 		dev_err(&pdev->dev,
400*4882a593Smuzhiyun 			"Can't register Freescale eDMA engine. (%d)\n", ret);
401*4882a593Smuzhiyun 		fsl_disable_clocks(fsl_edma, fsl_edma->drvdata->dmamuxs);
402*4882a593Smuzhiyun 		return ret;
403*4882a593Smuzhiyun 	}
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	ret = of_dma_controller_register(np, fsl_edma_xlate, fsl_edma);
406*4882a593Smuzhiyun 	if (ret) {
407*4882a593Smuzhiyun 		dev_err(&pdev->dev,
408*4882a593Smuzhiyun 			"Can't register Freescale eDMA of_dma. (%d)\n", ret);
409*4882a593Smuzhiyun 		dma_async_device_unregister(&fsl_edma->dma_dev);
410*4882a593Smuzhiyun 		fsl_disable_clocks(fsl_edma, fsl_edma->drvdata->dmamuxs);
411*4882a593Smuzhiyun 		return ret;
412*4882a593Smuzhiyun 	}
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	/* enable round robin arbitration */
415*4882a593Smuzhiyun 	edma_writel(fsl_edma, EDMA_CR_ERGA | EDMA_CR_ERCA, regs->cr);
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	return 0;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun 
fsl_edma_remove(struct platform_device * pdev)420*4882a593Smuzhiyun static int fsl_edma_remove(struct platform_device *pdev)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
423*4882a593Smuzhiyun 	struct fsl_edma_engine *fsl_edma = platform_get_drvdata(pdev);
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	fsl_edma_irq_exit(pdev, fsl_edma);
426*4882a593Smuzhiyun 	fsl_edma_cleanup_vchan(&fsl_edma->dma_dev);
427*4882a593Smuzhiyun 	of_dma_controller_free(np);
428*4882a593Smuzhiyun 	dma_async_device_unregister(&fsl_edma->dma_dev);
429*4882a593Smuzhiyun 	fsl_disable_clocks(fsl_edma, fsl_edma->drvdata->dmamuxs);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	return 0;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun 
fsl_edma_suspend_late(struct device * dev)434*4882a593Smuzhiyun static int fsl_edma_suspend_late(struct device *dev)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun 	struct fsl_edma_engine *fsl_edma = dev_get_drvdata(dev);
437*4882a593Smuzhiyun 	struct fsl_edma_chan *fsl_chan;
438*4882a593Smuzhiyun 	unsigned long flags;
439*4882a593Smuzhiyun 	int i;
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	for (i = 0; i < fsl_edma->n_chans; i++) {
442*4882a593Smuzhiyun 		fsl_chan = &fsl_edma->chans[i];
443*4882a593Smuzhiyun 		spin_lock_irqsave(&fsl_chan->vchan.lock, flags);
444*4882a593Smuzhiyun 		/* Make sure chan is idle or will force disable. */
445*4882a593Smuzhiyun 		if (unlikely(!fsl_chan->idle)) {
446*4882a593Smuzhiyun 			dev_warn(dev, "WARN: There is non-idle channel.");
447*4882a593Smuzhiyun 			fsl_edma_disable_request(fsl_chan);
448*4882a593Smuzhiyun 			fsl_edma_chan_mux(fsl_chan, 0, false);
449*4882a593Smuzhiyun 		}
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 		fsl_chan->pm_state = SUSPENDED;
452*4882a593Smuzhiyun 		spin_unlock_irqrestore(&fsl_chan->vchan.lock, flags);
453*4882a593Smuzhiyun 	}
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	return 0;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun 
fsl_edma_resume_early(struct device * dev)458*4882a593Smuzhiyun static int fsl_edma_resume_early(struct device *dev)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun 	struct fsl_edma_engine *fsl_edma = dev_get_drvdata(dev);
461*4882a593Smuzhiyun 	struct fsl_edma_chan *fsl_chan;
462*4882a593Smuzhiyun 	struct edma_regs *regs = &fsl_edma->regs;
463*4882a593Smuzhiyun 	int i;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	for (i = 0; i < fsl_edma->n_chans; i++) {
466*4882a593Smuzhiyun 		fsl_chan = &fsl_edma->chans[i];
467*4882a593Smuzhiyun 		fsl_chan->pm_state = RUNNING;
468*4882a593Smuzhiyun 		edma_writew(fsl_edma, 0x0, &regs->tcd[i].csr);
469*4882a593Smuzhiyun 		if (fsl_chan->slave_id != 0)
470*4882a593Smuzhiyun 			fsl_edma_chan_mux(fsl_chan, fsl_chan->slave_id, true);
471*4882a593Smuzhiyun 	}
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	edma_writel(fsl_edma, EDMA_CR_ERGA | EDMA_CR_ERCA, regs->cr);
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	return 0;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun /*
479*4882a593Smuzhiyun  * eDMA provides the service to others, so it should be suspend late
480*4882a593Smuzhiyun  * and resume early. When eDMA suspend, all of the clients should stop
481*4882a593Smuzhiyun  * the DMA data transmission and let the channel idle.
482*4882a593Smuzhiyun  */
483*4882a593Smuzhiyun static const struct dev_pm_ops fsl_edma_pm_ops = {
484*4882a593Smuzhiyun 	.suspend_late   = fsl_edma_suspend_late,
485*4882a593Smuzhiyun 	.resume_early   = fsl_edma_resume_early,
486*4882a593Smuzhiyun };
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun static struct platform_driver fsl_edma_driver = {
489*4882a593Smuzhiyun 	.driver		= {
490*4882a593Smuzhiyun 		.name	= "fsl-edma",
491*4882a593Smuzhiyun 		.of_match_table = fsl_edma_dt_ids,
492*4882a593Smuzhiyun 		.pm     = &fsl_edma_pm_ops,
493*4882a593Smuzhiyun 	},
494*4882a593Smuzhiyun 	.probe          = fsl_edma_probe,
495*4882a593Smuzhiyun 	.remove		= fsl_edma_remove,
496*4882a593Smuzhiyun };
497*4882a593Smuzhiyun 
fsl_edma_init(void)498*4882a593Smuzhiyun static int __init fsl_edma_init(void)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun 	return platform_driver_register(&fsl_edma_driver);
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun subsys_initcall(fsl_edma_init);
503*4882a593Smuzhiyun 
fsl_edma_exit(void)504*4882a593Smuzhiyun static void __exit fsl_edma_exit(void)
505*4882a593Smuzhiyun {
506*4882a593Smuzhiyun 	platform_driver_unregister(&fsl_edma_driver);
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun module_exit(fsl_edma_exit);
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun MODULE_ALIAS("platform:fsl-edma");
511*4882a593Smuzhiyun MODULE_DESCRIPTION("Freescale eDMA engine driver");
512*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
513