1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright (c) 2013-2014 Freescale Semiconductor, Inc
4*4882a593Smuzhiyun // Copyright (c) 2017 Sysam, Angelo Dureghello <angelo@sysam.it>
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/dmapool.h>
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/slab.h>
9*4882a593Smuzhiyun #include <linux/dma-mapping.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include "fsl-edma-common.h"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #define EDMA_CR 0x00
14*4882a593Smuzhiyun #define EDMA_ES 0x04
15*4882a593Smuzhiyun #define EDMA_ERQ 0x0C
16*4882a593Smuzhiyun #define EDMA_EEI 0x14
17*4882a593Smuzhiyun #define EDMA_SERQ 0x1B
18*4882a593Smuzhiyun #define EDMA_CERQ 0x1A
19*4882a593Smuzhiyun #define EDMA_SEEI 0x19
20*4882a593Smuzhiyun #define EDMA_CEEI 0x18
21*4882a593Smuzhiyun #define EDMA_CINT 0x1F
22*4882a593Smuzhiyun #define EDMA_CERR 0x1E
23*4882a593Smuzhiyun #define EDMA_SSRT 0x1D
24*4882a593Smuzhiyun #define EDMA_CDNE 0x1C
25*4882a593Smuzhiyun #define EDMA_INTR 0x24
26*4882a593Smuzhiyun #define EDMA_ERR 0x2C
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define EDMA64_ERQH 0x08
29*4882a593Smuzhiyun #define EDMA64_EEIH 0x10
30*4882a593Smuzhiyun #define EDMA64_SERQ 0x18
31*4882a593Smuzhiyun #define EDMA64_CERQ 0x19
32*4882a593Smuzhiyun #define EDMA64_SEEI 0x1a
33*4882a593Smuzhiyun #define EDMA64_CEEI 0x1b
34*4882a593Smuzhiyun #define EDMA64_CINT 0x1c
35*4882a593Smuzhiyun #define EDMA64_CERR 0x1d
36*4882a593Smuzhiyun #define EDMA64_SSRT 0x1e
37*4882a593Smuzhiyun #define EDMA64_CDNE 0x1f
38*4882a593Smuzhiyun #define EDMA64_INTH 0x20
39*4882a593Smuzhiyun #define EDMA64_INTL 0x24
40*4882a593Smuzhiyun #define EDMA64_ERRH 0x28
41*4882a593Smuzhiyun #define EDMA64_ERRL 0x2c
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define EDMA_TCD 0x1000
44*4882a593Smuzhiyun
fsl_edma_enable_request(struct fsl_edma_chan * fsl_chan)45*4882a593Smuzhiyun static void fsl_edma_enable_request(struct fsl_edma_chan *fsl_chan)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun struct edma_regs *regs = &fsl_chan->edma->regs;
48*4882a593Smuzhiyun u32 ch = fsl_chan->vchan.chan.chan_id;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun if (fsl_chan->edma->drvdata->version == v1) {
51*4882a593Smuzhiyun edma_writeb(fsl_chan->edma, EDMA_SEEI_SEEI(ch), regs->seei);
52*4882a593Smuzhiyun edma_writeb(fsl_chan->edma, ch, regs->serq);
53*4882a593Smuzhiyun } else {
54*4882a593Smuzhiyun /* ColdFire is big endian, and accesses natively
55*4882a593Smuzhiyun * big endian I/O peripherals
56*4882a593Smuzhiyun */
57*4882a593Smuzhiyun iowrite8(EDMA_SEEI_SEEI(ch), regs->seei);
58*4882a593Smuzhiyun iowrite8(ch, regs->serq);
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
fsl_edma_disable_request(struct fsl_edma_chan * fsl_chan)62*4882a593Smuzhiyun void fsl_edma_disable_request(struct fsl_edma_chan *fsl_chan)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun struct edma_regs *regs = &fsl_chan->edma->regs;
65*4882a593Smuzhiyun u32 ch = fsl_chan->vchan.chan.chan_id;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun if (fsl_chan->edma->drvdata->version == v1) {
68*4882a593Smuzhiyun edma_writeb(fsl_chan->edma, ch, regs->cerq);
69*4882a593Smuzhiyun edma_writeb(fsl_chan->edma, EDMA_CEEI_CEEI(ch), regs->ceei);
70*4882a593Smuzhiyun } else {
71*4882a593Smuzhiyun /* ColdFire is big endian, and accesses natively
72*4882a593Smuzhiyun * big endian I/O peripherals
73*4882a593Smuzhiyun */
74*4882a593Smuzhiyun iowrite8(ch, regs->cerq);
75*4882a593Smuzhiyun iowrite8(EDMA_CEEI_CEEI(ch), regs->ceei);
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(fsl_edma_disable_request);
79*4882a593Smuzhiyun
mux_configure8(struct fsl_edma_chan * fsl_chan,void __iomem * addr,u32 off,u32 slot,bool enable)80*4882a593Smuzhiyun static void mux_configure8(struct fsl_edma_chan *fsl_chan, void __iomem *addr,
81*4882a593Smuzhiyun u32 off, u32 slot, bool enable)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun u8 val8;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun if (enable)
86*4882a593Smuzhiyun val8 = EDMAMUX_CHCFG_ENBL | slot;
87*4882a593Smuzhiyun else
88*4882a593Smuzhiyun val8 = EDMAMUX_CHCFG_DIS;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun iowrite8(val8, addr + off);
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
mux_configure32(struct fsl_edma_chan * fsl_chan,void __iomem * addr,u32 off,u32 slot,bool enable)93*4882a593Smuzhiyun static void mux_configure32(struct fsl_edma_chan *fsl_chan, void __iomem *addr,
94*4882a593Smuzhiyun u32 off, u32 slot, bool enable)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun u32 val;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun if (enable)
99*4882a593Smuzhiyun val = EDMAMUX_CHCFG_ENBL << 24 | slot;
100*4882a593Smuzhiyun else
101*4882a593Smuzhiyun val = EDMAMUX_CHCFG_DIS;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun iowrite32(val, addr + off * 4);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
fsl_edma_chan_mux(struct fsl_edma_chan * fsl_chan,unsigned int slot,bool enable)106*4882a593Smuzhiyun void fsl_edma_chan_mux(struct fsl_edma_chan *fsl_chan,
107*4882a593Smuzhiyun unsigned int slot, bool enable)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun u32 ch = fsl_chan->vchan.chan.chan_id;
110*4882a593Smuzhiyun void __iomem *muxaddr;
111*4882a593Smuzhiyun unsigned int chans_per_mux, ch_off;
112*4882a593Smuzhiyun int endian_diff[4] = {3, 1, -1, -3};
113*4882a593Smuzhiyun u32 dmamux_nr = fsl_chan->edma->drvdata->dmamuxs;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun chans_per_mux = fsl_chan->edma->n_chans / dmamux_nr;
116*4882a593Smuzhiyun ch_off = fsl_chan->vchan.chan.chan_id % chans_per_mux;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun if (fsl_chan->edma->drvdata->mux_swap)
119*4882a593Smuzhiyun ch_off += endian_diff[ch_off % 4];
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun muxaddr = fsl_chan->edma->muxbase[ch / chans_per_mux];
122*4882a593Smuzhiyun slot = EDMAMUX_CHCFG_SOURCE(slot);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun if (fsl_chan->edma->drvdata->version == v3)
125*4882a593Smuzhiyun mux_configure32(fsl_chan, muxaddr, ch_off, slot, enable);
126*4882a593Smuzhiyun else
127*4882a593Smuzhiyun mux_configure8(fsl_chan, muxaddr, ch_off, slot, enable);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(fsl_edma_chan_mux);
130*4882a593Smuzhiyun
fsl_edma_get_tcd_attr(enum dma_slave_buswidth addr_width)131*4882a593Smuzhiyun static unsigned int fsl_edma_get_tcd_attr(enum dma_slave_buswidth addr_width)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun switch (addr_width) {
134*4882a593Smuzhiyun case 1:
135*4882a593Smuzhiyun return EDMA_TCD_ATTR_SSIZE_8BIT | EDMA_TCD_ATTR_DSIZE_8BIT;
136*4882a593Smuzhiyun case 2:
137*4882a593Smuzhiyun return EDMA_TCD_ATTR_SSIZE_16BIT | EDMA_TCD_ATTR_DSIZE_16BIT;
138*4882a593Smuzhiyun case 4:
139*4882a593Smuzhiyun return EDMA_TCD_ATTR_SSIZE_32BIT | EDMA_TCD_ATTR_DSIZE_32BIT;
140*4882a593Smuzhiyun case 8:
141*4882a593Smuzhiyun return EDMA_TCD_ATTR_SSIZE_64BIT | EDMA_TCD_ATTR_DSIZE_64BIT;
142*4882a593Smuzhiyun default:
143*4882a593Smuzhiyun return EDMA_TCD_ATTR_SSIZE_32BIT | EDMA_TCD_ATTR_DSIZE_32BIT;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
fsl_edma_free_desc(struct virt_dma_desc * vdesc)147*4882a593Smuzhiyun void fsl_edma_free_desc(struct virt_dma_desc *vdesc)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun struct fsl_edma_desc *fsl_desc;
150*4882a593Smuzhiyun int i;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun fsl_desc = to_fsl_edma_desc(vdesc);
153*4882a593Smuzhiyun for (i = 0; i < fsl_desc->n_tcds; i++)
154*4882a593Smuzhiyun dma_pool_free(fsl_desc->echan->tcd_pool, fsl_desc->tcd[i].vtcd,
155*4882a593Smuzhiyun fsl_desc->tcd[i].ptcd);
156*4882a593Smuzhiyun kfree(fsl_desc);
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(fsl_edma_free_desc);
159*4882a593Smuzhiyun
fsl_edma_terminate_all(struct dma_chan * chan)160*4882a593Smuzhiyun int fsl_edma_terminate_all(struct dma_chan *chan)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun struct fsl_edma_chan *fsl_chan = to_fsl_edma_chan(chan);
163*4882a593Smuzhiyun unsigned long flags;
164*4882a593Smuzhiyun LIST_HEAD(head);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun spin_lock_irqsave(&fsl_chan->vchan.lock, flags);
167*4882a593Smuzhiyun fsl_edma_disable_request(fsl_chan);
168*4882a593Smuzhiyun fsl_chan->edesc = NULL;
169*4882a593Smuzhiyun fsl_chan->idle = true;
170*4882a593Smuzhiyun vchan_get_all_descriptors(&fsl_chan->vchan, &head);
171*4882a593Smuzhiyun spin_unlock_irqrestore(&fsl_chan->vchan.lock, flags);
172*4882a593Smuzhiyun vchan_dma_desc_free_list(&fsl_chan->vchan, &head);
173*4882a593Smuzhiyun return 0;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(fsl_edma_terminate_all);
176*4882a593Smuzhiyun
fsl_edma_pause(struct dma_chan * chan)177*4882a593Smuzhiyun int fsl_edma_pause(struct dma_chan *chan)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun struct fsl_edma_chan *fsl_chan = to_fsl_edma_chan(chan);
180*4882a593Smuzhiyun unsigned long flags;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun spin_lock_irqsave(&fsl_chan->vchan.lock, flags);
183*4882a593Smuzhiyun if (fsl_chan->edesc) {
184*4882a593Smuzhiyun fsl_edma_disable_request(fsl_chan);
185*4882a593Smuzhiyun fsl_chan->status = DMA_PAUSED;
186*4882a593Smuzhiyun fsl_chan->idle = true;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun spin_unlock_irqrestore(&fsl_chan->vchan.lock, flags);
189*4882a593Smuzhiyun return 0;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(fsl_edma_pause);
192*4882a593Smuzhiyun
fsl_edma_resume(struct dma_chan * chan)193*4882a593Smuzhiyun int fsl_edma_resume(struct dma_chan *chan)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun struct fsl_edma_chan *fsl_chan = to_fsl_edma_chan(chan);
196*4882a593Smuzhiyun unsigned long flags;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun spin_lock_irqsave(&fsl_chan->vchan.lock, flags);
199*4882a593Smuzhiyun if (fsl_chan->edesc) {
200*4882a593Smuzhiyun fsl_edma_enable_request(fsl_chan);
201*4882a593Smuzhiyun fsl_chan->status = DMA_IN_PROGRESS;
202*4882a593Smuzhiyun fsl_chan->idle = false;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun spin_unlock_irqrestore(&fsl_chan->vchan.lock, flags);
205*4882a593Smuzhiyun return 0;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(fsl_edma_resume);
208*4882a593Smuzhiyun
fsl_edma_unprep_slave_dma(struct fsl_edma_chan * fsl_chan)209*4882a593Smuzhiyun static void fsl_edma_unprep_slave_dma(struct fsl_edma_chan *fsl_chan)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun if (fsl_chan->dma_dir != DMA_NONE)
212*4882a593Smuzhiyun dma_unmap_resource(fsl_chan->vchan.chan.device->dev,
213*4882a593Smuzhiyun fsl_chan->dma_dev_addr,
214*4882a593Smuzhiyun fsl_chan->dma_dev_size,
215*4882a593Smuzhiyun fsl_chan->dma_dir, 0);
216*4882a593Smuzhiyun fsl_chan->dma_dir = DMA_NONE;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
fsl_edma_prep_slave_dma(struct fsl_edma_chan * fsl_chan,enum dma_transfer_direction dir)219*4882a593Smuzhiyun static bool fsl_edma_prep_slave_dma(struct fsl_edma_chan *fsl_chan,
220*4882a593Smuzhiyun enum dma_transfer_direction dir)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun struct device *dev = fsl_chan->vchan.chan.device->dev;
223*4882a593Smuzhiyun enum dma_data_direction dma_dir;
224*4882a593Smuzhiyun phys_addr_t addr = 0;
225*4882a593Smuzhiyun u32 size = 0;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun switch (dir) {
228*4882a593Smuzhiyun case DMA_MEM_TO_DEV:
229*4882a593Smuzhiyun dma_dir = DMA_FROM_DEVICE;
230*4882a593Smuzhiyun addr = fsl_chan->cfg.dst_addr;
231*4882a593Smuzhiyun size = fsl_chan->cfg.dst_maxburst;
232*4882a593Smuzhiyun break;
233*4882a593Smuzhiyun case DMA_DEV_TO_MEM:
234*4882a593Smuzhiyun dma_dir = DMA_TO_DEVICE;
235*4882a593Smuzhiyun addr = fsl_chan->cfg.src_addr;
236*4882a593Smuzhiyun size = fsl_chan->cfg.src_maxburst;
237*4882a593Smuzhiyun break;
238*4882a593Smuzhiyun default:
239*4882a593Smuzhiyun dma_dir = DMA_NONE;
240*4882a593Smuzhiyun break;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /* Already mapped for this config? */
244*4882a593Smuzhiyun if (fsl_chan->dma_dir == dma_dir)
245*4882a593Smuzhiyun return true;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun fsl_edma_unprep_slave_dma(fsl_chan);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun fsl_chan->dma_dev_addr = dma_map_resource(dev, addr, size, dma_dir, 0);
250*4882a593Smuzhiyun if (dma_mapping_error(dev, fsl_chan->dma_dev_addr))
251*4882a593Smuzhiyun return false;
252*4882a593Smuzhiyun fsl_chan->dma_dev_size = size;
253*4882a593Smuzhiyun fsl_chan->dma_dir = dma_dir;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun return true;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
fsl_edma_slave_config(struct dma_chan * chan,struct dma_slave_config * cfg)258*4882a593Smuzhiyun int fsl_edma_slave_config(struct dma_chan *chan,
259*4882a593Smuzhiyun struct dma_slave_config *cfg)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun struct fsl_edma_chan *fsl_chan = to_fsl_edma_chan(chan);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun memcpy(&fsl_chan->cfg, cfg, sizeof(*cfg));
264*4882a593Smuzhiyun fsl_edma_unprep_slave_dma(fsl_chan);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun return 0;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(fsl_edma_slave_config);
269*4882a593Smuzhiyun
fsl_edma_desc_residue(struct fsl_edma_chan * fsl_chan,struct virt_dma_desc * vdesc,bool in_progress)270*4882a593Smuzhiyun static size_t fsl_edma_desc_residue(struct fsl_edma_chan *fsl_chan,
271*4882a593Smuzhiyun struct virt_dma_desc *vdesc, bool in_progress)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun struct fsl_edma_desc *edesc = fsl_chan->edesc;
274*4882a593Smuzhiyun struct edma_regs *regs = &fsl_chan->edma->regs;
275*4882a593Smuzhiyun u32 ch = fsl_chan->vchan.chan.chan_id;
276*4882a593Smuzhiyun enum dma_transfer_direction dir = edesc->dirn;
277*4882a593Smuzhiyun dma_addr_t cur_addr, dma_addr;
278*4882a593Smuzhiyun size_t len, size;
279*4882a593Smuzhiyun int i;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /* calculate the total size in this desc */
282*4882a593Smuzhiyun for (len = i = 0; i < fsl_chan->edesc->n_tcds; i++)
283*4882a593Smuzhiyun len += le32_to_cpu(edesc->tcd[i].vtcd->nbytes)
284*4882a593Smuzhiyun * le16_to_cpu(edesc->tcd[i].vtcd->biter);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun if (!in_progress)
287*4882a593Smuzhiyun return len;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun if (dir == DMA_MEM_TO_DEV)
290*4882a593Smuzhiyun cur_addr = edma_readl(fsl_chan->edma, ®s->tcd[ch].saddr);
291*4882a593Smuzhiyun else
292*4882a593Smuzhiyun cur_addr = edma_readl(fsl_chan->edma, ®s->tcd[ch].daddr);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun /* figure out the finished and calculate the residue */
295*4882a593Smuzhiyun for (i = 0; i < fsl_chan->edesc->n_tcds; i++) {
296*4882a593Smuzhiyun size = le32_to_cpu(edesc->tcd[i].vtcd->nbytes)
297*4882a593Smuzhiyun * le16_to_cpu(edesc->tcd[i].vtcd->biter);
298*4882a593Smuzhiyun if (dir == DMA_MEM_TO_DEV)
299*4882a593Smuzhiyun dma_addr = le32_to_cpu(edesc->tcd[i].vtcd->saddr);
300*4882a593Smuzhiyun else
301*4882a593Smuzhiyun dma_addr = le32_to_cpu(edesc->tcd[i].vtcd->daddr);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun len -= size;
304*4882a593Smuzhiyun if (cur_addr >= dma_addr && cur_addr < dma_addr + size) {
305*4882a593Smuzhiyun len += dma_addr + size - cur_addr;
306*4882a593Smuzhiyun break;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun return len;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
fsl_edma_tx_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * txstate)313*4882a593Smuzhiyun enum dma_status fsl_edma_tx_status(struct dma_chan *chan,
314*4882a593Smuzhiyun dma_cookie_t cookie, struct dma_tx_state *txstate)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun struct fsl_edma_chan *fsl_chan = to_fsl_edma_chan(chan);
317*4882a593Smuzhiyun struct virt_dma_desc *vdesc;
318*4882a593Smuzhiyun enum dma_status status;
319*4882a593Smuzhiyun unsigned long flags;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun status = dma_cookie_status(chan, cookie, txstate);
322*4882a593Smuzhiyun if (status == DMA_COMPLETE)
323*4882a593Smuzhiyun return status;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun if (!txstate)
326*4882a593Smuzhiyun return fsl_chan->status;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun spin_lock_irqsave(&fsl_chan->vchan.lock, flags);
329*4882a593Smuzhiyun vdesc = vchan_find_desc(&fsl_chan->vchan, cookie);
330*4882a593Smuzhiyun if (fsl_chan->edesc && cookie == fsl_chan->edesc->vdesc.tx.cookie)
331*4882a593Smuzhiyun txstate->residue =
332*4882a593Smuzhiyun fsl_edma_desc_residue(fsl_chan, vdesc, true);
333*4882a593Smuzhiyun else if (vdesc)
334*4882a593Smuzhiyun txstate->residue =
335*4882a593Smuzhiyun fsl_edma_desc_residue(fsl_chan, vdesc, false);
336*4882a593Smuzhiyun else
337*4882a593Smuzhiyun txstate->residue = 0;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun spin_unlock_irqrestore(&fsl_chan->vchan.lock, flags);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun return fsl_chan->status;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(fsl_edma_tx_status);
344*4882a593Smuzhiyun
fsl_edma_set_tcd_regs(struct fsl_edma_chan * fsl_chan,struct fsl_edma_hw_tcd * tcd)345*4882a593Smuzhiyun static void fsl_edma_set_tcd_regs(struct fsl_edma_chan *fsl_chan,
346*4882a593Smuzhiyun struct fsl_edma_hw_tcd *tcd)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun struct fsl_edma_engine *edma = fsl_chan->edma;
349*4882a593Smuzhiyun struct edma_regs *regs = &fsl_chan->edma->regs;
350*4882a593Smuzhiyun u32 ch = fsl_chan->vchan.chan.chan_id;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun /*
353*4882a593Smuzhiyun * TCD parameters are stored in struct fsl_edma_hw_tcd in little
354*4882a593Smuzhiyun * endian format. However, we need to load the TCD registers in
355*4882a593Smuzhiyun * big- or little-endian obeying the eDMA engine model endian,
356*4882a593Smuzhiyun * and this is performed from specific edma_write functions
357*4882a593Smuzhiyun */
358*4882a593Smuzhiyun edma_writew(edma, 0, ®s->tcd[ch].csr);
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun edma_writel(edma, (s32)tcd->saddr, ®s->tcd[ch].saddr);
361*4882a593Smuzhiyun edma_writel(edma, (s32)tcd->daddr, ®s->tcd[ch].daddr);
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun edma_writew(edma, (s16)tcd->attr, ®s->tcd[ch].attr);
364*4882a593Smuzhiyun edma_writew(edma, tcd->soff, ®s->tcd[ch].soff);
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun edma_writel(edma, (s32)tcd->nbytes, ®s->tcd[ch].nbytes);
367*4882a593Smuzhiyun edma_writel(edma, (s32)tcd->slast, ®s->tcd[ch].slast);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun edma_writew(edma, (s16)tcd->citer, ®s->tcd[ch].citer);
370*4882a593Smuzhiyun edma_writew(edma, (s16)tcd->biter, ®s->tcd[ch].biter);
371*4882a593Smuzhiyun edma_writew(edma, (s16)tcd->doff, ®s->tcd[ch].doff);
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun edma_writel(edma, (s32)tcd->dlast_sga,
374*4882a593Smuzhiyun ®s->tcd[ch].dlast_sga);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun edma_writew(edma, (s16)tcd->csr, ®s->tcd[ch].csr);
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun static inline
fsl_edma_fill_tcd(struct fsl_edma_hw_tcd * tcd,u32 src,u32 dst,u16 attr,u16 soff,u32 nbytes,u32 slast,u16 citer,u16 biter,u16 doff,u32 dlast_sga,bool major_int,bool disable_req,bool enable_sg)380*4882a593Smuzhiyun void fsl_edma_fill_tcd(struct fsl_edma_hw_tcd *tcd, u32 src, u32 dst,
381*4882a593Smuzhiyun u16 attr, u16 soff, u32 nbytes, u32 slast, u16 citer,
382*4882a593Smuzhiyun u16 biter, u16 doff, u32 dlast_sga, bool major_int,
383*4882a593Smuzhiyun bool disable_req, bool enable_sg)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun u16 csr = 0;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun /*
388*4882a593Smuzhiyun * eDMA hardware SGs require the TCDs to be stored in little
389*4882a593Smuzhiyun * endian format irrespective of the register endian model.
390*4882a593Smuzhiyun * So we put the value in little endian in memory, waiting
391*4882a593Smuzhiyun * for fsl_edma_set_tcd_regs doing the swap.
392*4882a593Smuzhiyun */
393*4882a593Smuzhiyun tcd->saddr = cpu_to_le32(src);
394*4882a593Smuzhiyun tcd->daddr = cpu_to_le32(dst);
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun tcd->attr = cpu_to_le16(attr);
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun tcd->soff = cpu_to_le16(soff);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun tcd->nbytes = cpu_to_le32(nbytes);
401*4882a593Smuzhiyun tcd->slast = cpu_to_le32(slast);
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun tcd->citer = cpu_to_le16(EDMA_TCD_CITER_CITER(citer));
404*4882a593Smuzhiyun tcd->doff = cpu_to_le16(doff);
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun tcd->dlast_sga = cpu_to_le32(dlast_sga);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun tcd->biter = cpu_to_le16(EDMA_TCD_BITER_BITER(biter));
409*4882a593Smuzhiyun if (major_int)
410*4882a593Smuzhiyun csr |= EDMA_TCD_CSR_INT_MAJOR;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun if (disable_req)
413*4882a593Smuzhiyun csr |= EDMA_TCD_CSR_D_REQ;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun if (enable_sg)
416*4882a593Smuzhiyun csr |= EDMA_TCD_CSR_E_SG;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun tcd->csr = cpu_to_le16(csr);
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
fsl_edma_alloc_desc(struct fsl_edma_chan * fsl_chan,int sg_len)421*4882a593Smuzhiyun static struct fsl_edma_desc *fsl_edma_alloc_desc(struct fsl_edma_chan *fsl_chan,
422*4882a593Smuzhiyun int sg_len)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun struct fsl_edma_desc *fsl_desc;
425*4882a593Smuzhiyun int i;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun fsl_desc = kzalloc(struct_size(fsl_desc, tcd, sg_len), GFP_NOWAIT);
428*4882a593Smuzhiyun if (!fsl_desc)
429*4882a593Smuzhiyun return NULL;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun fsl_desc->echan = fsl_chan;
432*4882a593Smuzhiyun fsl_desc->n_tcds = sg_len;
433*4882a593Smuzhiyun for (i = 0; i < sg_len; i++) {
434*4882a593Smuzhiyun fsl_desc->tcd[i].vtcd = dma_pool_alloc(fsl_chan->tcd_pool,
435*4882a593Smuzhiyun GFP_NOWAIT, &fsl_desc->tcd[i].ptcd);
436*4882a593Smuzhiyun if (!fsl_desc->tcd[i].vtcd)
437*4882a593Smuzhiyun goto err;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun return fsl_desc;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun err:
442*4882a593Smuzhiyun while (--i >= 0)
443*4882a593Smuzhiyun dma_pool_free(fsl_chan->tcd_pool, fsl_desc->tcd[i].vtcd,
444*4882a593Smuzhiyun fsl_desc->tcd[i].ptcd);
445*4882a593Smuzhiyun kfree(fsl_desc);
446*4882a593Smuzhiyun return NULL;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
fsl_edma_prep_dma_cyclic(struct dma_chan * chan,dma_addr_t dma_addr,size_t buf_len,size_t period_len,enum dma_transfer_direction direction,unsigned long flags)449*4882a593Smuzhiyun struct dma_async_tx_descriptor *fsl_edma_prep_dma_cyclic(
450*4882a593Smuzhiyun struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len,
451*4882a593Smuzhiyun size_t period_len, enum dma_transfer_direction direction,
452*4882a593Smuzhiyun unsigned long flags)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun struct fsl_edma_chan *fsl_chan = to_fsl_edma_chan(chan);
455*4882a593Smuzhiyun struct fsl_edma_desc *fsl_desc;
456*4882a593Smuzhiyun dma_addr_t dma_buf_next;
457*4882a593Smuzhiyun int sg_len, i;
458*4882a593Smuzhiyun u32 src_addr, dst_addr, last_sg, nbytes;
459*4882a593Smuzhiyun u16 soff, doff, iter;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun if (!is_slave_direction(direction))
462*4882a593Smuzhiyun return NULL;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun if (!fsl_edma_prep_slave_dma(fsl_chan, direction))
465*4882a593Smuzhiyun return NULL;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun sg_len = buf_len / period_len;
468*4882a593Smuzhiyun fsl_desc = fsl_edma_alloc_desc(fsl_chan, sg_len);
469*4882a593Smuzhiyun if (!fsl_desc)
470*4882a593Smuzhiyun return NULL;
471*4882a593Smuzhiyun fsl_desc->iscyclic = true;
472*4882a593Smuzhiyun fsl_desc->dirn = direction;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun dma_buf_next = dma_addr;
475*4882a593Smuzhiyun if (direction == DMA_MEM_TO_DEV) {
476*4882a593Smuzhiyun fsl_chan->attr =
477*4882a593Smuzhiyun fsl_edma_get_tcd_attr(fsl_chan->cfg.dst_addr_width);
478*4882a593Smuzhiyun nbytes = fsl_chan->cfg.dst_addr_width *
479*4882a593Smuzhiyun fsl_chan->cfg.dst_maxburst;
480*4882a593Smuzhiyun } else {
481*4882a593Smuzhiyun fsl_chan->attr =
482*4882a593Smuzhiyun fsl_edma_get_tcd_attr(fsl_chan->cfg.src_addr_width);
483*4882a593Smuzhiyun nbytes = fsl_chan->cfg.src_addr_width *
484*4882a593Smuzhiyun fsl_chan->cfg.src_maxburst;
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun iter = period_len / nbytes;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun for (i = 0; i < sg_len; i++) {
490*4882a593Smuzhiyun if (dma_buf_next >= dma_addr + buf_len)
491*4882a593Smuzhiyun dma_buf_next = dma_addr;
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun /* get next sg's physical address */
494*4882a593Smuzhiyun last_sg = fsl_desc->tcd[(i + 1) % sg_len].ptcd;
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun if (direction == DMA_MEM_TO_DEV) {
497*4882a593Smuzhiyun src_addr = dma_buf_next;
498*4882a593Smuzhiyun dst_addr = fsl_chan->dma_dev_addr;
499*4882a593Smuzhiyun soff = fsl_chan->cfg.dst_addr_width;
500*4882a593Smuzhiyun doff = 0;
501*4882a593Smuzhiyun } else {
502*4882a593Smuzhiyun src_addr = fsl_chan->dma_dev_addr;
503*4882a593Smuzhiyun dst_addr = dma_buf_next;
504*4882a593Smuzhiyun soff = 0;
505*4882a593Smuzhiyun doff = fsl_chan->cfg.src_addr_width;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun fsl_edma_fill_tcd(fsl_desc->tcd[i].vtcd, src_addr, dst_addr,
509*4882a593Smuzhiyun fsl_chan->attr, soff, nbytes, 0, iter,
510*4882a593Smuzhiyun iter, doff, last_sg, true, false, true);
511*4882a593Smuzhiyun dma_buf_next += period_len;
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun return vchan_tx_prep(&fsl_chan->vchan, &fsl_desc->vdesc, flags);
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(fsl_edma_prep_dma_cyclic);
517*4882a593Smuzhiyun
fsl_edma_prep_slave_sg(struct dma_chan * chan,struct scatterlist * sgl,unsigned int sg_len,enum dma_transfer_direction direction,unsigned long flags,void * context)518*4882a593Smuzhiyun struct dma_async_tx_descriptor *fsl_edma_prep_slave_sg(
519*4882a593Smuzhiyun struct dma_chan *chan, struct scatterlist *sgl,
520*4882a593Smuzhiyun unsigned int sg_len, enum dma_transfer_direction direction,
521*4882a593Smuzhiyun unsigned long flags, void *context)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun struct fsl_edma_chan *fsl_chan = to_fsl_edma_chan(chan);
524*4882a593Smuzhiyun struct fsl_edma_desc *fsl_desc;
525*4882a593Smuzhiyun struct scatterlist *sg;
526*4882a593Smuzhiyun u32 src_addr, dst_addr, last_sg, nbytes;
527*4882a593Smuzhiyun u16 soff, doff, iter;
528*4882a593Smuzhiyun int i;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun if (!is_slave_direction(direction))
531*4882a593Smuzhiyun return NULL;
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun if (!fsl_edma_prep_slave_dma(fsl_chan, direction))
534*4882a593Smuzhiyun return NULL;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun fsl_desc = fsl_edma_alloc_desc(fsl_chan, sg_len);
537*4882a593Smuzhiyun if (!fsl_desc)
538*4882a593Smuzhiyun return NULL;
539*4882a593Smuzhiyun fsl_desc->iscyclic = false;
540*4882a593Smuzhiyun fsl_desc->dirn = direction;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun if (direction == DMA_MEM_TO_DEV) {
543*4882a593Smuzhiyun fsl_chan->attr =
544*4882a593Smuzhiyun fsl_edma_get_tcd_attr(fsl_chan->cfg.dst_addr_width);
545*4882a593Smuzhiyun nbytes = fsl_chan->cfg.dst_addr_width *
546*4882a593Smuzhiyun fsl_chan->cfg.dst_maxburst;
547*4882a593Smuzhiyun } else {
548*4882a593Smuzhiyun fsl_chan->attr =
549*4882a593Smuzhiyun fsl_edma_get_tcd_attr(fsl_chan->cfg.src_addr_width);
550*4882a593Smuzhiyun nbytes = fsl_chan->cfg.src_addr_width *
551*4882a593Smuzhiyun fsl_chan->cfg.src_maxburst;
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun for_each_sg(sgl, sg, sg_len, i) {
555*4882a593Smuzhiyun /* get next sg's physical address */
556*4882a593Smuzhiyun last_sg = fsl_desc->tcd[(i + 1) % sg_len].ptcd;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun if (direction == DMA_MEM_TO_DEV) {
559*4882a593Smuzhiyun src_addr = sg_dma_address(sg);
560*4882a593Smuzhiyun dst_addr = fsl_chan->dma_dev_addr;
561*4882a593Smuzhiyun soff = fsl_chan->cfg.dst_addr_width;
562*4882a593Smuzhiyun doff = 0;
563*4882a593Smuzhiyun } else {
564*4882a593Smuzhiyun src_addr = fsl_chan->dma_dev_addr;
565*4882a593Smuzhiyun dst_addr = sg_dma_address(sg);
566*4882a593Smuzhiyun soff = 0;
567*4882a593Smuzhiyun doff = fsl_chan->cfg.src_addr_width;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun iter = sg_dma_len(sg) / nbytes;
571*4882a593Smuzhiyun if (i < sg_len - 1) {
572*4882a593Smuzhiyun last_sg = fsl_desc->tcd[(i + 1)].ptcd;
573*4882a593Smuzhiyun fsl_edma_fill_tcd(fsl_desc->tcd[i].vtcd, src_addr,
574*4882a593Smuzhiyun dst_addr, fsl_chan->attr, soff,
575*4882a593Smuzhiyun nbytes, 0, iter, iter, doff, last_sg,
576*4882a593Smuzhiyun false, false, true);
577*4882a593Smuzhiyun } else {
578*4882a593Smuzhiyun last_sg = 0;
579*4882a593Smuzhiyun fsl_edma_fill_tcd(fsl_desc->tcd[i].vtcd, src_addr,
580*4882a593Smuzhiyun dst_addr, fsl_chan->attr, soff,
581*4882a593Smuzhiyun nbytes, 0, iter, iter, doff, last_sg,
582*4882a593Smuzhiyun true, true, false);
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun return vchan_tx_prep(&fsl_chan->vchan, &fsl_desc->vdesc, flags);
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(fsl_edma_prep_slave_sg);
589*4882a593Smuzhiyun
fsl_edma_xfer_desc(struct fsl_edma_chan * fsl_chan)590*4882a593Smuzhiyun void fsl_edma_xfer_desc(struct fsl_edma_chan *fsl_chan)
591*4882a593Smuzhiyun {
592*4882a593Smuzhiyun struct virt_dma_desc *vdesc;
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun lockdep_assert_held(&fsl_chan->vchan.lock);
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun vdesc = vchan_next_desc(&fsl_chan->vchan);
597*4882a593Smuzhiyun if (!vdesc)
598*4882a593Smuzhiyun return;
599*4882a593Smuzhiyun fsl_chan->edesc = to_fsl_edma_desc(vdesc);
600*4882a593Smuzhiyun fsl_edma_set_tcd_regs(fsl_chan, fsl_chan->edesc->tcd[0].vtcd);
601*4882a593Smuzhiyun fsl_edma_enable_request(fsl_chan);
602*4882a593Smuzhiyun fsl_chan->status = DMA_IN_PROGRESS;
603*4882a593Smuzhiyun fsl_chan->idle = false;
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(fsl_edma_xfer_desc);
606*4882a593Smuzhiyun
fsl_edma_issue_pending(struct dma_chan * chan)607*4882a593Smuzhiyun void fsl_edma_issue_pending(struct dma_chan *chan)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun struct fsl_edma_chan *fsl_chan = to_fsl_edma_chan(chan);
610*4882a593Smuzhiyun unsigned long flags;
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun spin_lock_irqsave(&fsl_chan->vchan.lock, flags);
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun if (unlikely(fsl_chan->pm_state != RUNNING)) {
615*4882a593Smuzhiyun spin_unlock_irqrestore(&fsl_chan->vchan.lock, flags);
616*4882a593Smuzhiyun /* cannot submit due to suspend */
617*4882a593Smuzhiyun return;
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun if (vchan_issue_pending(&fsl_chan->vchan) && !fsl_chan->edesc)
621*4882a593Smuzhiyun fsl_edma_xfer_desc(fsl_chan);
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun spin_unlock_irqrestore(&fsl_chan->vchan.lock, flags);
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(fsl_edma_issue_pending);
626*4882a593Smuzhiyun
fsl_edma_alloc_chan_resources(struct dma_chan * chan)627*4882a593Smuzhiyun int fsl_edma_alloc_chan_resources(struct dma_chan *chan)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun struct fsl_edma_chan *fsl_chan = to_fsl_edma_chan(chan);
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun fsl_chan->tcd_pool = dma_pool_create("tcd_pool", chan->device->dev,
632*4882a593Smuzhiyun sizeof(struct fsl_edma_hw_tcd),
633*4882a593Smuzhiyun 32, 0);
634*4882a593Smuzhiyun return 0;
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(fsl_edma_alloc_chan_resources);
637*4882a593Smuzhiyun
fsl_edma_free_chan_resources(struct dma_chan * chan)638*4882a593Smuzhiyun void fsl_edma_free_chan_resources(struct dma_chan *chan)
639*4882a593Smuzhiyun {
640*4882a593Smuzhiyun struct fsl_edma_chan *fsl_chan = to_fsl_edma_chan(chan);
641*4882a593Smuzhiyun unsigned long flags;
642*4882a593Smuzhiyun LIST_HEAD(head);
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun spin_lock_irqsave(&fsl_chan->vchan.lock, flags);
645*4882a593Smuzhiyun fsl_edma_disable_request(fsl_chan);
646*4882a593Smuzhiyun fsl_edma_chan_mux(fsl_chan, 0, false);
647*4882a593Smuzhiyun fsl_chan->edesc = NULL;
648*4882a593Smuzhiyun vchan_get_all_descriptors(&fsl_chan->vchan, &head);
649*4882a593Smuzhiyun fsl_edma_unprep_slave_dma(fsl_chan);
650*4882a593Smuzhiyun spin_unlock_irqrestore(&fsl_chan->vchan.lock, flags);
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun vchan_dma_desc_free_list(&fsl_chan->vchan, &head);
653*4882a593Smuzhiyun dma_pool_destroy(fsl_chan->tcd_pool);
654*4882a593Smuzhiyun fsl_chan->tcd_pool = NULL;
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(fsl_edma_free_chan_resources);
657*4882a593Smuzhiyun
fsl_edma_cleanup_vchan(struct dma_device * dmadev)658*4882a593Smuzhiyun void fsl_edma_cleanup_vchan(struct dma_device *dmadev)
659*4882a593Smuzhiyun {
660*4882a593Smuzhiyun struct fsl_edma_chan *chan, *_chan;
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun list_for_each_entry_safe(chan, _chan,
663*4882a593Smuzhiyun &dmadev->channels, vchan.chan.device_node) {
664*4882a593Smuzhiyun list_del(&chan->vchan.chan.device_node);
665*4882a593Smuzhiyun tasklet_kill(&chan->vchan.task);
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(fsl_edma_cleanup_vchan);
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun /*
671*4882a593Smuzhiyun * On the 32 channels Vybrid/mpc577x edma version (here called "v1"),
672*4882a593Smuzhiyun * register offsets are different compared to ColdFire mcf5441x 64 channels
673*4882a593Smuzhiyun * edma (here called "v2").
674*4882a593Smuzhiyun *
675*4882a593Smuzhiyun * This function sets up register offsets as per proper declared version
676*4882a593Smuzhiyun * so must be called in xxx_edma_probe() just after setting the
677*4882a593Smuzhiyun * edma "version" and "membase" appropriately.
678*4882a593Smuzhiyun */
fsl_edma_setup_regs(struct fsl_edma_engine * edma)679*4882a593Smuzhiyun void fsl_edma_setup_regs(struct fsl_edma_engine *edma)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun edma->regs.cr = edma->membase + EDMA_CR;
682*4882a593Smuzhiyun edma->regs.es = edma->membase + EDMA_ES;
683*4882a593Smuzhiyun edma->regs.erql = edma->membase + EDMA_ERQ;
684*4882a593Smuzhiyun edma->regs.eeil = edma->membase + EDMA_EEI;
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun edma->regs.serq = edma->membase + ((edma->drvdata->version == v2) ?
687*4882a593Smuzhiyun EDMA64_SERQ : EDMA_SERQ);
688*4882a593Smuzhiyun edma->regs.cerq = edma->membase + ((edma->drvdata->version == v2) ?
689*4882a593Smuzhiyun EDMA64_CERQ : EDMA_CERQ);
690*4882a593Smuzhiyun edma->regs.seei = edma->membase + ((edma->drvdata->version == v2) ?
691*4882a593Smuzhiyun EDMA64_SEEI : EDMA_SEEI);
692*4882a593Smuzhiyun edma->regs.ceei = edma->membase + ((edma->drvdata->version == v2) ?
693*4882a593Smuzhiyun EDMA64_CEEI : EDMA_CEEI);
694*4882a593Smuzhiyun edma->regs.cint = edma->membase + ((edma->drvdata->version == v2) ?
695*4882a593Smuzhiyun EDMA64_CINT : EDMA_CINT);
696*4882a593Smuzhiyun edma->regs.cerr = edma->membase + ((edma->drvdata->version == v2) ?
697*4882a593Smuzhiyun EDMA64_CERR : EDMA_CERR);
698*4882a593Smuzhiyun edma->regs.ssrt = edma->membase + ((edma->drvdata->version == v2) ?
699*4882a593Smuzhiyun EDMA64_SSRT : EDMA_SSRT);
700*4882a593Smuzhiyun edma->regs.cdne = edma->membase + ((edma->drvdata->version == v2) ?
701*4882a593Smuzhiyun EDMA64_CDNE : EDMA_CDNE);
702*4882a593Smuzhiyun edma->regs.intl = edma->membase + ((edma->drvdata->version == v2) ?
703*4882a593Smuzhiyun EDMA64_INTL : EDMA_INTR);
704*4882a593Smuzhiyun edma->regs.errl = edma->membase + ((edma->drvdata->version == v2) ?
705*4882a593Smuzhiyun EDMA64_ERRL : EDMA_ERR);
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun if (edma->drvdata->version == v2) {
708*4882a593Smuzhiyun edma->regs.erqh = edma->membase + EDMA64_ERQH;
709*4882a593Smuzhiyun edma->regs.eeih = edma->membase + EDMA64_EEIH;
710*4882a593Smuzhiyun edma->regs.errh = edma->membase + EDMA64_ERRH;
711*4882a593Smuzhiyun edma->regs.inth = edma->membase + EDMA64_INTH;
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun edma->regs.tcd = edma->membase + EDMA_TCD;
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(fsl_edma_setup_regs);
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
719