xref: /OK3568_Linux_fs/kernel/drivers/dma/fsl-dpaa2-qdma/dpaa2-qdma.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // Copyright 2019 NXP
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include <linux/init.h>
5*4882a593Smuzhiyun #include <linux/module.h>
6*4882a593Smuzhiyun #include <linux/dmapool.h>
7*4882a593Smuzhiyun #include <linux/of_irq.h>
8*4882a593Smuzhiyun #include <linux/iommu.h>
9*4882a593Smuzhiyun #include <linux/sys_soc.h>
10*4882a593Smuzhiyun #include <linux/fsl/mc.h>
11*4882a593Smuzhiyun #include <soc/fsl/dpaa2-io.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include "../virt-dma.h"
14*4882a593Smuzhiyun #include "dpdmai.h"
15*4882a593Smuzhiyun #include "dpaa2-qdma.h"
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun static bool smmu_disable = true;
18*4882a593Smuzhiyun 
to_dpaa2_qdma_chan(struct dma_chan * chan)19*4882a593Smuzhiyun static struct dpaa2_qdma_chan *to_dpaa2_qdma_chan(struct dma_chan *chan)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun 	return container_of(chan, struct dpaa2_qdma_chan, vchan.chan);
22*4882a593Smuzhiyun }
23*4882a593Smuzhiyun 
to_fsl_qdma_comp(struct virt_dma_desc * vd)24*4882a593Smuzhiyun static struct dpaa2_qdma_comp *to_fsl_qdma_comp(struct virt_dma_desc *vd)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun 	return container_of(vd, struct dpaa2_qdma_comp, vdesc);
27*4882a593Smuzhiyun }
28*4882a593Smuzhiyun 
dpaa2_qdma_alloc_chan_resources(struct dma_chan * chan)29*4882a593Smuzhiyun static int dpaa2_qdma_alloc_chan_resources(struct dma_chan *chan)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun 	struct dpaa2_qdma_chan *dpaa2_chan = to_dpaa2_qdma_chan(chan);
32*4882a593Smuzhiyun 	struct dpaa2_qdma_engine *dpaa2_qdma = dpaa2_chan->qdma;
33*4882a593Smuzhiyun 	struct device *dev = &dpaa2_qdma->priv->dpdmai_dev->dev;
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 	dpaa2_chan->fd_pool = dma_pool_create("fd_pool", dev,
36*4882a593Smuzhiyun 					      sizeof(struct dpaa2_fd),
37*4882a593Smuzhiyun 					      sizeof(struct dpaa2_fd), 0);
38*4882a593Smuzhiyun 	if (!dpaa2_chan->fd_pool)
39*4882a593Smuzhiyun 		goto err;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	dpaa2_chan->fl_pool = dma_pool_create("fl_pool", dev,
42*4882a593Smuzhiyun 					      sizeof(struct dpaa2_fl_entry),
43*4882a593Smuzhiyun 					      sizeof(struct dpaa2_fl_entry), 0);
44*4882a593Smuzhiyun 	if (!dpaa2_chan->fl_pool)
45*4882a593Smuzhiyun 		goto err_fd;
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	dpaa2_chan->sdd_pool =
48*4882a593Smuzhiyun 		dma_pool_create("sdd_pool", dev,
49*4882a593Smuzhiyun 				sizeof(struct dpaa2_qdma_sd_d),
50*4882a593Smuzhiyun 				sizeof(struct dpaa2_qdma_sd_d), 0);
51*4882a593Smuzhiyun 	if (!dpaa2_chan->sdd_pool)
52*4882a593Smuzhiyun 		goto err_fl;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	return dpaa2_qdma->desc_allocated++;
55*4882a593Smuzhiyun err_fl:
56*4882a593Smuzhiyun 	dma_pool_destroy(dpaa2_chan->fl_pool);
57*4882a593Smuzhiyun err_fd:
58*4882a593Smuzhiyun 	dma_pool_destroy(dpaa2_chan->fd_pool);
59*4882a593Smuzhiyun err:
60*4882a593Smuzhiyun 	return -ENOMEM;
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun 
dpaa2_qdma_free_chan_resources(struct dma_chan * chan)63*4882a593Smuzhiyun static void dpaa2_qdma_free_chan_resources(struct dma_chan *chan)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun 	struct dpaa2_qdma_chan *dpaa2_chan = to_dpaa2_qdma_chan(chan);
66*4882a593Smuzhiyun 	struct dpaa2_qdma_engine *dpaa2_qdma = dpaa2_chan->qdma;
67*4882a593Smuzhiyun 	unsigned long flags;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	LIST_HEAD(head);
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	spin_lock_irqsave(&dpaa2_chan->vchan.lock, flags);
72*4882a593Smuzhiyun 	vchan_get_all_descriptors(&dpaa2_chan->vchan, &head);
73*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dpaa2_chan->vchan.lock, flags);
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	vchan_dma_desc_free_list(&dpaa2_chan->vchan, &head);
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	dpaa2_dpdmai_free_comp(dpaa2_chan, &dpaa2_chan->comp_used);
78*4882a593Smuzhiyun 	dpaa2_dpdmai_free_comp(dpaa2_chan, &dpaa2_chan->comp_free);
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	dma_pool_destroy(dpaa2_chan->fd_pool);
81*4882a593Smuzhiyun 	dma_pool_destroy(dpaa2_chan->fl_pool);
82*4882a593Smuzhiyun 	dma_pool_destroy(dpaa2_chan->sdd_pool);
83*4882a593Smuzhiyun 	dpaa2_qdma->desc_allocated--;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun /*
87*4882a593Smuzhiyun  * Request a command descriptor for enqueue.
88*4882a593Smuzhiyun  */
89*4882a593Smuzhiyun static struct dpaa2_qdma_comp *
dpaa2_qdma_request_desc(struct dpaa2_qdma_chan * dpaa2_chan)90*4882a593Smuzhiyun dpaa2_qdma_request_desc(struct dpaa2_qdma_chan *dpaa2_chan)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun 	struct dpaa2_qdma_priv *qdma_priv = dpaa2_chan->qdma->priv;
93*4882a593Smuzhiyun 	struct device *dev = &qdma_priv->dpdmai_dev->dev;
94*4882a593Smuzhiyun 	struct dpaa2_qdma_comp *comp_temp = NULL;
95*4882a593Smuzhiyun 	unsigned long flags;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	spin_lock_irqsave(&dpaa2_chan->queue_lock, flags);
98*4882a593Smuzhiyun 	if (list_empty(&dpaa2_chan->comp_free)) {
99*4882a593Smuzhiyun 		spin_unlock_irqrestore(&dpaa2_chan->queue_lock, flags);
100*4882a593Smuzhiyun 		comp_temp = kzalloc(sizeof(*comp_temp), GFP_NOWAIT);
101*4882a593Smuzhiyun 		if (!comp_temp)
102*4882a593Smuzhiyun 			goto err;
103*4882a593Smuzhiyun 		comp_temp->fd_virt_addr =
104*4882a593Smuzhiyun 			dma_pool_alloc(dpaa2_chan->fd_pool, GFP_NOWAIT,
105*4882a593Smuzhiyun 				       &comp_temp->fd_bus_addr);
106*4882a593Smuzhiyun 		if (!comp_temp->fd_virt_addr)
107*4882a593Smuzhiyun 			goto err_comp;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 		comp_temp->fl_virt_addr =
110*4882a593Smuzhiyun 			dma_pool_alloc(dpaa2_chan->fl_pool, GFP_NOWAIT,
111*4882a593Smuzhiyun 				       &comp_temp->fl_bus_addr);
112*4882a593Smuzhiyun 		if (!comp_temp->fl_virt_addr)
113*4882a593Smuzhiyun 			goto err_fd_virt;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 		comp_temp->desc_virt_addr =
116*4882a593Smuzhiyun 			dma_pool_alloc(dpaa2_chan->sdd_pool, GFP_NOWAIT,
117*4882a593Smuzhiyun 				       &comp_temp->desc_bus_addr);
118*4882a593Smuzhiyun 		if (!comp_temp->desc_virt_addr)
119*4882a593Smuzhiyun 			goto err_fl_virt;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 		comp_temp->qchan = dpaa2_chan;
122*4882a593Smuzhiyun 		return comp_temp;
123*4882a593Smuzhiyun 	}
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	comp_temp = list_first_entry(&dpaa2_chan->comp_free,
126*4882a593Smuzhiyun 				     struct dpaa2_qdma_comp, list);
127*4882a593Smuzhiyun 	list_del(&comp_temp->list);
128*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dpaa2_chan->queue_lock, flags);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	comp_temp->qchan = dpaa2_chan;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	return comp_temp;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun err_fl_virt:
135*4882a593Smuzhiyun 		dma_pool_free(dpaa2_chan->fl_pool,
136*4882a593Smuzhiyun 			      comp_temp->fl_virt_addr,
137*4882a593Smuzhiyun 			      comp_temp->fl_bus_addr);
138*4882a593Smuzhiyun err_fd_virt:
139*4882a593Smuzhiyun 		dma_pool_free(dpaa2_chan->fd_pool,
140*4882a593Smuzhiyun 			      comp_temp->fd_virt_addr,
141*4882a593Smuzhiyun 			      comp_temp->fd_bus_addr);
142*4882a593Smuzhiyun err_comp:
143*4882a593Smuzhiyun 	kfree(comp_temp);
144*4882a593Smuzhiyun err:
145*4882a593Smuzhiyun 	dev_err(dev, "Failed to request descriptor\n");
146*4882a593Smuzhiyun 	return NULL;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun static void
dpaa2_qdma_populate_fd(u32 format,struct dpaa2_qdma_comp * dpaa2_comp)150*4882a593Smuzhiyun dpaa2_qdma_populate_fd(u32 format, struct dpaa2_qdma_comp *dpaa2_comp)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun 	struct dpaa2_fd *fd;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	fd = dpaa2_comp->fd_virt_addr;
155*4882a593Smuzhiyun 	memset(fd, 0, sizeof(struct dpaa2_fd));
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	/* fd populated */
158*4882a593Smuzhiyun 	dpaa2_fd_set_addr(fd, dpaa2_comp->fl_bus_addr);
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	/*
161*4882a593Smuzhiyun 	 * Bypass memory translation, Frame list format, short length disable
162*4882a593Smuzhiyun 	 * we need to disable BMT if fsl-mc use iova addr
163*4882a593Smuzhiyun 	 */
164*4882a593Smuzhiyun 	if (smmu_disable)
165*4882a593Smuzhiyun 		dpaa2_fd_set_bpid(fd, QMAN_FD_BMT_ENABLE);
166*4882a593Smuzhiyun 	dpaa2_fd_set_format(fd, QMAN_FD_FMT_ENABLE | QMAN_FD_SL_DISABLE);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	dpaa2_fd_set_frc(fd, format | QDMA_SER_CTX);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun /* first frame list for descriptor buffer */
172*4882a593Smuzhiyun static void
dpaa2_qdma_populate_first_framel(struct dpaa2_fl_entry * f_list,struct dpaa2_qdma_comp * dpaa2_comp,bool wrt_changed)173*4882a593Smuzhiyun dpaa2_qdma_populate_first_framel(struct dpaa2_fl_entry *f_list,
174*4882a593Smuzhiyun 				 struct dpaa2_qdma_comp *dpaa2_comp,
175*4882a593Smuzhiyun 				 bool wrt_changed)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	struct dpaa2_qdma_sd_d *sdd;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	sdd = dpaa2_comp->desc_virt_addr;
180*4882a593Smuzhiyun 	memset(sdd, 0, 2 * (sizeof(*sdd)));
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	/* source descriptor CMD */
183*4882a593Smuzhiyun 	sdd->cmd = cpu_to_le32(QDMA_SD_CMD_RDTTYPE_COHERENT);
184*4882a593Smuzhiyun 	sdd++;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	/* dest descriptor CMD */
187*4882a593Smuzhiyun 	if (wrt_changed)
188*4882a593Smuzhiyun 		sdd->cmd = cpu_to_le32(LX2160_QDMA_DD_CMD_WRTTYPE_COHERENT);
189*4882a593Smuzhiyun 	else
190*4882a593Smuzhiyun 		sdd->cmd = cpu_to_le32(QDMA_DD_CMD_WRTTYPE_COHERENT);
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	memset(f_list, 0, sizeof(struct dpaa2_fl_entry));
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	/* first frame list to source descriptor */
195*4882a593Smuzhiyun 	dpaa2_fl_set_addr(f_list, dpaa2_comp->desc_bus_addr);
196*4882a593Smuzhiyun 	dpaa2_fl_set_len(f_list, 0x20);
197*4882a593Smuzhiyun 	dpaa2_fl_set_format(f_list, QDMA_FL_FMT_SBF | QDMA_FL_SL_LONG);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	/* bypass memory translation */
200*4882a593Smuzhiyun 	if (smmu_disable)
201*4882a593Smuzhiyun 		f_list->bpid = cpu_to_le16(QDMA_FL_BMT_ENABLE);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun /* source and destination frame list */
205*4882a593Smuzhiyun static void
dpaa2_qdma_populate_frames(struct dpaa2_fl_entry * f_list,dma_addr_t dst,dma_addr_t src,size_t len,uint8_t fmt)206*4882a593Smuzhiyun dpaa2_qdma_populate_frames(struct dpaa2_fl_entry *f_list,
207*4882a593Smuzhiyun 			   dma_addr_t dst, dma_addr_t src,
208*4882a593Smuzhiyun 			   size_t len, uint8_t fmt)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	/* source frame list to source buffer */
211*4882a593Smuzhiyun 	memset(f_list, 0, sizeof(struct dpaa2_fl_entry));
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	dpaa2_fl_set_addr(f_list, src);
214*4882a593Smuzhiyun 	dpaa2_fl_set_len(f_list, len);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	/* single buffer frame or scatter gather frame */
217*4882a593Smuzhiyun 	dpaa2_fl_set_format(f_list, (fmt | QDMA_FL_SL_LONG));
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	/* bypass memory translation */
220*4882a593Smuzhiyun 	if (smmu_disable)
221*4882a593Smuzhiyun 		f_list->bpid = cpu_to_le16(QDMA_FL_BMT_ENABLE);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	f_list++;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	/* destination frame list to destination buffer */
226*4882a593Smuzhiyun 	memset(f_list, 0, sizeof(struct dpaa2_fl_entry));
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	dpaa2_fl_set_addr(f_list, dst);
229*4882a593Smuzhiyun 	dpaa2_fl_set_len(f_list, len);
230*4882a593Smuzhiyun 	dpaa2_fl_set_format(f_list, (fmt | QDMA_FL_SL_LONG));
231*4882a593Smuzhiyun 	/* single buffer frame or scatter gather frame */
232*4882a593Smuzhiyun 	dpaa2_fl_set_final(f_list, QDMA_FL_F);
233*4882a593Smuzhiyun 	/* bypass memory translation */
234*4882a593Smuzhiyun 	if (smmu_disable)
235*4882a593Smuzhiyun 		f_list->bpid = cpu_to_le16(QDMA_FL_BMT_ENABLE);
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun static struct dma_async_tx_descriptor
dpaa2_qdma_prep_memcpy(struct dma_chan * chan,dma_addr_t dst,dma_addr_t src,size_t len,ulong flags)239*4882a593Smuzhiyun *dpaa2_qdma_prep_memcpy(struct dma_chan *chan, dma_addr_t dst,
240*4882a593Smuzhiyun 			dma_addr_t src, size_t len, ulong flags)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun 	struct dpaa2_qdma_chan *dpaa2_chan = to_dpaa2_qdma_chan(chan);
243*4882a593Smuzhiyun 	struct dpaa2_qdma_engine *dpaa2_qdma;
244*4882a593Smuzhiyun 	struct dpaa2_qdma_comp *dpaa2_comp;
245*4882a593Smuzhiyun 	struct dpaa2_fl_entry *f_list;
246*4882a593Smuzhiyun 	bool wrt_changed;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	dpaa2_qdma = dpaa2_chan->qdma;
249*4882a593Smuzhiyun 	dpaa2_comp = dpaa2_qdma_request_desc(dpaa2_chan);
250*4882a593Smuzhiyun 	if (!dpaa2_comp)
251*4882a593Smuzhiyun 		return NULL;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	wrt_changed = (bool)dpaa2_qdma->qdma_wrtype_fixup;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	/* populate Frame descriptor */
256*4882a593Smuzhiyun 	dpaa2_qdma_populate_fd(QDMA_FD_LONG_FORMAT, dpaa2_comp);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	f_list = dpaa2_comp->fl_virt_addr;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	/* first frame list for descriptor buffer (logn format) */
261*4882a593Smuzhiyun 	dpaa2_qdma_populate_first_framel(f_list, dpaa2_comp, wrt_changed);
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	f_list++;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	dpaa2_qdma_populate_frames(f_list, dst, src, len, QDMA_FL_FMT_SBF);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	return vchan_tx_prep(&dpaa2_chan->vchan, &dpaa2_comp->vdesc, flags);
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun 
dpaa2_qdma_issue_pending(struct dma_chan * chan)270*4882a593Smuzhiyun static void dpaa2_qdma_issue_pending(struct dma_chan *chan)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	struct dpaa2_qdma_chan *dpaa2_chan = to_dpaa2_qdma_chan(chan);
273*4882a593Smuzhiyun 	struct dpaa2_qdma_comp *dpaa2_comp;
274*4882a593Smuzhiyun 	struct virt_dma_desc *vdesc;
275*4882a593Smuzhiyun 	struct dpaa2_fd *fd;
276*4882a593Smuzhiyun 	unsigned long flags;
277*4882a593Smuzhiyun 	int err;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	spin_lock_irqsave(&dpaa2_chan->queue_lock, flags);
280*4882a593Smuzhiyun 	spin_lock(&dpaa2_chan->vchan.lock);
281*4882a593Smuzhiyun 	if (vchan_issue_pending(&dpaa2_chan->vchan)) {
282*4882a593Smuzhiyun 		vdesc = vchan_next_desc(&dpaa2_chan->vchan);
283*4882a593Smuzhiyun 		if (!vdesc)
284*4882a593Smuzhiyun 			goto err_enqueue;
285*4882a593Smuzhiyun 		dpaa2_comp = to_fsl_qdma_comp(vdesc);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 		fd = dpaa2_comp->fd_virt_addr;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 		list_del(&vdesc->node);
290*4882a593Smuzhiyun 		list_add_tail(&dpaa2_comp->list, &dpaa2_chan->comp_used);
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 		err = dpaa2_io_service_enqueue_fq(NULL, dpaa2_chan->fqid, fd);
293*4882a593Smuzhiyun 		if (err) {
294*4882a593Smuzhiyun 			list_del(&dpaa2_comp->list);
295*4882a593Smuzhiyun 			list_add_tail(&dpaa2_comp->list,
296*4882a593Smuzhiyun 				      &dpaa2_chan->comp_free);
297*4882a593Smuzhiyun 		}
298*4882a593Smuzhiyun 	}
299*4882a593Smuzhiyun err_enqueue:
300*4882a593Smuzhiyun 	spin_unlock(&dpaa2_chan->vchan.lock);
301*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dpaa2_chan->queue_lock, flags);
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun 
dpaa2_qdma_setup(struct fsl_mc_device * ls_dev)304*4882a593Smuzhiyun static int __cold dpaa2_qdma_setup(struct fsl_mc_device *ls_dev)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	struct dpaa2_qdma_priv_per_prio *ppriv;
307*4882a593Smuzhiyun 	struct device *dev = &ls_dev->dev;
308*4882a593Smuzhiyun 	struct dpaa2_qdma_priv *priv;
309*4882a593Smuzhiyun 	u8 prio_def = DPDMAI_PRIO_NUM;
310*4882a593Smuzhiyun 	int err = -EINVAL;
311*4882a593Smuzhiyun 	int i;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	priv = dev_get_drvdata(dev);
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	priv->dev = dev;
316*4882a593Smuzhiyun 	priv->dpqdma_id = ls_dev->obj_desc.id;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	/* Get the handle for the DPDMAI this interface is associate with */
319*4882a593Smuzhiyun 	err = dpdmai_open(priv->mc_io, 0, priv->dpqdma_id, &ls_dev->mc_handle);
320*4882a593Smuzhiyun 	if (err) {
321*4882a593Smuzhiyun 		dev_err(dev, "dpdmai_open() failed\n");
322*4882a593Smuzhiyun 		return err;
323*4882a593Smuzhiyun 	}
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	dev_dbg(dev, "Opened dpdmai object successfully\n");
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	err = dpdmai_get_attributes(priv->mc_io, 0, ls_dev->mc_handle,
328*4882a593Smuzhiyun 				    &priv->dpdmai_attr);
329*4882a593Smuzhiyun 	if (err) {
330*4882a593Smuzhiyun 		dev_err(dev, "dpdmai_get_attributes() failed\n");
331*4882a593Smuzhiyun 		goto exit;
332*4882a593Smuzhiyun 	}
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	if (priv->dpdmai_attr.version.major > DPDMAI_VER_MAJOR) {
335*4882a593Smuzhiyun 		err = -EINVAL;
336*4882a593Smuzhiyun 		dev_err(dev, "DPDMAI major version mismatch\n"
337*4882a593Smuzhiyun 			     "Found %u.%u, supported version is %u.%u\n",
338*4882a593Smuzhiyun 				priv->dpdmai_attr.version.major,
339*4882a593Smuzhiyun 				priv->dpdmai_attr.version.minor,
340*4882a593Smuzhiyun 				DPDMAI_VER_MAJOR, DPDMAI_VER_MINOR);
341*4882a593Smuzhiyun 		goto exit;
342*4882a593Smuzhiyun 	}
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	if (priv->dpdmai_attr.version.minor > DPDMAI_VER_MINOR) {
345*4882a593Smuzhiyun 		err = -EINVAL;
346*4882a593Smuzhiyun 		dev_err(dev, "DPDMAI minor version mismatch\n"
347*4882a593Smuzhiyun 			     "Found %u.%u, supported version is %u.%u\n",
348*4882a593Smuzhiyun 				priv->dpdmai_attr.version.major,
349*4882a593Smuzhiyun 				priv->dpdmai_attr.version.minor,
350*4882a593Smuzhiyun 				DPDMAI_VER_MAJOR, DPDMAI_VER_MINOR);
351*4882a593Smuzhiyun 		goto exit;
352*4882a593Smuzhiyun 	}
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	priv->num_pairs = min(priv->dpdmai_attr.num_of_priorities, prio_def);
355*4882a593Smuzhiyun 	ppriv = kcalloc(priv->num_pairs, sizeof(*ppriv), GFP_KERNEL);
356*4882a593Smuzhiyun 	if (!ppriv) {
357*4882a593Smuzhiyun 		err = -ENOMEM;
358*4882a593Smuzhiyun 		goto exit;
359*4882a593Smuzhiyun 	}
360*4882a593Smuzhiyun 	priv->ppriv = ppriv;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	for (i = 0; i < priv->num_pairs; i++) {
363*4882a593Smuzhiyun 		err = dpdmai_get_rx_queue(priv->mc_io, 0, ls_dev->mc_handle,
364*4882a593Smuzhiyun 					  i, &priv->rx_queue_attr[i]);
365*4882a593Smuzhiyun 		if (err) {
366*4882a593Smuzhiyun 			dev_err(dev, "dpdmai_get_rx_queue() failed\n");
367*4882a593Smuzhiyun 			goto exit;
368*4882a593Smuzhiyun 		}
369*4882a593Smuzhiyun 		ppriv->rsp_fqid = priv->rx_queue_attr[i].fqid;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 		err = dpdmai_get_tx_queue(priv->mc_io, 0, ls_dev->mc_handle,
372*4882a593Smuzhiyun 					  i, &priv->tx_fqid[i]);
373*4882a593Smuzhiyun 		if (err) {
374*4882a593Smuzhiyun 			dev_err(dev, "dpdmai_get_tx_queue() failed\n");
375*4882a593Smuzhiyun 			goto exit;
376*4882a593Smuzhiyun 		}
377*4882a593Smuzhiyun 		ppriv->req_fqid = priv->tx_fqid[i];
378*4882a593Smuzhiyun 		ppriv->prio = i;
379*4882a593Smuzhiyun 		ppriv->priv = priv;
380*4882a593Smuzhiyun 		ppriv++;
381*4882a593Smuzhiyun 	}
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	return 0;
384*4882a593Smuzhiyun exit:
385*4882a593Smuzhiyun 	dpdmai_close(priv->mc_io, 0, ls_dev->mc_handle);
386*4882a593Smuzhiyun 	return err;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun 
dpaa2_qdma_fqdan_cb(struct dpaa2_io_notification_ctx * ctx)389*4882a593Smuzhiyun static void dpaa2_qdma_fqdan_cb(struct dpaa2_io_notification_ctx *ctx)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun 	struct dpaa2_qdma_priv_per_prio *ppriv = container_of(ctx,
392*4882a593Smuzhiyun 			struct dpaa2_qdma_priv_per_prio, nctx);
393*4882a593Smuzhiyun 	struct dpaa2_qdma_comp *dpaa2_comp, *_comp_tmp;
394*4882a593Smuzhiyun 	struct dpaa2_qdma_priv *priv = ppriv->priv;
395*4882a593Smuzhiyun 	u32 n_chans = priv->dpaa2_qdma->n_chans;
396*4882a593Smuzhiyun 	struct dpaa2_qdma_chan *qchan;
397*4882a593Smuzhiyun 	const struct dpaa2_fd *fd_eq;
398*4882a593Smuzhiyun 	const struct dpaa2_fd *fd;
399*4882a593Smuzhiyun 	struct dpaa2_dq *dq;
400*4882a593Smuzhiyun 	int is_last = 0;
401*4882a593Smuzhiyun 	int found;
402*4882a593Smuzhiyun 	u8 status;
403*4882a593Smuzhiyun 	int err;
404*4882a593Smuzhiyun 	int i;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	do {
407*4882a593Smuzhiyun 		err = dpaa2_io_service_pull_fq(NULL, ppriv->rsp_fqid,
408*4882a593Smuzhiyun 					       ppriv->store);
409*4882a593Smuzhiyun 	} while (err);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	while (!is_last) {
412*4882a593Smuzhiyun 		do {
413*4882a593Smuzhiyun 			dq = dpaa2_io_store_next(ppriv->store, &is_last);
414*4882a593Smuzhiyun 		} while (!is_last && !dq);
415*4882a593Smuzhiyun 		if (!dq) {
416*4882a593Smuzhiyun 			dev_err(priv->dev, "FQID returned no valid frames!\n");
417*4882a593Smuzhiyun 			continue;
418*4882a593Smuzhiyun 		}
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 		/* obtain FD and process the error */
421*4882a593Smuzhiyun 		fd = dpaa2_dq_fd(dq);
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 		status = dpaa2_fd_get_ctrl(fd) & 0xff;
424*4882a593Smuzhiyun 		if (status)
425*4882a593Smuzhiyun 			dev_err(priv->dev, "FD error occurred\n");
426*4882a593Smuzhiyun 		found = 0;
427*4882a593Smuzhiyun 		for (i = 0; i < n_chans; i++) {
428*4882a593Smuzhiyun 			qchan = &priv->dpaa2_qdma->chans[i];
429*4882a593Smuzhiyun 			spin_lock(&qchan->queue_lock);
430*4882a593Smuzhiyun 			if (list_empty(&qchan->comp_used)) {
431*4882a593Smuzhiyun 				spin_unlock(&qchan->queue_lock);
432*4882a593Smuzhiyun 				continue;
433*4882a593Smuzhiyun 			}
434*4882a593Smuzhiyun 			list_for_each_entry_safe(dpaa2_comp, _comp_tmp,
435*4882a593Smuzhiyun 						 &qchan->comp_used, list) {
436*4882a593Smuzhiyun 				fd_eq = dpaa2_comp->fd_virt_addr;
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 				if (le64_to_cpu(fd_eq->simple.addr) ==
439*4882a593Smuzhiyun 				    le64_to_cpu(fd->simple.addr)) {
440*4882a593Smuzhiyun 					spin_lock(&qchan->vchan.lock);
441*4882a593Smuzhiyun 					vchan_cookie_complete(&
442*4882a593Smuzhiyun 							dpaa2_comp->vdesc);
443*4882a593Smuzhiyun 					spin_unlock(&qchan->vchan.lock);
444*4882a593Smuzhiyun 					found = 1;
445*4882a593Smuzhiyun 					break;
446*4882a593Smuzhiyun 				}
447*4882a593Smuzhiyun 			}
448*4882a593Smuzhiyun 			spin_unlock(&qchan->queue_lock);
449*4882a593Smuzhiyun 			if (found)
450*4882a593Smuzhiyun 				break;
451*4882a593Smuzhiyun 		}
452*4882a593Smuzhiyun 	}
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	dpaa2_io_service_rearm(NULL, ctx);
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun 
dpaa2_qdma_dpio_setup(struct dpaa2_qdma_priv * priv)457*4882a593Smuzhiyun static int __cold dpaa2_qdma_dpio_setup(struct dpaa2_qdma_priv *priv)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun 	struct dpaa2_qdma_priv_per_prio *ppriv;
460*4882a593Smuzhiyun 	struct device *dev = priv->dev;
461*4882a593Smuzhiyun 	int err = -EINVAL;
462*4882a593Smuzhiyun 	int i, num;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	num = priv->num_pairs;
465*4882a593Smuzhiyun 	ppriv = priv->ppriv;
466*4882a593Smuzhiyun 	for (i = 0; i < num; i++) {
467*4882a593Smuzhiyun 		ppriv->nctx.is_cdan = 0;
468*4882a593Smuzhiyun 		ppriv->nctx.desired_cpu = DPAA2_IO_ANY_CPU;
469*4882a593Smuzhiyun 		ppriv->nctx.id = ppriv->rsp_fqid;
470*4882a593Smuzhiyun 		ppriv->nctx.cb = dpaa2_qdma_fqdan_cb;
471*4882a593Smuzhiyun 		err = dpaa2_io_service_register(NULL, &ppriv->nctx, dev);
472*4882a593Smuzhiyun 		if (err) {
473*4882a593Smuzhiyun 			dev_err(dev, "Notification register failed\n");
474*4882a593Smuzhiyun 			goto err_service;
475*4882a593Smuzhiyun 		}
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 		ppriv->store =
478*4882a593Smuzhiyun 			dpaa2_io_store_create(DPAA2_QDMA_STORE_SIZE, dev);
479*4882a593Smuzhiyun 		if (!ppriv->store) {
480*4882a593Smuzhiyun 			err = -ENOMEM;
481*4882a593Smuzhiyun 			dev_err(dev, "dpaa2_io_store_create() failed\n");
482*4882a593Smuzhiyun 			goto err_store;
483*4882a593Smuzhiyun 		}
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 		ppriv++;
486*4882a593Smuzhiyun 	}
487*4882a593Smuzhiyun 	return 0;
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun err_store:
490*4882a593Smuzhiyun 	dpaa2_io_service_deregister(NULL, &ppriv->nctx, dev);
491*4882a593Smuzhiyun err_service:
492*4882a593Smuzhiyun 	ppriv--;
493*4882a593Smuzhiyun 	while (ppriv >= priv->ppriv) {
494*4882a593Smuzhiyun 		dpaa2_io_service_deregister(NULL, &ppriv->nctx, dev);
495*4882a593Smuzhiyun 		dpaa2_io_store_destroy(ppriv->store);
496*4882a593Smuzhiyun 		ppriv--;
497*4882a593Smuzhiyun 	}
498*4882a593Smuzhiyun 	return err;
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun 
dpaa2_dpmai_store_free(struct dpaa2_qdma_priv * priv)501*4882a593Smuzhiyun static void dpaa2_dpmai_store_free(struct dpaa2_qdma_priv *priv)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun 	struct dpaa2_qdma_priv_per_prio *ppriv = priv->ppriv;
504*4882a593Smuzhiyun 	int i;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	for (i = 0; i < priv->num_pairs; i++) {
507*4882a593Smuzhiyun 		dpaa2_io_store_destroy(ppriv->store);
508*4882a593Smuzhiyun 		ppriv++;
509*4882a593Smuzhiyun 	}
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun 
dpaa2_dpdmai_dpio_free(struct dpaa2_qdma_priv * priv)512*4882a593Smuzhiyun static void dpaa2_dpdmai_dpio_free(struct dpaa2_qdma_priv *priv)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun 	struct dpaa2_qdma_priv_per_prio *ppriv = priv->ppriv;
515*4882a593Smuzhiyun 	struct device *dev = priv->dev;
516*4882a593Smuzhiyun 	int i;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	for (i = 0; i < priv->num_pairs; i++) {
519*4882a593Smuzhiyun 		dpaa2_io_service_deregister(NULL, &ppriv->nctx, dev);
520*4882a593Smuzhiyun 		ppriv++;
521*4882a593Smuzhiyun 	}
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun 
dpaa2_dpdmai_bind(struct dpaa2_qdma_priv * priv)524*4882a593Smuzhiyun static int __cold dpaa2_dpdmai_bind(struct dpaa2_qdma_priv *priv)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun 	struct dpdmai_rx_queue_cfg rx_queue_cfg;
527*4882a593Smuzhiyun 	struct dpaa2_qdma_priv_per_prio *ppriv;
528*4882a593Smuzhiyun 	struct device *dev = priv->dev;
529*4882a593Smuzhiyun 	struct fsl_mc_device *ls_dev;
530*4882a593Smuzhiyun 	int i, num;
531*4882a593Smuzhiyun 	int err;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	ls_dev = to_fsl_mc_device(dev);
534*4882a593Smuzhiyun 	num = priv->num_pairs;
535*4882a593Smuzhiyun 	ppriv = priv->ppriv;
536*4882a593Smuzhiyun 	for (i = 0; i < num; i++) {
537*4882a593Smuzhiyun 		rx_queue_cfg.options = DPDMAI_QUEUE_OPT_USER_CTX |
538*4882a593Smuzhiyun 					DPDMAI_QUEUE_OPT_DEST;
539*4882a593Smuzhiyun 		rx_queue_cfg.user_ctx = ppriv->nctx.qman64;
540*4882a593Smuzhiyun 		rx_queue_cfg.dest_cfg.dest_type = DPDMAI_DEST_DPIO;
541*4882a593Smuzhiyun 		rx_queue_cfg.dest_cfg.dest_id = ppriv->nctx.dpio_id;
542*4882a593Smuzhiyun 		rx_queue_cfg.dest_cfg.priority = ppriv->prio;
543*4882a593Smuzhiyun 		err = dpdmai_set_rx_queue(priv->mc_io, 0, ls_dev->mc_handle,
544*4882a593Smuzhiyun 					  rx_queue_cfg.dest_cfg.priority,
545*4882a593Smuzhiyun 					  &rx_queue_cfg);
546*4882a593Smuzhiyun 		if (err) {
547*4882a593Smuzhiyun 			dev_err(dev, "dpdmai_set_rx_queue() failed\n");
548*4882a593Smuzhiyun 			return err;
549*4882a593Smuzhiyun 		}
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 		ppriv++;
552*4882a593Smuzhiyun 	}
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	return 0;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun 
dpaa2_dpdmai_dpio_unbind(struct dpaa2_qdma_priv * priv)557*4882a593Smuzhiyun static int __cold dpaa2_dpdmai_dpio_unbind(struct dpaa2_qdma_priv *priv)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun 	struct dpaa2_qdma_priv_per_prio *ppriv = priv->ppriv;
560*4882a593Smuzhiyun 	struct device *dev = priv->dev;
561*4882a593Smuzhiyun 	struct fsl_mc_device *ls_dev;
562*4882a593Smuzhiyun 	int err = 0;
563*4882a593Smuzhiyun 	int i;
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	ls_dev = to_fsl_mc_device(dev);
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	for (i = 0; i < priv->num_pairs; i++) {
568*4882a593Smuzhiyun 		ppriv->nctx.qman64 = 0;
569*4882a593Smuzhiyun 		ppriv->nctx.dpio_id = 0;
570*4882a593Smuzhiyun 		ppriv++;
571*4882a593Smuzhiyun 	}
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	err = dpdmai_reset(priv->mc_io, 0, ls_dev->mc_handle);
574*4882a593Smuzhiyun 	if (err)
575*4882a593Smuzhiyun 		dev_err(dev, "dpdmai_reset() failed\n");
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	return err;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun 
dpaa2_dpdmai_free_comp(struct dpaa2_qdma_chan * qchan,struct list_head * head)580*4882a593Smuzhiyun static void dpaa2_dpdmai_free_comp(struct dpaa2_qdma_chan *qchan,
581*4882a593Smuzhiyun 				   struct list_head *head)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun 	struct dpaa2_qdma_comp *comp_tmp, *_comp_tmp;
584*4882a593Smuzhiyun 	unsigned long flags;
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	list_for_each_entry_safe(comp_tmp, _comp_tmp,
587*4882a593Smuzhiyun 				 head, list) {
588*4882a593Smuzhiyun 		spin_lock_irqsave(&qchan->queue_lock, flags);
589*4882a593Smuzhiyun 		list_del(&comp_tmp->list);
590*4882a593Smuzhiyun 		spin_unlock_irqrestore(&qchan->queue_lock, flags);
591*4882a593Smuzhiyun 		dma_pool_free(qchan->fd_pool,
592*4882a593Smuzhiyun 			      comp_tmp->fd_virt_addr,
593*4882a593Smuzhiyun 			      comp_tmp->fd_bus_addr);
594*4882a593Smuzhiyun 		dma_pool_free(qchan->fl_pool,
595*4882a593Smuzhiyun 			      comp_tmp->fl_virt_addr,
596*4882a593Smuzhiyun 			      comp_tmp->fl_bus_addr);
597*4882a593Smuzhiyun 		dma_pool_free(qchan->sdd_pool,
598*4882a593Smuzhiyun 			      comp_tmp->desc_virt_addr,
599*4882a593Smuzhiyun 			      comp_tmp->desc_bus_addr);
600*4882a593Smuzhiyun 		kfree(comp_tmp);
601*4882a593Smuzhiyun 	}
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun 
dpaa2_dpdmai_free_channels(struct dpaa2_qdma_engine * dpaa2_qdma)604*4882a593Smuzhiyun static void dpaa2_dpdmai_free_channels(struct dpaa2_qdma_engine *dpaa2_qdma)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun 	struct dpaa2_qdma_chan *qchan;
607*4882a593Smuzhiyun 	int num, i;
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	num = dpaa2_qdma->n_chans;
610*4882a593Smuzhiyun 	for (i = 0; i < num; i++) {
611*4882a593Smuzhiyun 		qchan = &dpaa2_qdma->chans[i];
612*4882a593Smuzhiyun 		dpaa2_dpdmai_free_comp(qchan, &qchan->comp_used);
613*4882a593Smuzhiyun 		dpaa2_dpdmai_free_comp(qchan, &qchan->comp_free);
614*4882a593Smuzhiyun 		dma_pool_destroy(qchan->fd_pool);
615*4882a593Smuzhiyun 		dma_pool_destroy(qchan->fl_pool);
616*4882a593Smuzhiyun 		dma_pool_destroy(qchan->sdd_pool);
617*4882a593Smuzhiyun 	}
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun 
dpaa2_qdma_free_desc(struct virt_dma_desc * vdesc)620*4882a593Smuzhiyun static void dpaa2_qdma_free_desc(struct virt_dma_desc *vdesc)
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun 	struct dpaa2_qdma_comp *dpaa2_comp;
623*4882a593Smuzhiyun 	struct dpaa2_qdma_chan *qchan;
624*4882a593Smuzhiyun 	unsigned long flags;
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	dpaa2_comp = to_fsl_qdma_comp(vdesc);
627*4882a593Smuzhiyun 	qchan = dpaa2_comp->qchan;
628*4882a593Smuzhiyun 	spin_lock_irqsave(&qchan->queue_lock, flags);
629*4882a593Smuzhiyun 	list_del(&dpaa2_comp->list);
630*4882a593Smuzhiyun 	list_add_tail(&dpaa2_comp->list, &qchan->comp_free);
631*4882a593Smuzhiyun 	spin_unlock_irqrestore(&qchan->queue_lock, flags);
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun 
dpaa2_dpdmai_init_channels(struct dpaa2_qdma_engine * dpaa2_qdma)634*4882a593Smuzhiyun static int dpaa2_dpdmai_init_channels(struct dpaa2_qdma_engine *dpaa2_qdma)
635*4882a593Smuzhiyun {
636*4882a593Smuzhiyun 	struct dpaa2_qdma_priv *priv = dpaa2_qdma->priv;
637*4882a593Smuzhiyun 	struct dpaa2_qdma_chan *dpaa2_chan;
638*4882a593Smuzhiyun 	int num = priv->num_pairs;
639*4882a593Smuzhiyun 	int i;
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	INIT_LIST_HEAD(&dpaa2_qdma->dma_dev.channels);
642*4882a593Smuzhiyun 	for (i = 0; i < dpaa2_qdma->n_chans; i++) {
643*4882a593Smuzhiyun 		dpaa2_chan = &dpaa2_qdma->chans[i];
644*4882a593Smuzhiyun 		dpaa2_chan->qdma = dpaa2_qdma;
645*4882a593Smuzhiyun 		dpaa2_chan->fqid = priv->tx_fqid[i % num];
646*4882a593Smuzhiyun 		dpaa2_chan->vchan.desc_free = dpaa2_qdma_free_desc;
647*4882a593Smuzhiyun 		vchan_init(&dpaa2_chan->vchan, &dpaa2_qdma->dma_dev);
648*4882a593Smuzhiyun 		spin_lock_init(&dpaa2_chan->queue_lock);
649*4882a593Smuzhiyun 		INIT_LIST_HEAD(&dpaa2_chan->comp_used);
650*4882a593Smuzhiyun 		INIT_LIST_HEAD(&dpaa2_chan->comp_free);
651*4882a593Smuzhiyun 	}
652*4882a593Smuzhiyun 	return 0;
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun 
dpaa2_qdma_probe(struct fsl_mc_device * dpdmai_dev)655*4882a593Smuzhiyun static int dpaa2_qdma_probe(struct fsl_mc_device *dpdmai_dev)
656*4882a593Smuzhiyun {
657*4882a593Smuzhiyun 	struct device *dev = &dpdmai_dev->dev;
658*4882a593Smuzhiyun 	struct dpaa2_qdma_engine *dpaa2_qdma;
659*4882a593Smuzhiyun 	struct dpaa2_qdma_priv *priv;
660*4882a593Smuzhiyun 	int err;
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	priv = kzalloc(sizeof(*priv), GFP_KERNEL);
663*4882a593Smuzhiyun 	if (!priv)
664*4882a593Smuzhiyun 		return -ENOMEM;
665*4882a593Smuzhiyun 	dev_set_drvdata(dev, priv);
666*4882a593Smuzhiyun 	priv->dpdmai_dev = dpdmai_dev;
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	priv->iommu_domain = iommu_get_domain_for_dev(dev);
669*4882a593Smuzhiyun 	if (priv->iommu_domain)
670*4882a593Smuzhiyun 		smmu_disable = false;
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	/* obtain a MC portal */
673*4882a593Smuzhiyun 	err = fsl_mc_portal_allocate(dpdmai_dev, 0, &priv->mc_io);
674*4882a593Smuzhiyun 	if (err) {
675*4882a593Smuzhiyun 		if (err == -ENXIO)
676*4882a593Smuzhiyun 			err = -EPROBE_DEFER;
677*4882a593Smuzhiyun 		else
678*4882a593Smuzhiyun 			dev_err(dev, "MC portal allocation failed\n");
679*4882a593Smuzhiyun 		goto err_mcportal;
680*4882a593Smuzhiyun 	}
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	/* DPDMAI initialization */
683*4882a593Smuzhiyun 	err = dpaa2_qdma_setup(dpdmai_dev);
684*4882a593Smuzhiyun 	if (err) {
685*4882a593Smuzhiyun 		dev_err(dev, "dpaa2_dpdmai_setup() failed\n");
686*4882a593Smuzhiyun 		goto err_dpdmai_setup;
687*4882a593Smuzhiyun 	}
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	/* DPIO */
690*4882a593Smuzhiyun 	err = dpaa2_qdma_dpio_setup(priv);
691*4882a593Smuzhiyun 	if (err) {
692*4882a593Smuzhiyun 		dev_err(dev, "dpaa2_dpdmai_dpio_setup() failed\n");
693*4882a593Smuzhiyun 		goto err_dpio_setup;
694*4882a593Smuzhiyun 	}
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	/* DPDMAI binding to DPIO */
697*4882a593Smuzhiyun 	err = dpaa2_dpdmai_bind(priv);
698*4882a593Smuzhiyun 	if (err) {
699*4882a593Smuzhiyun 		dev_err(dev, "dpaa2_dpdmai_bind() failed\n");
700*4882a593Smuzhiyun 		goto err_bind;
701*4882a593Smuzhiyun 	}
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	/* DPDMAI enable */
704*4882a593Smuzhiyun 	err = dpdmai_enable(priv->mc_io, 0, dpdmai_dev->mc_handle);
705*4882a593Smuzhiyun 	if (err) {
706*4882a593Smuzhiyun 		dev_err(dev, "dpdmai_enable() faile\n");
707*4882a593Smuzhiyun 		goto err_enable;
708*4882a593Smuzhiyun 	}
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	dpaa2_qdma = kzalloc(sizeof(*dpaa2_qdma), GFP_KERNEL);
711*4882a593Smuzhiyun 	if (!dpaa2_qdma) {
712*4882a593Smuzhiyun 		err = -ENOMEM;
713*4882a593Smuzhiyun 		goto err_eng;
714*4882a593Smuzhiyun 	}
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	priv->dpaa2_qdma = dpaa2_qdma;
717*4882a593Smuzhiyun 	dpaa2_qdma->priv = priv;
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	dpaa2_qdma->desc_allocated = 0;
720*4882a593Smuzhiyun 	dpaa2_qdma->n_chans = NUM_CH;
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	dpaa2_dpdmai_init_channels(dpaa2_qdma);
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	if (soc_device_match(soc_fixup_tuning))
725*4882a593Smuzhiyun 		dpaa2_qdma->qdma_wrtype_fixup = true;
726*4882a593Smuzhiyun 	else
727*4882a593Smuzhiyun 		dpaa2_qdma->qdma_wrtype_fixup = false;
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	dma_cap_set(DMA_PRIVATE, dpaa2_qdma->dma_dev.cap_mask);
730*4882a593Smuzhiyun 	dma_cap_set(DMA_SLAVE, dpaa2_qdma->dma_dev.cap_mask);
731*4882a593Smuzhiyun 	dma_cap_set(DMA_MEMCPY, dpaa2_qdma->dma_dev.cap_mask);
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	dpaa2_qdma->dma_dev.dev = dev;
734*4882a593Smuzhiyun 	dpaa2_qdma->dma_dev.device_alloc_chan_resources =
735*4882a593Smuzhiyun 		dpaa2_qdma_alloc_chan_resources;
736*4882a593Smuzhiyun 	dpaa2_qdma->dma_dev.device_free_chan_resources =
737*4882a593Smuzhiyun 		dpaa2_qdma_free_chan_resources;
738*4882a593Smuzhiyun 	dpaa2_qdma->dma_dev.device_tx_status = dma_cookie_status;
739*4882a593Smuzhiyun 	dpaa2_qdma->dma_dev.device_prep_dma_memcpy = dpaa2_qdma_prep_memcpy;
740*4882a593Smuzhiyun 	dpaa2_qdma->dma_dev.device_issue_pending = dpaa2_qdma_issue_pending;
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	err = dma_async_device_register(&dpaa2_qdma->dma_dev);
743*4882a593Smuzhiyun 	if (err) {
744*4882a593Smuzhiyun 		dev_err(dev, "Can't register NXP QDMA engine.\n");
745*4882a593Smuzhiyun 		goto err_dpaa2_qdma;
746*4882a593Smuzhiyun 	}
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	return 0;
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun err_dpaa2_qdma:
751*4882a593Smuzhiyun 	kfree(dpaa2_qdma);
752*4882a593Smuzhiyun err_eng:
753*4882a593Smuzhiyun 	dpdmai_disable(priv->mc_io, 0, dpdmai_dev->mc_handle);
754*4882a593Smuzhiyun err_enable:
755*4882a593Smuzhiyun 	dpaa2_dpdmai_dpio_unbind(priv);
756*4882a593Smuzhiyun err_bind:
757*4882a593Smuzhiyun 	dpaa2_dpmai_store_free(priv);
758*4882a593Smuzhiyun 	dpaa2_dpdmai_dpio_free(priv);
759*4882a593Smuzhiyun err_dpio_setup:
760*4882a593Smuzhiyun 	kfree(priv->ppriv);
761*4882a593Smuzhiyun 	dpdmai_close(priv->mc_io, 0, dpdmai_dev->mc_handle);
762*4882a593Smuzhiyun err_dpdmai_setup:
763*4882a593Smuzhiyun 	fsl_mc_portal_free(priv->mc_io);
764*4882a593Smuzhiyun err_mcportal:
765*4882a593Smuzhiyun 	kfree(priv);
766*4882a593Smuzhiyun 	dev_set_drvdata(dev, NULL);
767*4882a593Smuzhiyun 	return err;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun 
dpaa2_qdma_remove(struct fsl_mc_device * ls_dev)770*4882a593Smuzhiyun static int dpaa2_qdma_remove(struct fsl_mc_device *ls_dev)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun 	struct dpaa2_qdma_engine *dpaa2_qdma;
773*4882a593Smuzhiyun 	struct dpaa2_qdma_priv *priv;
774*4882a593Smuzhiyun 	struct device *dev;
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	dev = &ls_dev->dev;
777*4882a593Smuzhiyun 	priv = dev_get_drvdata(dev);
778*4882a593Smuzhiyun 	dpaa2_qdma = priv->dpaa2_qdma;
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	dpdmai_disable(priv->mc_io, 0, ls_dev->mc_handle);
781*4882a593Smuzhiyun 	dpaa2_dpdmai_dpio_unbind(priv);
782*4882a593Smuzhiyun 	dpaa2_dpmai_store_free(priv);
783*4882a593Smuzhiyun 	dpaa2_dpdmai_dpio_free(priv);
784*4882a593Smuzhiyun 	dpdmai_close(priv->mc_io, 0, ls_dev->mc_handle);
785*4882a593Smuzhiyun 	fsl_mc_portal_free(priv->mc_io);
786*4882a593Smuzhiyun 	dev_set_drvdata(dev, NULL);
787*4882a593Smuzhiyun 	dpaa2_dpdmai_free_channels(dpaa2_qdma);
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	dma_async_device_unregister(&dpaa2_qdma->dma_dev);
790*4882a593Smuzhiyun 	kfree(priv);
791*4882a593Smuzhiyun 	kfree(dpaa2_qdma);
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	return 0;
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun 
dpaa2_qdma_shutdown(struct fsl_mc_device * ls_dev)796*4882a593Smuzhiyun static void dpaa2_qdma_shutdown(struct fsl_mc_device *ls_dev)
797*4882a593Smuzhiyun {
798*4882a593Smuzhiyun 	struct dpaa2_qdma_priv *priv;
799*4882a593Smuzhiyun 	struct device *dev;
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	dev = &ls_dev->dev;
802*4882a593Smuzhiyun 	priv = dev_get_drvdata(dev);
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	dpdmai_disable(priv->mc_io, 0, ls_dev->mc_handle);
805*4882a593Smuzhiyun 	dpaa2_dpdmai_dpio_unbind(priv);
806*4882a593Smuzhiyun 	dpdmai_close(priv->mc_io, 0, ls_dev->mc_handle);
807*4882a593Smuzhiyun 	dpdmai_destroy(priv->mc_io, 0, ls_dev->mc_handle);
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun static const struct fsl_mc_device_id dpaa2_qdma_id_table[] = {
811*4882a593Smuzhiyun 	{
812*4882a593Smuzhiyun 		.vendor = FSL_MC_VENDOR_FREESCALE,
813*4882a593Smuzhiyun 		.obj_type = "dpdmai",
814*4882a593Smuzhiyun 	},
815*4882a593Smuzhiyun 	{ .vendor = 0x0 }
816*4882a593Smuzhiyun };
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun static struct fsl_mc_driver dpaa2_qdma_driver = {
819*4882a593Smuzhiyun 	.driver		= {
820*4882a593Smuzhiyun 		.name	= "dpaa2-qdma",
821*4882a593Smuzhiyun 		.owner  = THIS_MODULE,
822*4882a593Smuzhiyun 	},
823*4882a593Smuzhiyun 	.probe          = dpaa2_qdma_probe,
824*4882a593Smuzhiyun 	.remove		= dpaa2_qdma_remove,
825*4882a593Smuzhiyun 	.shutdown	= dpaa2_qdma_shutdown,
826*4882a593Smuzhiyun 	.match_id_table	= dpaa2_qdma_id_table
827*4882a593Smuzhiyun };
828*4882a593Smuzhiyun 
dpaa2_qdma_driver_init(void)829*4882a593Smuzhiyun static int __init dpaa2_qdma_driver_init(void)
830*4882a593Smuzhiyun {
831*4882a593Smuzhiyun 	return fsl_mc_driver_register(&(dpaa2_qdma_driver));
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun late_initcall(dpaa2_qdma_driver_init);
834*4882a593Smuzhiyun 
fsl_qdma_exit(void)835*4882a593Smuzhiyun static void __exit fsl_qdma_exit(void)
836*4882a593Smuzhiyun {
837*4882a593Smuzhiyun 	fsl_mc_driver_unregister(&(dpaa2_qdma_driver));
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun module_exit(fsl_qdma_exit);
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun MODULE_ALIAS("platform:fsl-dpaa2-qdma");
842*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
843*4882a593Smuzhiyun MODULE_DESCRIPTION("NXP Layerscape DPAA2 qDMA engine driver");
844