1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Platform driver for the Synopsys DesignWare DMA Controller
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2007-2008 Atmel Corporation
6*4882a593Smuzhiyun * Copyright (C) 2010-2011 ST Microelectronics
7*4882a593Smuzhiyun * Copyright (C) 2013 Intel Corporation
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/of_dma.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include "internal.h"
15*4882a593Smuzhiyun
dw_dma_of_xlate(struct of_phandle_args * dma_spec,struct of_dma * ofdma)16*4882a593Smuzhiyun static struct dma_chan *dw_dma_of_xlate(struct of_phandle_args *dma_spec,
17*4882a593Smuzhiyun struct of_dma *ofdma)
18*4882a593Smuzhiyun {
19*4882a593Smuzhiyun struct dw_dma *dw = ofdma->of_dma_data;
20*4882a593Smuzhiyun struct dw_dma_slave slave = {
21*4882a593Smuzhiyun .dma_dev = dw->dma.dev,
22*4882a593Smuzhiyun };
23*4882a593Smuzhiyun dma_cap_mask_t cap;
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun if (dma_spec->args_count < 3 || dma_spec->args_count > 4)
26*4882a593Smuzhiyun return NULL;
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun slave.src_id = dma_spec->args[0];
29*4882a593Smuzhiyun slave.dst_id = dma_spec->args[0];
30*4882a593Smuzhiyun slave.m_master = dma_spec->args[1];
31*4882a593Smuzhiyun slave.p_master = dma_spec->args[2];
32*4882a593Smuzhiyun if (dma_spec->args_count >= 4)
33*4882a593Smuzhiyun slave.channels = dma_spec->args[3];
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun if (WARN_ON(slave.src_id >= DW_DMA_MAX_NR_REQUESTS ||
36*4882a593Smuzhiyun slave.dst_id >= DW_DMA_MAX_NR_REQUESTS ||
37*4882a593Smuzhiyun slave.m_master >= dw->pdata->nr_masters ||
38*4882a593Smuzhiyun slave.p_master >= dw->pdata->nr_masters ||
39*4882a593Smuzhiyun slave.channels >= BIT(dw->pdata->nr_channels)))
40*4882a593Smuzhiyun return NULL;
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun dma_cap_zero(cap);
43*4882a593Smuzhiyun dma_cap_set(DMA_SLAVE, cap);
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* TODO: there should be a simpler way to do this */
46*4882a593Smuzhiyun return dma_request_channel(cap, dw_dma_filter, &slave);
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun
dw_dma_parse_dt(struct platform_device * pdev)49*4882a593Smuzhiyun struct dw_dma_platform_data *dw_dma_parse_dt(struct platform_device *pdev)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
52*4882a593Smuzhiyun struct dw_dma_platform_data *pdata;
53*4882a593Smuzhiyun u32 tmp, arr[DW_DMA_MAX_NR_MASTERS], mb[DW_DMA_MAX_NR_CHANNELS];
54*4882a593Smuzhiyun u32 nr_masters;
55*4882a593Smuzhiyun u32 nr_channels;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun if (!np) {
58*4882a593Smuzhiyun dev_err(&pdev->dev, "Missing DT data\n");
59*4882a593Smuzhiyun return NULL;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun if (of_property_read_u32(np, "dma-masters", &nr_masters))
63*4882a593Smuzhiyun return NULL;
64*4882a593Smuzhiyun if (nr_masters < 1 || nr_masters > DW_DMA_MAX_NR_MASTERS)
65*4882a593Smuzhiyun return NULL;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun if (of_property_read_u32(np, "dma-channels", &nr_channels))
68*4882a593Smuzhiyun return NULL;
69*4882a593Smuzhiyun if (nr_channels > DW_DMA_MAX_NR_CHANNELS)
70*4882a593Smuzhiyun return NULL;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
73*4882a593Smuzhiyun if (!pdata)
74*4882a593Smuzhiyun return NULL;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun pdata->nr_masters = nr_masters;
77*4882a593Smuzhiyun pdata->nr_channels = nr_channels;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun if (!of_property_read_u32(np, "chan_allocation_order", &tmp))
80*4882a593Smuzhiyun pdata->chan_allocation_order = (unsigned char)tmp;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun if (!of_property_read_u32(np, "chan_priority", &tmp))
83*4882a593Smuzhiyun pdata->chan_priority = tmp;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun if (!of_property_read_u32(np, "block_size", &tmp))
86*4882a593Smuzhiyun pdata->block_size = tmp;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun if (!of_property_read_u32_array(np, "data-width", arr, nr_masters)) {
89*4882a593Smuzhiyun for (tmp = 0; tmp < nr_masters; tmp++)
90*4882a593Smuzhiyun pdata->data_width[tmp] = arr[tmp];
91*4882a593Smuzhiyun } else if (!of_property_read_u32_array(np, "data_width", arr, nr_masters)) {
92*4882a593Smuzhiyun for (tmp = 0; tmp < nr_masters; tmp++)
93*4882a593Smuzhiyun pdata->data_width[tmp] = BIT(arr[tmp] & 0x07);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun if (!of_property_read_u32_array(np, "multi-block", mb, nr_channels)) {
97*4882a593Smuzhiyun for (tmp = 0; tmp < nr_channels; tmp++)
98*4882a593Smuzhiyun pdata->multi_block[tmp] = mb[tmp];
99*4882a593Smuzhiyun } else {
100*4882a593Smuzhiyun for (tmp = 0; tmp < nr_channels; tmp++)
101*4882a593Smuzhiyun pdata->multi_block[tmp] = 1;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun if (of_property_read_u32_array(np, "snps,max-burst-len", pdata->max_burst,
105*4882a593Smuzhiyun nr_channels)) {
106*4882a593Smuzhiyun memset32(pdata->max_burst, DW_DMA_MAX_BURST, nr_channels);
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun if (!of_property_read_u32(np, "snps,dma-protection-control", &tmp)) {
110*4882a593Smuzhiyun if (tmp > CHAN_PROTCTL_MASK)
111*4882a593Smuzhiyun return NULL;
112*4882a593Smuzhiyun pdata->protctl = tmp;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun return pdata;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
dw_dma_of_controller_register(struct dw_dma * dw)118*4882a593Smuzhiyun void dw_dma_of_controller_register(struct dw_dma *dw)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun struct device *dev = dw->dma.dev;
121*4882a593Smuzhiyun int ret;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun if (!dev->of_node)
124*4882a593Smuzhiyun return;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun ret = of_dma_controller_register(dev->of_node, dw_dma_of_xlate, dw);
127*4882a593Smuzhiyun if (ret)
128*4882a593Smuzhiyun dev_err(dev, "could not register of_dma_controller\n");
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
dw_dma_of_controller_free(struct dw_dma * dw)131*4882a593Smuzhiyun void dw_dma_of_controller_free(struct dw_dma *dw)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun struct device *dev = dw->dma.dev;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun if (!dev->of_node)
136*4882a593Smuzhiyun return;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun of_dma_controller_free(dev->of_node);
139*4882a593Smuzhiyun }
140