1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Core driver for the Synopsys DesignWare DMA Controller
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2007-2008 Atmel Corporation
6*4882a593Smuzhiyun * Copyright (C) 2010-2011 ST Microelectronics
7*4882a593Smuzhiyun * Copyright (C) 2013 Intel Corporation
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/bitops.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/dmaengine.h>
13*4882a593Smuzhiyun #include <linux/dma-mapping.h>
14*4882a593Smuzhiyun #include <linux/dmapool.h>
15*4882a593Smuzhiyun #include <linux/err.h>
16*4882a593Smuzhiyun #include <linux/init.h>
17*4882a593Smuzhiyun #include <linux/interrupt.h>
18*4882a593Smuzhiyun #include <linux/io.h>
19*4882a593Smuzhiyun #include <linux/mm.h>
20*4882a593Smuzhiyun #include <linux/module.h>
21*4882a593Smuzhiyun #include <linux/slab.h>
22*4882a593Smuzhiyun #include <linux/pm_runtime.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include "../dmaengine.h"
25*4882a593Smuzhiyun #include "internal.h"
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun /*
28*4882a593Smuzhiyun * This supports the Synopsys "DesignWare AHB Central DMA Controller",
29*4882a593Smuzhiyun * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
30*4882a593Smuzhiyun * of which use ARM any more). See the "Databook" from Synopsys for
31*4882a593Smuzhiyun * information beyond what licensees probably provide.
32*4882a593Smuzhiyun *
33*4882a593Smuzhiyun * The driver has been tested with the Atmel AT32AP7000, which does not
34*4882a593Smuzhiyun * support descriptor writeback.
35*4882a593Smuzhiyun */
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /* The set of bus widths supported by the DMA controller */
38*4882a593Smuzhiyun #define DW_DMA_BUSWIDTHS \
39*4882a593Smuzhiyun BIT(DMA_SLAVE_BUSWIDTH_UNDEFINED) | \
40*4882a593Smuzhiyun BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
41*4882a593Smuzhiyun BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
42*4882a593Smuzhiyun BIT(DMA_SLAVE_BUSWIDTH_4_BYTES)
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
45*4882a593Smuzhiyun
chan2dev(struct dma_chan * chan)46*4882a593Smuzhiyun static struct device *chan2dev(struct dma_chan *chan)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun return &chan->dev->device;
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
dwc_first_active(struct dw_dma_chan * dwc)51*4882a593Smuzhiyun static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun return to_dw_desc(dwc->active_list.next);
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
dwc_tx_submit(struct dma_async_tx_descriptor * tx)56*4882a593Smuzhiyun static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun struct dw_desc *desc = txd_to_dw_desc(tx);
59*4882a593Smuzhiyun struct dw_dma_chan *dwc = to_dw_dma_chan(tx->chan);
60*4882a593Smuzhiyun dma_cookie_t cookie;
61*4882a593Smuzhiyun unsigned long flags;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun spin_lock_irqsave(&dwc->lock, flags);
64*4882a593Smuzhiyun cookie = dma_cookie_assign(tx);
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /*
67*4882a593Smuzhiyun * REVISIT: We should attempt to chain as many descriptors as
68*4882a593Smuzhiyun * possible, perhaps even appending to those already submitted
69*4882a593Smuzhiyun * for DMA. But this is hard to do in a race-free manner.
70*4882a593Smuzhiyun */
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun list_add_tail(&desc->desc_node, &dwc->queue);
73*4882a593Smuzhiyun spin_unlock_irqrestore(&dwc->lock, flags);
74*4882a593Smuzhiyun dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n",
75*4882a593Smuzhiyun __func__, desc->txd.cookie);
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun return cookie;
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
dwc_desc_get(struct dw_dma_chan * dwc)80*4882a593Smuzhiyun static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun struct dw_dma *dw = to_dw_dma(dwc->chan.device);
83*4882a593Smuzhiyun struct dw_desc *desc;
84*4882a593Smuzhiyun dma_addr_t phys;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun desc = dma_pool_zalloc(dw->desc_pool, GFP_ATOMIC, &phys);
87*4882a593Smuzhiyun if (!desc)
88*4882a593Smuzhiyun return NULL;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun dwc->descs_allocated++;
91*4882a593Smuzhiyun INIT_LIST_HEAD(&desc->tx_list);
92*4882a593Smuzhiyun dma_async_tx_descriptor_init(&desc->txd, &dwc->chan);
93*4882a593Smuzhiyun desc->txd.tx_submit = dwc_tx_submit;
94*4882a593Smuzhiyun desc->txd.flags = DMA_CTRL_ACK;
95*4882a593Smuzhiyun desc->txd.phys = phys;
96*4882a593Smuzhiyun return desc;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
dwc_desc_put(struct dw_dma_chan * dwc,struct dw_desc * desc)99*4882a593Smuzhiyun static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun struct dw_dma *dw = to_dw_dma(dwc->chan.device);
102*4882a593Smuzhiyun struct dw_desc *child, *_next;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun if (unlikely(!desc))
105*4882a593Smuzhiyun return;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun list_for_each_entry_safe(child, _next, &desc->tx_list, desc_node) {
108*4882a593Smuzhiyun list_del(&child->desc_node);
109*4882a593Smuzhiyun dma_pool_free(dw->desc_pool, child, child->txd.phys);
110*4882a593Smuzhiyun dwc->descs_allocated--;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun dma_pool_free(dw->desc_pool, desc, desc->txd.phys);
114*4882a593Smuzhiyun dwc->descs_allocated--;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
dwc_initialize(struct dw_dma_chan * dwc)117*4882a593Smuzhiyun static void dwc_initialize(struct dw_dma_chan *dwc)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun struct dw_dma *dw = to_dw_dma(dwc->chan.device);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun dw->initialize_chan(dwc);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /* Enable interrupts */
124*4882a593Smuzhiyun channel_set_bit(dw, MASK.XFER, dwc->mask);
125*4882a593Smuzhiyun channel_set_bit(dw, MASK.ERROR, dwc->mask);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
129*4882a593Smuzhiyun
dwc_dump_chan_regs(struct dw_dma_chan * dwc)130*4882a593Smuzhiyun static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun dev_err(chan2dev(&dwc->chan),
133*4882a593Smuzhiyun " SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
134*4882a593Smuzhiyun channel_readl(dwc, SAR),
135*4882a593Smuzhiyun channel_readl(dwc, DAR),
136*4882a593Smuzhiyun channel_readl(dwc, LLP),
137*4882a593Smuzhiyun channel_readl(dwc, CTL_HI),
138*4882a593Smuzhiyun channel_readl(dwc, CTL_LO));
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
dwc_chan_disable(struct dw_dma * dw,struct dw_dma_chan * dwc)141*4882a593Smuzhiyun static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun channel_clear_bit(dw, CH_EN, dwc->mask);
144*4882a593Smuzhiyun while (dma_readl(dw, CH_EN) & dwc->mask)
145*4882a593Smuzhiyun cpu_relax();
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /* Perform single block transfer */
dwc_do_single_block(struct dw_dma_chan * dwc,struct dw_desc * desc)151*4882a593Smuzhiyun static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
152*4882a593Smuzhiyun struct dw_desc *desc)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun struct dw_dma *dw = to_dw_dma(dwc->chan.device);
155*4882a593Smuzhiyun u32 ctllo;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /*
158*4882a593Smuzhiyun * Software emulation of LLP mode relies on interrupts to continue
159*4882a593Smuzhiyun * multi block transfer.
160*4882a593Smuzhiyun */
161*4882a593Smuzhiyun ctllo = lli_read(desc, ctllo) | DWC_CTLL_INT_EN;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun channel_writel(dwc, SAR, lli_read(desc, sar));
164*4882a593Smuzhiyun channel_writel(dwc, DAR, lli_read(desc, dar));
165*4882a593Smuzhiyun channel_writel(dwc, CTL_LO, ctllo);
166*4882a593Smuzhiyun channel_writel(dwc, CTL_HI, lli_read(desc, ctlhi));
167*4882a593Smuzhiyun channel_set_bit(dw, CH_EN, dwc->mask);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /* Move pointer to next descriptor */
170*4882a593Smuzhiyun dwc->tx_node_active = dwc->tx_node_active->next;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /* Called with dwc->lock held and bh disabled */
dwc_dostart(struct dw_dma_chan * dwc,struct dw_desc * first)174*4882a593Smuzhiyun static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun struct dw_dma *dw = to_dw_dma(dwc->chan.device);
177*4882a593Smuzhiyun u8 lms = DWC_LLP_LMS(dwc->dws.m_master);
178*4882a593Smuzhiyun unsigned long was_soft_llp;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /* ASSERT: channel is idle */
181*4882a593Smuzhiyun if (dma_readl(dw, CH_EN) & dwc->mask) {
182*4882a593Smuzhiyun dev_err(chan2dev(&dwc->chan),
183*4882a593Smuzhiyun "%s: BUG: Attempted to start non-idle channel\n",
184*4882a593Smuzhiyun __func__);
185*4882a593Smuzhiyun dwc_dump_chan_regs(dwc);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun /* The tasklet will hopefully advance the queue... */
188*4882a593Smuzhiyun return;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun if (dwc->nollp) {
192*4882a593Smuzhiyun was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
193*4882a593Smuzhiyun &dwc->flags);
194*4882a593Smuzhiyun if (was_soft_llp) {
195*4882a593Smuzhiyun dev_err(chan2dev(&dwc->chan),
196*4882a593Smuzhiyun "BUG: Attempted to start new LLP transfer inside ongoing one\n");
197*4882a593Smuzhiyun return;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun dwc_initialize(dwc);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun first->residue = first->total_len;
203*4882a593Smuzhiyun dwc->tx_node_active = &first->tx_list;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun /* Submit first block */
206*4882a593Smuzhiyun dwc_do_single_block(dwc, first);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun return;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun dwc_initialize(dwc);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun channel_writel(dwc, LLP, first->txd.phys | lms);
214*4882a593Smuzhiyun channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
215*4882a593Smuzhiyun channel_writel(dwc, CTL_HI, 0);
216*4882a593Smuzhiyun channel_set_bit(dw, CH_EN, dwc->mask);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
dwc_dostart_first_queued(struct dw_dma_chan * dwc)219*4882a593Smuzhiyun static void dwc_dostart_first_queued(struct dw_dma_chan *dwc)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun struct dw_desc *desc;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun if (list_empty(&dwc->queue))
224*4882a593Smuzhiyun return;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun list_move(dwc->queue.next, &dwc->active_list);
227*4882a593Smuzhiyun desc = dwc_first_active(dwc);
228*4882a593Smuzhiyun dev_vdbg(chan2dev(&dwc->chan), "%s: started %u\n", __func__, desc->txd.cookie);
229*4882a593Smuzhiyun dwc_dostart(dwc, desc);
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun static void
dwc_descriptor_complete(struct dw_dma_chan * dwc,struct dw_desc * desc,bool callback_required)235*4882a593Smuzhiyun dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
236*4882a593Smuzhiyun bool callback_required)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun struct dma_async_tx_descriptor *txd = &desc->txd;
239*4882a593Smuzhiyun struct dw_desc *child;
240*4882a593Smuzhiyun unsigned long flags;
241*4882a593Smuzhiyun struct dmaengine_desc_callback cb;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun spin_lock_irqsave(&dwc->lock, flags);
246*4882a593Smuzhiyun dma_cookie_complete(txd);
247*4882a593Smuzhiyun if (callback_required)
248*4882a593Smuzhiyun dmaengine_desc_get_callback(txd, &cb);
249*4882a593Smuzhiyun else
250*4882a593Smuzhiyun memset(&cb, 0, sizeof(cb));
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun /* async_tx_ack */
253*4882a593Smuzhiyun list_for_each_entry(child, &desc->tx_list, desc_node)
254*4882a593Smuzhiyun async_tx_ack(&child->txd);
255*4882a593Smuzhiyun async_tx_ack(&desc->txd);
256*4882a593Smuzhiyun dwc_desc_put(dwc, desc);
257*4882a593Smuzhiyun spin_unlock_irqrestore(&dwc->lock, flags);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun dmaengine_desc_callback_invoke(&cb, NULL);
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
dwc_complete_all(struct dw_dma * dw,struct dw_dma_chan * dwc)262*4882a593Smuzhiyun static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun struct dw_desc *desc, *_desc;
265*4882a593Smuzhiyun LIST_HEAD(list);
266*4882a593Smuzhiyun unsigned long flags;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun spin_lock_irqsave(&dwc->lock, flags);
269*4882a593Smuzhiyun if (dma_readl(dw, CH_EN) & dwc->mask) {
270*4882a593Smuzhiyun dev_err(chan2dev(&dwc->chan),
271*4882a593Smuzhiyun "BUG: XFER bit set, but channel not idle!\n");
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /* Try to continue after resetting the channel... */
274*4882a593Smuzhiyun dwc_chan_disable(dw, dwc);
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun /*
278*4882a593Smuzhiyun * Submit queued descriptors ASAP, i.e. before we go through
279*4882a593Smuzhiyun * the completed ones.
280*4882a593Smuzhiyun */
281*4882a593Smuzhiyun list_splice_init(&dwc->active_list, &list);
282*4882a593Smuzhiyun dwc_dostart_first_queued(dwc);
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun spin_unlock_irqrestore(&dwc->lock, flags);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun list_for_each_entry_safe(desc, _desc, &list, desc_node)
287*4882a593Smuzhiyun dwc_descriptor_complete(dwc, desc, true);
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /* Returns how many bytes were already received from source */
dwc_get_sent(struct dw_dma_chan * dwc)291*4882a593Smuzhiyun static inline u32 dwc_get_sent(struct dw_dma_chan *dwc)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun struct dw_dma *dw = to_dw_dma(dwc->chan.device);
294*4882a593Smuzhiyun u32 ctlhi = channel_readl(dwc, CTL_HI);
295*4882a593Smuzhiyun u32 ctllo = channel_readl(dwc, CTL_LO);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun return dw->block2bytes(dwc, ctlhi, ctllo >> 4 & 7);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
dwc_scan_descriptors(struct dw_dma * dw,struct dw_dma_chan * dwc)300*4882a593Smuzhiyun static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun dma_addr_t llp;
303*4882a593Smuzhiyun struct dw_desc *desc, *_desc;
304*4882a593Smuzhiyun struct dw_desc *child;
305*4882a593Smuzhiyun u32 status_xfer;
306*4882a593Smuzhiyun unsigned long flags;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun spin_lock_irqsave(&dwc->lock, flags);
309*4882a593Smuzhiyun llp = channel_readl(dwc, LLP);
310*4882a593Smuzhiyun status_xfer = dma_readl(dw, RAW.XFER);
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun if (status_xfer & dwc->mask) {
313*4882a593Smuzhiyun /* Everything we've submitted is done */
314*4882a593Smuzhiyun dma_writel(dw, CLEAR.XFER, dwc->mask);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
317*4882a593Smuzhiyun struct list_head *head, *active = dwc->tx_node_active;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun /*
320*4882a593Smuzhiyun * We are inside first active descriptor.
321*4882a593Smuzhiyun * Otherwise something is really wrong.
322*4882a593Smuzhiyun */
323*4882a593Smuzhiyun desc = dwc_first_active(dwc);
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun head = &desc->tx_list;
326*4882a593Smuzhiyun if (active != head) {
327*4882a593Smuzhiyun /* Update residue to reflect last sent descriptor */
328*4882a593Smuzhiyun if (active == head->next)
329*4882a593Smuzhiyun desc->residue -= desc->len;
330*4882a593Smuzhiyun else
331*4882a593Smuzhiyun desc->residue -= to_dw_desc(active->prev)->len;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun child = to_dw_desc(active);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun /* Submit next block */
336*4882a593Smuzhiyun dwc_do_single_block(dwc, child);
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun spin_unlock_irqrestore(&dwc->lock, flags);
339*4882a593Smuzhiyun return;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun /* We are done here */
343*4882a593Smuzhiyun clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun spin_unlock_irqrestore(&dwc->lock, flags);
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun dwc_complete_all(dw, dwc);
349*4882a593Smuzhiyun return;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun if (list_empty(&dwc->active_list)) {
353*4882a593Smuzhiyun spin_unlock_irqrestore(&dwc->lock, flags);
354*4882a593Smuzhiyun return;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
358*4882a593Smuzhiyun dev_vdbg(chan2dev(&dwc->chan), "%s: soft LLP mode\n", __func__);
359*4882a593Smuzhiyun spin_unlock_irqrestore(&dwc->lock, flags);
360*4882a593Smuzhiyun return;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun dev_vdbg(chan2dev(&dwc->chan), "%s: llp=%pad\n", __func__, &llp);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
366*4882a593Smuzhiyun /* Initial residue value */
367*4882a593Smuzhiyun desc->residue = desc->total_len;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun /* Check first descriptors addr */
370*4882a593Smuzhiyun if (desc->txd.phys == DWC_LLP_LOC(llp)) {
371*4882a593Smuzhiyun spin_unlock_irqrestore(&dwc->lock, flags);
372*4882a593Smuzhiyun return;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun /* Check first descriptors llp */
376*4882a593Smuzhiyun if (lli_read(desc, llp) == llp) {
377*4882a593Smuzhiyun /* This one is currently in progress */
378*4882a593Smuzhiyun desc->residue -= dwc_get_sent(dwc);
379*4882a593Smuzhiyun spin_unlock_irqrestore(&dwc->lock, flags);
380*4882a593Smuzhiyun return;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun desc->residue -= desc->len;
384*4882a593Smuzhiyun list_for_each_entry(child, &desc->tx_list, desc_node) {
385*4882a593Smuzhiyun if (lli_read(child, llp) == llp) {
386*4882a593Smuzhiyun /* Currently in progress */
387*4882a593Smuzhiyun desc->residue -= dwc_get_sent(dwc);
388*4882a593Smuzhiyun spin_unlock_irqrestore(&dwc->lock, flags);
389*4882a593Smuzhiyun return;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun desc->residue -= child->len;
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun /*
395*4882a593Smuzhiyun * No descriptors so far seem to be in progress, i.e.
396*4882a593Smuzhiyun * this one must be done.
397*4882a593Smuzhiyun */
398*4882a593Smuzhiyun spin_unlock_irqrestore(&dwc->lock, flags);
399*4882a593Smuzhiyun dwc_descriptor_complete(dwc, desc, true);
400*4882a593Smuzhiyun spin_lock_irqsave(&dwc->lock, flags);
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun dev_err(chan2dev(&dwc->chan),
404*4882a593Smuzhiyun "BUG: All descriptors done, but channel not idle!\n");
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun /* Try to continue after resetting the channel... */
407*4882a593Smuzhiyun dwc_chan_disable(dw, dwc);
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun dwc_dostart_first_queued(dwc);
410*4882a593Smuzhiyun spin_unlock_irqrestore(&dwc->lock, flags);
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
dwc_dump_lli(struct dw_dma_chan * dwc,struct dw_desc * desc)413*4882a593Smuzhiyun static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_desc *desc)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun dev_crit(chan2dev(&dwc->chan), " desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
416*4882a593Smuzhiyun lli_read(desc, sar),
417*4882a593Smuzhiyun lli_read(desc, dar),
418*4882a593Smuzhiyun lli_read(desc, llp),
419*4882a593Smuzhiyun lli_read(desc, ctlhi),
420*4882a593Smuzhiyun lli_read(desc, ctllo));
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
dwc_handle_error(struct dw_dma * dw,struct dw_dma_chan * dwc)423*4882a593Smuzhiyun static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun struct dw_desc *bad_desc;
426*4882a593Smuzhiyun struct dw_desc *child;
427*4882a593Smuzhiyun unsigned long flags;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun dwc_scan_descriptors(dw, dwc);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun spin_lock_irqsave(&dwc->lock, flags);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun /*
434*4882a593Smuzhiyun * The descriptor currently at the head of the active list is
435*4882a593Smuzhiyun * borked. Since we don't have any way to report errors, we'll
436*4882a593Smuzhiyun * just have to scream loudly and try to carry on.
437*4882a593Smuzhiyun */
438*4882a593Smuzhiyun bad_desc = dwc_first_active(dwc);
439*4882a593Smuzhiyun list_del_init(&bad_desc->desc_node);
440*4882a593Smuzhiyun list_move(dwc->queue.next, dwc->active_list.prev);
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun /* Clear the error flag and try to restart the controller */
443*4882a593Smuzhiyun dma_writel(dw, CLEAR.ERROR, dwc->mask);
444*4882a593Smuzhiyun if (!list_empty(&dwc->active_list))
445*4882a593Smuzhiyun dwc_dostart(dwc, dwc_first_active(dwc));
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun /*
448*4882a593Smuzhiyun * WARN may seem harsh, but since this only happens
449*4882a593Smuzhiyun * when someone submits a bad physical address in a
450*4882a593Smuzhiyun * descriptor, we should consider ourselves lucky that the
451*4882a593Smuzhiyun * controller flagged an error instead of scribbling over
452*4882a593Smuzhiyun * random memory locations.
453*4882a593Smuzhiyun */
454*4882a593Smuzhiyun dev_WARN(chan2dev(&dwc->chan), "Bad descriptor submitted for DMA!\n"
455*4882a593Smuzhiyun " cookie: %d\n", bad_desc->txd.cookie);
456*4882a593Smuzhiyun dwc_dump_lli(dwc, bad_desc);
457*4882a593Smuzhiyun list_for_each_entry(child, &bad_desc->tx_list, desc_node)
458*4882a593Smuzhiyun dwc_dump_lli(dwc, child);
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun spin_unlock_irqrestore(&dwc->lock, flags);
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun /* Pretend the descriptor completed successfully */
463*4882a593Smuzhiyun dwc_descriptor_complete(dwc, bad_desc, true);
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
dw_dma_tasklet(struct tasklet_struct * t)466*4882a593Smuzhiyun static void dw_dma_tasklet(struct tasklet_struct *t)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun struct dw_dma *dw = from_tasklet(dw, t, tasklet);
469*4882a593Smuzhiyun struct dw_dma_chan *dwc;
470*4882a593Smuzhiyun u32 status_xfer;
471*4882a593Smuzhiyun u32 status_err;
472*4882a593Smuzhiyun unsigned int i;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun status_xfer = dma_readl(dw, RAW.XFER);
475*4882a593Smuzhiyun status_err = dma_readl(dw, RAW.ERROR);
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun for (i = 0; i < dw->dma.chancnt; i++) {
480*4882a593Smuzhiyun dwc = &dw->chan[i];
481*4882a593Smuzhiyun if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
482*4882a593Smuzhiyun dev_vdbg(dw->dma.dev, "Cyclic xfer is not implemented\n");
483*4882a593Smuzhiyun else if (status_err & (1 << i))
484*4882a593Smuzhiyun dwc_handle_error(dw, dwc);
485*4882a593Smuzhiyun else if (status_xfer & (1 << i))
486*4882a593Smuzhiyun dwc_scan_descriptors(dw, dwc);
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun /* Re-enable interrupts */
490*4882a593Smuzhiyun channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
491*4882a593Smuzhiyun channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun
dw_dma_interrupt(int irq,void * dev_id)494*4882a593Smuzhiyun static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun struct dw_dma *dw = dev_id;
497*4882a593Smuzhiyun u32 status;
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun /* Check if we have any interrupt from the DMAC which is not in use */
500*4882a593Smuzhiyun if (!dw->in_use)
501*4882a593Smuzhiyun return IRQ_NONE;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun status = dma_readl(dw, STATUS_INT);
504*4882a593Smuzhiyun dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__, status);
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun /* Check if we have any interrupt from the DMAC */
507*4882a593Smuzhiyun if (!status)
508*4882a593Smuzhiyun return IRQ_NONE;
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun /*
511*4882a593Smuzhiyun * Just disable the interrupts. We'll turn them back on in the
512*4882a593Smuzhiyun * softirq handler.
513*4882a593Smuzhiyun */
514*4882a593Smuzhiyun channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
515*4882a593Smuzhiyun channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
516*4882a593Smuzhiyun channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun status = dma_readl(dw, STATUS_INT);
519*4882a593Smuzhiyun if (status) {
520*4882a593Smuzhiyun dev_err(dw->dma.dev,
521*4882a593Smuzhiyun "BUG: Unexpected interrupts pending: 0x%x\n",
522*4882a593Smuzhiyun status);
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun /* Try to recover */
525*4882a593Smuzhiyun channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
526*4882a593Smuzhiyun channel_clear_bit(dw, MASK.BLOCK, (1 << 8) - 1);
527*4882a593Smuzhiyun channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
528*4882a593Smuzhiyun channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
529*4882a593Smuzhiyun channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun tasklet_schedule(&dw->tasklet);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun return IRQ_HANDLED;
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
dwc_prep_dma_memcpy(struct dma_chan * chan,dma_addr_t dest,dma_addr_t src,size_t len,unsigned long flags)540*4882a593Smuzhiyun dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
541*4882a593Smuzhiyun size_t len, unsigned long flags)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
544*4882a593Smuzhiyun struct dw_dma *dw = to_dw_dma(chan->device);
545*4882a593Smuzhiyun struct dw_desc *desc;
546*4882a593Smuzhiyun struct dw_desc *first;
547*4882a593Smuzhiyun struct dw_desc *prev;
548*4882a593Smuzhiyun size_t xfer_count;
549*4882a593Smuzhiyun size_t offset;
550*4882a593Smuzhiyun u8 m_master = dwc->dws.m_master;
551*4882a593Smuzhiyun unsigned int src_width;
552*4882a593Smuzhiyun unsigned int dst_width;
553*4882a593Smuzhiyun unsigned int data_width = dw->pdata->data_width[m_master];
554*4882a593Smuzhiyun u32 ctllo, ctlhi;
555*4882a593Smuzhiyun u8 lms = DWC_LLP_LMS(m_master);
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun dev_vdbg(chan2dev(chan),
558*4882a593Smuzhiyun "%s: d%pad s%pad l0x%zx f0x%lx\n", __func__,
559*4882a593Smuzhiyun &dest, &src, len, flags);
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun if (unlikely(!len)) {
562*4882a593Smuzhiyun dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
563*4882a593Smuzhiyun return NULL;
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun dwc->direction = DMA_MEM_TO_MEM;
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun src_width = dst_width = __ffs(data_width | src | dest | len);
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun ctllo = dw->prepare_ctllo(dwc)
571*4882a593Smuzhiyun | DWC_CTLL_DST_WIDTH(dst_width)
572*4882a593Smuzhiyun | DWC_CTLL_SRC_WIDTH(src_width)
573*4882a593Smuzhiyun | DWC_CTLL_DST_INC
574*4882a593Smuzhiyun | DWC_CTLL_SRC_INC
575*4882a593Smuzhiyun | DWC_CTLL_FC_M2M;
576*4882a593Smuzhiyun prev = first = NULL;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun for (offset = 0; offset < len; offset += xfer_count) {
579*4882a593Smuzhiyun desc = dwc_desc_get(dwc);
580*4882a593Smuzhiyun if (!desc)
581*4882a593Smuzhiyun goto err_desc_get;
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun ctlhi = dw->bytes2block(dwc, len - offset, src_width, &xfer_count);
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun lli_write(desc, sar, src + offset);
586*4882a593Smuzhiyun lli_write(desc, dar, dest + offset);
587*4882a593Smuzhiyun lli_write(desc, ctllo, ctllo);
588*4882a593Smuzhiyun lli_write(desc, ctlhi, ctlhi);
589*4882a593Smuzhiyun desc->len = xfer_count;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun if (!first) {
592*4882a593Smuzhiyun first = desc;
593*4882a593Smuzhiyun } else {
594*4882a593Smuzhiyun lli_write(prev, llp, desc->txd.phys | lms);
595*4882a593Smuzhiyun list_add_tail(&desc->desc_node, &first->tx_list);
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun prev = desc;
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun if (flags & DMA_PREP_INTERRUPT)
601*4882a593Smuzhiyun /* Trigger interrupt after last block */
602*4882a593Smuzhiyun lli_set(prev, ctllo, DWC_CTLL_INT_EN);
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun prev->lli.llp = 0;
605*4882a593Smuzhiyun lli_clear(prev, ctllo, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
606*4882a593Smuzhiyun first->txd.flags = flags;
607*4882a593Smuzhiyun first->total_len = len;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun return &first->txd;
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun err_desc_get:
612*4882a593Smuzhiyun dwc_desc_put(dwc, first);
613*4882a593Smuzhiyun return NULL;
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
dwc_prep_slave_sg(struct dma_chan * chan,struct scatterlist * sgl,unsigned int sg_len,enum dma_transfer_direction direction,unsigned long flags,void * context)617*4882a593Smuzhiyun dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
618*4882a593Smuzhiyun unsigned int sg_len, enum dma_transfer_direction direction,
619*4882a593Smuzhiyun unsigned long flags, void *context)
620*4882a593Smuzhiyun {
621*4882a593Smuzhiyun struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
622*4882a593Smuzhiyun struct dw_dma *dw = to_dw_dma(chan->device);
623*4882a593Smuzhiyun struct dma_slave_config *sconfig = &dwc->dma_sconfig;
624*4882a593Smuzhiyun struct dw_desc *prev;
625*4882a593Smuzhiyun struct dw_desc *first;
626*4882a593Smuzhiyun u32 ctllo, ctlhi;
627*4882a593Smuzhiyun u8 m_master = dwc->dws.m_master;
628*4882a593Smuzhiyun u8 lms = DWC_LLP_LMS(m_master);
629*4882a593Smuzhiyun dma_addr_t reg;
630*4882a593Smuzhiyun unsigned int reg_width;
631*4882a593Smuzhiyun unsigned int mem_width;
632*4882a593Smuzhiyun unsigned int data_width = dw->pdata->data_width[m_master];
633*4882a593Smuzhiyun unsigned int i;
634*4882a593Smuzhiyun struct scatterlist *sg;
635*4882a593Smuzhiyun size_t total_len = 0;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun dev_vdbg(chan2dev(chan), "%s\n", __func__);
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun if (unlikely(!is_slave_direction(direction) || !sg_len))
640*4882a593Smuzhiyun return NULL;
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun dwc->direction = direction;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun prev = first = NULL;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun switch (direction) {
647*4882a593Smuzhiyun case DMA_MEM_TO_DEV:
648*4882a593Smuzhiyun reg_width = __ffs(sconfig->dst_addr_width);
649*4882a593Smuzhiyun reg = sconfig->dst_addr;
650*4882a593Smuzhiyun ctllo = dw->prepare_ctllo(dwc)
651*4882a593Smuzhiyun | DWC_CTLL_DST_WIDTH(reg_width)
652*4882a593Smuzhiyun | DWC_CTLL_DST_FIX
653*4882a593Smuzhiyun | DWC_CTLL_SRC_INC;
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
656*4882a593Smuzhiyun DWC_CTLL_FC(DW_DMA_FC_D_M2P);
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun for_each_sg(sgl, sg, sg_len, i) {
659*4882a593Smuzhiyun struct dw_desc *desc;
660*4882a593Smuzhiyun u32 len, mem;
661*4882a593Smuzhiyun size_t dlen;
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun mem = sg_dma_address(sg);
664*4882a593Smuzhiyun len = sg_dma_len(sg);
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun mem_width = __ffs(data_width | mem | len);
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun slave_sg_todev_fill_desc:
669*4882a593Smuzhiyun desc = dwc_desc_get(dwc);
670*4882a593Smuzhiyun if (!desc)
671*4882a593Smuzhiyun goto err_desc_get;
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun ctlhi = dw->bytes2block(dwc, len, mem_width, &dlen);
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun lli_write(desc, sar, mem);
676*4882a593Smuzhiyun lli_write(desc, dar, reg);
677*4882a593Smuzhiyun lli_write(desc, ctlhi, ctlhi);
678*4882a593Smuzhiyun lli_write(desc, ctllo, ctllo | DWC_CTLL_SRC_WIDTH(mem_width));
679*4882a593Smuzhiyun desc->len = dlen;
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun if (!first) {
682*4882a593Smuzhiyun first = desc;
683*4882a593Smuzhiyun } else {
684*4882a593Smuzhiyun lli_write(prev, llp, desc->txd.phys | lms);
685*4882a593Smuzhiyun list_add_tail(&desc->desc_node, &first->tx_list);
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun prev = desc;
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun mem += dlen;
690*4882a593Smuzhiyun len -= dlen;
691*4882a593Smuzhiyun total_len += dlen;
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun if (len)
694*4882a593Smuzhiyun goto slave_sg_todev_fill_desc;
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun break;
697*4882a593Smuzhiyun case DMA_DEV_TO_MEM:
698*4882a593Smuzhiyun reg_width = __ffs(sconfig->src_addr_width);
699*4882a593Smuzhiyun reg = sconfig->src_addr;
700*4882a593Smuzhiyun ctllo = dw->prepare_ctllo(dwc)
701*4882a593Smuzhiyun | DWC_CTLL_SRC_WIDTH(reg_width)
702*4882a593Smuzhiyun | DWC_CTLL_DST_INC
703*4882a593Smuzhiyun | DWC_CTLL_SRC_FIX;
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
706*4882a593Smuzhiyun DWC_CTLL_FC(DW_DMA_FC_D_P2M);
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun for_each_sg(sgl, sg, sg_len, i) {
709*4882a593Smuzhiyun struct dw_desc *desc;
710*4882a593Smuzhiyun u32 len, mem;
711*4882a593Smuzhiyun size_t dlen;
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun mem = sg_dma_address(sg);
714*4882a593Smuzhiyun len = sg_dma_len(sg);
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun slave_sg_fromdev_fill_desc:
717*4882a593Smuzhiyun desc = dwc_desc_get(dwc);
718*4882a593Smuzhiyun if (!desc)
719*4882a593Smuzhiyun goto err_desc_get;
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun ctlhi = dw->bytes2block(dwc, len, reg_width, &dlen);
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun lli_write(desc, sar, reg);
724*4882a593Smuzhiyun lli_write(desc, dar, mem);
725*4882a593Smuzhiyun lli_write(desc, ctlhi, ctlhi);
726*4882a593Smuzhiyun mem_width = __ffs(data_width | mem);
727*4882a593Smuzhiyun lli_write(desc, ctllo, ctllo | DWC_CTLL_DST_WIDTH(mem_width));
728*4882a593Smuzhiyun desc->len = dlen;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun if (!first) {
731*4882a593Smuzhiyun first = desc;
732*4882a593Smuzhiyun } else {
733*4882a593Smuzhiyun lli_write(prev, llp, desc->txd.phys | lms);
734*4882a593Smuzhiyun list_add_tail(&desc->desc_node, &first->tx_list);
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun prev = desc;
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun mem += dlen;
739*4882a593Smuzhiyun len -= dlen;
740*4882a593Smuzhiyun total_len += dlen;
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun if (len)
743*4882a593Smuzhiyun goto slave_sg_fromdev_fill_desc;
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun break;
746*4882a593Smuzhiyun default:
747*4882a593Smuzhiyun return NULL;
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun if (flags & DMA_PREP_INTERRUPT)
751*4882a593Smuzhiyun /* Trigger interrupt after last block */
752*4882a593Smuzhiyun lli_set(prev, ctllo, DWC_CTLL_INT_EN);
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun prev->lli.llp = 0;
755*4882a593Smuzhiyun lli_clear(prev, ctllo, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
756*4882a593Smuzhiyun first->total_len = total_len;
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun return &first->txd;
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun err_desc_get:
761*4882a593Smuzhiyun dev_err(chan2dev(chan),
762*4882a593Smuzhiyun "not enough descriptors available. Direction %d\n", direction);
763*4882a593Smuzhiyun dwc_desc_put(dwc, first);
764*4882a593Smuzhiyun return NULL;
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun
dw_dma_filter(struct dma_chan * chan,void * param)767*4882a593Smuzhiyun bool dw_dma_filter(struct dma_chan *chan, void *param)
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
770*4882a593Smuzhiyun struct dw_dma_slave *dws = param;
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun if (dws->dma_dev != chan->device->dev)
773*4882a593Smuzhiyun return false;
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun /* permit channels in accordance with the channels mask */
776*4882a593Smuzhiyun if (dws->channels && !(dws->channels & dwc->mask))
777*4882a593Smuzhiyun return false;
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun /* We have to copy data since dws can be temporary storage */
780*4882a593Smuzhiyun memcpy(&dwc->dws, dws, sizeof(struct dw_dma_slave));
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun return true;
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(dw_dma_filter);
785*4882a593Smuzhiyun
dwc_config(struct dma_chan * chan,struct dma_slave_config * sconfig)786*4882a593Smuzhiyun static int dwc_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
789*4882a593Smuzhiyun struct dw_dma *dw = to_dw_dma(chan->device);
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun dwc->dma_sconfig.src_maxburst =
794*4882a593Smuzhiyun clamp(dwc->dma_sconfig.src_maxburst, 0U, dwc->max_burst);
795*4882a593Smuzhiyun dwc->dma_sconfig.dst_maxburst =
796*4882a593Smuzhiyun clamp(dwc->dma_sconfig.dst_maxburst, 0U, dwc->max_burst);
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun dw->encode_maxburst(dwc, &dwc->dma_sconfig.src_maxburst);
799*4882a593Smuzhiyun dw->encode_maxburst(dwc, &dwc->dma_sconfig.dst_maxburst);
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun return 0;
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun
dwc_chan_pause(struct dw_dma_chan * dwc,bool drain)804*4882a593Smuzhiyun static void dwc_chan_pause(struct dw_dma_chan *dwc, bool drain)
805*4882a593Smuzhiyun {
806*4882a593Smuzhiyun struct dw_dma *dw = to_dw_dma(dwc->chan.device);
807*4882a593Smuzhiyun unsigned int count = 20; /* timeout iterations */
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun dw->suspend_chan(dwc, drain);
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY) && count--)
812*4882a593Smuzhiyun udelay(2);
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun set_bit(DW_DMA_IS_PAUSED, &dwc->flags);
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun
dwc_pause(struct dma_chan * chan)817*4882a593Smuzhiyun static int dwc_pause(struct dma_chan *chan)
818*4882a593Smuzhiyun {
819*4882a593Smuzhiyun struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
820*4882a593Smuzhiyun unsigned long flags;
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun spin_lock_irqsave(&dwc->lock, flags);
823*4882a593Smuzhiyun dwc_chan_pause(dwc, false);
824*4882a593Smuzhiyun spin_unlock_irqrestore(&dwc->lock, flags);
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun return 0;
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun
dwc_chan_resume(struct dw_dma_chan * dwc,bool drain)829*4882a593Smuzhiyun static inline void dwc_chan_resume(struct dw_dma_chan *dwc, bool drain)
830*4882a593Smuzhiyun {
831*4882a593Smuzhiyun struct dw_dma *dw = to_dw_dma(dwc->chan.device);
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun dw->resume_chan(dwc, drain);
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun clear_bit(DW_DMA_IS_PAUSED, &dwc->flags);
836*4882a593Smuzhiyun }
837*4882a593Smuzhiyun
dwc_resume(struct dma_chan * chan)838*4882a593Smuzhiyun static int dwc_resume(struct dma_chan *chan)
839*4882a593Smuzhiyun {
840*4882a593Smuzhiyun struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
841*4882a593Smuzhiyun unsigned long flags;
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun spin_lock_irqsave(&dwc->lock, flags);
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun if (test_bit(DW_DMA_IS_PAUSED, &dwc->flags))
846*4882a593Smuzhiyun dwc_chan_resume(dwc, false);
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun spin_unlock_irqrestore(&dwc->lock, flags);
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun return 0;
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun
dwc_terminate_all(struct dma_chan * chan)853*4882a593Smuzhiyun static int dwc_terminate_all(struct dma_chan *chan)
854*4882a593Smuzhiyun {
855*4882a593Smuzhiyun struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
856*4882a593Smuzhiyun struct dw_dma *dw = to_dw_dma(chan->device);
857*4882a593Smuzhiyun struct dw_desc *desc, *_desc;
858*4882a593Smuzhiyun unsigned long flags;
859*4882a593Smuzhiyun LIST_HEAD(list);
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun spin_lock_irqsave(&dwc->lock, flags);
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun dwc_chan_pause(dwc, true);
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun dwc_chan_disable(dw, dwc);
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun dwc_chan_resume(dwc, true);
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun /* active_list entries will end up before queued entries */
872*4882a593Smuzhiyun list_splice_init(&dwc->queue, &list);
873*4882a593Smuzhiyun list_splice_init(&dwc->active_list, &list);
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun spin_unlock_irqrestore(&dwc->lock, flags);
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun /* Flush all pending and queued descriptors */
878*4882a593Smuzhiyun list_for_each_entry_safe(desc, _desc, &list, desc_node)
879*4882a593Smuzhiyun dwc_descriptor_complete(dwc, desc, false);
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun return 0;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun
dwc_find_desc(struct dw_dma_chan * dwc,dma_cookie_t c)884*4882a593Smuzhiyun static struct dw_desc *dwc_find_desc(struct dw_dma_chan *dwc, dma_cookie_t c)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun struct dw_desc *desc;
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun list_for_each_entry(desc, &dwc->active_list, desc_node)
889*4882a593Smuzhiyun if (desc->txd.cookie == c)
890*4882a593Smuzhiyun return desc;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun return NULL;
893*4882a593Smuzhiyun }
894*4882a593Smuzhiyun
dwc_get_residue(struct dw_dma_chan * dwc,dma_cookie_t cookie)895*4882a593Smuzhiyun static u32 dwc_get_residue(struct dw_dma_chan *dwc, dma_cookie_t cookie)
896*4882a593Smuzhiyun {
897*4882a593Smuzhiyun struct dw_desc *desc;
898*4882a593Smuzhiyun unsigned long flags;
899*4882a593Smuzhiyun u32 residue;
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun spin_lock_irqsave(&dwc->lock, flags);
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun desc = dwc_find_desc(dwc, cookie);
904*4882a593Smuzhiyun if (desc) {
905*4882a593Smuzhiyun if (desc == dwc_first_active(dwc)) {
906*4882a593Smuzhiyun residue = desc->residue;
907*4882a593Smuzhiyun if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags) && residue)
908*4882a593Smuzhiyun residue -= dwc_get_sent(dwc);
909*4882a593Smuzhiyun } else {
910*4882a593Smuzhiyun residue = desc->total_len;
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun } else {
913*4882a593Smuzhiyun residue = 0;
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun spin_unlock_irqrestore(&dwc->lock, flags);
917*4882a593Smuzhiyun return residue;
918*4882a593Smuzhiyun }
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun static enum dma_status
dwc_tx_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * txstate)921*4882a593Smuzhiyun dwc_tx_status(struct dma_chan *chan,
922*4882a593Smuzhiyun dma_cookie_t cookie,
923*4882a593Smuzhiyun struct dma_tx_state *txstate)
924*4882a593Smuzhiyun {
925*4882a593Smuzhiyun struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
926*4882a593Smuzhiyun enum dma_status ret;
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun ret = dma_cookie_status(chan, cookie, txstate);
929*4882a593Smuzhiyun if (ret == DMA_COMPLETE)
930*4882a593Smuzhiyun return ret;
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun ret = dma_cookie_status(chan, cookie, txstate);
935*4882a593Smuzhiyun if (ret == DMA_COMPLETE)
936*4882a593Smuzhiyun return ret;
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun dma_set_residue(txstate, dwc_get_residue(dwc, cookie));
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun if (test_bit(DW_DMA_IS_PAUSED, &dwc->flags) && ret == DMA_IN_PROGRESS)
941*4882a593Smuzhiyun return DMA_PAUSED;
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun return ret;
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun
dwc_issue_pending(struct dma_chan * chan)946*4882a593Smuzhiyun static void dwc_issue_pending(struct dma_chan *chan)
947*4882a593Smuzhiyun {
948*4882a593Smuzhiyun struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
949*4882a593Smuzhiyun unsigned long flags;
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun spin_lock_irqsave(&dwc->lock, flags);
952*4882a593Smuzhiyun if (list_empty(&dwc->active_list))
953*4882a593Smuzhiyun dwc_dostart_first_queued(dwc);
954*4882a593Smuzhiyun spin_unlock_irqrestore(&dwc->lock, flags);
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
958*4882a593Smuzhiyun
do_dw_dma_off(struct dw_dma * dw)959*4882a593Smuzhiyun void do_dw_dma_off(struct dw_dma *dw)
960*4882a593Smuzhiyun {
961*4882a593Smuzhiyun dma_writel(dw, CFG, 0);
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
964*4882a593Smuzhiyun channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
965*4882a593Smuzhiyun channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
966*4882a593Smuzhiyun channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
967*4882a593Smuzhiyun channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
970*4882a593Smuzhiyun cpu_relax();
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun
do_dw_dma_on(struct dw_dma * dw)973*4882a593Smuzhiyun void do_dw_dma_on(struct dw_dma *dw)
974*4882a593Smuzhiyun {
975*4882a593Smuzhiyun dma_writel(dw, CFG, DW_CFG_DMA_EN);
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun
dwc_alloc_chan_resources(struct dma_chan * chan)978*4882a593Smuzhiyun static int dwc_alloc_chan_resources(struct dma_chan *chan)
979*4882a593Smuzhiyun {
980*4882a593Smuzhiyun struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
981*4882a593Smuzhiyun struct dw_dma *dw = to_dw_dma(chan->device);
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun dev_vdbg(chan2dev(chan), "%s\n", __func__);
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun /* ASSERT: channel is idle */
986*4882a593Smuzhiyun if (dma_readl(dw, CH_EN) & dwc->mask) {
987*4882a593Smuzhiyun dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
988*4882a593Smuzhiyun return -EIO;
989*4882a593Smuzhiyun }
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun dma_cookie_init(chan);
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun /*
994*4882a593Smuzhiyun * NOTE: some controllers may have additional features that we
995*4882a593Smuzhiyun * need to initialize here, like "scatter-gather" (which
996*4882a593Smuzhiyun * doesn't mean what you think it means), and status writeback.
997*4882a593Smuzhiyun */
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun /*
1000*4882a593Smuzhiyun * We need controller-specific data to set up slave transfers.
1001*4882a593Smuzhiyun */
1002*4882a593Smuzhiyun if (chan->private && !dw_dma_filter(chan, chan->private)) {
1003*4882a593Smuzhiyun dev_warn(chan2dev(chan), "Wrong controller-specific data\n");
1004*4882a593Smuzhiyun return -EINVAL;
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun /* Enable controller here if needed */
1008*4882a593Smuzhiyun if (!dw->in_use)
1009*4882a593Smuzhiyun do_dw_dma_on(dw);
1010*4882a593Smuzhiyun dw->in_use |= dwc->mask;
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun return 0;
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun
dwc_free_chan_resources(struct dma_chan * chan)1015*4882a593Smuzhiyun static void dwc_free_chan_resources(struct dma_chan *chan)
1016*4882a593Smuzhiyun {
1017*4882a593Smuzhiyun struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1018*4882a593Smuzhiyun struct dw_dma *dw = to_dw_dma(chan->device);
1019*4882a593Smuzhiyun unsigned long flags;
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
1022*4882a593Smuzhiyun dwc->descs_allocated);
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun /* ASSERT: channel is idle */
1025*4882a593Smuzhiyun BUG_ON(!list_empty(&dwc->active_list));
1026*4882a593Smuzhiyun BUG_ON(!list_empty(&dwc->queue));
1027*4882a593Smuzhiyun BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun spin_lock_irqsave(&dwc->lock, flags);
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun /* Clear custom channel configuration */
1032*4882a593Smuzhiyun memset(&dwc->dws, 0, sizeof(struct dw_dma_slave));
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun /* Disable interrupts */
1035*4882a593Smuzhiyun channel_clear_bit(dw, MASK.XFER, dwc->mask);
1036*4882a593Smuzhiyun channel_clear_bit(dw, MASK.BLOCK, dwc->mask);
1037*4882a593Smuzhiyun channel_clear_bit(dw, MASK.ERROR, dwc->mask);
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun spin_unlock_irqrestore(&dwc->lock, flags);
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun /* Disable controller in case it was a last user */
1042*4882a593Smuzhiyun dw->in_use &= ~dwc->mask;
1043*4882a593Smuzhiyun if (!dw->in_use)
1044*4882a593Smuzhiyun do_dw_dma_off(dw);
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
1047*4882a593Smuzhiyun }
1048*4882a593Smuzhiyun
dwc_caps(struct dma_chan * chan,struct dma_slave_caps * caps)1049*4882a593Smuzhiyun static void dwc_caps(struct dma_chan *chan, struct dma_slave_caps *caps)
1050*4882a593Smuzhiyun {
1051*4882a593Smuzhiyun struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun caps->max_burst = dwc->max_burst;
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun /*
1056*4882a593Smuzhiyun * It might be crucial for some devices to have the hardware
1057*4882a593Smuzhiyun * accelerated multi-block transfers supported, aka LLPs in DW DMAC
1058*4882a593Smuzhiyun * notation. So if LLPs are supported then max_sg_burst is set to
1059*4882a593Smuzhiyun * zero which means unlimited number of SG entries can be handled in a
1060*4882a593Smuzhiyun * single DMA transaction, otherwise it's just one SG entry.
1061*4882a593Smuzhiyun */
1062*4882a593Smuzhiyun if (dwc->nollp)
1063*4882a593Smuzhiyun caps->max_sg_burst = 1;
1064*4882a593Smuzhiyun else
1065*4882a593Smuzhiyun caps->max_sg_burst = 0;
1066*4882a593Smuzhiyun }
1067*4882a593Smuzhiyun
do_dma_probe(struct dw_dma_chip * chip)1068*4882a593Smuzhiyun int do_dma_probe(struct dw_dma_chip *chip)
1069*4882a593Smuzhiyun {
1070*4882a593Smuzhiyun struct dw_dma *dw = chip->dw;
1071*4882a593Smuzhiyun struct dw_dma_platform_data *pdata;
1072*4882a593Smuzhiyun bool autocfg = false;
1073*4882a593Smuzhiyun unsigned int dw_params;
1074*4882a593Smuzhiyun unsigned int i;
1075*4882a593Smuzhiyun int err;
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun dw->pdata = devm_kzalloc(chip->dev, sizeof(*dw->pdata), GFP_KERNEL);
1078*4882a593Smuzhiyun if (!dw->pdata)
1079*4882a593Smuzhiyun return -ENOMEM;
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun dw->regs = chip->regs;
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun pm_runtime_get_sync(chip->dev);
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun if (!chip->pdata) {
1086*4882a593Smuzhiyun dw_params = dma_readl(dw, DW_PARAMS);
1087*4882a593Smuzhiyun dev_dbg(chip->dev, "DW_PARAMS: 0x%08x\n", dw_params);
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun autocfg = dw_params >> DW_PARAMS_EN & 1;
1090*4882a593Smuzhiyun if (!autocfg) {
1091*4882a593Smuzhiyun err = -EINVAL;
1092*4882a593Smuzhiyun goto err_pdata;
1093*4882a593Smuzhiyun }
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun /* Reassign the platform data pointer */
1096*4882a593Smuzhiyun pdata = dw->pdata;
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun /* Get hardware configuration parameters */
1099*4882a593Smuzhiyun pdata->nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 7) + 1;
1100*4882a593Smuzhiyun pdata->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
1101*4882a593Smuzhiyun for (i = 0; i < pdata->nr_masters; i++) {
1102*4882a593Smuzhiyun pdata->data_width[i] =
1103*4882a593Smuzhiyun 4 << (dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3);
1104*4882a593Smuzhiyun }
1105*4882a593Smuzhiyun pdata->block_size = dma_readl(dw, MAX_BLK_SIZE);
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun /* Fill platform data with the default values */
1108*4882a593Smuzhiyun pdata->chan_allocation_order = CHAN_ALLOCATION_ASCENDING;
1109*4882a593Smuzhiyun pdata->chan_priority = CHAN_PRIORITY_ASCENDING;
1110*4882a593Smuzhiyun } else if (chip->pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS) {
1111*4882a593Smuzhiyun err = -EINVAL;
1112*4882a593Smuzhiyun goto err_pdata;
1113*4882a593Smuzhiyun } else {
1114*4882a593Smuzhiyun memcpy(dw->pdata, chip->pdata, sizeof(*dw->pdata));
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun /* Reassign the platform data pointer */
1117*4882a593Smuzhiyun pdata = dw->pdata;
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun dw->chan = devm_kcalloc(chip->dev, pdata->nr_channels, sizeof(*dw->chan),
1121*4882a593Smuzhiyun GFP_KERNEL);
1122*4882a593Smuzhiyun if (!dw->chan) {
1123*4882a593Smuzhiyun err = -ENOMEM;
1124*4882a593Smuzhiyun goto err_pdata;
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun /* Calculate all channel mask before DMA setup */
1128*4882a593Smuzhiyun dw->all_chan_mask = (1 << pdata->nr_channels) - 1;
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun /* Force dma off, just in case */
1131*4882a593Smuzhiyun dw->disable(dw);
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun /* Device and instance ID for IRQ and DMA pool */
1134*4882a593Smuzhiyun dw->set_device_name(dw, chip->id);
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun /* Create a pool of consistent memory blocks for hardware descriptors */
1137*4882a593Smuzhiyun dw->desc_pool = dmam_pool_create(dw->name, chip->dev,
1138*4882a593Smuzhiyun sizeof(struct dw_desc), 4, 0);
1139*4882a593Smuzhiyun if (!dw->desc_pool) {
1140*4882a593Smuzhiyun dev_err(chip->dev, "No memory for descriptors dma pool\n");
1141*4882a593Smuzhiyun err = -ENOMEM;
1142*4882a593Smuzhiyun goto err_pdata;
1143*4882a593Smuzhiyun }
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun tasklet_setup(&dw->tasklet, dw_dma_tasklet);
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun err = request_irq(chip->irq, dw_dma_interrupt, IRQF_SHARED,
1148*4882a593Smuzhiyun dw->name, dw);
1149*4882a593Smuzhiyun if (err)
1150*4882a593Smuzhiyun goto err_pdata;
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun INIT_LIST_HEAD(&dw->dma.channels);
1153*4882a593Smuzhiyun for (i = 0; i < pdata->nr_channels; i++) {
1154*4882a593Smuzhiyun struct dw_dma_chan *dwc = &dw->chan[i];
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun dwc->chan.device = &dw->dma;
1157*4882a593Smuzhiyun dma_cookie_init(&dwc->chan);
1158*4882a593Smuzhiyun if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
1159*4882a593Smuzhiyun list_add_tail(&dwc->chan.device_node,
1160*4882a593Smuzhiyun &dw->dma.channels);
1161*4882a593Smuzhiyun else
1162*4882a593Smuzhiyun list_add(&dwc->chan.device_node, &dw->dma.channels);
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun /* 7 is highest priority & 0 is lowest. */
1165*4882a593Smuzhiyun if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
1166*4882a593Smuzhiyun dwc->priority = pdata->nr_channels - i - 1;
1167*4882a593Smuzhiyun else
1168*4882a593Smuzhiyun dwc->priority = i;
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
1171*4882a593Smuzhiyun spin_lock_init(&dwc->lock);
1172*4882a593Smuzhiyun dwc->mask = 1 << i;
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun INIT_LIST_HEAD(&dwc->active_list);
1175*4882a593Smuzhiyun INIT_LIST_HEAD(&dwc->queue);
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun channel_clear_bit(dw, CH_EN, dwc->mask);
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun dwc->direction = DMA_TRANS_NONE;
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun /* Hardware configuration */
1182*4882a593Smuzhiyun if (autocfg) {
1183*4882a593Smuzhiyun unsigned int r = DW_DMA_MAX_NR_CHANNELS - i - 1;
1184*4882a593Smuzhiyun void __iomem *addr = &__dw_regs(dw)->DWC_PARAMS[r];
1185*4882a593Smuzhiyun unsigned int dwc_params = readl(addr);
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun dev_dbg(chip->dev, "DWC_PARAMS[%d]: 0x%08x\n", i,
1188*4882a593Smuzhiyun dwc_params);
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun /*
1191*4882a593Smuzhiyun * Decode maximum block size for given channel. The
1192*4882a593Smuzhiyun * stored 4 bit value represents blocks from 0x00 for 3
1193*4882a593Smuzhiyun * up to 0x0a for 4095.
1194*4882a593Smuzhiyun */
1195*4882a593Smuzhiyun dwc->block_size =
1196*4882a593Smuzhiyun (4 << ((pdata->block_size >> 4 * i) & 0xf)) - 1;
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun /*
1199*4882a593Smuzhiyun * According to the DW DMA databook the true scatter-
1200*4882a593Smuzhiyun * gether LLPs aren't available if either multi-block
1201*4882a593Smuzhiyun * config is disabled (CHx_MULTI_BLK_EN == 0) or the
1202*4882a593Smuzhiyun * LLP register is hard-coded to zeros
1203*4882a593Smuzhiyun * (CHx_HC_LLP == 1).
1204*4882a593Smuzhiyun */
1205*4882a593Smuzhiyun dwc->nollp =
1206*4882a593Smuzhiyun (dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0 ||
1207*4882a593Smuzhiyun (dwc_params >> DWC_PARAMS_HC_LLP & 0x1) == 1;
1208*4882a593Smuzhiyun dwc->max_burst =
1209*4882a593Smuzhiyun (0x4 << (dwc_params >> DWC_PARAMS_MSIZE & 0x7));
1210*4882a593Smuzhiyun } else {
1211*4882a593Smuzhiyun dwc->block_size = pdata->block_size;
1212*4882a593Smuzhiyun dwc->nollp = !pdata->multi_block[i];
1213*4882a593Smuzhiyun dwc->max_burst = pdata->max_burst[i] ?: DW_DMA_MAX_BURST;
1214*4882a593Smuzhiyun }
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun /* Clear all interrupts on all channels. */
1218*4882a593Smuzhiyun dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
1219*4882a593Smuzhiyun dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
1220*4882a593Smuzhiyun dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
1221*4882a593Smuzhiyun dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
1222*4882a593Smuzhiyun dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun /* Set capabilities */
1225*4882a593Smuzhiyun dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
1226*4882a593Smuzhiyun dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
1227*4882a593Smuzhiyun dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun dw->dma.dev = chip->dev;
1230*4882a593Smuzhiyun dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
1231*4882a593Smuzhiyun dw->dma.device_free_chan_resources = dwc_free_chan_resources;
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;
1234*4882a593Smuzhiyun dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun dw->dma.device_caps = dwc_caps;
1237*4882a593Smuzhiyun dw->dma.device_config = dwc_config;
1238*4882a593Smuzhiyun dw->dma.device_pause = dwc_pause;
1239*4882a593Smuzhiyun dw->dma.device_resume = dwc_resume;
1240*4882a593Smuzhiyun dw->dma.device_terminate_all = dwc_terminate_all;
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun dw->dma.device_tx_status = dwc_tx_status;
1243*4882a593Smuzhiyun dw->dma.device_issue_pending = dwc_issue_pending;
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun /* DMA capabilities */
1246*4882a593Smuzhiyun dw->dma.min_burst = DW_DMA_MIN_BURST;
1247*4882a593Smuzhiyun dw->dma.max_burst = DW_DMA_MAX_BURST;
1248*4882a593Smuzhiyun dw->dma.src_addr_widths = DW_DMA_BUSWIDTHS;
1249*4882a593Smuzhiyun dw->dma.dst_addr_widths = DW_DMA_BUSWIDTHS;
1250*4882a593Smuzhiyun dw->dma.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV) |
1251*4882a593Smuzhiyun BIT(DMA_MEM_TO_MEM);
1252*4882a593Smuzhiyun dw->dma.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun /*
1255*4882a593Smuzhiyun * For now there is no hardware with non uniform maximum block size
1256*4882a593Smuzhiyun * across all of the device channels, so we set the maximum segment
1257*4882a593Smuzhiyun * size as the block size found for the very first channel.
1258*4882a593Smuzhiyun */
1259*4882a593Smuzhiyun dma_set_max_seg_size(dw->dma.dev, dw->chan[0].block_size);
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun err = dma_async_device_register(&dw->dma);
1262*4882a593Smuzhiyun if (err)
1263*4882a593Smuzhiyun goto err_dma_register;
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun dev_info(chip->dev, "DesignWare DMA Controller, %d channels\n",
1266*4882a593Smuzhiyun pdata->nr_channels);
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun pm_runtime_put_sync_suspend(chip->dev);
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun return 0;
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun err_dma_register:
1273*4882a593Smuzhiyun free_irq(chip->irq, dw);
1274*4882a593Smuzhiyun err_pdata:
1275*4882a593Smuzhiyun pm_runtime_put_sync_suspend(chip->dev);
1276*4882a593Smuzhiyun return err;
1277*4882a593Smuzhiyun }
1278*4882a593Smuzhiyun
do_dma_remove(struct dw_dma_chip * chip)1279*4882a593Smuzhiyun int do_dma_remove(struct dw_dma_chip *chip)
1280*4882a593Smuzhiyun {
1281*4882a593Smuzhiyun struct dw_dma *dw = chip->dw;
1282*4882a593Smuzhiyun struct dw_dma_chan *dwc, *_dwc;
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun pm_runtime_get_sync(chip->dev);
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun do_dw_dma_off(dw);
1287*4882a593Smuzhiyun dma_async_device_unregister(&dw->dma);
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun free_irq(chip->irq, dw);
1290*4882a593Smuzhiyun tasklet_kill(&dw->tasklet);
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
1293*4882a593Smuzhiyun chan.device_node) {
1294*4882a593Smuzhiyun list_del(&dwc->chan.device_node);
1295*4882a593Smuzhiyun channel_clear_bit(dw, CH_EN, dwc->mask);
1296*4882a593Smuzhiyun }
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun pm_runtime_put_sync_suspend(chip->dev);
1299*4882a593Smuzhiyun return 0;
1300*4882a593Smuzhiyun }
1301*4882a593Smuzhiyun
do_dw_dma_disable(struct dw_dma_chip * chip)1302*4882a593Smuzhiyun int do_dw_dma_disable(struct dw_dma_chip *chip)
1303*4882a593Smuzhiyun {
1304*4882a593Smuzhiyun struct dw_dma *dw = chip->dw;
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun dw->disable(dw);
1307*4882a593Smuzhiyun return 0;
1308*4882a593Smuzhiyun }
1309*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(do_dw_dma_disable);
1310*4882a593Smuzhiyun
do_dw_dma_enable(struct dw_dma_chip * chip)1311*4882a593Smuzhiyun int do_dw_dma_enable(struct dw_dma_chip *chip)
1312*4882a593Smuzhiyun {
1313*4882a593Smuzhiyun struct dw_dma *dw = chip->dw;
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun dw->enable(dw);
1316*4882a593Smuzhiyun return 0;
1317*4882a593Smuzhiyun }
1318*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(do_dw_dma_enable);
1319*4882a593Smuzhiyun
1320*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1321*4882a593Smuzhiyun MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller core driver");
1322*4882a593Smuzhiyun MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
1323*4882a593Smuzhiyun MODULE_AUTHOR("Viresh Kumar <vireshk@kernel.org>");
1324