1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // (C) 2017-2018 Synopsys, Inc. (www.synopsys.com)
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun /*
5*4882a593Smuzhiyun * Synopsys DesignWare AXI DMA Controller driver.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Eugeniy Paltsev <Eugeniy.Paltsev@synopsys.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #ifndef _AXI_DMA_PLATFORM_H
11*4882a593Smuzhiyun #define _AXI_DMA_PLATFORM_H
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/bitops.h>
14*4882a593Smuzhiyun #include <linux/clk.h>
15*4882a593Smuzhiyun #include <linux/device.h>
16*4882a593Smuzhiyun #include <linux/dmaengine.h>
17*4882a593Smuzhiyun #include <linux/types.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include "../virt-dma.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define DMAC_MAX_CHANNELS 8
22*4882a593Smuzhiyun #define DMAC_MAX_MASTERS 2
23*4882a593Smuzhiyun #define DMAC_MAX_BLK_SIZE 0x200000
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun struct dw_axi_dma_hcfg {
26*4882a593Smuzhiyun u32 nr_channels;
27*4882a593Smuzhiyun u32 nr_masters;
28*4882a593Smuzhiyun u32 m_data_width;
29*4882a593Smuzhiyun u32 block_size[DMAC_MAX_CHANNELS];
30*4882a593Smuzhiyun u32 priority[DMAC_MAX_CHANNELS];
31*4882a593Smuzhiyun /* maximum supported axi burst length */
32*4882a593Smuzhiyun u32 axi_rw_burst_len;
33*4882a593Smuzhiyun bool restrict_axi_burst_len;
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun struct axi_dma_chan {
37*4882a593Smuzhiyun struct axi_dma_chip *chip;
38*4882a593Smuzhiyun void __iomem *chan_regs;
39*4882a593Smuzhiyun u8 id;
40*4882a593Smuzhiyun atomic_t descs_allocated;
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun struct virt_dma_chan vc;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* these other elements are all protected by vc.lock */
45*4882a593Smuzhiyun bool is_paused;
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun struct dw_axi_dma {
49*4882a593Smuzhiyun struct dma_device dma;
50*4882a593Smuzhiyun struct dw_axi_dma_hcfg *hdata;
51*4882a593Smuzhiyun struct dma_pool *desc_pool;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /* channels */
54*4882a593Smuzhiyun struct axi_dma_chan *chan;
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun struct axi_dma_chip {
58*4882a593Smuzhiyun struct device *dev;
59*4882a593Smuzhiyun int irq;
60*4882a593Smuzhiyun void __iomem *regs;
61*4882a593Smuzhiyun struct clk *core_clk;
62*4882a593Smuzhiyun struct clk *cfgr_clk;
63*4882a593Smuzhiyun struct dw_axi_dma *dw;
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /* LLI == Linked List Item */
67*4882a593Smuzhiyun struct __packed axi_dma_lli {
68*4882a593Smuzhiyun __le64 sar;
69*4882a593Smuzhiyun __le64 dar;
70*4882a593Smuzhiyun __le32 block_ts_lo;
71*4882a593Smuzhiyun __le32 block_ts_hi;
72*4882a593Smuzhiyun __le64 llp;
73*4882a593Smuzhiyun __le32 ctl_lo;
74*4882a593Smuzhiyun __le32 ctl_hi;
75*4882a593Smuzhiyun __le32 sstat;
76*4882a593Smuzhiyun __le32 dstat;
77*4882a593Smuzhiyun __le32 status_lo;
78*4882a593Smuzhiyun __le32 status_hi;
79*4882a593Smuzhiyun __le32 reserved_lo;
80*4882a593Smuzhiyun __le32 reserved_hi;
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun struct axi_dma_desc {
84*4882a593Smuzhiyun struct axi_dma_lli lli;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun struct virt_dma_desc vd;
87*4882a593Smuzhiyun struct axi_dma_chan *chan;
88*4882a593Smuzhiyun struct list_head xfer_list;
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun
dchan2dev(struct dma_chan * dchan)91*4882a593Smuzhiyun static inline struct device *dchan2dev(struct dma_chan *dchan)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun return &dchan->dev->device;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
chan2dev(struct axi_dma_chan * chan)96*4882a593Smuzhiyun static inline struct device *chan2dev(struct axi_dma_chan *chan)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun return &chan->vc.chan.dev->device;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
vd_to_axi_desc(struct virt_dma_desc * vd)101*4882a593Smuzhiyun static inline struct axi_dma_desc *vd_to_axi_desc(struct virt_dma_desc *vd)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun return container_of(vd, struct axi_dma_desc, vd);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
vc_to_axi_dma_chan(struct virt_dma_chan * vc)106*4882a593Smuzhiyun static inline struct axi_dma_chan *vc_to_axi_dma_chan(struct virt_dma_chan *vc)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun return container_of(vc, struct axi_dma_chan, vc);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
dchan_to_axi_dma_chan(struct dma_chan * dchan)111*4882a593Smuzhiyun static inline struct axi_dma_chan *dchan_to_axi_dma_chan(struct dma_chan *dchan)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun return vc_to_axi_dma_chan(to_virt_chan(dchan));
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun #define COMMON_REG_LEN 0x100
118*4882a593Smuzhiyun #define CHAN_REG_LEN 0x100
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* Common registers offset */
121*4882a593Smuzhiyun #define DMAC_ID 0x000 /* R DMAC ID */
122*4882a593Smuzhiyun #define DMAC_COMPVER 0x008 /* R DMAC Component Version */
123*4882a593Smuzhiyun #define DMAC_CFG 0x010 /* R/W DMAC Configuration */
124*4882a593Smuzhiyun #define DMAC_CHEN 0x018 /* R/W DMAC Channel Enable */
125*4882a593Smuzhiyun #define DMAC_CHEN_L 0x018 /* R/W DMAC Channel Enable 00-31 */
126*4882a593Smuzhiyun #define DMAC_CHEN_H 0x01C /* R/W DMAC Channel Enable 32-63 */
127*4882a593Smuzhiyun #define DMAC_INTSTATUS 0x030 /* R DMAC Interrupt Status */
128*4882a593Smuzhiyun #define DMAC_COMMON_INTCLEAR 0x038 /* W DMAC Interrupt Clear */
129*4882a593Smuzhiyun #define DMAC_COMMON_INTSTATUS_ENA 0x040 /* R DMAC Interrupt Status Enable */
130*4882a593Smuzhiyun #define DMAC_COMMON_INTSIGNAL_ENA 0x048 /* R/W DMAC Interrupt Signal Enable */
131*4882a593Smuzhiyun #define DMAC_COMMON_INTSTATUS 0x050 /* R DMAC Interrupt Status */
132*4882a593Smuzhiyun #define DMAC_RESET 0x058 /* R DMAC Reset Register1 */
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /* DMA channel registers offset */
135*4882a593Smuzhiyun #define CH_SAR 0x000 /* R/W Chan Source Address */
136*4882a593Smuzhiyun #define CH_DAR 0x008 /* R/W Chan Destination Address */
137*4882a593Smuzhiyun #define CH_BLOCK_TS 0x010 /* R/W Chan Block Transfer Size */
138*4882a593Smuzhiyun #define CH_CTL 0x018 /* R/W Chan Control */
139*4882a593Smuzhiyun #define CH_CTL_L 0x018 /* R/W Chan Control 00-31 */
140*4882a593Smuzhiyun #define CH_CTL_H 0x01C /* R/W Chan Control 32-63 */
141*4882a593Smuzhiyun #define CH_CFG 0x020 /* R/W Chan Configuration */
142*4882a593Smuzhiyun #define CH_CFG_L 0x020 /* R/W Chan Configuration 00-31 */
143*4882a593Smuzhiyun #define CH_CFG_H 0x024 /* R/W Chan Configuration 32-63 */
144*4882a593Smuzhiyun #define CH_LLP 0x028 /* R/W Chan Linked List Pointer */
145*4882a593Smuzhiyun #define CH_STATUS 0x030 /* R Chan Status */
146*4882a593Smuzhiyun #define CH_SWHSSRC 0x038 /* R/W Chan SW Handshake Source */
147*4882a593Smuzhiyun #define CH_SWHSDST 0x040 /* R/W Chan SW Handshake Destination */
148*4882a593Smuzhiyun #define CH_BLK_TFR_RESUMEREQ 0x048 /* W Chan Block Transfer Resume Req */
149*4882a593Smuzhiyun #define CH_AXI_ID 0x050 /* R/W Chan AXI ID */
150*4882a593Smuzhiyun #define CH_AXI_QOS 0x058 /* R/W Chan AXI QOS */
151*4882a593Smuzhiyun #define CH_SSTAT 0x060 /* R Chan Source Status */
152*4882a593Smuzhiyun #define CH_DSTAT 0x068 /* R Chan Destination Status */
153*4882a593Smuzhiyun #define CH_SSTATAR 0x070 /* R/W Chan Source Status Fetch Addr */
154*4882a593Smuzhiyun #define CH_DSTATAR 0x078 /* R/W Chan Destination Status Fetch Addr */
155*4882a593Smuzhiyun #define CH_INTSTATUS_ENA 0x080 /* R/W Chan Interrupt Status Enable */
156*4882a593Smuzhiyun #define CH_INTSTATUS 0x088 /* R/W Chan Interrupt Status */
157*4882a593Smuzhiyun #define CH_INTSIGNAL_ENA 0x090 /* R/W Chan Interrupt Signal Enable */
158*4882a593Smuzhiyun #define CH_INTCLEAR 0x098 /* W Chan Interrupt Clear */
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /* DMAC_CFG */
162*4882a593Smuzhiyun #define DMAC_EN_POS 0
163*4882a593Smuzhiyun #define DMAC_EN_MASK BIT(DMAC_EN_POS)
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun #define INT_EN_POS 1
166*4882a593Smuzhiyun #define INT_EN_MASK BIT(INT_EN_POS)
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun #define DMAC_CHAN_EN_SHIFT 0
169*4882a593Smuzhiyun #define DMAC_CHAN_EN_WE_SHIFT 8
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun #define DMAC_CHAN_SUSP_SHIFT 16
172*4882a593Smuzhiyun #define DMAC_CHAN_SUSP_WE_SHIFT 24
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /* CH_CTL_H */
175*4882a593Smuzhiyun #define CH_CTL_H_ARLEN_EN BIT(6)
176*4882a593Smuzhiyun #define CH_CTL_H_ARLEN_POS 7
177*4882a593Smuzhiyun #define CH_CTL_H_AWLEN_EN BIT(15)
178*4882a593Smuzhiyun #define CH_CTL_H_AWLEN_POS 16
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun enum {
181*4882a593Smuzhiyun DWAXIDMAC_ARWLEN_1 = 0,
182*4882a593Smuzhiyun DWAXIDMAC_ARWLEN_2 = 1,
183*4882a593Smuzhiyun DWAXIDMAC_ARWLEN_4 = 3,
184*4882a593Smuzhiyun DWAXIDMAC_ARWLEN_8 = 7,
185*4882a593Smuzhiyun DWAXIDMAC_ARWLEN_16 = 15,
186*4882a593Smuzhiyun DWAXIDMAC_ARWLEN_32 = 31,
187*4882a593Smuzhiyun DWAXIDMAC_ARWLEN_64 = 63,
188*4882a593Smuzhiyun DWAXIDMAC_ARWLEN_128 = 127,
189*4882a593Smuzhiyun DWAXIDMAC_ARWLEN_256 = 255,
190*4882a593Smuzhiyun DWAXIDMAC_ARWLEN_MIN = DWAXIDMAC_ARWLEN_1,
191*4882a593Smuzhiyun DWAXIDMAC_ARWLEN_MAX = DWAXIDMAC_ARWLEN_256
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun #define CH_CTL_H_LLI_LAST BIT(30)
195*4882a593Smuzhiyun #define CH_CTL_H_LLI_VALID BIT(31)
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun /* CH_CTL_L */
198*4882a593Smuzhiyun #define CH_CTL_L_LAST_WRITE_EN BIT(30)
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun #define CH_CTL_L_DST_MSIZE_POS 18
201*4882a593Smuzhiyun #define CH_CTL_L_SRC_MSIZE_POS 14
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun enum {
204*4882a593Smuzhiyun DWAXIDMAC_BURST_TRANS_LEN_1 = 0,
205*4882a593Smuzhiyun DWAXIDMAC_BURST_TRANS_LEN_4,
206*4882a593Smuzhiyun DWAXIDMAC_BURST_TRANS_LEN_8,
207*4882a593Smuzhiyun DWAXIDMAC_BURST_TRANS_LEN_16,
208*4882a593Smuzhiyun DWAXIDMAC_BURST_TRANS_LEN_32,
209*4882a593Smuzhiyun DWAXIDMAC_BURST_TRANS_LEN_64,
210*4882a593Smuzhiyun DWAXIDMAC_BURST_TRANS_LEN_128,
211*4882a593Smuzhiyun DWAXIDMAC_BURST_TRANS_LEN_256,
212*4882a593Smuzhiyun DWAXIDMAC_BURST_TRANS_LEN_512,
213*4882a593Smuzhiyun DWAXIDMAC_BURST_TRANS_LEN_1024
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun #define CH_CTL_L_DST_WIDTH_POS 11
217*4882a593Smuzhiyun #define CH_CTL_L_SRC_WIDTH_POS 8
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun #define CH_CTL_L_DST_INC_POS 6
220*4882a593Smuzhiyun #define CH_CTL_L_SRC_INC_POS 4
221*4882a593Smuzhiyun enum {
222*4882a593Smuzhiyun DWAXIDMAC_CH_CTL_L_INC = 0,
223*4882a593Smuzhiyun DWAXIDMAC_CH_CTL_L_NOINC
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun #define CH_CTL_L_DST_MAST BIT(2)
227*4882a593Smuzhiyun #define CH_CTL_L_SRC_MAST BIT(0)
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /* CH_CFG_H */
230*4882a593Smuzhiyun #define CH_CFG_H_PRIORITY_POS 17
231*4882a593Smuzhiyun #define CH_CFG_H_HS_SEL_DST_POS 4
232*4882a593Smuzhiyun #define CH_CFG_H_HS_SEL_SRC_POS 3
233*4882a593Smuzhiyun enum {
234*4882a593Smuzhiyun DWAXIDMAC_HS_SEL_HW = 0,
235*4882a593Smuzhiyun DWAXIDMAC_HS_SEL_SW
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun #define CH_CFG_H_TT_FC_POS 0
239*4882a593Smuzhiyun enum {
240*4882a593Smuzhiyun DWAXIDMAC_TT_FC_MEM_TO_MEM_DMAC = 0,
241*4882a593Smuzhiyun DWAXIDMAC_TT_FC_MEM_TO_PER_DMAC,
242*4882a593Smuzhiyun DWAXIDMAC_TT_FC_PER_TO_MEM_DMAC,
243*4882a593Smuzhiyun DWAXIDMAC_TT_FC_PER_TO_PER_DMAC,
244*4882a593Smuzhiyun DWAXIDMAC_TT_FC_PER_TO_MEM_SRC,
245*4882a593Smuzhiyun DWAXIDMAC_TT_FC_PER_TO_PER_SRC,
246*4882a593Smuzhiyun DWAXIDMAC_TT_FC_MEM_TO_PER_DST,
247*4882a593Smuzhiyun DWAXIDMAC_TT_FC_PER_TO_PER_DST
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun /* CH_CFG_L */
251*4882a593Smuzhiyun #define CH_CFG_L_DST_MULTBLK_TYPE_POS 2
252*4882a593Smuzhiyun #define CH_CFG_L_SRC_MULTBLK_TYPE_POS 0
253*4882a593Smuzhiyun enum {
254*4882a593Smuzhiyun DWAXIDMAC_MBLK_TYPE_CONTIGUOUS = 0,
255*4882a593Smuzhiyun DWAXIDMAC_MBLK_TYPE_RELOAD,
256*4882a593Smuzhiyun DWAXIDMAC_MBLK_TYPE_SHADOW_REG,
257*4882a593Smuzhiyun DWAXIDMAC_MBLK_TYPE_LL
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /**
261*4882a593Smuzhiyun * DW AXI DMA channel interrupts
262*4882a593Smuzhiyun *
263*4882a593Smuzhiyun * @DWAXIDMAC_IRQ_NONE: Bitmask of no one interrupt
264*4882a593Smuzhiyun * @DWAXIDMAC_IRQ_BLOCK_TRF: Block transfer complete
265*4882a593Smuzhiyun * @DWAXIDMAC_IRQ_DMA_TRF: Dma transfer complete
266*4882a593Smuzhiyun * @DWAXIDMAC_IRQ_SRC_TRAN: Source transaction complete
267*4882a593Smuzhiyun * @DWAXIDMAC_IRQ_DST_TRAN: Destination transaction complete
268*4882a593Smuzhiyun * @DWAXIDMAC_IRQ_SRC_DEC_ERR: Source decode error
269*4882a593Smuzhiyun * @DWAXIDMAC_IRQ_DST_DEC_ERR: Destination decode error
270*4882a593Smuzhiyun * @DWAXIDMAC_IRQ_SRC_SLV_ERR: Source slave error
271*4882a593Smuzhiyun * @DWAXIDMAC_IRQ_DST_SLV_ERR: Destination slave error
272*4882a593Smuzhiyun * @DWAXIDMAC_IRQ_LLI_RD_DEC_ERR: LLI read decode error
273*4882a593Smuzhiyun * @DWAXIDMAC_IRQ_LLI_WR_DEC_ERR: LLI write decode error
274*4882a593Smuzhiyun * @DWAXIDMAC_IRQ_LLI_RD_SLV_ERR: LLI read slave error
275*4882a593Smuzhiyun * @DWAXIDMAC_IRQ_LLI_WR_SLV_ERR: LLI write slave error
276*4882a593Smuzhiyun * @DWAXIDMAC_IRQ_INVALID_ERR: LLI invalid error or Shadow register error
277*4882a593Smuzhiyun * @DWAXIDMAC_IRQ_MULTIBLKTYPE_ERR: Slave Interface Multiblock type error
278*4882a593Smuzhiyun * @DWAXIDMAC_IRQ_DEC_ERR: Slave Interface decode error
279*4882a593Smuzhiyun * @DWAXIDMAC_IRQ_WR2RO_ERR: Slave Interface write to read only error
280*4882a593Smuzhiyun * @DWAXIDMAC_IRQ_RD2RWO_ERR: Slave Interface read to write only error
281*4882a593Smuzhiyun * @DWAXIDMAC_IRQ_WRONCHEN_ERR: Slave Interface write to channel error
282*4882a593Smuzhiyun * @DWAXIDMAC_IRQ_SHADOWREG_ERR: Slave Interface shadow reg error
283*4882a593Smuzhiyun * @DWAXIDMAC_IRQ_WRONHOLD_ERR: Slave Interface hold error
284*4882a593Smuzhiyun * @DWAXIDMAC_IRQ_LOCK_CLEARED: Lock Cleared Status
285*4882a593Smuzhiyun * @DWAXIDMAC_IRQ_SRC_SUSPENDED: Source Suspended Status
286*4882a593Smuzhiyun * @DWAXIDMAC_IRQ_SUSPENDED: Channel Suspended Status
287*4882a593Smuzhiyun * @DWAXIDMAC_IRQ_DISABLED: Channel Disabled Status
288*4882a593Smuzhiyun * @DWAXIDMAC_IRQ_ABORTED: Channel Aborted Status
289*4882a593Smuzhiyun * @DWAXIDMAC_IRQ_ALL_ERR: Bitmask of all error interrupts
290*4882a593Smuzhiyun * @DWAXIDMAC_IRQ_ALL: Bitmask of all interrupts
291*4882a593Smuzhiyun */
292*4882a593Smuzhiyun enum {
293*4882a593Smuzhiyun DWAXIDMAC_IRQ_NONE = 0,
294*4882a593Smuzhiyun DWAXIDMAC_IRQ_BLOCK_TRF = BIT(0),
295*4882a593Smuzhiyun DWAXIDMAC_IRQ_DMA_TRF = BIT(1),
296*4882a593Smuzhiyun DWAXIDMAC_IRQ_SRC_TRAN = BIT(3),
297*4882a593Smuzhiyun DWAXIDMAC_IRQ_DST_TRAN = BIT(4),
298*4882a593Smuzhiyun DWAXIDMAC_IRQ_SRC_DEC_ERR = BIT(5),
299*4882a593Smuzhiyun DWAXIDMAC_IRQ_DST_DEC_ERR = BIT(6),
300*4882a593Smuzhiyun DWAXIDMAC_IRQ_SRC_SLV_ERR = BIT(7),
301*4882a593Smuzhiyun DWAXIDMAC_IRQ_DST_SLV_ERR = BIT(8),
302*4882a593Smuzhiyun DWAXIDMAC_IRQ_LLI_RD_DEC_ERR = BIT(9),
303*4882a593Smuzhiyun DWAXIDMAC_IRQ_LLI_WR_DEC_ERR = BIT(10),
304*4882a593Smuzhiyun DWAXIDMAC_IRQ_LLI_RD_SLV_ERR = BIT(11),
305*4882a593Smuzhiyun DWAXIDMAC_IRQ_LLI_WR_SLV_ERR = BIT(12),
306*4882a593Smuzhiyun DWAXIDMAC_IRQ_INVALID_ERR = BIT(13),
307*4882a593Smuzhiyun DWAXIDMAC_IRQ_MULTIBLKTYPE_ERR = BIT(14),
308*4882a593Smuzhiyun DWAXIDMAC_IRQ_DEC_ERR = BIT(16),
309*4882a593Smuzhiyun DWAXIDMAC_IRQ_WR2RO_ERR = BIT(17),
310*4882a593Smuzhiyun DWAXIDMAC_IRQ_RD2RWO_ERR = BIT(18),
311*4882a593Smuzhiyun DWAXIDMAC_IRQ_WRONCHEN_ERR = BIT(19),
312*4882a593Smuzhiyun DWAXIDMAC_IRQ_SHADOWREG_ERR = BIT(20),
313*4882a593Smuzhiyun DWAXIDMAC_IRQ_WRONHOLD_ERR = BIT(21),
314*4882a593Smuzhiyun DWAXIDMAC_IRQ_LOCK_CLEARED = BIT(27),
315*4882a593Smuzhiyun DWAXIDMAC_IRQ_SRC_SUSPENDED = BIT(28),
316*4882a593Smuzhiyun DWAXIDMAC_IRQ_SUSPENDED = BIT(29),
317*4882a593Smuzhiyun DWAXIDMAC_IRQ_DISABLED = BIT(30),
318*4882a593Smuzhiyun DWAXIDMAC_IRQ_ABORTED = BIT(31),
319*4882a593Smuzhiyun DWAXIDMAC_IRQ_ALL_ERR = (GENMASK(21, 16) | GENMASK(14, 5)),
320*4882a593Smuzhiyun DWAXIDMAC_IRQ_ALL = GENMASK(31, 0)
321*4882a593Smuzhiyun };
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun enum {
324*4882a593Smuzhiyun DWAXIDMAC_TRANS_WIDTH_8 = 0,
325*4882a593Smuzhiyun DWAXIDMAC_TRANS_WIDTH_16,
326*4882a593Smuzhiyun DWAXIDMAC_TRANS_WIDTH_32,
327*4882a593Smuzhiyun DWAXIDMAC_TRANS_WIDTH_64,
328*4882a593Smuzhiyun DWAXIDMAC_TRANS_WIDTH_128,
329*4882a593Smuzhiyun DWAXIDMAC_TRANS_WIDTH_256,
330*4882a593Smuzhiyun DWAXIDMAC_TRANS_WIDTH_512,
331*4882a593Smuzhiyun DWAXIDMAC_TRANS_WIDTH_MAX = DWAXIDMAC_TRANS_WIDTH_512
332*4882a593Smuzhiyun };
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun #endif /* _AXI_DMA_PLATFORM_H */
335