xref: /OK3568_Linux_fs/kernel/drivers/dma/dma-jz4780.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Ingenic JZ4780 DMA controller
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2015 Imagination Technologies
6*4882a593Smuzhiyun  * Author: Alex Smith <alex@alex-smith.me.uk>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/dmapool.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/of_device.h>
16*4882a593Smuzhiyun #include <linux/of_dma.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include "dmaengine.h"
21*4882a593Smuzhiyun #include "virt-dma.h"
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /* Global registers. */
24*4882a593Smuzhiyun #define JZ_DMA_REG_DMAC		0x00
25*4882a593Smuzhiyun #define JZ_DMA_REG_DIRQP	0x04
26*4882a593Smuzhiyun #define JZ_DMA_REG_DDR		0x08
27*4882a593Smuzhiyun #define JZ_DMA_REG_DDRS		0x0c
28*4882a593Smuzhiyun #define JZ_DMA_REG_DCKE		0x10
29*4882a593Smuzhiyun #define JZ_DMA_REG_DCKES	0x14
30*4882a593Smuzhiyun #define JZ_DMA_REG_DCKEC	0x18
31*4882a593Smuzhiyun #define JZ_DMA_REG_DMACP	0x1c
32*4882a593Smuzhiyun #define JZ_DMA_REG_DSIRQP	0x20
33*4882a593Smuzhiyun #define JZ_DMA_REG_DSIRQM	0x24
34*4882a593Smuzhiyun #define JZ_DMA_REG_DCIRQP	0x28
35*4882a593Smuzhiyun #define JZ_DMA_REG_DCIRQM	0x2c
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun /* Per-channel registers. */
38*4882a593Smuzhiyun #define JZ_DMA_REG_CHAN(n)	(n * 0x20)
39*4882a593Smuzhiyun #define JZ_DMA_REG_DSA		0x00
40*4882a593Smuzhiyun #define JZ_DMA_REG_DTA		0x04
41*4882a593Smuzhiyun #define JZ_DMA_REG_DTC		0x08
42*4882a593Smuzhiyun #define JZ_DMA_REG_DRT		0x0c
43*4882a593Smuzhiyun #define JZ_DMA_REG_DCS		0x10
44*4882a593Smuzhiyun #define JZ_DMA_REG_DCM		0x14
45*4882a593Smuzhiyun #define JZ_DMA_REG_DDA		0x18
46*4882a593Smuzhiyun #define JZ_DMA_REG_DSD		0x1c
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define JZ_DMA_DMAC_DMAE	BIT(0)
49*4882a593Smuzhiyun #define JZ_DMA_DMAC_AR		BIT(2)
50*4882a593Smuzhiyun #define JZ_DMA_DMAC_HLT		BIT(3)
51*4882a593Smuzhiyun #define JZ_DMA_DMAC_FAIC	BIT(27)
52*4882a593Smuzhiyun #define JZ_DMA_DMAC_FMSC	BIT(31)
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define JZ_DMA_DRT_AUTO		0x8
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define JZ_DMA_DCS_CTE		BIT(0)
57*4882a593Smuzhiyun #define JZ_DMA_DCS_HLT		BIT(2)
58*4882a593Smuzhiyun #define JZ_DMA_DCS_TT		BIT(3)
59*4882a593Smuzhiyun #define JZ_DMA_DCS_AR		BIT(4)
60*4882a593Smuzhiyun #define JZ_DMA_DCS_DES8		BIT(30)
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define JZ_DMA_DCM_LINK		BIT(0)
63*4882a593Smuzhiyun #define JZ_DMA_DCM_TIE		BIT(1)
64*4882a593Smuzhiyun #define JZ_DMA_DCM_STDE		BIT(2)
65*4882a593Smuzhiyun #define JZ_DMA_DCM_TSZ_SHIFT	8
66*4882a593Smuzhiyun #define JZ_DMA_DCM_TSZ_MASK	(0x7 << JZ_DMA_DCM_TSZ_SHIFT)
67*4882a593Smuzhiyun #define JZ_DMA_DCM_DP_SHIFT	12
68*4882a593Smuzhiyun #define JZ_DMA_DCM_SP_SHIFT	14
69*4882a593Smuzhiyun #define JZ_DMA_DCM_DAI		BIT(22)
70*4882a593Smuzhiyun #define JZ_DMA_DCM_SAI		BIT(23)
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define JZ_DMA_SIZE_4_BYTE	0x0
73*4882a593Smuzhiyun #define JZ_DMA_SIZE_1_BYTE	0x1
74*4882a593Smuzhiyun #define JZ_DMA_SIZE_2_BYTE	0x2
75*4882a593Smuzhiyun #define JZ_DMA_SIZE_16_BYTE	0x3
76*4882a593Smuzhiyun #define JZ_DMA_SIZE_32_BYTE	0x4
77*4882a593Smuzhiyun #define JZ_DMA_SIZE_64_BYTE	0x5
78*4882a593Smuzhiyun #define JZ_DMA_SIZE_128_BYTE	0x6
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define JZ_DMA_WIDTH_32_BIT	0x0
81*4882a593Smuzhiyun #define JZ_DMA_WIDTH_8_BIT	0x1
82*4882a593Smuzhiyun #define JZ_DMA_WIDTH_16_BIT	0x2
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define JZ_DMA_BUSWIDTHS	(BIT(DMA_SLAVE_BUSWIDTH_1_BYTE)	 | \
85*4882a593Smuzhiyun 				 BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
86*4882a593Smuzhiyun 				 BIT(DMA_SLAVE_BUSWIDTH_4_BYTES))
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #define JZ4780_DMA_CTRL_OFFSET	0x1000
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun /* macros for use with jz4780_dma_soc_data.flags */
91*4882a593Smuzhiyun #define JZ_SOC_DATA_ALLOW_LEGACY_DT	BIT(0)
92*4882a593Smuzhiyun #define JZ_SOC_DATA_PROGRAMMABLE_DMA	BIT(1)
93*4882a593Smuzhiyun #define JZ_SOC_DATA_PER_CHAN_PM		BIT(2)
94*4882a593Smuzhiyun #define JZ_SOC_DATA_NO_DCKES_DCKEC	BIT(3)
95*4882a593Smuzhiyun #define JZ_SOC_DATA_BREAK_LINKS		BIT(4)
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /**
98*4882a593Smuzhiyun  * struct jz4780_dma_hwdesc - descriptor structure read by the DMA controller.
99*4882a593Smuzhiyun  * @dcm: value for the DCM (channel command) register
100*4882a593Smuzhiyun  * @dsa: source address
101*4882a593Smuzhiyun  * @dta: target address
102*4882a593Smuzhiyun  * @dtc: transfer count (number of blocks of the transfer size specified in DCM
103*4882a593Smuzhiyun  * to transfer) in the low 24 bits, offset of the next descriptor from the
104*4882a593Smuzhiyun  * descriptor base address in the upper 8 bits.
105*4882a593Smuzhiyun  */
106*4882a593Smuzhiyun struct jz4780_dma_hwdesc {
107*4882a593Smuzhiyun 	uint32_t dcm;
108*4882a593Smuzhiyun 	uint32_t dsa;
109*4882a593Smuzhiyun 	uint32_t dta;
110*4882a593Smuzhiyun 	uint32_t dtc;
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun /* Size of allocations for hardware descriptor blocks. */
114*4882a593Smuzhiyun #define JZ_DMA_DESC_BLOCK_SIZE	PAGE_SIZE
115*4882a593Smuzhiyun #define JZ_DMA_MAX_DESC		\
116*4882a593Smuzhiyun 	(JZ_DMA_DESC_BLOCK_SIZE / sizeof(struct jz4780_dma_hwdesc))
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun struct jz4780_dma_desc {
119*4882a593Smuzhiyun 	struct virt_dma_desc vdesc;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	struct jz4780_dma_hwdesc *desc;
122*4882a593Smuzhiyun 	dma_addr_t desc_phys;
123*4882a593Smuzhiyun 	unsigned int count;
124*4882a593Smuzhiyun 	enum dma_transaction_type type;
125*4882a593Smuzhiyun 	uint32_t status;
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun struct jz4780_dma_chan {
129*4882a593Smuzhiyun 	struct virt_dma_chan vchan;
130*4882a593Smuzhiyun 	unsigned int id;
131*4882a593Smuzhiyun 	struct dma_pool *desc_pool;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	uint32_t transfer_type;
134*4882a593Smuzhiyun 	uint32_t transfer_shift;
135*4882a593Smuzhiyun 	struct dma_slave_config	config;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	struct jz4780_dma_desc *desc;
138*4882a593Smuzhiyun 	unsigned int curr_hwdesc;
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun struct jz4780_dma_soc_data {
142*4882a593Smuzhiyun 	unsigned int nb_channels;
143*4882a593Smuzhiyun 	unsigned int transfer_ord_max;
144*4882a593Smuzhiyun 	unsigned long flags;
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun struct jz4780_dma_dev {
148*4882a593Smuzhiyun 	struct dma_device dma_device;
149*4882a593Smuzhiyun 	void __iomem *chn_base;
150*4882a593Smuzhiyun 	void __iomem *ctrl_base;
151*4882a593Smuzhiyun 	struct clk *clk;
152*4882a593Smuzhiyun 	unsigned int irq;
153*4882a593Smuzhiyun 	const struct jz4780_dma_soc_data *soc_data;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	uint32_t chan_reserved;
156*4882a593Smuzhiyun 	struct jz4780_dma_chan chan[];
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun struct jz4780_dma_filter_data {
160*4882a593Smuzhiyun 	uint32_t transfer_type;
161*4882a593Smuzhiyun 	int channel;
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun 
to_jz4780_dma_chan(struct dma_chan * chan)164*4882a593Smuzhiyun static inline struct jz4780_dma_chan *to_jz4780_dma_chan(struct dma_chan *chan)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	return container_of(chan, struct jz4780_dma_chan, vchan.chan);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
to_jz4780_dma_desc(struct virt_dma_desc * vdesc)169*4882a593Smuzhiyun static inline struct jz4780_dma_desc *to_jz4780_dma_desc(
170*4882a593Smuzhiyun 	struct virt_dma_desc *vdesc)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	return container_of(vdesc, struct jz4780_dma_desc, vdesc);
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun 
jz4780_dma_chan_parent(struct jz4780_dma_chan * jzchan)175*4882a593Smuzhiyun static inline struct jz4780_dma_dev *jz4780_dma_chan_parent(
176*4882a593Smuzhiyun 	struct jz4780_dma_chan *jzchan)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	return container_of(jzchan->vchan.chan.device, struct jz4780_dma_dev,
179*4882a593Smuzhiyun 			    dma_device);
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun 
jz4780_dma_chn_readl(struct jz4780_dma_dev * jzdma,unsigned int chn,unsigned int reg)182*4882a593Smuzhiyun static inline uint32_t jz4780_dma_chn_readl(struct jz4780_dma_dev *jzdma,
183*4882a593Smuzhiyun 	unsigned int chn, unsigned int reg)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun 	return readl(jzdma->chn_base + reg + JZ_DMA_REG_CHAN(chn));
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
jz4780_dma_chn_writel(struct jz4780_dma_dev * jzdma,unsigned int chn,unsigned int reg,uint32_t val)188*4882a593Smuzhiyun static inline void jz4780_dma_chn_writel(struct jz4780_dma_dev *jzdma,
189*4882a593Smuzhiyun 	unsigned int chn, unsigned int reg, uint32_t val)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun 	writel(val, jzdma->chn_base + reg + JZ_DMA_REG_CHAN(chn));
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun 
jz4780_dma_ctrl_readl(struct jz4780_dma_dev * jzdma,unsigned int reg)194*4882a593Smuzhiyun static inline uint32_t jz4780_dma_ctrl_readl(struct jz4780_dma_dev *jzdma,
195*4882a593Smuzhiyun 	unsigned int reg)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun 	return readl(jzdma->ctrl_base + reg);
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun 
jz4780_dma_ctrl_writel(struct jz4780_dma_dev * jzdma,unsigned int reg,uint32_t val)200*4882a593Smuzhiyun static inline void jz4780_dma_ctrl_writel(struct jz4780_dma_dev *jzdma,
201*4882a593Smuzhiyun 	unsigned int reg, uint32_t val)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun 	writel(val, jzdma->ctrl_base + reg);
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
jz4780_dma_chan_enable(struct jz4780_dma_dev * jzdma,unsigned int chn)206*4882a593Smuzhiyun static inline void jz4780_dma_chan_enable(struct jz4780_dma_dev *jzdma,
207*4882a593Smuzhiyun 	unsigned int chn)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	if (jzdma->soc_data->flags & JZ_SOC_DATA_PER_CHAN_PM) {
210*4882a593Smuzhiyun 		unsigned int reg;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 		if (jzdma->soc_data->flags & JZ_SOC_DATA_NO_DCKES_DCKEC)
213*4882a593Smuzhiyun 			reg = JZ_DMA_REG_DCKE;
214*4882a593Smuzhiyun 		else
215*4882a593Smuzhiyun 			reg = JZ_DMA_REG_DCKES;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 		jz4780_dma_ctrl_writel(jzdma, reg, BIT(chn));
218*4882a593Smuzhiyun 	}
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun 
jz4780_dma_chan_disable(struct jz4780_dma_dev * jzdma,unsigned int chn)221*4882a593Smuzhiyun static inline void jz4780_dma_chan_disable(struct jz4780_dma_dev *jzdma,
222*4882a593Smuzhiyun 	unsigned int chn)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun 	if ((jzdma->soc_data->flags & JZ_SOC_DATA_PER_CHAN_PM) &&
225*4882a593Smuzhiyun 			!(jzdma->soc_data->flags & JZ_SOC_DATA_NO_DCKES_DCKEC))
226*4882a593Smuzhiyun 		jz4780_dma_ctrl_writel(jzdma, JZ_DMA_REG_DCKEC, BIT(chn));
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun 
jz4780_dma_desc_alloc(struct jz4780_dma_chan * jzchan,unsigned int count,enum dma_transaction_type type)229*4882a593Smuzhiyun static struct jz4780_dma_desc *jz4780_dma_desc_alloc(
230*4882a593Smuzhiyun 	struct jz4780_dma_chan *jzchan, unsigned int count,
231*4882a593Smuzhiyun 	enum dma_transaction_type type)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun 	struct jz4780_dma_desc *desc;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	if (count > JZ_DMA_MAX_DESC)
236*4882a593Smuzhiyun 		return NULL;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	desc = kzalloc(sizeof(*desc), GFP_NOWAIT);
239*4882a593Smuzhiyun 	if (!desc)
240*4882a593Smuzhiyun 		return NULL;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	desc->desc = dma_pool_alloc(jzchan->desc_pool, GFP_NOWAIT,
243*4882a593Smuzhiyun 				    &desc->desc_phys);
244*4882a593Smuzhiyun 	if (!desc->desc) {
245*4882a593Smuzhiyun 		kfree(desc);
246*4882a593Smuzhiyun 		return NULL;
247*4882a593Smuzhiyun 	}
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	desc->count = count;
250*4882a593Smuzhiyun 	desc->type = type;
251*4882a593Smuzhiyun 	return desc;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun 
jz4780_dma_desc_free(struct virt_dma_desc * vdesc)254*4882a593Smuzhiyun static void jz4780_dma_desc_free(struct virt_dma_desc *vdesc)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun 	struct jz4780_dma_desc *desc = to_jz4780_dma_desc(vdesc);
257*4882a593Smuzhiyun 	struct jz4780_dma_chan *jzchan = to_jz4780_dma_chan(vdesc->tx.chan);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	dma_pool_free(jzchan->desc_pool, desc->desc, desc->desc_phys);
260*4882a593Smuzhiyun 	kfree(desc);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun 
jz4780_dma_transfer_size(struct jz4780_dma_chan * jzchan,unsigned long val,uint32_t * shift)263*4882a593Smuzhiyun static uint32_t jz4780_dma_transfer_size(struct jz4780_dma_chan *jzchan,
264*4882a593Smuzhiyun 	unsigned long val, uint32_t *shift)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun 	struct jz4780_dma_dev *jzdma = jz4780_dma_chan_parent(jzchan);
267*4882a593Smuzhiyun 	int ord = ffs(val) - 1;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	/*
270*4882a593Smuzhiyun 	 * 8 byte transfer sizes unsupported so fall back on 4. If it's larger
271*4882a593Smuzhiyun 	 * than the maximum, just limit it. It is perfectly safe to fall back
272*4882a593Smuzhiyun 	 * in this way since we won't exceed the maximum burst size supported
273*4882a593Smuzhiyun 	 * by the device, the only effect is reduced efficiency. This is better
274*4882a593Smuzhiyun 	 * than refusing to perform the request at all.
275*4882a593Smuzhiyun 	 */
276*4882a593Smuzhiyun 	if (ord == 3)
277*4882a593Smuzhiyun 		ord = 2;
278*4882a593Smuzhiyun 	else if (ord > jzdma->soc_data->transfer_ord_max)
279*4882a593Smuzhiyun 		ord = jzdma->soc_data->transfer_ord_max;
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	*shift = ord;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	switch (ord) {
284*4882a593Smuzhiyun 	case 0:
285*4882a593Smuzhiyun 		return JZ_DMA_SIZE_1_BYTE;
286*4882a593Smuzhiyun 	case 1:
287*4882a593Smuzhiyun 		return JZ_DMA_SIZE_2_BYTE;
288*4882a593Smuzhiyun 	case 2:
289*4882a593Smuzhiyun 		return JZ_DMA_SIZE_4_BYTE;
290*4882a593Smuzhiyun 	case 4:
291*4882a593Smuzhiyun 		return JZ_DMA_SIZE_16_BYTE;
292*4882a593Smuzhiyun 	case 5:
293*4882a593Smuzhiyun 		return JZ_DMA_SIZE_32_BYTE;
294*4882a593Smuzhiyun 	case 6:
295*4882a593Smuzhiyun 		return JZ_DMA_SIZE_64_BYTE;
296*4882a593Smuzhiyun 	default:
297*4882a593Smuzhiyun 		return JZ_DMA_SIZE_128_BYTE;
298*4882a593Smuzhiyun 	}
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun 
jz4780_dma_setup_hwdesc(struct jz4780_dma_chan * jzchan,struct jz4780_dma_hwdesc * desc,dma_addr_t addr,size_t len,enum dma_transfer_direction direction)301*4882a593Smuzhiyun static int jz4780_dma_setup_hwdesc(struct jz4780_dma_chan *jzchan,
302*4882a593Smuzhiyun 	struct jz4780_dma_hwdesc *desc, dma_addr_t addr, size_t len,
303*4882a593Smuzhiyun 	enum dma_transfer_direction direction)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun 	struct dma_slave_config *config = &jzchan->config;
306*4882a593Smuzhiyun 	uint32_t width, maxburst, tsz;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	if (direction == DMA_MEM_TO_DEV) {
309*4882a593Smuzhiyun 		desc->dcm = JZ_DMA_DCM_SAI;
310*4882a593Smuzhiyun 		desc->dsa = addr;
311*4882a593Smuzhiyun 		desc->dta = config->dst_addr;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 		width = config->dst_addr_width;
314*4882a593Smuzhiyun 		maxburst = config->dst_maxburst;
315*4882a593Smuzhiyun 	} else {
316*4882a593Smuzhiyun 		desc->dcm = JZ_DMA_DCM_DAI;
317*4882a593Smuzhiyun 		desc->dsa = config->src_addr;
318*4882a593Smuzhiyun 		desc->dta = addr;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 		width = config->src_addr_width;
321*4882a593Smuzhiyun 		maxburst = config->src_maxburst;
322*4882a593Smuzhiyun 	}
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	/*
325*4882a593Smuzhiyun 	 * This calculates the maximum transfer size that can be used with the
326*4882a593Smuzhiyun 	 * given address, length, width and maximum burst size. The address
327*4882a593Smuzhiyun 	 * must be aligned to the transfer size, the total length must be
328*4882a593Smuzhiyun 	 * divisible by the transfer size, and we must not use more than the
329*4882a593Smuzhiyun 	 * maximum burst specified by the user.
330*4882a593Smuzhiyun 	 */
331*4882a593Smuzhiyun 	tsz = jz4780_dma_transfer_size(jzchan, addr | len | (width * maxburst),
332*4882a593Smuzhiyun 				       &jzchan->transfer_shift);
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	switch (width) {
335*4882a593Smuzhiyun 	case DMA_SLAVE_BUSWIDTH_1_BYTE:
336*4882a593Smuzhiyun 	case DMA_SLAVE_BUSWIDTH_2_BYTES:
337*4882a593Smuzhiyun 		break;
338*4882a593Smuzhiyun 	case DMA_SLAVE_BUSWIDTH_4_BYTES:
339*4882a593Smuzhiyun 		width = JZ_DMA_WIDTH_32_BIT;
340*4882a593Smuzhiyun 		break;
341*4882a593Smuzhiyun 	default:
342*4882a593Smuzhiyun 		return -EINVAL;
343*4882a593Smuzhiyun 	}
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	desc->dcm |= tsz << JZ_DMA_DCM_TSZ_SHIFT;
346*4882a593Smuzhiyun 	desc->dcm |= width << JZ_DMA_DCM_SP_SHIFT;
347*4882a593Smuzhiyun 	desc->dcm |= width << JZ_DMA_DCM_DP_SHIFT;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	desc->dtc = len >> jzchan->transfer_shift;
350*4882a593Smuzhiyun 	return 0;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun 
jz4780_dma_prep_slave_sg(struct dma_chan * chan,struct scatterlist * sgl,unsigned int sg_len,enum dma_transfer_direction direction,unsigned long flags,void * context)353*4882a593Smuzhiyun static struct dma_async_tx_descriptor *jz4780_dma_prep_slave_sg(
354*4882a593Smuzhiyun 	struct dma_chan *chan, struct scatterlist *sgl, unsigned int sg_len,
355*4882a593Smuzhiyun 	enum dma_transfer_direction direction, unsigned long flags,
356*4882a593Smuzhiyun 	void *context)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun 	struct jz4780_dma_chan *jzchan = to_jz4780_dma_chan(chan);
359*4882a593Smuzhiyun 	struct jz4780_dma_dev *jzdma = jz4780_dma_chan_parent(jzchan);
360*4882a593Smuzhiyun 	struct jz4780_dma_desc *desc;
361*4882a593Smuzhiyun 	unsigned int i;
362*4882a593Smuzhiyun 	int err;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	desc = jz4780_dma_desc_alloc(jzchan, sg_len, DMA_SLAVE);
365*4882a593Smuzhiyun 	if (!desc)
366*4882a593Smuzhiyun 		return NULL;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	for (i = 0; i < sg_len; i++) {
369*4882a593Smuzhiyun 		err = jz4780_dma_setup_hwdesc(jzchan, &desc->desc[i],
370*4882a593Smuzhiyun 					      sg_dma_address(&sgl[i]),
371*4882a593Smuzhiyun 					      sg_dma_len(&sgl[i]),
372*4882a593Smuzhiyun 					      direction);
373*4882a593Smuzhiyun 		if (err < 0) {
374*4882a593Smuzhiyun 			jz4780_dma_desc_free(&jzchan->desc->vdesc);
375*4882a593Smuzhiyun 			return NULL;
376*4882a593Smuzhiyun 		}
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 		desc->desc[i].dcm |= JZ_DMA_DCM_TIE;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 		if (i != (sg_len - 1) &&
381*4882a593Smuzhiyun 		    !(jzdma->soc_data->flags & JZ_SOC_DATA_BREAK_LINKS)) {
382*4882a593Smuzhiyun 			/* Automatically proceeed to the next descriptor. */
383*4882a593Smuzhiyun 			desc->desc[i].dcm |= JZ_DMA_DCM_LINK;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 			/*
386*4882a593Smuzhiyun 			 * The upper 8 bits of the DTC field in the descriptor
387*4882a593Smuzhiyun 			 * must be set to (offset from descriptor base of next
388*4882a593Smuzhiyun 			 * descriptor >> 4).
389*4882a593Smuzhiyun 			 */
390*4882a593Smuzhiyun 			desc->desc[i].dtc |=
391*4882a593Smuzhiyun 				(((i + 1) * sizeof(*desc->desc)) >> 4) << 24;
392*4882a593Smuzhiyun 		}
393*4882a593Smuzhiyun 	}
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	return vchan_tx_prep(&jzchan->vchan, &desc->vdesc, flags);
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun 
jz4780_dma_prep_dma_cyclic(struct dma_chan * chan,dma_addr_t buf_addr,size_t buf_len,size_t period_len,enum dma_transfer_direction direction,unsigned long flags)398*4882a593Smuzhiyun static struct dma_async_tx_descriptor *jz4780_dma_prep_dma_cyclic(
399*4882a593Smuzhiyun 	struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
400*4882a593Smuzhiyun 	size_t period_len, enum dma_transfer_direction direction,
401*4882a593Smuzhiyun 	unsigned long flags)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun 	struct jz4780_dma_chan *jzchan = to_jz4780_dma_chan(chan);
404*4882a593Smuzhiyun 	struct jz4780_dma_desc *desc;
405*4882a593Smuzhiyun 	unsigned int periods, i;
406*4882a593Smuzhiyun 	int err;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	if (buf_len % period_len)
409*4882a593Smuzhiyun 		return NULL;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	periods = buf_len / period_len;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	desc = jz4780_dma_desc_alloc(jzchan, periods, DMA_CYCLIC);
414*4882a593Smuzhiyun 	if (!desc)
415*4882a593Smuzhiyun 		return NULL;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	for (i = 0; i < periods; i++) {
418*4882a593Smuzhiyun 		err = jz4780_dma_setup_hwdesc(jzchan, &desc->desc[i], buf_addr,
419*4882a593Smuzhiyun 					      period_len, direction);
420*4882a593Smuzhiyun 		if (err < 0) {
421*4882a593Smuzhiyun 			jz4780_dma_desc_free(&jzchan->desc->vdesc);
422*4882a593Smuzhiyun 			return NULL;
423*4882a593Smuzhiyun 		}
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 		buf_addr += period_len;
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 		/*
428*4882a593Smuzhiyun 		 * Set the link bit to indicate that the controller should
429*4882a593Smuzhiyun 		 * automatically proceed to the next descriptor. In
430*4882a593Smuzhiyun 		 * jz4780_dma_begin(), this will be cleared if we need to issue
431*4882a593Smuzhiyun 		 * an interrupt after each period.
432*4882a593Smuzhiyun 		 */
433*4882a593Smuzhiyun 		desc->desc[i].dcm |= JZ_DMA_DCM_TIE | JZ_DMA_DCM_LINK;
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 		/*
436*4882a593Smuzhiyun 		 * The upper 8 bits of the DTC field in the descriptor must be
437*4882a593Smuzhiyun 		 * set to (offset from descriptor base of next descriptor >> 4).
438*4882a593Smuzhiyun 		 * If this is the last descriptor, link it back to the first,
439*4882a593Smuzhiyun 		 * i.e. leave offset set to 0, otherwise point to the next one.
440*4882a593Smuzhiyun 		 */
441*4882a593Smuzhiyun 		if (i != (periods - 1)) {
442*4882a593Smuzhiyun 			desc->desc[i].dtc |=
443*4882a593Smuzhiyun 				(((i + 1) * sizeof(*desc->desc)) >> 4) << 24;
444*4882a593Smuzhiyun 		}
445*4882a593Smuzhiyun 	}
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	return vchan_tx_prep(&jzchan->vchan, &desc->vdesc, flags);
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun 
jz4780_dma_prep_dma_memcpy(struct dma_chan * chan,dma_addr_t dest,dma_addr_t src,size_t len,unsigned long flags)450*4882a593Smuzhiyun static struct dma_async_tx_descriptor *jz4780_dma_prep_dma_memcpy(
451*4882a593Smuzhiyun 	struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
452*4882a593Smuzhiyun 	size_t len, unsigned long flags)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun 	struct jz4780_dma_chan *jzchan = to_jz4780_dma_chan(chan);
455*4882a593Smuzhiyun 	struct jz4780_dma_desc *desc;
456*4882a593Smuzhiyun 	uint32_t tsz;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	desc = jz4780_dma_desc_alloc(jzchan, 1, DMA_MEMCPY);
459*4882a593Smuzhiyun 	if (!desc)
460*4882a593Smuzhiyun 		return NULL;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	tsz = jz4780_dma_transfer_size(jzchan, dest | src | len,
463*4882a593Smuzhiyun 				       &jzchan->transfer_shift);
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	jzchan->transfer_type = JZ_DMA_DRT_AUTO;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	desc->desc[0].dsa = src;
468*4882a593Smuzhiyun 	desc->desc[0].dta = dest;
469*4882a593Smuzhiyun 	desc->desc[0].dcm = JZ_DMA_DCM_TIE | JZ_DMA_DCM_SAI | JZ_DMA_DCM_DAI |
470*4882a593Smuzhiyun 			    tsz << JZ_DMA_DCM_TSZ_SHIFT |
471*4882a593Smuzhiyun 			    JZ_DMA_WIDTH_32_BIT << JZ_DMA_DCM_SP_SHIFT |
472*4882a593Smuzhiyun 			    JZ_DMA_WIDTH_32_BIT << JZ_DMA_DCM_DP_SHIFT;
473*4882a593Smuzhiyun 	desc->desc[0].dtc = len >> jzchan->transfer_shift;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	return vchan_tx_prep(&jzchan->vchan, &desc->vdesc, flags);
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun 
jz4780_dma_begin(struct jz4780_dma_chan * jzchan)478*4882a593Smuzhiyun static void jz4780_dma_begin(struct jz4780_dma_chan *jzchan)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun 	struct jz4780_dma_dev *jzdma = jz4780_dma_chan_parent(jzchan);
481*4882a593Smuzhiyun 	struct virt_dma_desc *vdesc;
482*4882a593Smuzhiyun 	unsigned int i;
483*4882a593Smuzhiyun 	dma_addr_t desc_phys;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	if (!jzchan->desc) {
486*4882a593Smuzhiyun 		vdesc = vchan_next_desc(&jzchan->vchan);
487*4882a593Smuzhiyun 		if (!vdesc)
488*4882a593Smuzhiyun 			return;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 		list_del(&vdesc->node);
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 		jzchan->desc = to_jz4780_dma_desc(vdesc);
493*4882a593Smuzhiyun 		jzchan->curr_hwdesc = 0;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 		if (jzchan->desc->type == DMA_CYCLIC && vdesc->tx.callback) {
496*4882a593Smuzhiyun 			/*
497*4882a593Smuzhiyun 			 * The DMA controller doesn't support triggering an
498*4882a593Smuzhiyun 			 * interrupt after processing each descriptor, only
499*4882a593Smuzhiyun 			 * after processing an entire terminated list of
500*4882a593Smuzhiyun 			 * descriptors. For a cyclic DMA setup the list of
501*4882a593Smuzhiyun 			 * descriptors is not terminated so we can never get an
502*4882a593Smuzhiyun 			 * interrupt.
503*4882a593Smuzhiyun 			 *
504*4882a593Smuzhiyun 			 * If the user requested a callback for a cyclic DMA
505*4882a593Smuzhiyun 			 * setup then we workaround this hardware limitation
506*4882a593Smuzhiyun 			 * here by degrading to a set of unlinked descriptors
507*4882a593Smuzhiyun 			 * which we will submit in sequence in response to the
508*4882a593Smuzhiyun 			 * completion of processing the previous descriptor.
509*4882a593Smuzhiyun 			 */
510*4882a593Smuzhiyun 			for (i = 0; i < jzchan->desc->count; i++)
511*4882a593Smuzhiyun 				jzchan->desc->desc[i].dcm &= ~JZ_DMA_DCM_LINK;
512*4882a593Smuzhiyun 		}
513*4882a593Smuzhiyun 	} else {
514*4882a593Smuzhiyun 		/*
515*4882a593Smuzhiyun 		 * There is an existing transfer, therefore this must be one
516*4882a593Smuzhiyun 		 * for which we unlinked the descriptors above. Advance to the
517*4882a593Smuzhiyun 		 * next one in the list.
518*4882a593Smuzhiyun 		 */
519*4882a593Smuzhiyun 		jzchan->curr_hwdesc =
520*4882a593Smuzhiyun 			(jzchan->curr_hwdesc + 1) % jzchan->desc->count;
521*4882a593Smuzhiyun 	}
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	/* Enable the channel's clock. */
524*4882a593Smuzhiyun 	jz4780_dma_chan_enable(jzdma, jzchan->id);
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	/* Use 4-word descriptors. */
527*4882a593Smuzhiyun 	jz4780_dma_chn_writel(jzdma, jzchan->id, JZ_DMA_REG_DCS, 0);
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	/* Set transfer type. */
530*4882a593Smuzhiyun 	jz4780_dma_chn_writel(jzdma, jzchan->id, JZ_DMA_REG_DRT,
531*4882a593Smuzhiyun 			      jzchan->transfer_type);
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	/*
534*4882a593Smuzhiyun 	 * Set the transfer count. This is redundant for a descriptor-driven
535*4882a593Smuzhiyun 	 * transfer. However, there can be a delay between the transfer start
536*4882a593Smuzhiyun 	 * time and when DTCn reg contains the new transfer count. Setting
537*4882a593Smuzhiyun 	 * it explicitly ensures residue is computed correctly at all times.
538*4882a593Smuzhiyun 	 */
539*4882a593Smuzhiyun 	jz4780_dma_chn_writel(jzdma, jzchan->id, JZ_DMA_REG_DTC,
540*4882a593Smuzhiyun 				jzchan->desc->desc[jzchan->curr_hwdesc].dtc);
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	/* Write descriptor address and initiate descriptor fetch. */
543*4882a593Smuzhiyun 	desc_phys = jzchan->desc->desc_phys +
544*4882a593Smuzhiyun 		    (jzchan->curr_hwdesc * sizeof(*jzchan->desc->desc));
545*4882a593Smuzhiyun 	jz4780_dma_chn_writel(jzdma, jzchan->id, JZ_DMA_REG_DDA, desc_phys);
546*4882a593Smuzhiyun 	jz4780_dma_ctrl_writel(jzdma, JZ_DMA_REG_DDRS, BIT(jzchan->id));
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	/* Enable the channel. */
549*4882a593Smuzhiyun 	jz4780_dma_chn_writel(jzdma, jzchan->id, JZ_DMA_REG_DCS,
550*4882a593Smuzhiyun 			      JZ_DMA_DCS_CTE);
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun 
jz4780_dma_issue_pending(struct dma_chan * chan)553*4882a593Smuzhiyun static void jz4780_dma_issue_pending(struct dma_chan *chan)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun 	struct jz4780_dma_chan *jzchan = to_jz4780_dma_chan(chan);
556*4882a593Smuzhiyun 	unsigned long flags;
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	spin_lock_irqsave(&jzchan->vchan.lock, flags);
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	if (vchan_issue_pending(&jzchan->vchan) && !jzchan->desc)
561*4882a593Smuzhiyun 		jz4780_dma_begin(jzchan);
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	spin_unlock_irqrestore(&jzchan->vchan.lock, flags);
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun 
jz4780_dma_terminate_all(struct dma_chan * chan)566*4882a593Smuzhiyun static int jz4780_dma_terminate_all(struct dma_chan *chan)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun 	struct jz4780_dma_chan *jzchan = to_jz4780_dma_chan(chan);
569*4882a593Smuzhiyun 	struct jz4780_dma_dev *jzdma = jz4780_dma_chan_parent(jzchan);
570*4882a593Smuzhiyun 	unsigned long flags;
571*4882a593Smuzhiyun 	LIST_HEAD(head);
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	spin_lock_irqsave(&jzchan->vchan.lock, flags);
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	/* Clear the DMA status and stop the transfer. */
576*4882a593Smuzhiyun 	jz4780_dma_chn_writel(jzdma, jzchan->id, JZ_DMA_REG_DCS, 0);
577*4882a593Smuzhiyun 	if (jzchan->desc) {
578*4882a593Smuzhiyun 		vchan_terminate_vdesc(&jzchan->desc->vdesc);
579*4882a593Smuzhiyun 		jzchan->desc = NULL;
580*4882a593Smuzhiyun 	}
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	jz4780_dma_chan_disable(jzdma, jzchan->id);
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	vchan_get_all_descriptors(&jzchan->vchan, &head);
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	spin_unlock_irqrestore(&jzchan->vchan.lock, flags);
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	vchan_dma_desc_free_list(&jzchan->vchan, &head);
589*4882a593Smuzhiyun 	return 0;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun 
jz4780_dma_synchronize(struct dma_chan * chan)592*4882a593Smuzhiyun static void jz4780_dma_synchronize(struct dma_chan *chan)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun 	struct jz4780_dma_chan *jzchan = to_jz4780_dma_chan(chan);
595*4882a593Smuzhiyun 	struct jz4780_dma_dev *jzdma = jz4780_dma_chan_parent(jzchan);
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	vchan_synchronize(&jzchan->vchan);
598*4882a593Smuzhiyun 	jz4780_dma_chan_disable(jzdma, jzchan->id);
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun 
jz4780_dma_config(struct dma_chan * chan,struct dma_slave_config * config)601*4882a593Smuzhiyun static int jz4780_dma_config(struct dma_chan *chan,
602*4882a593Smuzhiyun 	struct dma_slave_config *config)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun 	struct jz4780_dma_chan *jzchan = to_jz4780_dma_chan(chan);
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	if ((config->src_addr_width == DMA_SLAVE_BUSWIDTH_8_BYTES)
607*4882a593Smuzhiyun 	   || (config->dst_addr_width == DMA_SLAVE_BUSWIDTH_8_BYTES))
608*4882a593Smuzhiyun 		return -EINVAL;
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	/* Copy the reset of the slave configuration, it is used later. */
611*4882a593Smuzhiyun 	memcpy(&jzchan->config, config, sizeof(jzchan->config));
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	return 0;
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun 
jz4780_dma_desc_residue(struct jz4780_dma_chan * jzchan,struct jz4780_dma_desc * desc,unsigned int next_sg)616*4882a593Smuzhiyun static size_t jz4780_dma_desc_residue(struct jz4780_dma_chan *jzchan,
617*4882a593Smuzhiyun 	struct jz4780_dma_desc *desc, unsigned int next_sg)
618*4882a593Smuzhiyun {
619*4882a593Smuzhiyun 	struct jz4780_dma_dev *jzdma = jz4780_dma_chan_parent(jzchan);
620*4882a593Smuzhiyun 	unsigned int count = 0;
621*4882a593Smuzhiyun 	unsigned int i;
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	for (i = next_sg; i < desc->count; i++)
624*4882a593Smuzhiyun 		count += desc->desc[i].dtc & GENMASK(23, 0);
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	if (next_sg != 0)
627*4882a593Smuzhiyun 		count += jz4780_dma_chn_readl(jzdma, jzchan->id,
628*4882a593Smuzhiyun 					 JZ_DMA_REG_DTC);
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	return count << jzchan->transfer_shift;
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun 
jz4780_dma_tx_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * txstate)633*4882a593Smuzhiyun static enum dma_status jz4780_dma_tx_status(struct dma_chan *chan,
634*4882a593Smuzhiyun 	dma_cookie_t cookie, struct dma_tx_state *txstate)
635*4882a593Smuzhiyun {
636*4882a593Smuzhiyun 	struct jz4780_dma_chan *jzchan = to_jz4780_dma_chan(chan);
637*4882a593Smuzhiyun 	struct virt_dma_desc *vdesc;
638*4882a593Smuzhiyun 	enum dma_status status;
639*4882a593Smuzhiyun 	unsigned long flags;
640*4882a593Smuzhiyun 	unsigned long residue = 0;
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	spin_lock_irqsave(&jzchan->vchan.lock, flags);
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	status = dma_cookie_status(chan, cookie, txstate);
645*4882a593Smuzhiyun 	if ((status == DMA_COMPLETE) || (txstate == NULL))
646*4882a593Smuzhiyun 		goto out_unlock_irqrestore;
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	vdesc = vchan_find_desc(&jzchan->vchan, cookie);
649*4882a593Smuzhiyun 	if (vdesc) {
650*4882a593Smuzhiyun 		/* On the issued list, so hasn't been processed yet */
651*4882a593Smuzhiyun 		residue = jz4780_dma_desc_residue(jzchan,
652*4882a593Smuzhiyun 					to_jz4780_dma_desc(vdesc), 0);
653*4882a593Smuzhiyun 	} else if (cookie == jzchan->desc->vdesc.tx.cookie) {
654*4882a593Smuzhiyun 		residue = jz4780_dma_desc_residue(jzchan, jzchan->desc,
655*4882a593Smuzhiyun 					jzchan->curr_hwdesc + 1);
656*4882a593Smuzhiyun 	}
657*4882a593Smuzhiyun 	dma_set_residue(txstate, residue);
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	if (vdesc && jzchan->desc && vdesc == &jzchan->desc->vdesc
660*4882a593Smuzhiyun 	    && jzchan->desc->status & (JZ_DMA_DCS_AR | JZ_DMA_DCS_HLT))
661*4882a593Smuzhiyun 		status = DMA_ERROR;
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun out_unlock_irqrestore:
664*4882a593Smuzhiyun 	spin_unlock_irqrestore(&jzchan->vchan.lock, flags);
665*4882a593Smuzhiyun 	return status;
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun 
jz4780_dma_chan_irq(struct jz4780_dma_dev * jzdma,struct jz4780_dma_chan * jzchan)668*4882a593Smuzhiyun static bool jz4780_dma_chan_irq(struct jz4780_dma_dev *jzdma,
669*4882a593Smuzhiyun 				struct jz4780_dma_chan *jzchan)
670*4882a593Smuzhiyun {
671*4882a593Smuzhiyun 	const unsigned int soc_flags = jzdma->soc_data->flags;
672*4882a593Smuzhiyun 	struct jz4780_dma_desc *desc = jzchan->desc;
673*4882a593Smuzhiyun 	uint32_t dcs;
674*4882a593Smuzhiyun 	bool ack = true;
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	spin_lock(&jzchan->vchan.lock);
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	dcs = jz4780_dma_chn_readl(jzdma, jzchan->id, JZ_DMA_REG_DCS);
679*4882a593Smuzhiyun 	jz4780_dma_chn_writel(jzdma, jzchan->id, JZ_DMA_REG_DCS, 0);
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	if (dcs & JZ_DMA_DCS_AR) {
682*4882a593Smuzhiyun 		dev_warn(&jzchan->vchan.chan.dev->device,
683*4882a593Smuzhiyun 			 "address error (DCS=0x%x)\n", dcs);
684*4882a593Smuzhiyun 	}
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	if (dcs & JZ_DMA_DCS_HLT) {
687*4882a593Smuzhiyun 		dev_warn(&jzchan->vchan.chan.dev->device,
688*4882a593Smuzhiyun 			 "channel halt (DCS=0x%x)\n", dcs);
689*4882a593Smuzhiyun 	}
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	if (jzchan->desc) {
692*4882a593Smuzhiyun 		jzchan->desc->status = dcs;
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 		if ((dcs & (JZ_DMA_DCS_AR | JZ_DMA_DCS_HLT)) == 0) {
695*4882a593Smuzhiyun 			if (jzchan->desc->type == DMA_CYCLIC) {
696*4882a593Smuzhiyun 				vchan_cyclic_callback(&jzchan->desc->vdesc);
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 				jz4780_dma_begin(jzchan);
699*4882a593Smuzhiyun 			} else if (dcs & JZ_DMA_DCS_TT) {
700*4882a593Smuzhiyun 				if (!(soc_flags & JZ_SOC_DATA_BREAK_LINKS) ||
701*4882a593Smuzhiyun 				    (jzchan->curr_hwdesc + 1 == desc->count)) {
702*4882a593Smuzhiyun 					vchan_cookie_complete(&desc->vdesc);
703*4882a593Smuzhiyun 					jzchan->desc = NULL;
704*4882a593Smuzhiyun 				}
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 				jz4780_dma_begin(jzchan);
707*4882a593Smuzhiyun 			} else {
708*4882a593Smuzhiyun 				/* False positive - continue the transfer */
709*4882a593Smuzhiyun 				ack = false;
710*4882a593Smuzhiyun 				jz4780_dma_chn_writel(jzdma, jzchan->id,
711*4882a593Smuzhiyun 						      JZ_DMA_REG_DCS,
712*4882a593Smuzhiyun 						      JZ_DMA_DCS_CTE);
713*4882a593Smuzhiyun 			}
714*4882a593Smuzhiyun 		}
715*4882a593Smuzhiyun 	} else {
716*4882a593Smuzhiyun 		dev_err(&jzchan->vchan.chan.dev->device,
717*4882a593Smuzhiyun 			"channel IRQ with no active transfer\n");
718*4882a593Smuzhiyun 	}
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	spin_unlock(&jzchan->vchan.lock);
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	return ack;
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun 
jz4780_dma_irq_handler(int irq,void * data)725*4882a593Smuzhiyun static irqreturn_t jz4780_dma_irq_handler(int irq, void *data)
726*4882a593Smuzhiyun {
727*4882a593Smuzhiyun 	struct jz4780_dma_dev *jzdma = data;
728*4882a593Smuzhiyun 	unsigned int nb_channels = jzdma->soc_data->nb_channels;
729*4882a593Smuzhiyun 	unsigned long pending;
730*4882a593Smuzhiyun 	uint32_t dmac;
731*4882a593Smuzhiyun 	int i;
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	pending = jz4780_dma_ctrl_readl(jzdma, JZ_DMA_REG_DIRQP);
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	for_each_set_bit(i, &pending, nb_channels) {
736*4882a593Smuzhiyun 		if (jz4780_dma_chan_irq(jzdma, &jzdma->chan[i]))
737*4882a593Smuzhiyun 			pending &= ~BIT(i);
738*4882a593Smuzhiyun 	}
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	/* Clear halt and address error status of all channels. */
741*4882a593Smuzhiyun 	dmac = jz4780_dma_ctrl_readl(jzdma, JZ_DMA_REG_DMAC);
742*4882a593Smuzhiyun 	dmac &= ~(JZ_DMA_DMAC_HLT | JZ_DMA_DMAC_AR);
743*4882a593Smuzhiyun 	jz4780_dma_ctrl_writel(jzdma, JZ_DMA_REG_DMAC, dmac);
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	/* Clear interrupt pending status. */
746*4882a593Smuzhiyun 	jz4780_dma_ctrl_writel(jzdma, JZ_DMA_REG_DIRQP, pending);
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	return IRQ_HANDLED;
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun 
jz4780_dma_alloc_chan_resources(struct dma_chan * chan)751*4882a593Smuzhiyun static int jz4780_dma_alloc_chan_resources(struct dma_chan *chan)
752*4882a593Smuzhiyun {
753*4882a593Smuzhiyun 	struct jz4780_dma_chan *jzchan = to_jz4780_dma_chan(chan);
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	jzchan->desc_pool = dma_pool_create(dev_name(&chan->dev->device),
756*4882a593Smuzhiyun 					    chan->device->dev,
757*4882a593Smuzhiyun 					    JZ_DMA_DESC_BLOCK_SIZE,
758*4882a593Smuzhiyun 					    PAGE_SIZE, 0);
759*4882a593Smuzhiyun 	if (!jzchan->desc_pool) {
760*4882a593Smuzhiyun 		dev_err(&chan->dev->device,
761*4882a593Smuzhiyun 			"failed to allocate descriptor pool\n");
762*4882a593Smuzhiyun 		return -ENOMEM;
763*4882a593Smuzhiyun 	}
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	return 0;
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun 
jz4780_dma_free_chan_resources(struct dma_chan * chan)768*4882a593Smuzhiyun static void jz4780_dma_free_chan_resources(struct dma_chan *chan)
769*4882a593Smuzhiyun {
770*4882a593Smuzhiyun 	struct jz4780_dma_chan *jzchan = to_jz4780_dma_chan(chan);
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	vchan_free_chan_resources(&jzchan->vchan);
773*4882a593Smuzhiyun 	dma_pool_destroy(jzchan->desc_pool);
774*4882a593Smuzhiyun 	jzchan->desc_pool = NULL;
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun 
jz4780_dma_filter_fn(struct dma_chan * chan,void * param)777*4882a593Smuzhiyun static bool jz4780_dma_filter_fn(struct dma_chan *chan, void *param)
778*4882a593Smuzhiyun {
779*4882a593Smuzhiyun 	struct jz4780_dma_chan *jzchan = to_jz4780_dma_chan(chan);
780*4882a593Smuzhiyun 	struct jz4780_dma_dev *jzdma = jz4780_dma_chan_parent(jzchan);
781*4882a593Smuzhiyun 	struct jz4780_dma_filter_data *data = param;
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	if (data->channel > -1) {
785*4882a593Smuzhiyun 		if (data->channel != jzchan->id)
786*4882a593Smuzhiyun 			return false;
787*4882a593Smuzhiyun 	} else if (jzdma->chan_reserved & BIT(jzchan->id)) {
788*4882a593Smuzhiyun 		return false;
789*4882a593Smuzhiyun 	}
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	jzchan->transfer_type = data->transfer_type;
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	return true;
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun 
jz4780_of_dma_xlate(struct of_phandle_args * dma_spec,struct of_dma * ofdma)796*4882a593Smuzhiyun static struct dma_chan *jz4780_of_dma_xlate(struct of_phandle_args *dma_spec,
797*4882a593Smuzhiyun 	struct of_dma *ofdma)
798*4882a593Smuzhiyun {
799*4882a593Smuzhiyun 	struct jz4780_dma_dev *jzdma = ofdma->of_dma_data;
800*4882a593Smuzhiyun 	dma_cap_mask_t mask = jzdma->dma_device.cap_mask;
801*4882a593Smuzhiyun 	struct jz4780_dma_filter_data data;
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	if (dma_spec->args_count != 2)
804*4882a593Smuzhiyun 		return NULL;
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	data.transfer_type = dma_spec->args[0];
807*4882a593Smuzhiyun 	data.channel = dma_spec->args[1];
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	if (data.channel > -1) {
810*4882a593Smuzhiyun 		if (data.channel >= jzdma->soc_data->nb_channels) {
811*4882a593Smuzhiyun 			dev_err(jzdma->dma_device.dev,
812*4882a593Smuzhiyun 				"device requested non-existent channel %u\n",
813*4882a593Smuzhiyun 				data.channel);
814*4882a593Smuzhiyun 			return NULL;
815*4882a593Smuzhiyun 		}
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 		/* Can only select a channel marked as reserved. */
818*4882a593Smuzhiyun 		if (!(jzdma->chan_reserved & BIT(data.channel))) {
819*4882a593Smuzhiyun 			dev_err(jzdma->dma_device.dev,
820*4882a593Smuzhiyun 				"device requested unreserved channel %u\n",
821*4882a593Smuzhiyun 				data.channel);
822*4882a593Smuzhiyun 			return NULL;
823*4882a593Smuzhiyun 		}
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 		jzdma->chan[data.channel].transfer_type = data.transfer_type;
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 		return dma_get_slave_channel(
828*4882a593Smuzhiyun 			&jzdma->chan[data.channel].vchan.chan);
829*4882a593Smuzhiyun 	} else {
830*4882a593Smuzhiyun 		return __dma_request_channel(&mask, jz4780_dma_filter_fn, &data,
831*4882a593Smuzhiyun 					     ofdma->of_node);
832*4882a593Smuzhiyun 	}
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun 
jz4780_dma_probe(struct platform_device * pdev)835*4882a593Smuzhiyun static int jz4780_dma_probe(struct platform_device *pdev)
836*4882a593Smuzhiyun {
837*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
838*4882a593Smuzhiyun 	const struct jz4780_dma_soc_data *soc_data;
839*4882a593Smuzhiyun 	struct jz4780_dma_dev *jzdma;
840*4882a593Smuzhiyun 	struct jz4780_dma_chan *jzchan;
841*4882a593Smuzhiyun 	struct dma_device *dd;
842*4882a593Smuzhiyun 	struct resource *res;
843*4882a593Smuzhiyun 	int i, ret;
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 	if (!dev->of_node) {
846*4882a593Smuzhiyun 		dev_err(dev, "This driver must be probed from devicetree\n");
847*4882a593Smuzhiyun 		return -EINVAL;
848*4882a593Smuzhiyun 	}
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 	soc_data = device_get_match_data(dev);
851*4882a593Smuzhiyun 	if (!soc_data)
852*4882a593Smuzhiyun 		return -EINVAL;
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	jzdma = devm_kzalloc(dev, struct_size(jzdma, chan,
855*4882a593Smuzhiyun 			     soc_data->nb_channels), GFP_KERNEL);
856*4882a593Smuzhiyun 	if (!jzdma)
857*4882a593Smuzhiyun 		return -ENOMEM;
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 	jzdma->soc_data = soc_data;
860*4882a593Smuzhiyun 	platform_set_drvdata(pdev, jzdma);
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	jzdma->chn_base = devm_platform_ioremap_resource(pdev, 0);
863*4882a593Smuzhiyun 	if (IS_ERR(jzdma->chn_base))
864*4882a593Smuzhiyun 		return PTR_ERR(jzdma->chn_base);
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
867*4882a593Smuzhiyun 	if (res) {
868*4882a593Smuzhiyun 		jzdma->ctrl_base = devm_ioremap_resource(dev, res);
869*4882a593Smuzhiyun 		if (IS_ERR(jzdma->ctrl_base))
870*4882a593Smuzhiyun 			return PTR_ERR(jzdma->ctrl_base);
871*4882a593Smuzhiyun 	} else if (soc_data->flags & JZ_SOC_DATA_ALLOW_LEGACY_DT) {
872*4882a593Smuzhiyun 		/*
873*4882a593Smuzhiyun 		 * On JZ4780, if the second memory resource was not supplied,
874*4882a593Smuzhiyun 		 * assume we're using an old devicetree, and calculate the
875*4882a593Smuzhiyun 		 * offset to the control registers.
876*4882a593Smuzhiyun 		 */
877*4882a593Smuzhiyun 		jzdma->ctrl_base = jzdma->chn_base + JZ4780_DMA_CTRL_OFFSET;
878*4882a593Smuzhiyun 	} else {
879*4882a593Smuzhiyun 		dev_err(dev, "failed to get I/O memory\n");
880*4882a593Smuzhiyun 		return -EINVAL;
881*4882a593Smuzhiyun 	}
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	jzdma->clk = devm_clk_get(dev, NULL);
884*4882a593Smuzhiyun 	if (IS_ERR(jzdma->clk)) {
885*4882a593Smuzhiyun 		dev_err(dev, "failed to get clock\n");
886*4882a593Smuzhiyun 		ret = PTR_ERR(jzdma->clk);
887*4882a593Smuzhiyun 		return ret;
888*4882a593Smuzhiyun 	}
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	clk_prepare_enable(jzdma->clk);
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	/* Property is optional, if it doesn't exist the value will remain 0. */
893*4882a593Smuzhiyun 	of_property_read_u32_index(dev->of_node, "ingenic,reserved-channels",
894*4882a593Smuzhiyun 				   0, &jzdma->chan_reserved);
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	dd = &jzdma->dma_device;
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	dma_cap_set(DMA_MEMCPY, dd->cap_mask);
899*4882a593Smuzhiyun 	dma_cap_set(DMA_SLAVE, dd->cap_mask);
900*4882a593Smuzhiyun 	dma_cap_set(DMA_CYCLIC, dd->cap_mask);
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	dd->dev = dev;
903*4882a593Smuzhiyun 	dd->copy_align = DMAENGINE_ALIGN_4_BYTES;
904*4882a593Smuzhiyun 	dd->device_alloc_chan_resources = jz4780_dma_alloc_chan_resources;
905*4882a593Smuzhiyun 	dd->device_free_chan_resources = jz4780_dma_free_chan_resources;
906*4882a593Smuzhiyun 	dd->device_prep_slave_sg = jz4780_dma_prep_slave_sg;
907*4882a593Smuzhiyun 	dd->device_prep_dma_cyclic = jz4780_dma_prep_dma_cyclic;
908*4882a593Smuzhiyun 	dd->device_prep_dma_memcpy = jz4780_dma_prep_dma_memcpy;
909*4882a593Smuzhiyun 	dd->device_config = jz4780_dma_config;
910*4882a593Smuzhiyun 	dd->device_terminate_all = jz4780_dma_terminate_all;
911*4882a593Smuzhiyun 	dd->device_synchronize = jz4780_dma_synchronize;
912*4882a593Smuzhiyun 	dd->device_tx_status = jz4780_dma_tx_status;
913*4882a593Smuzhiyun 	dd->device_issue_pending = jz4780_dma_issue_pending;
914*4882a593Smuzhiyun 	dd->src_addr_widths = JZ_DMA_BUSWIDTHS;
915*4882a593Smuzhiyun 	dd->dst_addr_widths = JZ_DMA_BUSWIDTHS;
916*4882a593Smuzhiyun 	dd->directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
917*4882a593Smuzhiyun 	dd->residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	/*
920*4882a593Smuzhiyun 	 * Enable DMA controller, mark all channels as not programmable.
921*4882a593Smuzhiyun 	 * Also set the FMSC bit - it increases MSC performance, so it makes
922*4882a593Smuzhiyun 	 * little sense not to enable it.
923*4882a593Smuzhiyun 	 */
924*4882a593Smuzhiyun 	jz4780_dma_ctrl_writel(jzdma, JZ_DMA_REG_DMAC, JZ_DMA_DMAC_DMAE |
925*4882a593Smuzhiyun 			       JZ_DMA_DMAC_FAIC | JZ_DMA_DMAC_FMSC);
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	if (soc_data->flags & JZ_SOC_DATA_PROGRAMMABLE_DMA)
928*4882a593Smuzhiyun 		jz4780_dma_ctrl_writel(jzdma, JZ_DMA_REG_DMACP, 0);
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	INIT_LIST_HEAD(&dd->channels);
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	for (i = 0; i < soc_data->nb_channels; i++) {
933*4882a593Smuzhiyun 		jzchan = &jzdma->chan[i];
934*4882a593Smuzhiyun 		jzchan->id = i;
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 		vchan_init(&jzchan->vchan, dd);
937*4882a593Smuzhiyun 		jzchan->vchan.desc_free = jz4780_dma_desc_free;
938*4882a593Smuzhiyun 	}
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	ret = platform_get_irq(pdev, 0);
941*4882a593Smuzhiyun 	if (ret < 0)
942*4882a593Smuzhiyun 		goto err_disable_clk;
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	jzdma->irq = ret;
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	ret = request_irq(jzdma->irq, jz4780_dma_irq_handler, 0, dev_name(dev),
947*4882a593Smuzhiyun 			  jzdma);
948*4882a593Smuzhiyun 	if (ret) {
949*4882a593Smuzhiyun 		dev_err(dev, "failed to request IRQ %u!\n", jzdma->irq);
950*4882a593Smuzhiyun 		goto err_disable_clk;
951*4882a593Smuzhiyun 	}
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	ret = dmaenginem_async_device_register(dd);
954*4882a593Smuzhiyun 	if (ret) {
955*4882a593Smuzhiyun 		dev_err(dev, "failed to register device\n");
956*4882a593Smuzhiyun 		goto err_free_irq;
957*4882a593Smuzhiyun 	}
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	/* Register with OF DMA helpers. */
960*4882a593Smuzhiyun 	ret = of_dma_controller_register(dev->of_node, jz4780_of_dma_xlate,
961*4882a593Smuzhiyun 					 jzdma);
962*4882a593Smuzhiyun 	if (ret) {
963*4882a593Smuzhiyun 		dev_err(dev, "failed to register OF DMA controller\n");
964*4882a593Smuzhiyun 		goto err_free_irq;
965*4882a593Smuzhiyun 	}
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	dev_info(dev, "JZ4780 DMA controller initialised\n");
968*4882a593Smuzhiyun 	return 0;
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun err_free_irq:
971*4882a593Smuzhiyun 	free_irq(jzdma->irq, jzdma);
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun err_disable_clk:
974*4882a593Smuzhiyun 	clk_disable_unprepare(jzdma->clk);
975*4882a593Smuzhiyun 	return ret;
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun 
jz4780_dma_remove(struct platform_device * pdev)978*4882a593Smuzhiyun static int jz4780_dma_remove(struct platform_device *pdev)
979*4882a593Smuzhiyun {
980*4882a593Smuzhiyun 	struct jz4780_dma_dev *jzdma = platform_get_drvdata(pdev);
981*4882a593Smuzhiyun 	int i;
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	of_dma_controller_free(pdev->dev.of_node);
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	clk_disable_unprepare(jzdma->clk);
986*4882a593Smuzhiyun 	free_irq(jzdma->irq, jzdma);
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 	for (i = 0; i < jzdma->soc_data->nb_channels; i++)
989*4882a593Smuzhiyun 		tasklet_kill(&jzdma->chan[i].vchan.task);
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	return 0;
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun static const struct jz4780_dma_soc_data jz4740_dma_soc_data = {
995*4882a593Smuzhiyun 	.nb_channels = 6,
996*4882a593Smuzhiyun 	.transfer_ord_max = 5,
997*4882a593Smuzhiyun 	.flags = JZ_SOC_DATA_BREAK_LINKS,
998*4882a593Smuzhiyun };
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun static const struct jz4780_dma_soc_data jz4725b_dma_soc_data = {
1001*4882a593Smuzhiyun 	.nb_channels = 6,
1002*4882a593Smuzhiyun 	.transfer_ord_max = 5,
1003*4882a593Smuzhiyun 	.flags = JZ_SOC_DATA_PER_CHAN_PM | JZ_SOC_DATA_NO_DCKES_DCKEC |
1004*4882a593Smuzhiyun 		 JZ_SOC_DATA_BREAK_LINKS,
1005*4882a593Smuzhiyun };
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun static const struct jz4780_dma_soc_data jz4770_dma_soc_data = {
1008*4882a593Smuzhiyun 	.nb_channels = 6,
1009*4882a593Smuzhiyun 	.transfer_ord_max = 6,
1010*4882a593Smuzhiyun 	.flags = JZ_SOC_DATA_PER_CHAN_PM,
1011*4882a593Smuzhiyun };
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun static const struct jz4780_dma_soc_data jz4780_dma_soc_data = {
1014*4882a593Smuzhiyun 	.nb_channels = 32,
1015*4882a593Smuzhiyun 	.transfer_ord_max = 7,
1016*4882a593Smuzhiyun 	.flags = JZ_SOC_DATA_ALLOW_LEGACY_DT | JZ_SOC_DATA_PROGRAMMABLE_DMA,
1017*4882a593Smuzhiyun };
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun static const struct jz4780_dma_soc_data x1000_dma_soc_data = {
1020*4882a593Smuzhiyun 	.nb_channels = 8,
1021*4882a593Smuzhiyun 	.transfer_ord_max = 7,
1022*4882a593Smuzhiyun 	.flags = JZ_SOC_DATA_PROGRAMMABLE_DMA,
1023*4882a593Smuzhiyun };
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun static const struct jz4780_dma_soc_data x1830_dma_soc_data = {
1026*4882a593Smuzhiyun 	.nb_channels = 32,
1027*4882a593Smuzhiyun 	.transfer_ord_max = 7,
1028*4882a593Smuzhiyun 	.flags = JZ_SOC_DATA_PROGRAMMABLE_DMA,
1029*4882a593Smuzhiyun };
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun static const struct of_device_id jz4780_dma_dt_match[] = {
1032*4882a593Smuzhiyun 	{ .compatible = "ingenic,jz4740-dma", .data = &jz4740_dma_soc_data },
1033*4882a593Smuzhiyun 	{ .compatible = "ingenic,jz4725b-dma", .data = &jz4725b_dma_soc_data },
1034*4882a593Smuzhiyun 	{ .compatible = "ingenic,jz4770-dma", .data = &jz4770_dma_soc_data },
1035*4882a593Smuzhiyun 	{ .compatible = "ingenic,jz4780-dma", .data = &jz4780_dma_soc_data },
1036*4882a593Smuzhiyun 	{ .compatible = "ingenic,x1000-dma", .data = &x1000_dma_soc_data },
1037*4882a593Smuzhiyun 	{ .compatible = "ingenic,x1830-dma", .data = &x1830_dma_soc_data },
1038*4882a593Smuzhiyun 	{},
1039*4882a593Smuzhiyun };
1040*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, jz4780_dma_dt_match);
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun static struct platform_driver jz4780_dma_driver = {
1043*4882a593Smuzhiyun 	.probe		= jz4780_dma_probe,
1044*4882a593Smuzhiyun 	.remove		= jz4780_dma_remove,
1045*4882a593Smuzhiyun 	.driver	= {
1046*4882a593Smuzhiyun 		.name	= "jz4780-dma",
1047*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(jz4780_dma_dt_match),
1048*4882a593Smuzhiyun 	},
1049*4882a593Smuzhiyun };
1050*4882a593Smuzhiyun 
jz4780_dma_init(void)1051*4882a593Smuzhiyun static int __init jz4780_dma_init(void)
1052*4882a593Smuzhiyun {
1053*4882a593Smuzhiyun 	return platform_driver_register(&jz4780_dma_driver);
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun subsys_initcall(jz4780_dma_init);
1056*4882a593Smuzhiyun 
jz4780_dma_exit(void)1057*4882a593Smuzhiyun static void __exit jz4780_dma_exit(void)
1058*4882a593Smuzhiyun {
1059*4882a593Smuzhiyun 	platform_driver_unregister(&jz4780_dma_driver);
1060*4882a593Smuzhiyun }
1061*4882a593Smuzhiyun module_exit(jz4780_dma_exit);
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun MODULE_AUTHOR("Alex Smith <alex@alex-smith.me.uk>");
1064*4882a593Smuzhiyun MODULE_DESCRIPTION("Ingenic JZ4780 DMA controller driver");
1065*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1066